amba-clcd.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986
  1. /*
  2. * linux/drivers/video/amba-clcd.c
  3. *
  4. * Copyright (C) 2001 ARM Limited, by David A Rusling
  5. * Updated to 2.5, Deep Blue Solutions Ltd.
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive
  9. * for more details.
  10. *
  11. * ARM PrimeCell PL110 Color LCD Controller
  12. */
  13. #include <linux/amba/bus.h>
  14. #include <linux/amba/clcd.h>
  15. #include <linux/backlight.h>
  16. #include <linux/clk.h>
  17. #include <linux/delay.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/list.h>
  23. #include <linux/mm.h>
  24. #include <linux/module.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_graph.h>
  27. #include <linux/slab.h>
  28. #include <linux/string.h>
  29. #include <video/display_timing.h>
  30. #include <video/of_display_timing.h>
  31. #include <video/videomode.h>
  32. #define to_clcd(info) container_of(info, struct clcd_fb, fb)
  33. /* This is limited to 16 characters when displayed by X startup */
  34. static const char *clcd_name = "CLCD FB";
  35. static inline void clcdfb_set_start(struct clcd_fb *fb)
  36. {
  37. unsigned long ustart = fb->fb.fix.smem_start;
  38. unsigned long lstart;
  39. ustart += fb->fb.var.yoffset * fb->fb.fix.line_length;
  40. lstart = ustart + fb->fb.var.yres * fb->fb.fix.line_length / 2;
  41. writel(ustart, fb->regs + CLCD_UBAS);
  42. writel(lstart, fb->regs + CLCD_LBAS);
  43. }
  44. static void clcdfb_disable(struct clcd_fb *fb)
  45. {
  46. u32 val;
  47. if (fb->board->disable)
  48. fb->board->disable(fb);
  49. if (fb->panel->backlight) {
  50. fb->panel->backlight->props.power = FB_BLANK_POWERDOWN;
  51. backlight_update_status(fb->panel->backlight);
  52. }
  53. val = readl(fb->regs + fb->off_cntl);
  54. if (val & CNTL_LCDPWR) {
  55. val &= ~CNTL_LCDPWR;
  56. writel(val, fb->regs + fb->off_cntl);
  57. msleep(20);
  58. }
  59. if (val & CNTL_LCDEN) {
  60. val &= ~CNTL_LCDEN;
  61. writel(val, fb->regs + fb->off_cntl);
  62. }
  63. /*
  64. * Disable CLCD clock source.
  65. */
  66. if (fb->clk_enabled) {
  67. fb->clk_enabled = false;
  68. clk_disable(fb->clk);
  69. }
  70. }
  71. static void clcdfb_enable(struct clcd_fb *fb, u32 cntl)
  72. {
  73. /*
  74. * Enable the CLCD clock source.
  75. */
  76. if (!fb->clk_enabled) {
  77. fb->clk_enabled = true;
  78. clk_enable(fb->clk);
  79. }
  80. /*
  81. * Bring up by first enabling..
  82. */
  83. cntl |= CNTL_LCDEN;
  84. writel(cntl, fb->regs + fb->off_cntl);
  85. msleep(20);
  86. /*
  87. * and now apply power.
  88. */
  89. cntl |= CNTL_LCDPWR;
  90. writel(cntl, fb->regs + fb->off_cntl);
  91. /*
  92. * Turn on backlight
  93. */
  94. if (fb->panel->backlight) {
  95. fb->panel->backlight->props.power = FB_BLANK_UNBLANK;
  96. backlight_update_status(fb->panel->backlight);
  97. }
  98. /*
  99. * finally, enable the interface.
  100. */
  101. if (fb->board->enable)
  102. fb->board->enable(fb);
  103. }
  104. static int
  105. clcdfb_set_bitfields(struct clcd_fb *fb, struct fb_var_screeninfo *var)
  106. {
  107. u32 caps;
  108. int ret = 0;
  109. if (fb->panel->caps && fb->board->caps)
  110. caps = fb->panel->caps & fb->board->caps;
  111. else {
  112. /* Old way of specifying what can be used */
  113. caps = fb->panel->cntl & CNTL_BGR ?
  114. CLCD_CAP_BGR : CLCD_CAP_RGB;
  115. /* But mask out 444 modes as they weren't supported */
  116. caps &= ~CLCD_CAP_444;
  117. }
  118. /* Only TFT panels can do RGB888/BGR888 */
  119. if (!(fb->panel->cntl & CNTL_LCDTFT))
  120. caps &= ~CLCD_CAP_888;
  121. memset(&var->transp, 0, sizeof(var->transp));
  122. var->red.msb_right = 0;
  123. var->green.msb_right = 0;
  124. var->blue.msb_right = 0;
  125. switch (var->bits_per_pixel) {
  126. case 1:
  127. case 2:
  128. case 4:
  129. case 8:
  130. /* If we can't do 5551, reject */
  131. caps &= CLCD_CAP_5551;
  132. if (!caps) {
  133. ret = -EINVAL;
  134. break;
  135. }
  136. var->red.length = var->bits_per_pixel;
  137. var->red.offset = 0;
  138. var->green.length = var->bits_per_pixel;
  139. var->green.offset = 0;
  140. var->blue.length = var->bits_per_pixel;
  141. var->blue.offset = 0;
  142. break;
  143. case 16:
  144. /* If we can't do 444, 5551 or 565, reject */
  145. if (!(caps & (CLCD_CAP_444 | CLCD_CAP_5551 | CLCD_CAP_565))) {
  146. ret = -EINVAL;
  147. break;
  148. }
  149. /*
  150. * Green length can be 4, 5 or 6 depending whether
  151. * we're operating in 444, 5551 or 565 mode.
  152. */
  153. if (var->green.length == 4 && caps & CLCD_CAP_444)
  154. caps &= CLCD_CAP_444;
  155. if (var->green.length == 5 && caps & CLCD_CAP_5551)
  156. caps &= CLCD_CAP_5551;
  157. else if (var->green.length == 6 && caps & CLCD_CAP_565)
  158. caps &= CLCD_CAP_565;
  159. else {
  160. /*
  161. * PL110 officially only supports RGB555,
  162. * but may be wired up to allow RGB565.
  163. */
  164. if (caps & CLCD_CAP_565) {
  165. var->green.length = 6;
  166. caps &= CLCD_CAP_565;
  167. } else if (caps & CLCD_CAP_5551) {
  168. var->green.length = 5;
  169. caps &= CLCD_CAP_5551;
  170. } else {
  171. var->green.length = 4;
  172. caps &= CLCD_CAP_444;
  173. }
  174. }
  175. if (var->green.length >= 5) {
  176. var->red.length = 5;
  177. var->blue.length = 5;
  178. } else {
  179. var->red.length = 4;
  180. var->blue.length = 4;
  181. }
  182. break;
  183. case 32:
  184. /* If we can't do 888, reject */
  185. caps &= CLCD_CAP_888;
  186. if (!caps) {
  187. ret = -EINVAL;
  188. break;
  189. }
  190. var->red.length = 8;
  191. var->green.length = 8;
  192. var->blue.length = 8;
  193. break;
  194. default:
  195. ret = -EINVAL;
  196. break;
  197. }
  198. /*
  199. * >= 16bpp displays have separate colour component bitfields
  200. * encoded in the pixel data. Calculate their position from
  201. * the bitfield length defined above.
  202. */
  203. if (ret == 0 && var->bits_per_pixel >= 16) {
  204. bool bgr, rgb;
  205. bgr = caps & CLCD_CAP_BGR && var->blue.offset == 0;
  206. rgb = caps & CLCD_CAP_RGB && var->red.offset == 0;
  207. if (!bgr && !rgb)
  208. /*
  209. * The requested format was not possible, try just
  210. * our capabilities. One of BGR or RGB must be
  211. * supported.
  212. */
  213. bgr = caps & CLCD_CAP_BGR;
  214. if (bgr) {
  215. var->blue.offset = 0;
  216. var->green.offset = var->blue.offset + var->blue.length;
  217. var->red.offset = var->green.offset + var->green.length;
  218. } else {
  219. var->red.offset = 0;
  220. var->green.offset = var->red.offset + var->red.length;
  221. var->blue.offset = var->green.offset + var->green.length;
  222. }
  223. }
  224. return ret;
  225. }
  226. static int clcdfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  227. {
  228. struct clcd_fb *fb = to_clcd(info);
  229. int ret = -EINVAL;
  230. if (fb->board->check)
  231. ret = fb->board->check(fb, var);
  232. if (ret == 0 &&
  233. var->xres_virtual * var->bits_per_pixel / 8 *
  234. var->yres_virtual > fb->fb.fix.smem_len)
  235. ret = -EINVAL;
  236. if (ret == 0)
  237. ret = clcdfb_set_bitfields(fb, var);
  238. return ret;
  239. }
  240. static int clcdfb_set_par(struct fb_info *info)
  241. {
  242. struct clcd_fb *fb = to_clcd(info);
  243. struct clcd_regs regs;
  244. fb->fb.fix.line_length = fb->fb.var.xres_virtual *
  245. fb->fb.var.bits_per_pixel / 8;
  246. if (fb->fb.var.bits_per_pixel <= 8)
  247. fb->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
  248. else
  249. fb->fb.fix.visual = FB_VISUAL_TRUECOLOR;
  250. fb->board->decode(fb, &regs);
  251. clcdfb_disable(fb);
  252. writel(regs.tim0, fb->regs + CLCD_TIM0);
  253. writel(regs.tim1, fb->regs + CLCD_TIM1);
  254. writel(regs.tim2, fb->regs + CLCD_TIM2);
  255. writel(regs.tim3, fb->regs + CLCD_TIM3);
  256. clcdfb_set_start(fb);
  257. clk_set_rate(fb->clk, (1000000000 / regs.pixclock) * 1000);
  258. fb->clcd_cntl = regs.cntl;
  259. clcdfb_enable(fb, regs.cntl);
  260. #ifdef DEBUG
  261. printk(KERN_INFO
  262. "CLCD: Registers set to\n"
  263. " %08x %08x %08x %08x\n"
  264. " %08x %08x %08x %08x\n",
  265. readl(fb->regs + CLCD_TIM0), readl(fb->regs + CLCD_TIM1),
  266. readl(fb->regs + CLCD_TIM2), readl(fb->regs + CLCD_TIM3),
  267. readl(fb->regs + CLCD_UBAS), readl(fb->regs + CLCD_LBAS),
  268. readl(fb->regs + fb->off_ienb), readl(fb->regs + fb->off_cntl));
  269. #endif
  270. return 0;
  271. }
  272. static inline u32 convert_bitfield(int val, struct fb_bitfield *bf)
  273. {
  274. unsigned int mask = (1 << bf->length) - 1;
  275. return (val >> (16 - bf->length) & mask) << bf->offset;
  276. }
  277. /*
  278. * Set a single color register. The values supplied have a 16 bit
  279. * magnitude. Return != 0 for invalid regno.
  280. */
  281. static int
  282. clcdfb_setcolreg(unsigned int regno, unsigned int red, unsigned int green,
  283. unsigned int blue, unsigned int transp, struct fb_info *info)
  284. {
  285. struct clcd_fb *fb = to_clcd(info);
  286. if (regno < 16)
  287. fb->cmap[regno] = convert_bitfield(transp, &fb->fb.var.transp) |
  288. convert_bitfield(blue, &fb->fb.var.blue) |
  289. convert_bitfield(green, &fb->fb.var.green) |
  290. convert_bitfield(red, &fb->fb.var.red);
  291. if (fb->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR && regno < 256) {
  292. int hw_reg = CLCD_PALETTE + ((regno * 2) & ~3);
  293. u32 val, mask, newval;
  294. newval = (red >> 11) & 0x001f;
  295. newval |= (green >> 6) & 0x03e0;
  296. newval |= (blue >> 1) & 0x7c00;
  297. /*
  298. * 3.2.11: if we're configured for big endian
  299. * byte order, the palette entries are swapped.
  300. */
  301. if (fb->clcd_cntl & CNTL_BEBO)
  302. regno ^= 1;
  303. if (regno & 1) {
  304. newval <<= 16;
  305. mask = 0x0000ffff;
  306. } else {
  307. mask = 0xffff0000;
  308. }
  309. val = readl(fb->regs + hw_reg) & mask;
  310. writel(val | newval, fb->regs + hw_reg);
  311. }
  312. return regno > 255;
  313. }
  314. /*
  315. * Blank the screen if blank_mode != 0, else unblank. If blank == NULL
  316. * then the caller blanks by setting the CLUT (Color Look Up Table) to all
  317. * black. Return 0 if blanking succeeded, != 0 if un-/blanking failed due
  318. * to e.g. a video mode which doesn't support it. Implements VESA suspend
  319. * and powerdown modes on hardware that supports disabling hsync/vsync:
  320. * blank_mode == 2: suspend vsync
  321. * blank_mode == 3: suspend hsync
  322. * blank_mode == 4: powerdown
  323. */
  324. static int clcdfb_blank(int blank_mode, struct fb_info *info)
  325. {
  326. struct clcd_fb *fb = to_clcd(info);
  327. if (blank_mode != 0) {
  328. clcdfb_disable(fb);
  329. } else {
  330. clcdfb_enable(fb, fb->clcd_cntl);
  331. }
  332. return 0;
  333. }
  334. static int clcdfb_mmap(struct fb_info *info,
  335. struct vm_area_struct *vma)
  336. {
  337. struct clcd_fb *fb = to_clcd(info);
  338. unsigned long len, off = vma->vm_pgoff << PAGE_SHIFT;
  339. int ret = -EINVAL;
  340. len = info->fix.smem_len;
  341. if (off <= len && vma->vm_end - vma->vm_start <= len - off &&
  342. fb->board->mmap)
  343. ret = fb->board->mmap(fb, vma);
  344. return ret;
  345. }
  346. static const struct fb_ops clcdfb_ops = {
  347. .owner = THIS_MODULE,
  348. .fb_check_var = clcdfb_check_var,
  349. .fb_set_par = clcdfb_set_par,
  350. .fb_setcolreg = clcdfb_setcolreg,
  351. .fb_blank = clcdfb_blank,
  352. .fb_fillrect = cfb_fillrect,
  353. .fb_copyarea = cfb_copyarea,
  354. .fb_imageblit = cfb_imageblit,
  355. .fb_mmap = clcdfb_mmap,
  356. };
  357. static int clcdfb_register(struct clcd_fb *fb)
  358. {
  359. int ret;
  360. /*
  361. * ARM PL111 always has IENB at 0x1c; it's only PL110
  362. * which is reversed on some platforms.
  363. */
  364. if (amba_manf(fb->dev) == 0x41 && amba_part(fb->dev) == 0x111) {
  365. fb->off_ienb = CLCD_PL111_IENB;
  366. fb->off_cntl = CLCD_PL111_CNTL;
  367. } else {
  368. fb->off_ienb = CLCD_PL110_IENB;
  369. fb->off_cntl = CLCD_PL110_CNTL;
  370. }
  371. fb->clk = clk_get(&fb->dev->dev, NULL);
  372. if (IS_ERR(fb->clk)) {
  373. ret = PTR_ERR(fb->clk);
  374. goto out;
  375. }
  376. ret = clk_prepare(fb->clk);
  377. if (ret)
  378. goto free_clk;
  379. fb->fb.device = &fb->dev->dev;
  380. fb->fb.fix.mmio_start = fb->dev->res.start;
  381. fb->fb.fix.mmio_len = resource_size(&fb->dev->res);
  382. fb->regs = ioremap(fb->fb.fix.mmio_start, fb->fb.fix.mmio_len);
  383. if (!fb->regs) {
  384. printk(KERN_ERR "CLCD: unable to remap registers\n");
  385. ret = -ENOMEM;
  386. goto clk_unprep;
  387. }
  388. fb->fb.fbops = &clcdfb_ops;
  389. fb->fb.flags = FBINFO_FLAG_DEFAULT;
  390. fb->fb.pseudo_palette = fb->cmap;
  391. strncpy(fb->fb.fix.id, clcd_name, sizeof(fb->fb.fix.id));
  392. fb->fb.fix.type = FB_TYPE_PACKED_PIXELS;
  393. fb->fb.fix.type_aux = 0;
  394. fb->fb.fix.xpanstep = 0;
  395. fb->fb.fix.ypanstep = 0;
  396. fb->fb.fix.ywrapstep = 0;
  397. fb->fb.fix.accel = FB_ACCEL_NONE;
  398. fb->fb.var.xres = fb->panel->mode.xres;
  399. fb->fb.var.yres = fb->panel->mode.yres;
  400. fb->fb.var.xres_virtual = fb->panel->mode.xres;
  401. fb->fb.var.yres_virtual = fb->panel->mode.yres;
  402. fb->fb.var.bits_per_pixel = fb->panel->bpp;
  403. fb->fb.var.grayscale = fb->panel->grayscale;
  404. fb->fb.var.pixclock = fb->panel->mode.pixclock;
  405. fb->fb.var.left_margin = fb->panel->mode.left_margin;
  406. fb->fb.var.right_margin = fb->panel->mode.right_margin;
  407. fb->fb.var.upper_margin = fb->panel->mode.upper_margin;
  408. fb->fb.var.lower_margin = fb->panel->mode.lower_margin;
  409. fb->fb.var.hsync_len = fb->panel->mode.hsync_len;
  410. fb->fb.var.vsync_len = fb->panel->mode.vsync_len;
  411. fb->fb.var.sync = fb->panel->mode.sync;
  412. fb->fb.var.vmode = fb->panel->mode.vmode;
  413. fb->fb.var.activate = FB_ACTIVATE_NOW;
  414. fb->fb.var.nonstd = 0;
  415. fb->fb.var.height = fb->panel->height;
  416. fb->fb.var.width = fb->panel->width;
  417. fb->fb.var.accel_flags = 0;
  418. fb->fb.monspecs.hfmin = 0;
  419. fb->fb.monspecs.hfmax = 100000;
  420. fb->fb.monspecs.vfmin = 0;
  421. fb->fb.monspecs.vfmax = 400;
  422. fb->fb.monspecs.dclkmin = 1000000;
  423. fb->fb.monspecs.dclkmax = 100000000;
  424. /*
  425. * Make sure that the bitfields are set appropriately.
  426. */
  427. clcdfb_set_bitfields(fb, &fb->fb.var);
  428. /*
  429. * Allocate colourmap.
  430. */
  431. ret = fb_alloc_cmap(&fb->fb.cmap, 256, 0);
  432. if (ret)
  433. goto unmap;
  434. /*
  435. * Ensure interrupts are disabled.
  436. */
  437. writel(0, fb->regs + fb->off_ienb);
  438. fb_set_var(&fb->fb, &fb->fb.var);
  439. dev_info(&fb->dev->dev, "%s hardware, %s display\n",
  440. fb->board->name, fb->panel->mode.name);
  441. ret = register_framebuffer(&fb->fb);
  442. if (ret == 0)
  443. goto out;
  444. printk(KERN_ERR "CLCD: cannot register framebuffer (%d)\n", ret);
  445. fb_dealloc_cmap(&fb->fb.cmap);
  446. unmap:
  447. iounmap(fb->regs);
  448. clk_unprep:
  449. clk_unprepare(fb->clk);
  450. free_clk:
  451. clk_put(fb->clk);
  452. out:
  453. return ret;
  454. }
  455. #ifdef CONFIG_OF
  456. static int clcdfb_of_get_dpi_panel_mode(struct device_node *node,
  457. struct clcd_panel *clcd_panel)
  458. {
  459. int err;
  460. struct display_timing timing;
  461. struct videomode video;
  462. err = of_get_display_timing(node, "panel-timing", &timing);
  463. if (err) {
  464. pr_err("%pOF: problems parsing panel-timing (%d)\n", node, err);
  465. return err;
  466. }
  467. videomode_from_timing(&timing, &video);
  468. err = fb_videomode_from_videomode(&video, &clcd_panel->mode);
  469. if (err)
  470. return err;
  471. /* Set up some inversion flags */
  472. if (timing.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
  473. clcd_panel->tim2 |= TIM2_IPC;
  474. else if (!(timing.flags & DISPLAY_FLAGS_PIXDATA_POSEDGE))
  475. /*
  476. * To preserve backwards compatibility, the IPC (inverted
  477. * pixel clock) flag needs to be set on any display that
  478. * doesn't explicitly specify that the pixel clock is
  479. * active on the negative or positive edge.
  480. */
  481. clcd_panel->tim2 |= TIM2_IPC;
  482. if (timing.flags & DISPLAY_FLAGS_HSYNC_LOW)
  483. clcd_panel->tim2 |= TIM2_IHS;
  484. if (timing.flags & DISPLAY_FLAGS_VSYNC_LOW)
  485. clcd_panel->tim2 |= TIM2_IVS;
  486. if (timing.flags & DISPLAY_FLAGS_DE_LOW)
  487. clcd_panel->tim2 |= TIM2_IOE;
  488. return 0;
  489. }
  490. static int clcdfb_snprintf_mode(char *buf, int size, struct fb_videomode *mode)
  491. {
  492. return snprintf(buf, size, "%ux%u@%u", mode->xres, mode->yres,
  493. mode->refresh);
  494. }
  495. static int clcdfb_of_get_backlight(struct device *dev,
  496. struct clcd_panel *clcd_panel)
  497. {
  498. struct backlight_device *backlight;
  499. /* Look up the optional backlight device */
  500. backlight = devm_of_find_backlight(dev);
  501. if (IS_ERR(backlight))
  502. return PTR_ERR(backlight);
  503. clcd_panel->backlight = backlight;
  504. return 0;
  505. }
  506. static int clcdfb_of_get_mode(struct device *dev, struct device_node *panel,
  507. struct clcd_panel *clcd_panel)
  508. {
  509. int err;
  510. struct fb_videomode *mode;
  511. char *name;
  512. int len;
  513. /* Only directly connected DPI panels supported for now */
  514. if (of_device_is_compatible(panel, "panel-dpi"))
  515. err = clcdfb_of_get_dpi_panel_mode(panel, clcd_panel);
  516. else
  517. err = -ENOENT;
  518. if (err)
  519. return err;
  520. mode = &clcd_panel->mode;
  521. len = clcdfb_snprintf_mode(NULL, 0, mode);
  522. name = devm_kzalloc(dev, len + 1, GFP_KERNEL);
  523. if (!name)
  524. return -ENOMEM;
  525. clcdfb_snprintf_mode(name, len + 1, mode);
  526. mode->name = name;
  527. return 0;
  528. }
  529. static int clcdfb_of_init_tft_panel(struct clcd_fb *fb, u32 r0, u32 g0, u32 b0)
  530. {
  531. static struct {
  532. unsigned int part;
  533. u32 r0, g0, b0;
  534. u32 caps;
  535. } panels[] = {
  536. { 0x110, 1, 7, 13, CLCD_CAP_5551 },
  537. { 0x110, 0, 8, 16, CLCD_CAP_888 },
  538. { 0x110, 16, 8, 0, CLCD_CAP_888 },
  539. { 0x111, 4, 14, 20, CLCD_CAP_444 },
  540. { 0x111, 3, 11, 19, CLCD_CAP_444 | CLCD_CAP_5551 },
  541. { 0x111, 3, 10, 19, CLCD_CAP_444 | CLCD_CAP_5551 |
  542. CLCD_CAP_565 },
  543. { 0x111, 0, 8, 16, CLCD_CAP_444 | CLCD_CAP_5551 |
  544. CLCD_CAP_565 | CLCD_CAP_888 },
  545. };
  546. int i;
  547. /* Bypass pixel clock divider */
  548. fb->panel->tim2 |= TIM2_BCD;
  549. /* TFT display, vert. comp. interrupt at the start of the back porch */
  550. fb->panel->cntl |= CNTL_LCDTFT | CNTL_LCDVCOMP(1);
  551. fb->panel->caps = 0;
  552. /* Match the setup with known variants */
  553. for (i = 0; i < ARRAY_SIZE(panels) && !fb->panel->caps; i++) {
  554. if (amba_part(fb->dev) != panels[i].part)
  555. continue;
  556. if (g0 != panels[i].g0)
  557. continue;
  558. if (r0 == panels[i].r0 && b0 == panels[i].b0)
  559. fb->panel->caps = panels[i].caps;
  560. }
  561. /*
  562. * If we actually physically connected the R lines to B and
  563. * vice versa
  564. */
  565. if (r0 != 0 && b0 == 0)
  566. fb->panel->bgr_connection = true;
  567. return fb->panel->caps ? 0 : -EINVAL;
  568. }
  569. static int clcdfb_of_init_display(struct clcd_fb *fb)
  570. {
  571. struct device_node *endpoint, *panel;
  572. int err;
  573. unsigned int bpp;
  574. u32 max_bandwidth;
  575. u32 tft_r0b0g0[3];
  576. fb->panel = devm_kzalloc(&fb->dev->dev, sizeof(*fb->panel), GFP_KERNEL);
  577. if (!fb->panel)
  578. return -ENOMEM;
  579. /*
  580. * Fetch the panel endpoint.
  581. */
  582. endpoint = of_graph_get_next_endpoint(fb->dev->dev.of_node, NULL);
  583. if (!endpoint)
  584. return -ENODEV;
  585. panel = of_graph_get_remote_port_parent(endpoint);
  586. if (!panel) {
  587. err = -ENODEV;
  588. goto out_endpoint_put;
  589. }
  590. err = clcdfb_of_get_backlight(&fb->dev->dev, fb->panel);
  591. if (err)
  592. goto out_panel_put;
  593. err = clcdfb_of_get_mode(&fb->dev->dev, panel, fb->panel);
  594. if (err)
  595. goto out_panel_put;
  596. err = of_property_read_u32(fb->dev->dev.of_node, "max-memory-bandwidth",
  597. &max_bandwidth);
  598. if (!err) {
  599. /*
  600. * max_bandwidth is in bytes per second and pixclock in
  601. * pico-seconds, so the maximum allowed bits per pixel is
  602. * 8 * max_bandwidth / (PICOS2KHZ(pixclock) * 1000)
  603. * Rearrange this calculation to avoid overflow and then ensure
  604. * result is a valid format.
  605. */
  606. bpp = max_bandwidth / (1000 / 8)
  607. / PICOS2KHZ(fb->panel->mode.pixclock);
  608. bpp = rounddown_pow_of_two(bpp);
  609. if (bpp > 32)
  610. bpp = 32;
  611. } else
  612. bpp = 32;
  613. fb->panel->bpp = bpp;
  614. #ifdef CONFIG_CPU_BIG_ENDIAN
  615. fb->panel->cntl |= CNTL_BEBO;
  616. #endif
  617. fb->panel->width = -1;
  618. fb->panel->height = -1;
  619. if (of_property_read_u32_array(endpoint,
  620. "arm,pl11x,tft-r0g0b0-pads",
  621. tft_r0b0g0, ARRAY_SIZE(tft_r0b0g0)) != 0) {
  622. err = -ENOENT;
  623. goto out_panel_put;
  624. }
  625. of_node_put(panel);
  626. of_node_put(endpoint);
  627. return clcdfb_of_init_tft_panel(fb, tft_r0b0g0[0],
  628. tft_r0b0g0[1], tft_r0b0g0[2]);
  629. out_panel_put:
  630. of_node_put(panel);
  631. out_endpoint_put:
  632. of_node_put(endpoint);
  633. return err;
  634. }
  635. static int clcdfb_of_vram_setup(struct clcd_fb *fb)
  636. {
  637. int err;
  638. struct device_node *memory;
  639. u64 size;
  640. err = clcdfb_of_init_display(fb);
  641. if (err)
  642. return err;
  643. memory = of_parse_phandle(fb->dev->dev.of_node, "memory-region", 0);
  644. if (!memory)
  645. return -ENODEV;
  646. fb->fb.screen_base = of_iomap(memory, 0);
  647. if (!fb->fb.screen_base) {
  648. of_node_put(memory);
  649. return -ENOMEM;
  650. }
  651. fb->fb.fix.smem_start = of_translate_address(memory,
  652. of_get_address(memory, 0, &size, NULL));
  653. fb->fb.fix.smem_len = size;
  654. of_node_put(memory);
  655. return 0;
  656. }
  657. static int clcdfb_of_vram_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  658. {
  659. unsigned long off, user_size, kernel_size;
  660. off = vma->vm_pgoff << PAGE_SHIFT;
  661. user_size = vma->vm_end - vma->vm_start;
  662. kernel_size = fb->fb.fix.smem_len;
  663. if (off >= kernel_size || user_size > (kernel_size - off))
  664. return -ENXIO;
  665. return remap_pfn_range(vma, vma->vm_start,
  666. __phys_to_pfn(fb->fb.fix.smem_start) + vma->vm_pgoff,
  667. user_size,
  668. pgprot_writecombine(vma->vm_page_prot));
  669. }
  670. static void clcdfb_of_vram_remove(struct clcd_fb *fb)
  671. {
  672. iounmap(fb->fb.screen_base);
  673. }
  674. static int clcdfb_of_dma_setup(struct clcd_fb *fb)
  675. {
  676. unsigned long framesize;
  677. dma_addr_t dma;
  678. int err;
  679. err = clcdfb_of_init_display(fb);
  680. if (err)
  681. return err;
  682. framesize = PAGE_ALIGN(fb->panel->mode.xres * fb->panel->mode.yres *
  683. fb->panel->bpp / 8);
  684. fb->fb.screen_base = dma_alloc_coherent(&fb->dev->dev, framesize,
  685. &dma, GFP_KERNEL);
  686. if (!fb->fb.screen_base)
  687. return -ENOMEM;
  688. fb->fb.fix.smem_start = dma;
  689. fb->fb.fix.smem_len = framesize;
  690. return 0;
  691. }
  692. static int clcdfb_of_dma_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  693. {
  694. return dma_mmap_wc(&fb->dev->dev, vma, fb->fb.screen_base,
  695. fb->fb.fix.smem_start, fb->fb.fix.smem_len);
  696. }
  697. static void clcdfb_of_dma_remove(struct clcd_fb *fb)
  698. {
  699. dma_free_coherent(&fb->dev->dev, fb->fb.fix.smem_len,
  700. fb->fb.screen_base, fb->fb.fix.smem_start);
  701. }
  702. static struct clcd_board *clcdfb_of_get_board(struct amba_device *dev)
  703. {
  704. struct clcd_board *board = devm_kzalloc(&dev->dev, sizeof(*board),
  705. GFP_KERNEL);
  706. struct device_node *node = dev->dev.of_node;
  707. if (!board)
  708. return NULL;
  709. board->name = of_node_full_name(node);
  710. board->caps = CLCD_CAP_ALL;
  711. board->check = clcdfb_check;
  712. board->decode = clcdfb_decode;
  713. if (of_find_property(node, "memory-region", NULL)) {
  714. board->setup = clcdfb_of_vram_setup;
  715. board->mmap = clcdfb_of_vram_mmap;
  716. board->remove = clcdfb_of_vram_remove;
  717. } else {
  718. board->setup = clcdfb_of_dma_setup;
  719. board->mmap = clcdfb_of_dma_mmap;
  720. board->remove = clcdfb_of_dma_remove;
  721. }
  722. return board;
  723. }
  724. #else
  725. static struct clcd_board *clcdfb_of_get_board(struct amba_device *dev)
  726. {
  727. return NULL;
  728. }
  729. #endif
  730. static int clcdfb_probe(struct amba_device *dev, const struct amba_id *id)
  731. {
  732. struct clcd_board *board = dev_get_platdata(&dev->dev);
  733. struct clcd_fb *fb;
  734. int ret;
  735. if (!board)
  736. board = clcdfb_of_get_board(dev);
  737. if (!board)
  738. return -EINVAL;
  739. ret = dma_set_mask_and_coherent(&dev->dev, DMA_BIT_MASK(32));
  740. if (ret)
  741. goto out;
  742. ret = amba_request_regions(dev, NULL);
  743. if (ret) {
  744. printk(KERN_ERR "CLCD: unable to reserve regs region\n");
  745. goto out;
  746. }
  747. fb = kzalloc(sizeof(*fb), GFP_KERNEL);
  748. if (!fb) {
  749. ret = -ENOMEM;
  750. goto free_region;
  751. }
  752. fb->dev = dev;
  753. fb->board = board;
  754. dev_info(&fb->dev->dev, "PL%03x designer %02x rev%u at 0x%08llx\n",
  755. amba_part(dev), amba_manf(dev), amba_rev(dev),
  756. (unsigned long long)dev->res.start);
  757. ret = fb->board->setup(fb);
  758. if (ret)
  759. goto free_fb;
  760. ret = clcdfb_register(fb);
  761. if (ret == 0) {
  762. amba_set_drvdata(dev, fb);
  763. goto out;
  764. }
  765. fb->board->remove(fb);
  766. free_fb:
  767. kfree(fb);
  768. free_region:
  769. amba_release_regions(dev);
  770. out:
  771. return ret;
  772. }
  773. static void clcdfb_remove(struct amba_device *dev)
  774. {
  775. struct clcd_fb *fb = amba_get_drvdata(dev);
  776. clcdfb_disable(fb);
  777. unregister_framebuffer(&fb->fb);
  778. if (fb->fb.cmap.len)
  779. fb_dealloc_cmap(&fb->fb.cmap);
  780. iounmap(fb->regs);
  781. clk_unprepare(fb->clk);
  782. clk_put(fb->clk);
  783. fb->board->remove(fb);
  784. kfree(fb);
  785. amba_release_regions(dev);
  786. }
  787. static const struct amba_id clcdfb_id_table[] = {
  788. {
  789. .id = 0x00041110,
  790. .mask = 0x000ffffe,
  791. },
  792. { 0, 0 },
  793. };
  794. MODULE_DEVICE_TABLE(amba, clcdfb_id_table);
  795. static struct amba_driver clcd_driver = {
  796. .drv = {
  797. .name = "clcd-pl11x",
  798. },
  799. .probe = clcdfb_probe,
  800. .remove = clcdfb_remove,
  801. .id_table = clcdfb_id_table,
  802. };
  803. static int __init amba_clcdfb_init(void)
  804. {
  805. if (fb_get_options("ambafb", NULL))
  806. return -ENODEV;
  807. return amba_driver_register(&clcd_driver);
  808. }
  809. module_init(amba_clcdfb_init);
  810. static void __exit amba_clcdfb_exit(void)
  811. {
  812. amba_driver_unregister(&clcd_driver);
  813. }
  814. module_exit(amba_clcdfb_exit);
  815. MODULE_DESCRIPTION("ARM PrimeCell PL110 CLCD core driver");
  816. MODULE_LICENSE("GPL");