params.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940
  1. // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
  2. /*
  3. * Copyright (C) 2004-2016 Synopsys, Inc.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/module.h>
  7. #include <linux/of_device.h>
  8. #include <linux/usb/of.h>
  9. #include "core.h"
  10. static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
  11. {
  12. struct dwc2_core_params *p = &hsotg->params;
  13. p->host_rx_fifo_size = 774;
  14. p->max_transfer_size = 65535;
  15. p->max_packet_count = 511;
  16. p->ahbcfg = 0x10;
  17. }
  18. static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
  19. {
  20. struct dwc2_core_params *p = &hsotg->params;
  21. p->otg_caps.hnp_support = false;
  22. p->otg_caps.srp_support = false;
  23. p->speed = DWC2_SPEED_PARAM_HIGH;
  24. p->host_rx_fifo_size = 512;
  25. p->host_nperio_tx_fifo_size = 512;
  26. p->host_perio_tx_fifo_size = 512;
  27. p->max_transfer_size = 65535;
  28. p->max_packet_count = 511;
  29. p->host_channels = 16;
  30. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  31. p->phy_utmi_width = 8;
  32. p->i2c_enable = false;
  33. p->reload_ctl = false;
  34. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  35. GAHBCFG_HBSTLEN_SHIFT;
  36. p->change_speed_quirk = true;
  37. p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
  38. }
  39. static void dwc2_set_jz4775_params(struct dwc2_hsotg *hsotg)
  40. {
  41. struct dwc2_core_params *p = &hsotg->params;
  42. p->otg_caps.hnp_support = false;
  43. p->speed = DWC2_SPEED_PARAM_HIGH;
  44. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  45. p->phy_utmi_width = 16;
  46. p->activate_ingenic_overcurrent_detection =
  47. !device_property_read_bool(hsotg->dev, "disable-over-current");
  48. }
  49. static void dwc2_set_x1600_params(struct dwc2_hsotg *hsotg)
  50. {
  51. struct dwc2_core_params *p = &hsotg->params;
  52. p->otg_caps.hnp_support = false;
  53. p->speed = DWC2_SPEED_PARAM_HIGH;
  54. p->host_channels = 16;
  55. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  56. p->phy_utmi_width = 16;
  57. p->activate_ingenic_overcurrent_detection =
  58. !device_property_read_bool(hsotg->dev, "disable-over-current");
  59. }
  60. static void dwc2_set_x2000_params(struct dwc2_hsotg *hsotg)
  61. {
  62. struct dwc2_core_params *p = &hsotg->params;
  63. p->otg_caps.hnp_support = false;
  64. p->speed = DWC2_SPEED_PARAM_HIGH;
  65. p->host_rx_fifo_size = 1024;
  66. p->host_nperio_tx_fifo_size = 1024;
  67. p->host_perio_tx_fifo_size = 1024;
  68. p->host_channels = 16;
  69. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  70. p->phy_utmi_width = 16;
  71. p->activate_ingenic_overcurrent_detection =
  72. !device_property_read_bool(hsotg->dev, "disable-over-current");
  73. }
  74. static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
  75. {
  76. struct dwc2_core_params *p = &hsotg->params;
  77. p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
  78. p->no_clock_gating = true;
  79. p->phy_utmi_width = 8;
  80. }
  81. static void dwc2_set_socfpga_agilex_params(struct dwc2_hsotg *hsotg)
  82. {
  83. struct dwc2_core_params *p = &hsotg->params;
  84. p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
  85. p->no_clock_gating = true;
  86. }
  87. static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
  88. {
  89. struct dwc2_core_params *p = &hsotg->params;
  90. p->otg_caps.hnp_support = false;
  91. p->otg_caps.srp_support = false;
  92. p->host_rx_fifo_size = 525;
  93. p->host_nperio_tx_fifo_size = 128;
  94. p->host_perio_tx_fifo_size = 256;
  95. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  96. GAHBCFG_HBSTLEN_SHIFT;
  97. p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
  98. }
  99. static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
  100. {
  101. struct dwc2_core_params *p = &hsotg->params;
  102. p->otg_caps.hnp_support = false;
  103. p->otg_caps.srp_support = false;
  104. p->host_rx_fifo_size = 288;
  105. p->host_nperio_tx_fifo_size = 128;
  106. p->host_perio_tx_fifo_size = 96;
  107. p->max_transfer_size = 65535;
  108. p->max_packet_count = 511;
  109. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  110. GAHBCFG_HBSTLEN_SHIFT;
  111. }
  112. static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
  113. {
  114. struct dwc2_core_params *p = &hsotg->params;
  115. p->otg_caps.hnp_support = false;
  116. p->otg_caps.srp_support = false;
  117. p->speed = DWC2_SPEED_PARAM_HIGH;
  118. p->host_rx_fifo_size = 512;
  119. p->host_nperio_tx_fifo_size = 500;
  120. p->host_perio_tx_fifo_size = 500;
  121. p->host_channels = 16;
  122. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  123. p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
  124. GAHBCFG_HBSTLEN_SHIFT;
  125. p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
  126. }
  127. static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
  128. {
  129. struct dwc2_core_params *p = &hsotg->params;
  130. p->lpm = false;
  131. p->lpm_clock_gating = false;
  132. p->besl = false;
  133. p->hird_threshold_en = false;
  134. }
  135. static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
  136. {
  137. struct dwc2_core_params *p = &hsotg->params;
  138. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
  139. }
  140. static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
  141. {
  142. struct dwc2_core_params *p = &hsotg->params;
  143. p->otg_caps.hnp_support = false;
  144. p->otg_caps.srp_support = false;
  145. p->speed = DWC2_SPEED_PARAM_FULL;
  146. p->host_rx_fifo_size = 128;
  147. p->host_nperio_tx_fifo_size = 96;
  148. p->host_perio_tx_fifo_size = 96;
  149. p->max_packet_count = 256;
  150. p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
  151. p->i2c_enable = false;
  152. p->activate_stm_fs_transceiver = true;
  153. }
  154. static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
  155. {
  156. struct dwc2_core_params *p = &hsotg->params;
  157. p->host_rx_fifo_size = 622;
  158. p->host_nperio_tx_fifo_size = 128;
  159. p->host_perio_tx_fifo_size = 256;
  160. }
  161. static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg)
  162. {
  163. struct dwc2_core_params *p = &hsotg->params;
  164. p->otg_caps.hnp_support = false;
  165. p->otg_caps.srp_support = false;
  166. p->otg_caps.otg_rev = 0x200;
  167. p->speed = DWC2_SPEED_PARAM_FULL;
  168. p->host_rx_fifo_size = 128;
  169. p->host_nperio_tx_fifo_size = 96;
  170. p->host_perio_tx_fifo_size = 96;
  171. p->max_packet_count = 256;
  172. p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
  173. p->i2c_enable = false;
  174. p->activate_stm_fs_transceiver = true;
  175. p->activate_stm_id_vb_detection = true;
  176. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
  177. p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
  178. p->host_support_fs_ls_low_power = true;
  179. p->host_ls_low_power_phy_clk = true;
  180. }
  181. static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg)
  182. {
  183. struct dwc2_core_params *p = &hsotg->params;
  184. p->otg_caps.hnp_support = false;
  185. p->otg_caps.srp_support = false;
  186. p->otg_caps.otg_rev = 0x200;
  187. p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch");
  188. p->host_rx_fifo_size = 440;
  189. p->host_nperio_tx_fifo_size = 256;
  190. p->host_perio_tx_fifo_size = 256;
  191. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
  192. p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
  193. p->lpm = false;
  194. p->lpm_clock_gating = false;
  195. p->besl = false;
  196. p->hird_threshold_en = false;
  197. }
  198. const struct of_device_id dwc2_of_match_table[] = {
  199. { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
  200. { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params },
  201. { .compatible = "ingenic,jz4775-otg", .data = dwc2_set_jz4775_params },
  202. { .compatible = "ingenic,jz4780-otg", .data = dwc2_set_jz4775_params },
  203. { .compatible = "ingenic,x1000-otg", .data = dwc2_set_jz4775_params },
  204. { .compatible = "ingenic,x1600-otg", .data = dwc2_set_x1600_params },
  205. { .compatible = "ingenic,x1700-otg", .data = dwc2_set_x1600_params },
  206. { .compatible = "ingenic,x1830-otg", .data = dwc2_set_x1600_params },
  207. { .compatible = "ingenic,x2000-otg", .data = dwc2_set_x2000_params },
  208. { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
  209. { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
  210. { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
  211. { .compatible = "snps,dwc2" },
  212. { .compatible = "samsung,s3c6400-hsotg",
  213. .data = dwc2_set_s3c6400_params },
  214. { .compatible = "amlogic,meson8-usb",
  215. .data = dwc2_set_amlogic_params },
  216. { .compatible = "amlogic,meson8b-usb",
  217. .data = dwc2_set_amlogic_params },
  218. { .compatible = "amlogic,meson-gxbb-usb",
  219. .data = dwc2_set_amlogic_params },
  220. { .compatible = "amlogic,meson-g12a-usb",
  221. .data = dwc2_set_amlogic_g12a_params },
  222. { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
  223. { .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params },
  224. { .compatible = "st,stm32f4x9-fsotg",
  225. .data = dwc2_set_stm32f4x9_fsotg_params },
  226. { .compatible = "st,stm32f4x9-hsotg" },
  227. { .compatible = "st,stm32f7-hsotg",
  228. .data = dwc2_set_stm32f7_hsotg_params },
  229. { .compatible = "st,stm32mp15-fsotg",
  230. .data = dwc2_set_stm32mp15_fsotg_params },
  231. { .compatible = "st,stm32mp15-hsotg",
  232. .data = dwc2_set_stm32mp15_hsotg_params },
  233. { .compatible = "intel,socfpga-agilex-hsotg",
  234. .data = dwc2_set_socfpga_agilex_params },
  235. {},
  236. };
  237. MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
  238. const struct acpi_device_id dwc2_acpi_match[] = {
  239. { "BCM2848", (kernel_ulong_t)dwc2_set_bcm_params },
  240. { },
  241. };
  242. MODULE_DEVICE_TABLE(acpi, dwc2_acpi_match);
  243. static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
  244. {
  245. switch (hsotg->hw_params.op_mode) {
  246. case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
  247. hsotg->params.otg_caps.hnp_support = true;
  248. hsotg->params.otg_caps.srp_support = true;
  249. break;
  250. case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
  251. case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
  252. case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
  253. hsotg->params.otg_caps.hnp_support = false;
  254. hsotg->params.otg_caps.srp_support = true;
  255. break;
  256. default:
  257. hsotg->params.otg_caps.hnp_support = false;
  258. hsotg->params.otg_caps.srp_support = false;
  259. break;
  260. }
  261. }
  262. static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
  263. {
  264. int val;
  265. u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
  266. val = DWC2_PHY_TYPE_PARAM_FS;
  267. if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
  268. if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
  269. hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
  270. val = DWC2_PHY_TYPE_PARAM_UTMI;
  271. else
  272. val = DWC2_PHY_TYPE_PARAM_ULPI;
  273. }
  274. if (dwc2_is_fs_iot(hsotg))
  275. hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
  276. hsotg->params.phy_type = val;
  277. }
  278. static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
  279. {
  280. int val;
  281. val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
  282. DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
  283. if (dwc2_is_fs_iot(hsotg))
  284. val = DWC2_SPEED_PARAM_FULL;
  285. if (dwc2_is_hs_iot(hsotg))
  286. val = DWC2_SPEED_PARAM_HIGH;
  287. hsotg->params.speed = val;
  288. }
  289. static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
  290. {
  291. int val;
  292. val = (hsotg->hw_params.utmi_phy_data_width ==
  293. GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
  294. if (hsotg->phy) {
  295. /*
  296. * If using the generic PHY framework, check if the PHY bus
  297. * width is 8-bit and set the phyif appropriately.
  298. */
  299. if (phy_get_bus_width(hsotg->phy) == 8)
  300. val = 8;
  301. }
  302. hsotg->params.phy_utmi_width = val;
  303. }
  304. static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
  305. {
  306. struct dwc2_core_params *p = &hsotg->params;
  307. int depth_average;
  308. int fifo_count;
  309. int i;
  310. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  311. memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
  312. depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
  313. for (i = 1; i <= fifo_count; i++)
  314. p->g_tx_fifo_size[i] = depth_average;
  315. }
  316. static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
  317. {
  318. int val;
  319. if (hsotg->hw_params.hibernation)
  320. val = DWC2_POWER_DOWN_PARAM_HIBERNATION;
  321. else if (hsotg->hw_params.power_optimized)
  322. val = DWC2_POWER_DOWN_PARAM_PARTIAL;
  323. else
  324. val = DWC2_POWER_DOWN_PARAM_NONE;
  325. hsotg->params.power_down = val;
  326. }
  327. static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg)
  328. {
  329. struct dwc2_core_params *p = &hsotg->params;
  330. p->lpm = hsotg->hw_params.lpm_mode;
  331. if (p->lpm) {
  332. p->lpm_clock_gating = true;
  333. p->besl = true;
  334. p->hird_threshold_en = true;
  335. p->hird_threshold = 4;
  336. } else {
  337. p->lpm_clock_gating = false;
  338. p->besl = false;
  339. p->hird_threshold_en = false;
  340. }
  341. }
  342. /**
  343. * dwc2_set_default_params() - Set all core parameters to their
  344. * auto-detected default values.
  345. *
  346. * @hsotg: Programming view of the DWC_otg controller
  347. *
  348. */
  349. static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
  350. {
  351. struct dwc2_hw_params *hw = &hsotg->hw_params;
  352. struct dwc2_core_params *p = &hsotg->params;
  353. bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
  354. dwc2_set_param_otg_cap(hsotg);
  355. dwc2_set_param_phy_type(hsotg);
  356. dwc2_set_param_speed(hsotg);
  357. dwc2_set_param_phy_utmi_width(hsotg);
  358. dwc2_set_param_power_down(hsotg);
  359. dwc2_set_param_lpm(hsotg);
  360. p->phy_ulpi_ddr = false;
  361. p->phy_ulpi_ext_vbus = false;
  362. p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
  363. p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
  364. p->i2c_enable = hw->i2c_enable;
  365. p->acg_enable = hw->acg_enable;
  366. p->ulpi_fs_ls = false;
  367. p->ts_dline = false;
  368. p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
  369. p->uframe_sched = true;
  370. p->external_id_pin_ctl = false;
  371. p->ipg_isoc_en = false;
  372. p->service_interval = false;
  373. p->max_packet_count = hw->max_packet_count;
  374. p->max_transfer_size = hw->max_transfer_size;
  375. p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
  376. p->ref_clk_per = 33333;
  377. p->sof_cnt_wkup_alert = 100;
  378. if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
  379. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  380. p->host_dma = dma_capable;
  381. p->dma_desc_enable = false;
  382. p->dma_desc_fs_enable = false;
  383. p->host_support_fs_ls_low_power = false;
  384. p->host_ls_low_power_phy_clk = false;
  385. p->host_channels = hw->host_channels;
  386. p->host_rx_fifo_size = hw->rx_fifo_size;
  387. p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
  388. p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
  389. }
  390. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  391. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  392. p->g_dma = dma_capable;
  393. p->g_dma_desc = hw->dma_desc_enable;
  394. /*
  395. * The values for g_rx_fifo_size (2048) and
  396. * g_np_tx_fifo_size (1024) come from the legacy s3c
  397. * gadget driver. These defaults have been hard-coded
  398. * for some time so many platforms depend on these
  399. * values. Leave them as defaults for now and only
  400. * auto-detect if the hardware does not support the
  401. * default.
  402. */
  403. p->g_rx_fifo_size = 2048;
  404. p->g_np_tx_fifo_size = 1024;
  405. dwc2_set_param_tx_fifo_sizes(hsotg);
  406. }
  407. }
  408. /**
  409. * dwc2_get_device_properties() - Read in device properties.
  410. *
  411. * @hsotg: Programming view of the DWC_otg controller
  412. *
  413. * Read in the device properties and adjust core parameters if needed.
  414. */
  415. static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
  416. {
  417. struct dwc2_core_params *p = &hsotg->params;
  418. int num;
  419. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  420. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  421. device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
  422. &p->g_rx_fifo_size);
  423. device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
  424. &p->g_np_tx_fifo_size);
  425. num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size");
  426. if (num > 0) {
  427. num = min(num, 15);
  428. memset(p->g_tx_fifo_size, 0,
  429. sizeof(p->g_tx_fifo_size));
  430. device_property_read_u32_array(hsotg->dev,
  431. "g-tx-fifo-size",
  432. &p->g_tx_fifo_size[1],
  433. num);
  434. }
  435. of_usb_update_otg_caps(hsotg->dev->of_node, &p->otg_caps);
  436. }
  437. if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
  438. p->oc_disable = true;
  439. }
  440. static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
  441. {
  442. int valid = 1;
  443. if (hsotg->params.otg_caps.hnp_support && hsotg->params.otg_caps.srp_support) {
  444. /* check HNP && SRP capable */
  445. if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
  446. valid = 0;
  447. } else if (!hsotg->params.otg_caps.hnp_support) {
  448. /* check SRP only capable */
  449. if (hsotg->params.otg_caps.srp_support) {
  450. switch (hsotg->hw_params.op_mode) {
  451. case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
  452. case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
  453. case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
  454. case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
  455. break;
  456. default:
  457. valid = 0;
  458. break;
  459. }
  460. }
  461. /* else: NO HNP && NO SRP capable: always valid */
  462. } else {
  463. valid = 0;
  464. }
  465. if (!valid)
  466. dwc2_set_param_otg_cap(hsotg);
  467. }
  468. static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
  469. {
  470. int valid = 0;
  471. u32 hs_phy_type;
  472. u32 fs_phy_type;
  473. hs_phy_type = hsotg->hw_params.hs_phy_type;
  474. fs_phy_type = hsotg->hw_params.fs_phy_type;
  475. switch (hsotg->params.phy_type) {
  476. case DWC2_PHY_TYPE_PARAM_FS:
  477. if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
  478. valid = 1;
  479. break;
  480. case DWC2_PHY_TYPE_PARAM_UTMI:
  481. if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
  482. (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
  483. valid = 1;
  484. break;
  485. case DWC2_PHY_TYPE_PARAM_ULPI:
  486. if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
  487. (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
  488. valid = 1;
  489. break;
  490. default:
  491. break;
  492. }
  493. if (!valid)
  494. dwc2_set_param_phy_type(hsotg);
  495. }
  496. static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
  497. {
  498. int valid = 1;
  499. int phy_type = hsotg->params.phy_type;
  500. int speed = hsotg->params.speed;
  501. switch (speed) {
  502. case DWC2_SPEED_PARAM_HIGH:
  503. if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
  504. (phy_type == DWC2_PHY_TYPE_PARAM_FS))
  505. valid = 0;
  506. break;
  507. case DWC2_SPEED_PARAM_FULL:
  508. case DWC2_SPEED_PARAM_LOW:
  509. break;
  510. default:
  511. valid = 0;
  512. break;
  513. }
  514. if (!valid)
  515. dwc2_set_param_speed(hsotg);
  516. }
  517. static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
  518. {
  519. int valid = 0;
  520. int param = hsotg->params.phy_utmi_width;
  521. int width = hsotg->hw_params.utmi_phy_data_width;
  522. switch (width) {
  523. case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
  524. valid = (param == 8);
  525. break;
  526. case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
  527. valid = (param == 16);
  528. break;
  529. case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
  530. valid = (param == 8 || param == 16);
  531. break;
  532. }
  533. if (!valid)
  534. dwc2_set_param_phy_utmi_width(hsotg);
  535. }
  536. static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
  537. {
  538. int param = hsotg->params.power_down;
  539. switch (param) {
  540. case DWC2_POWER_DOWN_PARAM_NONE:
  541. break;
  542. case DWC2_POWER_DOWN_PARAM_PARTIAL:
  543. if (hsotg->hw_params.power_optimized)
  544. break;
  545. dev_dbg(hsotg->dev,
  546. "Partial power down isn't supported by HW\n");
  547. param = DWC2_POWER_DOWN_PARAM_NONE;
  548. break;
  549. case DWC2_POWER_DOWN_PARAM_HIBERNATION:
  550. if (hsotg->hw_params.hibernation)
  551. break;
  552. dev_dbg(hsotg->dev,
  553. "Hibernation isn't supported by HW\n");
  554. param = DWC2_POWER_DOWN_PARAM_NONE;
  555. break;
  556. default:
  557. dev_err(hsotg->dev,
  558. "%s: Invalid parameter power_down=%d\n",
  559. __func__, param);
  560. param = DWC2_POWER_DOWN_PARAM_NONE;
  561. break;
  562. }
  563. hsotg->params.power_down = param;
  564. }
  565. static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
  566. {
  567. int fifo_count;
  568. int fifo;
  569. int min;
  570. u32 total = 0;
  571. u32 dptxfszn;
  572. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  573. min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
  574. for (fifo = 1; fifo <= fifo_count; fifo++)
  575. total += hsotg->params.g_tx_fifo_size[fifo];
  576. if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
  577. dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
  578. __func__);
  579. dwc2_set_param_tx_fifo_sizes(hsotg);
  580. }
  581. for (fifo = 1; fifo <= fifo_count; fifo++) {
  582. dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
  583. if (hsotg->params.g_tx_fifo_size[fifo] < min ||
  584. hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) {
  585. dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
  586. __func__, fifo,
  587. hsotg->params.g_tx_fifo_size[fifo]);
  588. hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
  589. }
  590. }
  591. }
  592. #define CHECK_RANGE(_param, _min, _max, _def) do { \
  593. if ((int)(hsotg->params._param) < (_min) || \
  594. (hsotg->params._param) > (_max)) { \
  595. dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
  596. __func__, #_param, hsotg->params._param); \
  597. hsotg->params._param = (_def); \
  598. } \
  599. } while (0)
  600. #define CHECK_BOOL(_param, _check) do { \
  601. if (hsotg->params._param && !(_check)) { \
  602. dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
  603. __func__, #_param, hsotg->params._param); \
  604. hsotg->params._param = false; \
  605. } \
  606. } while (0)
  607. static void dwc2_check_params(struct dwc2_hsotg *hsotg)
  608. {
  609. struct dwc2_hw_params *hw = &hsotg->hw_params;
  610. struct dwc2_core_params *p = &hsotg->params;
  611. bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
  612. dwc2_check_param_otg_cap(hsotg);
  613. dwc2_check_param_phy_type(hsotg);
  614. dwc2_check_param_speed(hsotg);
  615. dwc2_check_param_phy_utmi_width(hsotg);
  616. dwc2_check_param_power_down(hsotg);
  617. CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
  618. CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
  619. CHECK_BOOL(i2c_enable, hw->i2c_enable);
  620. CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
  621. CHECK_BOOL(acg_enable, hw->acg_enable);
  622. CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
  623. CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
  624. CHECK_BOOL(lpm, hw->lpm_mode);
  625. CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
  626. CHECK_BOOL(besl, hsotg->params.lpm);
  627. CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
  628. CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
  629. CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
  630. CHECK_BOOL(service_interval, hw->service_interval_mode);
  631. CHECK_RANGE(max_packet_count,
  632. 15, hw->max_packet_count,
  633. hw->max_packet_count);
  634. CHECK_RANGE(max_transfer_size,
  635. 2047, hw->max_transfer_size,
  636. hw->max_transfer_size);
  637. if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
  638. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  639. CHECK_BOOL(host_dma, dma_capable);
  640. CHECK_BOOL(dma_desc_enable, p->host_dma);
  641. CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
  642. CHECK_BOOL(host_ls_low_power_phy_clk,
  643. p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
  644. CHECK_RANGE(host_channels,
  645. 1, hw->host_channels,
  646. hw->host_channels);
  647. CHECK_RANGE(host_rx_fifo_size,
  648. 16, hw->rx_fifo_size,
  649. hw->rx_fifo_size);
  650. CHECK_RANGE(host_nperio_tx_fifo_size,
  651. 16, hw->host_nperio_tx_fifo_size,
  652. hw->host_nperio_tx_fifo_size);
  653. CHECK_RANGE(host_perio_tx_fifo_size,
  654. 16, hw->host_perio_tx_fifo_size,
  655. hw->host_perio_tx_fifo_size);
  656. }
  657. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  658. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  659. CHECK_BOOL(g_dma, dma_capable);
  660. CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
  661. CHECK_RANGE(g_rx_fifo_size,
  662. 16, hw->rx_fifo_size,
  663. hw->rx_fifo_size);
  664. CHECK_RANGE(g_np_tx_fifo_size,
  665. 16, hw->dev_nperio_tx_fifo_size,
  666. hw->dev_nperio_tx_fifo_size);
  667. dwc2_check_param_tx_fifo_sizes(hsotg);
  668. }
  669. }
  670. /*
  671. * Gets host hardware parameters. Forces host mode if not currently in
  672. * host mode. Should be called immediately after a core soft reset in
  673. * order to get the reset values.
  674. */
  675. static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
  676. {
  677. struct dwc2_hw_params *hw = &hsotg->hw_params;
  678. u32 gnptxfsiz;
  679. u32 hptxfsiz;
  680. if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
  681. return;
  682. dwc2_force_mode(hsotg, true);
  683. gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
  684. hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
  685. hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  686. FIFOSIZE_DEPTH_SHIFT;
  687. hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  688. FIFOSIZE_DEPTH_SHIFT;
  689. }
  690. /*
  691. * Gets device hardware parameters. Forces device mode if not
  692. * currently in device mode. Should be called immediately after a core
  693. * soft reset in order to get the reset values.
  694. */
  695. static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
  696. {
  697. struct dwc2_hw_params *hw = &hsotg->hw_params;
  698. u32 gnptxfsiz;
  699. int fifo, fifo_count;
  700. if (hsotg->dr_mode == USB_DR_MODE_HOST)
  701. return;
  702. dwc2_force_mode(hsotg, false);
  703. gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
  704. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  705. for (fifo = 1; fifo <= fifo_count; fifo++) {
  706. hw->g_tx_fifo_size[fifo] =
  707. (dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
  708. FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
  709. }
  710. hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  711. FIFOSIZE_DEPTH_SHIFT;
  712. }
  713. /**
  714. * dwc2_get_hwparams() - During device initialization, read various hardware
  715. * configuration registers and interpret the contents.
  716. *
  717. * @hsotg: Programming view of the DWC_otg controller
  718. *
  719. */
  720. int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
  721. {
  722. struct dwc2_hw_params *hw = &hsotg->hw_params;
  723. unsigned int width;
  724. u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
  725. u32 grxfsiz;
  726. hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
  727. hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
  728. hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
  729. hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
  730. grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
  731. /* hwcfg1 */
  732. hw->dev_ep_dirs = hwcfg1;
  733. /* hwcfg2 */
  734. hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
  735. GHWCFG2_OP_MODE_SHIFT;
  736. hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
  737. GHWCFG2_ARCHITECTURE_SHIFT;
  738. hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
  739. hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
  740. GHWCFG2_NUM_HOST_CHAN_SHIFT);
  741. hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
  742. GHWCFG2_HS_PHY_TYPE_SHIFT;
  743. hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
  744. GHWCFG2_FS_PHY_TYPE_SHIFT;
  745. hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
  746. GHWCFG2_NUM_DEV_EP_SHIFT;
  747. hw->nperio_tx_q_depth =
  748. (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
  749. GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
  750. hw->host_perio_tx_q_depth =
  751. (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
  752. GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
  753. hw->dev_token_q_depth =
  754. (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
  755. GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
  756. /* hwcfg3 */
  757. width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
  758. GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
  759. hw->max_transfer_size = (1 << (width + 11)) - 1;
  760. width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
  761. GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
  762. hw->max_packet_count = (1 << (width + 4)) - 1;
  763. hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
  764. hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
  765. GHWCFG3_DFIFO_DEPTH_SHIFT;
  766. hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
  767. /* hwcfg4 */
  768. hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
  769. hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
  770. GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
  771. hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
  772. GHWCFG4_NUM_IN_EPS_SHIFT;
  773. hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
  774. hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
  775. hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
  776. hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
  777. GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
  778. hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
  779. hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
  780. hw->service_interval_mode = !!(hwcfg4 &
  781. GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
  782. /* fifo sizes */
  783. hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
  784. GRXFSIZ_DEPTH_SHIFT;
  785. /*
  786. * Host specific hardware parameters. Reading these parameters
  787. * requires the controller to be in host mode. The mode will
  788. * be forced, if necessary, to read these values.
  789. */
  790. dwc2_get_host_hwparams(hsotg);
  791. dwc2_get_dev_hwparams(hsotg);
  792. return 0;
  793. }
  794. typedef void (*set_params_cb)(struct dwc2_hsotg *data);
  795. int dwc2_init_params(struct dwc2_hsotg *hsotg)
  796. {
  797. const struct of_device_id *match;
  798. set_params_cb set_params;
  799. dwc2_set_default_params(hsotg);
  800. dwc2_get_device_properties(hsotg);
  801. match = of_match_device(dwc2_of_match_table, hsotg->dev);
  802. if (match && match->data) {
  803. set_params = match->data;
  804. set_params(hsotg);
  805. } else {
  806. const struct acpi_device_id *amatch;
  807. amatch = acpi_match_device(dwc2_acpi_match, hsotg->dev);
  808. if (amatch && amatch->driver_data) {
  809. set_params = (set_params_cb)amatch->driver_data;
  810. set_params(hsotg);
  811. }
  812. }
  813. dwc2_check_params(hsotg);
  814. return 0;
  815. }