hw.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875
  1. /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */
  2. /*
  3. * hw.h - DesignWare HS OTG Controller hardware definitions
  4. *
  5. * Copyright 2004-2013 Synopsys, Inc.
  6. */
  7. #ifndef __DWC2_HW_H__
  8. #define __DWC2_HW_H__
  9. #define HSOTG_REG(x) (x)
  10. #define GOTGCTL HSOTG_REG(0x000)
  11. #define GOTGCTL_CHIRPEN BIT(27)
  12. #define GOTGCTL_MULT_VALID_BC_MASK (0x1f << 22)
  13. #define GOTGCTL_MULT_VALID_BC_SHIFT 22
  14. #define GOTGCTL_CURMODE_HOST BIT(21)
  15. #define GOTGCTL_OTGVER BIT(20)
  16. #define GOTGCTL_BSESVLD BIT(19)
  17. #define GOTGCTL_ASESVLD BIT(18)
  18. #define GOTGCTL_DBNC_SHORT BIT(17)
  19. #define GOTGCTL_CONID_B BIT(16)
  20. #define GOTGCTL_DBNCE_FLTR_BYPASS BIT(15)
  21. #define GOTGCTL_DEVHNPEN BIT(11)
  22. #define GOTGCTL_HSTSETHNPEN BIT(10)
  23. #define GOTGCTL_HNPREQ BIT(9)
  24. #define GOTGCTL_HSTNEGSCS BIT(8)
  25. #define GOTGCTL_BVALOVAL BIT(7)
  26. #define GOTGCTL_BVALOEN BIT(6)
  27. #define GOTGCTL_AVALOVAL BIT(5)
  28. #define GOTGCTL_AVALOEN BIT(4)
  29. #define GOTGCTL_VBVALOVAL BIT(3)
  30. #define GOTGCTL_VBVALOEN BIT(2)
  31. #define GOTGCTL_SESREQ BIT(1)
  32. #define GOTGCTL_SESREQSCS BIT(0)
  33. #define GOTGINT HSOTG_REG(0x004)
  34. #define GOTGINT_DBNCE_DONE BIT(19)
  35. #define GOTGINT_A_DEV_TOUT_CHG BIT(18)
  36. #define GOTGINT_HST_NEG_DET BIT(17)
  37. #define GOTGINT_HST_NEG_SUC_STS_CHNG BIT(9)
  38. #define GOTGINT_SES_REQ_SUC_STS_CHNG BIT(8)
  39. #define GOTGINT_SES_END_DET BIT(2)
  40. #define GAHBCFG HSOTG_REG(0x008)
  41. #define GAHBCFG_AHB_SINGLE BIT(23)
  42. #define GAHBCFG_NOTI_ALL_DMA_WRIT BIT(22)
  43. #define GAHBCFG_REM_MEM_SUPP BIT(21)
  44. #define GAHBCFG_P_TXF_EMP_LVL BIT(8)
  45. #define GAHBCFG_NP_TXF_EMP_LVL BIT(7)
  46. #define GAHBCFG_DMA_EN BIT(5)
  47. #define GAHBCFG_HBSTLEN_MASK (0xf << 1)
  48. #define GAHBCFG_HBSTLEN_SHIFT 1
  49. #define GAHBCFG_HBSTLEN_SINGLE 0
  50. #define GAHBCFG_HBSTLEN_INCR 1
  51. #define GAHBCFG_HBSTLEN_INCR4 3
  52. #define GAHBCFG_HBSTLEN_INCR8 5
  53. #define GAHBCFG_HBSTLEN_INCR16 7
  54. #define GAHBCFG_GLBL_INTR_EN BIT(0)
  55. #define GAHBCFG_CTRL_MASK (GAHBCFG_P_TXF_EMP_LVL | \
  56. GAHBCFG_NP_TXF_EMP_LVL | \
  57. GAHBCFG_DMA_EN | \
  58. GAHBCFG_GLBL_INTR_EN)
  59. #define GUSBCFG HSOTG_REG(0x00C)
  60. #define GUSBCFG_FORCEDEVMODE BIT(30)
  61. #define GUSBCFG_FORCEHOSTMODE BIT(29)
  62. #define GUSBCFG_TXENDDELAY BIT(28)
  63. #define GUSBCFG_ICTRAFFICPULLREMOVE BIT(27)
  64. #define GUSBCFG_ICUSBCAP BIT(26)
  65. #define GUSBCFG_ULPI_INT_PROT_DIS BIT(25)
  66. #define GUSBCFG_INDICATORPASSTHROUGH BIT(24)
  67. #define GUSBCFG_INDICATORCOMPLEMENT BIT(23)
  68. #define GUSBCFG_TERMSELDLPULSE BIT(22)
  69. #define GUSBCFG_ULPI_INT_VBUS_IND BIT(21)
  70. #define GUSBCFG_ULPI_EXT_VBUS_DRV BIT(20)
  71. #define GUSBCFG_ULPI_CLK_SUSP_M BIT(19)
  72. #define GUSBCFG_ULPI_AUTO_RES BIT(18)
  73. #define GUSBCFG_ULPI_FS_LS BIT(17)
  74. #define GUSBCFG_OTG_UTMI_FS_SEL BIT(16)
  75. #define GUSBCFG_PHY_LP_CLK_SEL BIT(15)
  76. #define GUSBCFG_USBTRDTIM_MASK (0xf << 10)
  77. #define GUSBCFG_USBTRDTIM_SHIFT 10
  78. #define GUSBCFG_HNPCAP BIT(9)
  79. #define GUSBCFG_SRPCAP BIT(8)
  80. #define GUSBCFG_DDRSEL BIT(7)
  81. #define GUSBCFG_PHYSEL BIT(6)
  82. #define GUSBCFG_FSINTF BIT(5)
  83. #define GUSBCFG_ULPI_UTMI_SEL BIT(4)
  84. #define GUSBCFG_PHYIF16 BIT(3)
  85. #define GUSBCFG_PHYIF8 (0 << 3)
  86. #define GUSBCFG_TOUTCAL_MASK (0x7 << 0)
  87. #define GUSBCFG_TOUTCAL_SHIFT 0
  88. #define GUSBCFG_TOUTCAL_LIMIT 0x7
  89. #define GUSBCFG_TOUTCAL(_x) ((_x) << 0)
  90. #define GRSTCTL HSOTG_REG(0x010)
  91. #define GRSTCTL_AHBIDLE BIT(31)
  92. #define GRSTCTL_DMAREQ BIT(30)
  93. #define GRSTCTL_CSFTRST_DONE BIT(29)
  94. #define GRSTCTL_TXFNUM_MASK (0x1f << 6)
  95. #define GRSTCTL_TXFNUM_SHIFT 6
  96. #define GRSTCTL_TXFNUM_LIMIT 0x1f
  97. #define GRSTCTL_TXFNUM(_x) ((_x) << 6)
  98. #define GRSTCTL_TXFFLSH BIT(5)
  99. #define GRSTCTL_RXFFLSH BIT(4)
  100. #define GRSTCTL_IN_TKNQ_FLSH BIT(3)
  101. #define GRSTCTL_FRMCNTRRST BIT(2)
  102. #define GRSTCTL_HSFTRST BIT(1)
  103. #define GRSTCTL_CSFTRST BIT(0)
  104. #define GINTSTS HSOTG_REG(0x014)
  105. #define GINTMSK HSOTG_REG(0x018)
  106. #define GINTSTS_WKUPINT BIT(31)
  107. #define GINTSTS_SESSREQINT BIT(30)
  108. #define GINTSTS_DISCONNINT BIT(29)
  109. #define GINTSTS_CONIDSTSCHNG BIT(28)
  110. #define GINTSTS_LPMTRANRCVD BIT(27)
  111. #define GINTSTS_PTXFEMP BIT(26)
  112. #define GINTSTS_HCHINT BIT(25)
  113. #define GINTSTS_PRTINT BIT(24)
  114. #define GINTSTS_RESETDET BIT(23)
  115. #define GINTSTS_FET_SUSP BIT(22)
  116. #define GINTSTS_INCOMPL_IP BIT(21)
  117. #define GINTSTS_INCOMPL_SOOUT BIT(21)
  118. #define GINTSTS_INCOMPL_SOIN BIT(20)
  119. #define GINTSTS_OEPINT BIT(19)
  120. #define GINTSTS_IEPINT BIT(18)
  121. #define GINTSTS_EPMIS BIT(17)
  122. #define GINTSTS_RESTOREDONE BIT(16)
  123. #define GINTSTS_EOPF BIT(15)
  124. #define GINTSTS_ISOUTDROP BIT(14)
  125. #define GINTSTS_ENUMDONE BIT(13)
  126. #define GINTSTS_USBRST BIT(12)
  127. #define GINTSTS_USBSUSP BIT(11)
  128. #define GINTSTS_ERLYSUSP BIT(10)
  129. #define GINTSTS_I2CINT BIT(9)
  130. #define GINTSTS_ULPI_CK_INT BIT(8)
  131. #define GINTSTS_GOUTNAKEFF BIT(7)
  132. #define GINTSTS_GINNAKEFF BIT(6)
  133. #define GINTSTS_NPTXFEMP BIT(5)
  134. #define GINTSTS_RXFLVL BIT(4)
  135. #define GINTSTS_SOF BIT(3)
  136. #define GINTSTS_OTGINT BIT(2)
  137. #define GINTSTS_MODEMIS BIT(1)
  138. #define GINTSTS_CURMODE_HOST BIT(0)
  139. #define GRXSTSR HSOTG_REG(0x01C)
  140. #define GRXSTSP HSOTG_REG(0x020)
  141. #define GRXSTS_FN_MASK (0x7f << 25)
  142. #define GRXSTS_FN_SHIFT 25
  143. #define GRXSTS_PKTSTS_MASK (0xf << 17)
  144. #define GRXSTS_PKTSTS_SHIFT 17
  145. #define GRXSTS_PKTSTS_GLOBALOUTNAK 1
  146. #define GRXSTS_PKTSTS_OUTRX 2
  147. #define GRXSTS_PKTSTS_HCHIN 2
  148. #define GRXSTS_PKTSTS_OUTDONE 3
  149. #define GRXSTS_PKTSTS_HCHIN_XFER_COMP 3
  150. #define GRXSTS_PKTSTS_SETUPDONE 4
  151. #define GRXSTS_PKTSTS_DATATOGGLEERR 5
  152. #define GRXSTS_PKTSTS_SETUPRX 6
  153. #define GRXSTS_PKTSTS_HCHHALTED 7
  154. #define GRXSTS_HCHNUM_MASK (0xf << 0)
  155. #define GRXSTS_HCHNUM_SHIFT 0
  156. #define GRXSTS_DPID_MASK (0x3 << 15)
  157. #define GRXSTS_DPID_SHIFT 15
  158. #define GRXSTS_BYTECNT_MASK (0x7ff << 4)
  159. #define GRXSTS_BYTECNT_SHIFT 4
  160. #define GRXSTS_EPNUM_MASK (0xf << 0)
  161. #define GRXSTS_EPNUM_SHIFT 0
  162. #define GRXFSIZ HSOTG_REG(0x024)
  163. #define GRXFSIZ_DEPTH_MASK (0xffff << 0)
  164. #define GRXFSIZ_DEPTH_SHIFT 0
  165. #define GNPTXFSIZ HSOTG_REG(0x028)
  166. /* Use FIFOSIZE_* constants to access this register */
  167. #define GNPTXSTS HSOTG_REG(0x02C)
  168. #define GNPTXSTS_NP_TXQ_TOP_MASK (0x7f << 24)
  169. #define GNPTXSTS_NP_TXQ_TOP_SHIFT 24
  170. #define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK (0xff << 16)
  171. #define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT 16
  172. #define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v) (((_v) >> 16) & 0xff)
  173. #define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK (0xffff << 0)
  174. #define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT 0
  175. #define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v) (((_v) >> 0) & 0xffff)
  176. #define GI2CCTL HSOTG_REG(0x0030)
  177. #define GI2CCTL_BSYDNE BIT(31)
  178. #define GI2CCTL_RW BIT(30)
  179. #define GI2CCTL_I2CDATSE0 BIT(28)
  180. #define GI2CCTL_I2CDEVADDR_MASK (0x3 << 26)
  181. #define GI2CCTL_I2CDEVADDR_SHIFT 26
  182. #define GI2CCTL_I2CSUSPCTL BIT(25)
  183. #define GI2CCTL_ACK BIT(24)
  184. #define GI2CCTL_I2CEN BIT(23)
  185. #define GI2CCTL_ADDR_MASK (0x7f << 16)
  186. #define GI2CCTL_ADDR_SHIFT 16
  187. #define GI2CCTL_REGADDR_MASK (0xff << 8)
  188. #define GI2CCTL_REGADDR_SHIFT 8
  189. #define GI2CCTL_RWDATA_MASK (0xff << 0)
  190. #define GI2CCTL_RWDATA_SHIFT 0
  191. #define GPVNDCTL HSOTG_REG(0x0034)
  192. #define GGPIO HSOTG_REG(0x0038)
  193. #define GGPIO_STM32_OTG_GCCFG_PWRDWN BIT(16)
  194. #define GGPIO_STM32_OTG_GCCFG_VBDEN BIT(21)
  195. #define GGPIO_STM32_OTG_GCCFG_IDEN BIT(22)
  196. #define GUID HSOTG_REG(0x003c)
  197. #define GSNPSID HSOTG_REG(0x0040)
  198. #define GHWCFG1 HSOTG_REG(0x0044)
  199. #define GSNPSID_ID_MASK GENMASK(31, 16)
  200. #define GHWCFG2 HSOTG_REG(0x0048)
  201. #define GHWCFG2_OTG_ENABLE_IC_USB BIT(31)
  202. #define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK (0x1f << 26)
  203. #define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT 26
  204. #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK (0x3 << 24)
  205. #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT 24
  206. #define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK (0x3 << 22)
  207. #define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT 22
  208. #define GHWCFG2_MULTI_PROC_INT BIT(20)
  209. #define GHWCFG2_DYNAMIC_FIFO BIT(19)
  210. #define GHWCFG2_PERIO_EP_SUPPORTED BIT(18)
  211. #define GHWCFG2_NUM_HOST_CHAN_MASK (0xf << 14)
  212. #define GHWCFG2_NUM_HOST_CHAN_SHIFT 14
  213. #define GHWCFG2_NUM_DEV_EP_MASK (0xf << 10)
  214. #define GHWCFG2_NUM_DEV_EP_SHIFT 10
  215. #define GHWCFG2_FS_PHY_TYPE_MASK (0x3 << 8)
  216. #define GHWCFG2_FS_PHY_TYPE_SHIFT 8
  217. #define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED 0
  218. #define GHWCFG2_FS_PHY_TYPE_DEDICATED 1
  219. #define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI 2
  220. #define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI 3
  221. #define GHWCFG2_HS_PHY_TYPE_MASK (0x3 << 6)
  222. #define GHWCFG2_HS_PHY_TYPE_SHIFT 6
  223. #define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED 0
  224. #define GHWCFG2_HS_PHY_TYPE_UTMI 1
  225. #define GHWCFG2_HS_PHY_TYPE_ULPI 2
  226. #define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI 3
  227. #define GHWCFG2_POINT2POINT BIT(5)
  228. #define GHWCFG2_ARCHITECTURE_MASK (0x3 << 3)
  229. #define GHWCFG2_ARCHITECTURE_SHIFT 3
  230. #define GHWCFG2_SLAVE_ONLY_ARCH 0
  231. #define GHWCFG2_EXT_DMA_ARCH 1
  232. #define GHWCFG2_INT_DMA_ARCH 2
  233. #define GHWCFG2_OP_MODE_MASK (0x7 << 0)
  234. #define GHWCFG2_OP_MODE_SHIFT 0
  235. #define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE 0
  236. #define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE 1
  237. #define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE 2
  238. #define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE 3
  239. #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE 4
  240. #define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST 5
  241. #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST 6
  242. #define GHWCFG2_OP_MODE_UNDEFINED 7
  243. #define GHWCFG3 HSOTG_REG(0x004c)
  244. #define GHWCFG3_DFIFO_DEPTH_MASK (0xffff << 16)
  245. #define GHWCFG3_DFIFO_DEPTH_SHIFT 16
  246. #define GHWCFG3_OTG_LPM_EN BIT(15)
  247. #define GHWCFG3_BC_SUPPORT BIT(14)
  248. #define GHWCFG3_OTG_ENABLE_HSIC BIT(13)
  249. #define GHWCFG3_ADP_SUPP BIT(12)
  250. #define GHWCFG3_SYNCH_RESET_TYPE BIT(11)
  251. #define GHWCFG3_OPTIONAL_FEATURES BIT(10)
  252. #define GHWCFG3_VENDOR_CTRL_IF BIT(9)
  253. #define GHWCFG3_I2C BIT(8)
  254. #define GHWCFG3_OTG_FUNC BIT(7)
  255. #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK (0x7 << 4)
  256. #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT 4
  257. #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK (0xf << 0)
  258. #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT 0
  259. #define GHWCFG4 HSOTG_REG(0x0050)
  260. #define GHWCFG4_DESC_DMA_DYN BIT(31)
  261. #define GHWCFG4_DESC_DMA BIT(30)
  262. #define GHWCFG4_NUM_IN_EPS_MASK (0xf << 26)
  263. #define GHWCFG4_NUM_IN_EPS_SHIFT 26
  264. #define GHWCFG4_DED_FIFO_EN BIT(25)
  265. #define GHWCFG4_DED_FIFO_SHIFT 25
  266. #define GHWCFG4_SESSION_END_FILT_EN BIT(24)
  267. #define GHWCFG4_B_VALID_FILT_EN BIT(23)
  268. #define GHWCFG4_A_VALID_FILT_EN BIT(22)
  269. #define GHWCFG4_VBUS_VALID_FILT_EN BIT(21)
  270. #define GHWCFG4_IDDIG_FILT_EN BIT(20)
  271. #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK (0xf << 16)
  272. #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT 16
  273. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14)
  274. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT 14
  275. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8 0
  276. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_16 1
  277. #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16 2
  278. #define GHWCFG4_ACG_SUPPORTED BIT(12)
  279. #define GHWCFG4_IPG_ISOC_SUPPORTED BIT(11)
  280. #define GHWCFG4_SERVICE_INTERVAL_SUPPORTED BIT(10)
  281. #define GHWCFG4_XHIBER BIT(7)
  282. #define GHWCFG4_HIBER BIT(6)
  283. #define GHWCFG4_MIN_AHB_FREQ BIT(5)
  284. #define GHWCFG4_POWER_OPTIMIZ BIT(4)
  285. #define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK (0xf << 0)
  286. #define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT 0
  287. #define GLPMCFG HSOTG_REG(0x0054)
  288. #define GLPMCFG_INVSELHSIC BIT(31)
  289. #define GLPMCFG_HSICCON BIT(30)
  290. #define GLPMCFG_RSTRSLPSTS BIT(29)
  291. #define GLPMCFG_ENBESL BIT(28)
  292. #define GLPMCFG_LPM_RETRYCNT_STS_MASK (0x7 << 25)
  293. #define GLPMCFG_LPM_RETRYCNT_STS_SHIFT 25
  294. #define GLPMCFG_SNDLPM BIT(24)
  295. #define GLPMCFG_RETRY_CNT_MASK (0x7 << 21)
  296. #define GLPMCFG_RETRY_CNT_SHIFT 21
  297. #define GLPMCFG_LPM_REJECT_CTRL_CONTROL BIT(21)
  298. #define GLPMCFG_LPM_ACCEPT_CTRL_ISOC BIT(22)
  299. #define GLPMCFG_LPM_CHNL_INDX_MASK (0xf << 17)
  300. #define GLPMCFG_LPM_CHNL_INDX_SHIFT 17
  301. #define GLPMCFG_L1RESUMEOK BIT(16)
  302. #define GLPMCFG_SLPSTS BIT(15)
  303. #define GLPMCFG_COREL1RES_MASK (0x3 << 13)
  304. #define GLPMCFG_COREL1RES_SHIFT 13
  305. #define GLPMCFG_HIRD_THRES_MASK (0x1f << 8)
  306. #define GLPMCFG_HIRD_THRES_SHIFT 8
  307. #define GLPMCFG_HIRD_THRES_EN (0x10 << 8)
  308. #define GLPMCFG_ENBLSLPM BIT(7)
  309. #define GLPMCFG_BREMOTEWAKE BIT(6)
  310. #define GLPMCFG_HIRD_MASK (0xf << 2)
  311. #define GLPMCFG_HIRD_SHIFT 2
  312. #define GLPMCFG_APPL1RES BIT(1)
  313. #define GLPMCFG_LPMCAP BIT(0)
  314. #define GPWRDN HSOTG_REG(0x0058)
  315. #define GPWRDN_MULT_VAL_ID_BC_MASK (0x1f << 24)
  316. #define GPWRDN_MULT_VAL_ID_BC_SHIFT 24
  317. #define GPWRDN_ADP_INT BIT(23)
  318. #define GPWRDN_BSESSVLD BIT(22)
  319. #define GPWRDN_IDSTS BIT(21)
  320. #define GPWRDN_LINESTATE_MASK (0x3 << 19)
  321. #define GPWRDN_LINESTATE_SHIFT 19
  322. #define GPWRDN_STS_CHGINT_MSK BIT(18)
  323. #define GPWRDN_STS_CHGINT BIT(17)
  324. #define GPWRDN_SRP_DET_MSK BIT(16)
  325. #define GPWRDN_SRP_DET BIT(15)
  326. #define GPWRDN_CONNECT_DET_MSK BIT(14)
  327. #define GPWRDN_CONNECT_DET BIT(13)
  328. #define GPWRDN_DISCONN_DET_MSK BIT(12)
  329. #define GPWRDN_DISCONN_DET BIT(11)
  330. #define GPWRDN_RST_DET_MSK BIT(10)
  331. #define GPWRDN_RST_DET BIT(9)
  332. #define GPWRDN_LNSTSCHG_MSK BIT(8)
  333. #define GPWRDN_LNSTSCHG BIT(7)
  334. #define GPWRDN_DIS_VBUS BIT(6)
  335. #define GPWRDN_PWRDNSWTCH BIT(5)
  336. #define GPWRDN_PWRDNRSTN BIT(4)
  337. #define GPWRDN_PWRDNCLMP BIT(3)
  338. #define GPWRDN_RESTORE BIT(2)
  339. #define GPWRDN_PMUACTV BIT(1)
  340. #define GPWRDN_PMUINTSEL BIT(0)
  341. #define GDFIFOCFG HSOTG_REG(0x005c)
  342. #define GDFIFOCFG_EPINFOBASE_MASK (0xffff << 16)
  343. #define GDFIFOCFG_EPINFOBASE_SHIFT 16
  344. #define GDFIFOCFG_GDFIFOCFG_MASK (0xffff << 0)
  345. #define GDFIFOCFG_GDFIFOCFG_SHIFT 0
  346. #define ADPCTL HSOTG_REG(0x0060)
  347. #define ADPCTL_AR_MASK (0x3 << 27)
  348. #define ADPCTL_AR_SHIFT 27
  349. #define ADPCTL_ADP_TMOUT_INT_MSK BIT(26)
  350. #define ADPCTL_ADP_SNS_INT_MSK BIT(25)
  351. #define ADPCTL_ADP_PRB_INT_MSK BIT(24)
  352. #define ADPCTL_ADP_TMOUT_INT BIT(23)
  353. #define ADPCTL_ADP_SNS_INT BIT(22)
  354. #define ADPCTL_ADP_PRB_INT BIT(21)
  355. #define ADPCTL_ADPENA BIT(20)
  356. #define ADPCTL_ADPRES BIT(19)
  357. #define ADPCTL_ENASNS BIT(18)
  358. #define ADPCTL_ENAPRB BIT(17)
  359. #define ADPCTL_RTIM_MASK (0x7ff << 6)
  360. #define ADPCTL_RTIM_SHIFT 6
  361. #define ADPCTL_PRB_PER_MASK (0x3 << 4)
  362. #define ADPCTL_PRB_PER_SHIFT 4
  363. #define ADPCTL_PRB_DELTA_MASK (0x3 << 2)
  364. #define ADPCTL_PRB_DELTA_SHIFT 2
  365. #define ADPCTL_PRB_DSCHRG_MASK (0x3 << 0)
  366. #define ADPCTL_PRB_DSCHRG_SHIFT 0
  367. #define GREFCLK HSOTG_REG(0x0064)
  368. #define GREFCLK_REFCLKPER_MASK (0x1ffff << 15)
  369. #define GREFCLK_REFCLKPER_SHIFT 15
  370. #define GREFCLK_REF_CLK_MODE BIT(14)
  371. #define GREFCLK_SOF_CNT_WKUP_ALERT_MASK (0x3ff)
  372. #define GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT 0
  373. #define GINTMSK2 HSOTG_REG(0x0068)
  374. #define GINTMSK2_WKUP_ALERT_INT_MSK BIT(0)
  375. #define GINTSTS2 HSOTG_REG(0x006c)
  376. #define GINTSTS2_WKUP_ALERT_INT BIT(0)
  377. #define HPTXFSIZ HSOTG_REG(0x100)
  378. /* Use FIFOSIZE_* constants to access this register */
  379. #define DPTXFSIZN(_a) HSOTG_REG(0x104 + (((_a) - 1) * 4))
  380. /* Use FIFOSIZE_* constants to access this register */
  381. /* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */
  382. #define FIFOSIZE_DEPTH_MASK (0xffff << 16)
  383. #define FIFOSIZE_DEPTH_SHIFT 16
  384. #define FIFOSIZE_STARTADDR_MASK (0xffff << 0)
  385. #define FIFOSIZE_STARTADDR_SHIFT 0
  386. #define FIFOSIZE_DEPTH_GET(_x) (((_x) >> 16) & 0xffff)
  387. /* Device mode registers */
  388. #define DCFG HSOTG_REG(0x800)
  389. #define DCFG_DESCDMA_EN BIT(23)
  390. #define DCFG_EPMISCNT_MASK (0x1f << 18)
  391. #define DCFG_EPMISCNT_SHIFT 18
  392. #define DCFG_EPMISCNT_LIMIT 0x1f
  393. #define DCFG_EPMISCNT(_x) ((_x) << 18)
  394. #define DCFG_IPG_ISOC_SUPPORDED BIT(17)
  395. #define DCFG_PERFRINT_MASK (0x3 << 11)
  396. #define DCFG_PERFRINT_SHIFT 11
  397. #define DCFG_PERFRINT_LIMIT 0x3
  398. #define DCFG_PERFRINT(_x) ((_x) << 11)
  399. #define DCFG_DEVADDR_MASK (0x7f << 4)
  400. #define DCFG_DEVADDR_SHIFT 4
  401. #define DCFG_DEVADDR_LIMIT 0x7f
  402. #define DCFG_DEVADDR(_x) ((_x) << 4)
  403. #define DCFG_NZ_STS_OUT_HSHK BIT(2)
  404. #define DCFG_DEVSPD_MASK (0x3 << 0)
  405. #define DCFG_DEVSPD_SHIFT 0
  406. #define DCFG_DEVSPD_HS 0
  407. #define DCFG_DEVSPD_FS 1
  408. #define DCFG_DEVSPD_LS 2
  409. #define DCFG_DEVSPD_FS48 3
  410. #define DCTL HSOTG_REG(0x804)
  411. #define DCTL_SERVICE_INTERVAL_SUPPORTED BIT(19)
  412. #define DCTL_PWRONPRGDONE BIT(11)
  413. #define DCTL_CGOUTNAK BIT(10)
  414. #define DCTL_SGOUTNAK BIT(9)
  415. #define DCTL_CGNPINNAK BIT(8)
  416. #define DCTL_SGNPINNAK BIT(7)
  417. #define DCTL_TSTCTL_MASK (0x7 << 4)
  418. #define DCTL_TSTCTL_SHIFT 4
  419. #define DCTL_GOUTNAKSTS BIT(3)
  420. #define DCTL_GNPINNAKSTS BIT(2)
  421. #define DCTL_SFTDISCON BIT(1)
  422. #define DCTL_RMTWKUPSIG BIT(0)
  423. #define DSTS HSOTG_REG(0x808)
  424. #define DSTS_SOFFN_MASK (0x3fff << 8)
  425. #define DSTS_SOFFN_SHIFT 8
  426. #define DSTS_SOFFN_LIMIT 0x3fff
  427. #define DSTS_SOFFN(_x) ((_x) << 8)
  428. #define DSTS_ERRATICERR BIT(3)
  429. #define DSTS_ENUMSPD_MASK (0x3 << 1)
  430. #define DSTS_ENUMSPD_SHIFT 1
  431. #define DSTS_ENUMSPD_HS 0
  432. #define DSTS_ENUMSPD_FS 1
  433. #define DSTS_ENUMSPD_LS 2
  434. #define DSTS_ENUMSPD_FS48 3
  435. #define DSTS_SUSPSTS BIT(0)
  436. #define DIEPMSK HSOTG_REG(0x810)
  437. #define DIEPMSK_NAKMSK BIT(13)
  438. #define DIEPMSK_BNAININTRMSK BIT(9)
  439. #define DIEPMSK_TXFIFOUNDRNMSK BIT(8)
  440. #define DIEPMSK_TXFIFOEMPTY BIT(7)
  441. #define DIEPMSK_INEPNAKEFFMSK BIT(6)
  442. #define DIEPMSK_INTKNEPMISMSK BIT(5)
  443. #define DIEPMSK_INTKNTXFEMPMSK BIT(4)
  444. #define DIEPMSK_TIMEOUTMSK BIT(3)
  445. #define DIEPMSK_AHBERRMSK BIT(2)
  446. #define DIEPMSK_EPDISBLDMSK BIT(1)
  447. #define DIEPMSK_XFERCOMPLMSK BIT(0)
  448. #define DOEPMSK HSOTG_REG(0x814)
  449. #define DOEPMSK_BNAMSK BIT(9)
  450. #define DOEPMSK_BACK2BACKSETUP BIT(6)
  451. #define DOEPMSK_STSPHSERCVDMSK BIT(5)
  452. #define DOEPMSK_OUTTKNEPDISMSK BIT(4)
  453. #define DOEPMSK_SETUPMSK BIT(3)
  454. #define DOEPMSK_AHBERRMSK BIT(2)
  455. #define DOEPMSK_EPDISBLDMSK BIT(1)
  456. #define DOEPMSK_XFERCOMPLMSK BIT(0)
  457. #define DAINT HSOTG_REG(0x818)
  458. #define DAINTMSK HSOTG_REG(0x81C)
  459. #define DAINT_OUTEP_SHIFT 16
  460. #define DAINT_OUTEP(_x) (1 << ((_x) + 16))
  461. #define DAINT_INEP(_x) (1 << (_x))
  462. #define DTKNQR1 HSOTG_REG(0x820)
  463. #define DTKNQR2 HSOTG_REG(0x824)
  464. #define DTKNQR3 HSOTG_REG(0x830)
  465. #define DTKNQR4 HSOTG_REG(0x834)
  466. #define DIEPEMPMSK HSOTG_REG(0x834)
  467. #define DVBUSDIS HSOTG_REG(0x828)
  468. #define DVBUSPULSE HSOTG_REG(0x82C)
  469. #define DIEPCTL0 HSOTG_REG(0x900)
  470. #define DIEPCTL(_a) HSOTG_REG(0x900 + ((_a) * 0x20))
  471. #define DOEPCTL0 HSOTG_REG(0xB00)
  472. #define DOEPCTL(_a) HSOTG_REG(0xB00 + ((_a) * 0x20))
  473. /* EP0 specialness:
  474. * bits[29..28] - reserved (no SetD0PID, SetD1PID)
  475. * bits[25..22] - should always be zero, this isn't a periodic endpoint
  476. * bits[10..0] - MPS setting different for EP0
  477. */
  478. #define D0EPCTL_MPS_MASK (0x3 << 0)
  479. #define D0EPCTL_MPS_SHIFT 0
  480. #define D0EPCTL_MPS_64 0
  481. #define D0EPCTL_MPS_32 1
  482. #define D0EPCTL_MPS_16 2
  483. #define D0EPCTL_MPS_8 3
  484. #define DXEPCTL_EPENA BIT(31)
  485. #define DXEPCTL_EPDIS BIT(30)
  486. #define DXEPCTL_SETD1PID BIT(29)
  487. #define DXEPCTL_SETODDFR BIT(29)
  488. #define DXEPCTL_SETD0PID BIT(28)
  489. #define DXEPCTL_SETEVENFR BIT(28)
  490. #define DXEPCTL_SNAK BIT(27)
  491. #define DXEPCTL_CNAK BIT(26)
  492. #define DXEPCTL_TXFNUM_MASK (0xf << 22)
  493. #define DXEPCTL_TXFNUM_SHIFT 22
  494. #define DXEPCTL_TXFNUM_LIMIT 0xf
  495. #define DXEPCTL_TXFNUM(_x) ((_x) << 22)
  496. #define DXEPCTL_STALL BIT(21)
  497. #define DXEPCTL_SNP BIT(20)
  498. #define DXEPCTL_EPTYPE_MASK (0x3 << 18)
  499. #define DXEPCTL_EPTYPE_CONTROL (0x0 << 18)
  500. #define DXEPCTL_EPTYPE_ISO (0x1 << 18)
  501. #define DXEPCTL_EPTYPE_BULK (0x2 << 18)
  502. #define DXEPCTL_EPTYPE_INTERRUPT (0x3 << 18)
  503. #define DXEPCTL_NAKSTS BIT(17)
  504. #define DXEPCTL_DPID BIT(16)
  505. #define DXEPCTL_EOFRNUM BIT(16)
  506. #define DXEPCTL_USBACTEP BIT(15)
  507. #define DXEPCTL_NEXTEP_MASK (0xf << 11)
  508. #define DXEPCTL_NEXTEP_SHIFT 11
  509. #define DXEPCTL_NEXTEP_LIMIT 0xf
  510. #define DXEPCTL_NEXTEP(_x) ((_x) << 11)
  511. #define DXEPCTL_MPS_MASK (0x7ff << 0)
  512. #define DXEPCTL_MPS_SHIFT 0
  513. #define DXEPCTL_MPS_LIMIT 0x7ff
  514. #define DXEPCTL_MPS(_x) ((_x) << 0)
  515. #define DIEPINT(_a) HSOTG_REG(0x908 + ((_a) * 0x20))
  516. #define DOEPINT(_a) HSOTG_REG(0xB08 + ((_a) * 0x20))
  517. #define DXEPINT_SETUP_RCVD BIT(15)
  518. #define DXEPINT_NYETINTRPT BIT(14)
  519. #define DXEPINT_NAKINTRPT BIT(13)
  520. #define DXEPINT_BBLEERRINTRPT BIT(12)
  521. #define DXEPINT_PKTDRPSTS BIT(11)
  522. #define DXEPINT_BNAINTR BIT(9)
  523. #define DXEPINT_TXFIFOUNDRN BIT(8)
  524. #define DXEPINT_OUTPKTERR BIT(8)
  525. #define DXEPINT_TXFEMP BIT(7)
  526. #define DXEPINT_INEPNAKEFF BIT(6)
  527. #define DXEPINT_BACK2BACKSETUP BIT(6)
  528. #define DXEPINT_INTKNEPMIS BIT(5)
  529. #define DXEPINT_STSPHSERCVD BIT(5)
  530. #define DXEPINT_INTKNTXFEMP BIT(4)
  531. #define DXEPINT_OUTTKNEPDIS BIT(4)
  532. #define DXEPINT_TIMEOUT BIT(3)
  533. #define DXEPINT_SETUP BIT(3)
  534. #define DXEPINT_AHBERR BIT(2)
  535. #define DXEPINT_EPDISBLD BIT(1)
  536. #define DXEPINT_XFERCOMPL BIT(0)
  537. #define DIEPTSIZ0 HSOTG_REG(0x910)
  538. #define DIEPTSIZ0_PKTCNT_MASK (0x3 << 19)
  539. #define DIEPTSIZ0_PKTCNT_SHIFT 19
  540. #define DIEPTSIZ0_PKTCNT_LIMIT 0x3
  541. #define DIEPTSIZ0_PKTCNT(_x) ((_x) << 19)
  542. #define DIEPTSIZ0_XFERSIZE_MASK (0x7f << 0)
  543. #define DIEPTSIZ0_XFERSIZE_SHIFT 0
  544. #define DIEPTSIZ0_XFERSIZE_LIMIT 0x7f
  545. #define DIEPTSIZ0_XFERSIZE(_x) ((_x) << 0)
  546. #define DOEPTSIZ0 HSOTG_REG(0xB10)
  547. #define DOEPTSIZ0_SUPCNT_MASK (0x3 << 29)
  548. #define DOEPTSIZ0_SUPCNT_SHIFT 29
  549. #define DOEPTSIZ0_SUPCNT_LIMIT 0x3
  550. #define DOEPTSIZ0_SUPCNT(_x) ((_x) << 29)
  551. #define DOEPTSIZ0_PKTCNT BIT(19)
  552. #define DOEPTSIZ0_XFERSIZE_MASK (0x7f << 0)
  553. #define DOEPTSIZ0_XFERSIZE_SHIFT 0
  554. #define DIEPTSIZ(_a) HSOTG_REG(0x910 + ((_a) * 0x20))
  555. #define DOEPTSIZ(_a) HSOTG_REG(0xB10 + ((_a) * 0x20))
  556. #define DXEPTSIZ_MC_MASK (0x3 << 29)
  557. #define DXEPTSIZ_MC_SHIFT 29
  558. #define DXEPTSIZ_MC_LIMIT 0x3
  559. #define DXEPTSIZ_MC(_x) ((_x) << 29)
  560. #define DXEPTSIZ_PKTCNT_MASK (0x3ff << 19)
  561. #define DXEPTSIZ_PKTCNT_SHIFT 19
  562. #define DXEPTSIZ_PKTCNT_LIMIT 0x3ff
  563. #define DXEPTSIZ_PKTCNT_GET(_v) (((_v) >> 19) & 0x3ff)
  564. #define DXEPTSIZ_PKTCNT(_x) ((_x) << 19)
  565. #define DXEPTSIZ_XFERSIZE_MASK (0x7ffff << 0)
  566. #define DXEPTSIZ_XFERSIZE_SHIFT 0
  567. #define DXEPTSIZ_XFERSIZE_LIMIT 0x7ffff
  568. #define DXEPTSIZ_XFERSIZE_GET(_v) (((_v) >> 0) & 0x7ffff)
  569. #define DXEPTSIZ_XFERSIZE(_x) ((_x) << 0)
  570. #define DIEPDMA(_a) HSOTG_REG(0x914 + ((_a) * 0x20))
  571. #define DOEPDMA(_a) HSOTG_REG(0xB14 + ((_a) * 0x20))
  572. #define DTXFSTS(_a) HSOTG_REG(0x918 + ((_a) * 0x20))
  573. #define PCGCTL HSOTG_REG(0x0e00)
  574. #define PCGCTL_IF_DEV_MODE BIT(31)
  575. #define PCGCTL_P2HD_PRT_SPD_MASK (0x3 << 29)
  576. #define PCGCTL_P2HD_PRT_SPD_SHIFT 29
  577. #define PCGCTL_P2HD_DEV_ENUM_SPD_MASK (0x3 << 27)
  578. #define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT 27
  579. #define PCGCTL_MAC_DEV_ADDR_MASK (0x7f << 20)
  580. #define PCGCTL_MAC_DEV_ADDR_SHIFT 20
  581. #define PCGCTL_MAX_TERMSEL BIT(19)
  582. #define PCGCTL_MAX_XCVRSELECT_MASK (0x3 << 17)
  583. #define PCGCTL_MAX_XCVRSELECT_SHIFT 17
  584. #define PCGCTL_PORT_POWER BIT(16)
  585. #define PCGCTL_PRT_CLK_SEL_MASK (0x3 << 14)
  586. #define PCGCTL_PRT_CLK_SEL_SHIFT 14
  587. #define PCGCTL_ESS_REG_RESTORED BIT(13)
  588. #define PCGCTL_EXTND_HIBER_SWITCH BIT(12)
  589. #define PCGCTL_EXTND_HIBER_PWRCLMP BIT(11)
  590. #define PCGCTL_ENBL_EXTND_HIBER BIT(10)
  591. #define PCGCTL_RESTOREMODE BIT(9)
  592. #define PCGCTL_RESETAFTSUSP BIT(8)
  593. #define PCGCTL_DEEP_SLEEP BIT(7)
  594. #define PCGCTL_PHY_IN_SLEEP BIT(6)
  595. #define PCGCTL_ENBL_SLEEP_GATING BIT(5)
  596. #define PCGCTL_RSTPDWNMODULE BIT(3)
  597. #define PCGCTL_PWRCLMP BIT(2)
  598. #define PCGCTL_GATEHCLK BIT(1)
  599. #define PCGCTL_STOPPCLK BIT(0)
  600. #define PCGCCTL1 HSOTG_REG(0xe04)
  601. #define PCGCCTL1_TIMER (0x3 << 1)
  602. #define PCGCCTL1_GATEEN BIT(0)
  603. #define EPFIFO(_a) HSOTG_REG(0x1000 + ((_a) * 0x1000))
  604. /* Host Mode Registers */
  605. #define HCFG HSOTG_REG(0x0400)
  606. #define HCFG_MODECHTIMEN BIT(31)
  607. #define HCFG_PERSCHEDENA BIT(26)
  608. #define HCFG_FRLISTEN_MASK (0x3 << 24)
  609. #define HCFG_FRLISTEN_SHIFT 24
  610. #define HCFG_FRLISTEN_8 (0 << 24)
  611. #define FRLISTEN_8_SIZE 8
  612. #define HCFG_FRLISTEN_16 BIT(24)
  613. #define FRLISTEN_16_SIZE 16
  614. #define HCFG_FRLISTEN_32 (2 << 24)
  615. #define FRLISTEN_32_SIZE 32
  616. #define HCFG_FRLISTEN_64 (3 << 24)
  617. #define FRLISTEN_64_SIZE 64
  618. #define HCFG_DESCDMA BIT(23)
  619. #define HCFG_RESVALID_MASK (0xff << 8)
  620. #define HCFG_RESVALID_SHIFT 8
  621. #define HCFG_ENA32KHZ BIT(7)
  622. #define HCFG_FSLSSUPP BIT(2)
  623. #define HCFG_FSLSPCLKSEL_MASK (0x3 << 0)
  624. #define HCFG_FSLSPCLKSEL_SHIFT 0
  625. #define HCFG_FSLSPCLKSEL_30_60_MHZ 0
  626. #define HCFG_FSLSPCLKSEL_48_MHZ 1
  627. #define HCFG_FSLSPCLKSEL_6_MHZ 2
  628. #define HFIR HSOTG_REG(0x0404)
  629. #define HFIR_FRINT_MASK (0xffff << 0)
  630. #define HFIR_FRINT_SHIFT 0
  631. #define HFIR_RLDCTRL BIT(16)
  632. #define HFNUM HSOTG_REG(0x0408)
  633. #define HFNUM_FRREM_MASK (0xffff << 16)
  634. #define HFNUM_FRREM_SHIFT 16
  635. #define HFNUM_FRNUM_MASK (0xffff << 0)
  636. #define HFNUM_FRNUM_SHIFT 0
  637. #define HFNUM_MAX_FRNUM 0x3fff
  638. #define HPTXSTS HSOTG_REG(0x0410)
  639. #define TXSTS_QTOP_ODD BIT(31)
  640. #define TXSTS_QTOP_CHNEP_MASK (0xf << 27)
  641. #define TXSTS_QTOP_CHNEP_SHIFT 27
  642. #define TXSTS_QTOP_TOKEN_MASK (0x3 << 25)
  643. #define TXSTS_QTOP_TOKEN_SHIFT 25
  644. #define TXSTS_QTOP_TERMINATE BIT(24)
  645. #define TXSTS_QSPCAVAIL_MASK (0xff << 16)
  646. #define TXSTS_QSPCAVAIL_SHIFT 16
  647. #define TXSTS_FSPCAVAIL_MASK (0xffff << 0)
  648. #define TXSTS_FSPCAVAIL_SHIFT 0
  649. #define HAINT HSOTG_REG(0x0414)
  650. #define HAINTMSK HSOTG_REG(0x0418)
  651. #define HFLBADDR HSOTG_REG(0x041c)
  652. #define HPRT0 HSOTG_REG(0x0440)
  653. #define HPRT0_SPD_MASK (0x3 << 17)
  654. #define HPRT0_SPD_SHIFT 17
  655. #define HPRT0_SPD_HIGH_SPEED 0
  656. #define HPRT0_SPD_FULL_SPEED 1
  657. #define HPRT0_SPD_LOW_SPEED 2
  658. #define HPRT0_TSTCTL_MASK (0xf << 13)
  659. #define HPRT0_TSTCTL_SHIFT 13
  660. #define HPRT0_PWR BIT(12)
  661. #define HPRT0_LNSTS_MASK (0x3 << 10)
  662. #define HPRT0_LNSTS_SHIFT 10
  663. #define HPRT0_RST BIT(8)
  664. #define HPRT0_SUSP BIT(7)
  665. #define HPRT0_RES BIT(6)
  666. #define HPRT0_OVRCURRCHG BIT(5)
  667. #define HPRT0_OVRCURRACT BIT(4)
  668. #define HPRT0_ENACHG BIT(3)
  669. #define HPRT0_ENA BIT(2)
  670. #define HPRT0_CONNDET BIT(1)
  671. #define HPRT0_CONNSTS BIT(0)
  672. #define HCCHAR(_ch) HSOTG_REG(0x0500 + 0x20 * (_ch))
  673. #define HCCHAR_CHENA BIT(31)
  674. #define HCCHAR_CHDIS BIT(30)
  675. #define HCCHAR_ODDFRM BIT(29)
  676. #define HCCHAR_DEVADDR_MASK (0x7f << 22)
  677. #define HCCHAR_DEVADDR_SHIFT 22
  678. #define HCCHAR_MULTICNT_MASK (0x3 << 20)
  679. #define HCCHAR_MULTICNT_SHIFT 20
  680. #define HCCHAR_EPTYPE_MASK (0x3 << 18)
  681. #define HCCHAR_EPTYPE_SHIFT 18
  682. #define HCCHAR_LSPDDEV BIT(17)
  683. #define HCCHAR_EPDIR BIT(15)
  684. #define HCCHAR_EPNUM_MASK (0xf << 11)
  685. #define HCCHAR_EPNUM_SHIFT 11
  686. #define HCCHAR_MPS_MASK (0x7ff << 0)
  687. #define HCCHAR_MPS_SHIFT 0
  688. #define HCSPLT(_ch) HSOTG_REG(0x0504 + 0x20 * (_ch))
  689. #define HCSPLT_SPLTENA BIT(31)
  690. #define HCSPLT_COMPSPLT BIT(16)
  691. #define HCSPLT_XACTPOS_MASK (0x3 << 14)
  692. #define HCSPLT_XACTPOS_SHIFT 14
  693. #define HCSPLT_XACTPOS_MID 0
  694. #define HCSPLT_XACTPOS_END 1
  695. #define HCSPLT_XACTPOS_BEGIN 2
  696. #define HCSPLT_XACTPOS_ALL 3
  697. #define HCSPLT_HUBADDR_MASK (0x7f << 7)
  698. #define HCSPLT_HUBADDR_SHIFT 7
  699. #define HCSPLT_PRTADDR_MASK (0x7f << 0)
  700. #define HCSPLT_PRTADDR_SHIFT 0
  701. #define HCINT(_ch) HSOTG_REG(0x0508 + 0x20 * (_ch))
  702. #define HCINTMSK(_ch) HSOTG_REG(0x050c + 0x20 * (_ch))
  703. #define HCINTMSK_RESERVED14_31 (0x3ffff << 14)
  704. #define HCINTMSK_FRM_LIST_ROLL BIT(13)
  705. #define HCINTMSK_XCS_XACT BIT(12)
  706. #define HCINTMSK_BNA BIT(11)
  707. #define HCINTMSK_DATATGLERR BIT(10)
  708. #define HCINTMSK_FRMOVRUN BIT(9)
  709. #define HCINTMSK_BBLERR BIT(8)
  710. #define HCINTMSK_XACTERR BIT(7)
  711. #define HCINTMSK_NYET BIT(6)
  712. #define HCINTMSK_ACK BIT(5)
  713. #define HCINTMSK_NAK BIT(4)
  714. #define HCINTMSK_STALL BIT(3)
  715. #define HCINTMSK_AHBERR BIT(2)
  716. #define HCINTMSK_CHHLTD BIT(1)
  717. #define HCINTMSK_XFERCOMPL BIT(0)
  718. #define HCTSIZ(_ch) HSOTG_REG(0x0510 + 0x20 * (_ch))
  719. #define TSIZ_DOPNG BIT(31)
  720. #define TSIZ_SC_MC_PID_MASK (0x3 << 29)
  721. #define TSIZ_SC_MC_PID_SHIFT 29
  722. #define TSIZ_SC_MC_PID_DATA0 0
  723. #define TSIZ_SC_MC_PID_DATA2 1
  724. #define TSIZ_SC_MC_PID_DATA1 2
  725. #define TSIZ_SC_MC_PID_MDATA 3
  726. #define TSIZ_SC_MC_PID_SETUP 3
  727. #define TSIZ_PKTCNT_MASK (0x3ff << 19)
  728. #define TSIZ_PKTCNT_SHIFT 19
  729. #define TSIZ_NTD_MASK (0xff << 8)
  730. #define TSIZ_NTD_SHIFT 8
  731. #define TSIZ_SCHINFO_MASK (0xff << 0)
  732. #define TSIZ_SCHINFO_SHIFT 0
  733. #define TSIZ_XFERSIZE_MASK (0x7ffff << 0)
  734. #define TSIZ_XFERSIZE_SHIFT 0
  735. #define HCDMA(_ch) HSOTG_REG(0x0514 + 0x20 * (_ch))
  736. #define HCDMAB(_ch) HSOTG_REG(0x051c + 0x20 * (_ch))
  737. #define HCFIFO(_ch) HSOTG_REG(0x1000 + 0x1000 * (_ch))
  738. /**
  739. * struct dwc2_dma_desc - DMA descriptor structure,
  740. * used for both host and gadget modes
  741. *
  742. * @status: DMA descriptor status quadlet
  743. * @buf: DMA descriptor data buffer pointer
  744. *
  745. * DMA Descriptor structure contains two quadlets:
  746. * Status quadlet and Data buffer pointer.
  747. */
  748. struct dwc2_dma_desc {
  749. u32 status;
  750. u32 buf;
  751. } __packed;
  752. /* Host Mode DMA descriptor status quadlet */
  753. #define HOST_DMA_A BIT(31)
  754. #define HOST_DMA_STS_MASK (0x3 << 28)
  755. #define HOST_DMA_STS_SHIFT 28
  756. #define HOST_DMA_STS_PKTERR BIT(28)
  757. #define HOST_DMA_EOL BIT(26)
  758. #define HOST_DMA_IOC BIT(25)
  759. #define HOST_DMA_SUP BIT(24)
  760. #define HOST_DMA_ALT_QTD BIT(23)
  761. #define HOST_DMA_QTD_OFFSET_MASK (0x3f << 17)
  762. #define HOST_DMA_QTD_OFFSET_SHIFT 17
  763. #define HOST_DMA_ISOC_NBYTES_MASK (0xfff << 0)
  764. #define HOST_DMA_ISOC_NBYTES_SHIFT 0
  765. #define HOST_DMA_NBYTES_MASK (0x1ffff << 0)
  766. #define HOST_DMA_NBYTES_SHIFT 0
  767. #define HOST_DMA_NBYTES_LIMIT 131071
  768. /* Device Mode DMA descriptor status quadlet */
  769. #define DEV_DMA_BUFF_STS_MASK (0x3 << 30)
  770. #define DEV_DMA_BUFF_STS_SHIFT 30
  771. #define DEV_DMA_BUFF_STS_HREADY 0
  772. #define DEV_DMA_BUFF_STS_DMABUSY 1
  773. #define DEV_DMA_BUFF_STS_DMADONE 2
  774. #define DEV_DMA_BUFF_STS_HBUSY 3
  775. #define DEV_DMA_STS_MASK (0x3 << 28)
  776. #define DEV_DMA_STS_SHIFT 28
  777. #define DEV_DMA_STS_SUCC 0
  778. #define DEV_DMA_STS_BUFF_FLUSH 1
  779. #define DEV_DMA_STS_BUFF_ERR 3
  780. #define DEV_DMA_L BIT(27)
  781. #define DEV_DMA_SHORT BIT(26)
  782. #define DEV_DMA_IOC BIT(25)
  783. #define DEV_DMA_SR BIT(24)
  784. #define DEV_DMA_MTRF BIT(23)
  785. #define DEV_DMA_ISOC_PID_MASK (0x3 << 23)
  786. #define DEV_DMA_ISOC_PID_SHIFT 23
  787. #define DEV_DMA_ISOC_PID_DATA0 0
  788. #define DEV_DMA_ISOC_PID_DATA2 1
  789. #define DEV_DMA_ISOC_PID_DATA1 2
  790. #define DEV_DMA_ISOC_PID_MDATA 3
  791. #define DEV_DMA_ISOC_FRNUM_MASK (0x7ff << 12)
  792. #define DEV_DMA_ISOC_FRNUM_SHIFT 12
  793. #define DEV_DMA_ISOC_TX_NBYTES_MASK (0xfff << 0)
  794. #define DEV_DMA_ISOC_TX_NBYTES_LIMIT 0xfff
  795. #define DEV_DMA_ISOC_RX_NBYTES_MASK (0x7ff << 0)
  796. #define DEV_DMA_ISOC_RX_NBYTES_LIMIT 0x7ff
  797. #define DEV_DMA_ISOC_NBYTES_SHIFT 0
  798. #define DEV_DMA_NBYTES_MASK (0xffff << 0)
  799. #define DEV_DMA_NBYTES_SHIFT 0
  800. #define DEV_DMA_NBYTES_LIMIT 0xffff
  801. #define MAX_DMA_DESC_NUM_GENERIC 64
  802. #define MAX_DMA_DESC_NUM_HS_ISOC 256
  803. #endif /* __DWC2_HW_H__ */