usbmisc_imx.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2012 Freescale Semiconductor, Inc.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/of_platform.h>
  7. #include <linux/err.h>
  8. #include <linux/io.h>
  9. #include <linux/delay.h>
  10. #include <linux/usb/otg.h>
  11. #include "ci_hdrc_imx.h"
  12. #define MX25_USB_PHY_CTRL_OFFSET 0x08
  13. #define MX25_BM_EXTERNAL_VBUS_DIVIDER BIT(23)
  14. #define MX25_EHCI_INTERFACE_SINGLE_UNI (2 << 0)
  15. #define MX25_EHCI_INTERFACE_DIFF_UNI (0 << 0)
  16. #define MX25_EHCI_INTERFACE_MASK (0xf)
  17. #define MX25_OTG_SIC_SHIFT 29
  18. #define MX25_OTG_SIC_MASK (0x3 << MX25_OTG_SIC_SHIFT)
  19. #define MX25_OTG_PM_BIT BIT(24)
  20. #define MX25_OTG_PP_BIT BIT(11)
  21. #define MX25_OTG_OCPOL_BIT BIT(3)
  22. #define MX25_H1_SIC_SHIFT 21
  23. #define MX25_H1_SIC_MASK (0x3 << MX25_H1_SIC_SHIFT)
  24. #define MX25_H1_PP_BIT BIT(18)
  25. #define MX25_H1_PM_BIT BIT(16)
  26. #define MX25_H1_IPPUE_UP_BIT BIT(7)
  27. #define MX25_H1_IPPUE_DOWN_BIT BIT(6)
  28. #define MX25_H1_TLL_BIT BIT(5)
  29. #define MX25_H1_USBTE_BIT BIT(4)
  30. #define MX25_H1_OCPOL_BIT BIT(2)
  31. #define MX27_H1_PM_BIT BIT(8)
  32. #define MX27_H2_PM_BIT BIT(16)
  33. #define MX27_OTG_PM_BIT BIT(24)
  34. #define MX53_USB_OTG_PHY_CTRL_0_OFFSET 0x08
  35. #define MX53_USB_OTG_PHY_CTRL_1_OFFSET 0x0c
  36. #define MX53_USB_CTRL_1_OFFSET 0x10
  37. #define MX53_USB_CTRL_1_H2_XCVR_CLK_SEL_MASK (0x11 << 2)
  38. #define MX53_USB_CTRL_1_H2_XCVR_CLK_SEL_ULPI BIT(2)
  39. #define MX53_USB_CTRL_1_H3_XCVR_CLK_SEL_MASK (0x11 << 6)
  40. #define MX53_USB_CTRL_1_H3_XCVR_CLK_SEL_ULPI BIT(6)
  41. #define MX53_USB_UH2_CTRL_OFFSET 0x14
  42. #define MX53_USB_UH3_CTRL_OFFSET 0x18
  43. #define MX53_USB_CLKONOFF_CTRL_OFFSET 0x24
  44. #define MX53_USB_CLKONOFF_CTRL_H2_INT60CKOFF BIT(21)
  45. #define MX53_USB_CLKONOFF_CTRL_H3_INT60CKOFF BIT(22)
  46. #define MX53_BM_OVER_CUR_DIS_H1 BIT(5)
  47. #define MX53_BM_OVER_CUR_DIS_OTG BIT(8)
  48. #define MX53_BM_OVER_CUR_DIS_UHx BIT(30)
  49. #define MX53_USB_CTRL_1_UH2_ULPI_EN BIT(26)
  50. #define MX53_USB_CTRL_1_UH3_ULPI_EN BIT(27)
  51. #define MX53_USB_UHx_CTRL_WAKE_UP_EN BIT(7)
  52. #define MX53_USB_UHx_CTRL_ULPI_INT_EN BIT(8)
  53. #define MX53_USB_PHYCTRL1_PLLDIV_MASK 0x3
  54. #define MX53_USB_PLL_DIV_24_MHZ 0x01
  55. #define MX6_BM_NON_BURST_SETTING BIT(1)
  56. #define MX6_BM_OVER_CUR_DIS BIT(7)
  57. #define MX6_BM_OVER_CUR_POLARITY BIT(8)
  58. #define MX6_BM_PWR_POLARITY BIT(9)
  59. #define MX6_BM_WAKEUP_ENABLE BIT(10)
  60. #define MX6_BM_UTMI_ON_CLOCK BIT(13)
  61. #define MX6_BM_ID_WAKEUP BIT(16)
  62. #define MX6_BM_VBUS_WAKEUP BIT(17)
  63. #define MX6SX_BM_DPDM_WAKEUP_EN BIT(29)
  64. #define MX6_BM_WAKEUP_INTR BIT(31)
  65. #define MX6_USB_HSIC_CTRL_OFFSET 0x10
  66. /* Send resume signal without 480Mhz PHY clock */
  67. #define MX6SX_BM_HSIC_AUTO_RESUME BIT(23)
  68. /* set before portsc.suspendM = 1 */
  69. #define MX6_BM_HSIC_DEV_CONN BIT(21)
  70. /* HSIC enable */
  71. #define MX6_BM_HSIC_EN BIT(12)
  72. /* Force HSIC module 480M clock on, even when in Host is in suspend mode */
  73. #define MX6_BM_HSIC_CLK_ON BIT(11)
  74. #define MX6_USB_OTG1_PHY_CTRL 0x18
  75. /* For imx6dql, it is host-only controller, for later imx6, it is otg's */
  76. #define MX6_USB_OTG2_PHY_CTRL 0x1c
  77. #define MX6SX_USB_VBUS_WAKEUP_SOURCE(v) (v << 8)
  78. #define MX6SX_USB_VBUS_WAKEUP_SOURCE_VBUS MX6SX_USB_VBUS_WAKEUP_SOURCE(0)
  79. #define MX6SX_USB_VBUS_WAKEUP_SOURCE_AVALID MX6SX_USB_VBUS_WAKEUP_SOURCE(1)
  80. #define MX6SX_USB_VBUS_WAKEUP_SOURCE_BVALID MX6SX_USB_VBUS_WAKEUP_SOURCE(2)
  81. #define MX6SX_USB_VBUS_WAKEUP_SOURCE_SESS_END MX6SX_USB_VBUS_WAKEUP_SOURCE(3)
  82. #define VF610_OVER_CUR_DIS BIT(7)
  83. #define MX7D_USBNC_USB_CTRL2 0x4
  84. #define MX7D_USB_VBUS_WAKEUP_SOURCE_MASK 0x3
  85. #define MX7D_USB_VBUS_WAKEUP_SOURCE(v) (v << 0)
  86. #define MX7D_USB_VBUS_WAKEUP_SOURCE_VBUS MX7D_USB_VBUS_WAKEUP_SOURCE(0)
  87. #define MX7D_USB_VBUS_WAKEUP_SOURCE_AVALID MX7D_USB_VBUS_WAKEUP_SOURCE(1)
  88. #define MX7D_USB_VBUS_WAKEUP_SOURCE_BVALID MX7D_USB_VBUS_WAKEUP_SOURCE(2)
  89. #define MX7D_USB_VBUS_WAKEUP_SOURCE_SESS_END MX7D_USB_VBUS_WAKEUP_SOURCE(3)
  90. #define MX7D_USBNC_AUTO_RESUME BIT(2)
  91. /* The default DM/DP value is pull-down */
  92. #define MX7D_USBNC_USB_CTRL2_OPMODE(v) (v << 6)
  93. #define MX7D_USBNC_USB_CTRL2_OPMODE_NON_DRIVING MX7D_USBNC_USB_CTRL2_OPMODE(1)
  94. #define MX7D_USBNC_USB_CTRL2_OPMODE_OVERRIDE_MASK (BIT(7) | BIT(6))
  95. #define MX7D_USBNC_USB_CTRL2_OPMODE_OVERRIDE_EN BIT(8)
  96. #define MX7D_USBNC_USB_CTRL2_DP_OVERRIDE_VAL BIT(12)
  97. #define MX7D_USBNC_USB_CTRL2_DP_OVERRIDE_EN BIT(13)
  98. #define MX7D_USBNC_USB_CTRL2_DM_OVERRIDE_VAL BIT(14)
  99. #define MX7D_USBNC_USB_CTRL2_DM_OVERRIDE_EN BIT(15)
  100. #define MX7D_USBNC_USB_CTRL2_DP_DM_MASK (BIT(12) | BIT(13) | \
  101. BIT(14) | BIT(15))
  102. #define MX7D_USB_OTG_PHY_CFG1 0x30
  103. #define MX7D_USB_OTG_PHY_CFG2_CHRG_CHRGSEL BIT(0)
  104. #define MX7D_USB_OTG_PHY_CFG2_CHRG_VDATDETENB0 BIT(1)
  105. #define MX7D_USB_OTG_PHY_CFG2_CHRG_VDATSRCENB0 BIT(2)
  106. #define MX7D_USB_OTG_PHY_CFG2_CHRG_DCDENB BIT(3)
  107. #define MX7D_USB_OTG_PHY_CFG2_DRVVBUS0 BIT(16)
  108. #define MX7D_USB_OTG_PHY_CFG2 0x34
  109. #define MX7D_USB_OTG_PHY_STATUS 0x3c
  110. #define MX7D_USB_OTG_PHY_STATUS_LINE_STATE0 BIT(0)
  111. #define MX7D_USB_OTG_PHY_STATUS_LINE_STATE1 BIT(1)
  112. #define MX7D_USB_OTG_PHY_STATUS_VBUS_VLD BIT(3)
  113. #define MX7D_USB_OTG_PHY_STATUS_CHRGDET BIT(29)
  114. #define MX7D_USB_OTG_PHY_CFG1 0x30
  115. #define TXPREEMPAMPTUNE0_BIT 28
  116. #define TXPREEMPAMPTUNE0_MASK (3 << 28)
  117. #define TXVREFTUNE0_BIT 20
  118. #define TXVREFTUNE0_MASK (0xf << 20)
  119. #define MX6_USB_OTG_WAKEUP_BITS (MX6_BM_WAKEUP_ENABLE | MX6_BM_VBUS_WAKEUP | \
  120. MX6_BM_ID_WAKEUP | MX6SX_BM_DPDM_WAKEUP_EN)
  121. struct usbmisc_ops {
  122. /* It's called once when probe a usb device */
  123. int (*init)(struct imx_usbmisc_data *data);
  124. /* It's called once after adding a usb device */
  125. int (*post)(struct imx_usbmisc_data *data);
  126. /* It's called when we need to enable/disable usb wakeup */
  127. int (*set_wakeup)(struct imx_usbmisc_data *data, bool enabled);
  128. /* It's called before setting portsc.suspendM */
  129. int (*hsic_set_connect)(struct imx_usbmisc_data *data);
  130. /* It's called during suspend/resume */
  131. int (*hsic_set_clk)(struct imx_usbmisc_data *data, bool enabled);
  132. /* usb charger detection */
  133. int (*charger_detection)(struct imx_usbmisc_data *data);
  134. };
  135. struct imx_usbmisc {
  136. void __iomem *base;
  137. spinlock_t lock;
  138. const struct usbmisc_ops *ops;
  139. };
  140. static inline bool is_imx53_usbmisc(struct imx_usbmisc_data *data);
  141. static int usbmisc_imx25_init(struct imx_usbmisc_data *data)
  142. {
  143. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  144. unsigned long flags;
  145. u32 val = 0;
  146. if (data->index > 1)
  147. return -EINVAL;
  148. spin_lock_irqsave(&usbmisc->lock, flags);
  149. switch (data->index) {
  150. case 0:
  151. val = readl(usbmisc->base);
  152. val &= ~(MX25_OTG_SIC_MASK | MX25_OTG_PP_BIT);
  153. val |= (MX25_EHCI_INTERFACE_DIFF_UNI & MX25_EHCI_INTERFACE_MASK) << MX25_OTG_SIC_SHIFT;
  154. val |= (MX25_OTG_PM_BIT | MX25_OTG_OCPOL_BIT);
  155. /*
  156. * If the polarity is not configured assume active high for
  157. * historical reasons.
  158. */
  159. if (data->oc_pol_configured && data->oc_pol_active_low)
  160. val &= ~MX25_OTG_OCPOL_BIT;
  161. writel(val, usbmisc->base);
  162. break;
  163. case 1:
  164. val = readl(usbmisc->base);
  165. val &= ~(MX25_H1_SIC_MASK | MX25_H1_PP_BIT | MX25_H1_IPPUE_UP_BIT);
  166. val |= (MX25_EHCI_INTERFACE_SINGLE_UNI & MX25_EHCI_INTERFACE_MASK) << MX25_H1_SIC_SHIFT;
  167. val |= (MX25_H1_PM_BIT | MX25_H1_OCPOL_BIT | MX25_H1_TLL_BIT |
  168. MX25_H1_USBTE_BIT | MX25_H1_IPPUE_DOWN_BIT);
  169. /*
  170. * If the polarity is not configured assume active high for
  171. * historical reasons.
  172. */
  173. if (data->oc_pol_configured && data->oc_pol_active_low)
  174. val &= ~MX25_H1_OCPOL_BIT;
  175. writel(val, usbmisc->base);
  176. break;
  177. }
  178. spin_unlock_irqrestore(&usbmisc->lock, flags);
  179. return 0;
  180. }
  181. static int usbmisc_imx25_post(struct imx_usbmisc_data *data)
  182. {
  183. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  184. void __iomem *reg;
  185. unsigned long flags;
  186. u32 val;
  187. if (data->index > 2)
  188. return -EINVAL;
  189. if (data->index)
  190. return 0;
  191. spin_lock_irqsave(&usbmisc->lock, flags);
  192. reg = usbmisc->base + MX25_USB_PHY_CTRL_OFFSET;
  193. val = readl(reg);
  194. if (data->evdo)
  195. val |= MX25_BM_EXTERNAL_VBUS_DIVIDER;
  196. else
  197. val &= ~MX25_BM_EXTERNAL_VBUS_DIVIDER;
  198. writel(val, reg);
  199. spin_unlock_irqrestore(&usbmisc->lock, flags);
  200. usleep_range(5000, 10000); /* needed to stabilize voltage */
  201. return 0;
  202. }
  203. static int usbmisc_imx27_init(struct imx_usbmisc_data *data)
  204. {
  205. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  206. unsigned long flags;
  207. u32 val;
  208. switch (data->index) {
  209. case 0:
  210. val = MX27_OTG_PM_BIT;
  211. break;
  212. case 1:
  213. val = MX27_H1_PM_BIT;
  214. break;
  215. case 2:
  216. val = MX27_H2_PM_BIT;
  217. break;
  218. default:
  219. return -EINVAL;
  220. }
  221. spin_lock_irqsave(&usbmisc->lock, flags);
  222. if (data->disable_oc)
  223. val = readl(usbmisc->base) | val;
  224. else
  225. val = readl(usbmisc->base) & ~val;
  226. writel(val, usbmisc->base);
  227. spin_unlock_irqrestore(&usbmisc->lock, flags);
  228. return 0;
  229. }
  230. static int usbmisc_imx53_init(struct imx_usbmisc_data *data)
  231. {
  232. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  233. void __iomem *reg = NULL;
  234. unsigned long flags;
  235. u32 val = 0;
  236. if (data->index > 3)
  237. return -EINVAL;
  238. /* Select a 24 MHz reference clock for the PHY */
  239. val = readl(usbmisc->base + MX53_USB_OTG_PHY_CTRL_1_OFFSET);
  240. val &= ~MX53_USB_PHYCTRL1_PLLDIV_MASK;
  241. val |= MX53_USB_PLL_DIV_24_MHZ;
  242. writel(val, usbmisc->base + MX53_USB_OTG_PHY_CTRL_1_OFFSET);
  243. spin_lock_irqsave(&usbmisc->lock, flags);
  244. switch (data->index) {
  245. case 0:
  246. if (data->disable_oc) {
  247. reg = usbmisc->base + MX53_USB_OTG_PHY_CTRL_0_OFFSET;
  248. val = readl(reg) | MX53_BM_OVER_CUR_DIS_OTG;
  249. writel(val, reg);
  250. }
  251. break;
  252. case 1:
  253. if (data->disable_oc) {
  254. reg = usbmisc->base + MX53_USB_OTG_PHY_CTRL_0_OFFSET;
  255. val = readl(reg) | MX53_BM_OVER_CUR_DIS_H1;
  256. writel(val, reg);
  257. }
  258. break;
  259. case 2:
  260. if (data->ulpi) {
  261. /* set USBH2 into ULPI-mode. */
  262. reg = usbmisc->base + MX53_USB_CTRL_1_OFFSET;
  263. val = readl(reg) | MX53_USB_CTRL_1_UH2_ULPI_EN;
  264. /* select ULPI clock */
  265. val &= ~MX53_USB_CTRL_1_H2_XCVR_CLK_SEL_MASK;
  266. val |= MX53_USB_CTRL_1_H2_XCVR_CLK_SEL_ULPI;
  267. writel(val, reg);
  268. /* Set interrupt wake up enable */
  269. reg = usbmisc->base + MX53_USB_UH2_CTRL_OFFSET;
  270. val = readl(reg) | MX53_USB_UHx_CTRL_WAKE_UP_EN
  271. | MX53_USB_UHx_CTRL_ULPI_INT_EN;
  272. writel(val, reg);
  273. if (is_imx53_usbmisc(data)) {
  274. /* Disable internal 60Mhz clock */
  275. reg = usbmisc->base +
  276. MX53_USB_CLKONOFF_CTRL_OFFSET;
  277. val = readl(reg) |
  278. MX53_USB_CLKONOFF_CTRL_H2_INT60CKOFF;
  279. writel(val, reg);
  280. }
  281. }
  282. if (data->disable_oc) {
  283. reg = usbmisc->base + MX53_USB_UH2_CTRL_OFFSET;
  284. val = readl(reg) | MX53_BM_OVER_CUR_DIS_UHx;
  285. writel(val, reg);
  286. }
  287. break;
  288. case 3:
  289. if (data->ulpi) {
  290. /* set USBH3 into ULPI-mode. */
  291. reg = usbmisc->base + MX53_USB_CTRL_1_OFFSET;
  292. val = readl(reg) | MX53_USB_CTRL_1_UH3_ULPI_EN;
  293. /* select ULPI clock */
  294. val &= ~MX53_USB_CTRL_1_H3_XCVR_CLK_SEL_MASK;
  295. val |= MX53_USB_CTRL_1_H3_XCVR_CLK_SEL_ULPI;
  296. writel(val, reg);
  297. /* Set interrupt wake up enable */
  298. reg = usbmisc->base + MX53_USB_UH3_CTRL_OFFSET;
  299. val = readl(reg) | MX53_USB_UHx_CTRL_WAKE_UP_EN
  300. | MX53_USB_UHx_CTRL_ULPI_INT_EN;
  301. writel(val, reg);
  302. if (is_imx53_usbmisc(data)) {
  303. /* Disable internal 60Mhz clock */
  304. reg = usbmisc->base +
  305. MX53_USB_CLKONOFF_CTRL_OFFSET;
  306. val = readl(reg) |
  307. MX53_USB_CLKONOFF_CTRL_H3_INT60CKOFF;
  308. writel(val, reg);
  309. }
  310. }
  311. if (data->disable_oc) {
  312. reg = usbmisc->base + MX53_USB_UH3_CTRL_OFFSET;
  313. val = readl(reg) | MX53_BM_OVER_CUR_DIS_UHx;
  314. writel(val, reg);
  315. }
  316. break;
  317. }
  318. spin_unlock_irqrestore(&usbmisc->lock, flags);
  319. return 0;
  320. }
  321. static u32 usbmisc_wakeup_setting(struct imx_usbmisc_data *data)
  322. {
  323. u32 wakeup_setting = MX6_USB_OTG_WAKEUP_BITS;
  324. if (data->ext_id || data->available_role != USB_DR_MODE_OTG)
  325. wakeup_setting &= ~MX6_BM_ID_WAKEUP;
  326. if (data->ext_vbus || data->available_role == USB_DR_MODE_HOST)
  327. wakeup_setting &= ~MX6_BM_VBUS_WAKEUP;
  328. return wakeup_setting;
  329. }
  330. static int usbmisc_imx6q_set_wakeup
  331. (struct imx_usbmisc_data *data, bool enabled)
  332. {
  333. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  334. unsigned long flags;
  335. u32 val;
  336. int ret = 0;
  337. if (data->index > 3)
  338. return -EINVAL;
  339. spin_lock_irqsave(&usbmisc->lock, flags);
  340. val = readl(usbmisc->base + data->index * 4);
  341. if (enabled) {
  342. val &= ~MX6_USB_OTG_WAKEUP_BITS;
  343. val |= usbmisc_wakeup_setting(data);
  344. } else {
  345. if (val & MX6_BM_WAKEUP_INTR)
  346. pr_debug("wakeup int at ci_hdrc.%d\n", data->index);
  347. val &= ~MX6_USB_OTG_WAKEUP_BITS;
  348. }
  349. writel(val, usbmisc->base + data->index * 4);
  350. spin_unlock_irqrestore(&usbmisc->lock, flags);
  351. return ret;
  352. }
  353. static int usbmisc_imx6q_init(struct imx_usbmisc_data *data)
  354. {
  355. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  356. unsigned long flags;
  357. u32 reg;
  358. if (data->index > 3)
  359. return -EINVAL;
  360. spin_lock_irqsave(&usbmisc->lock, flags);
  361. reg = readl(usbmisc->base + data->index * 4);
  362. if (data->disable_oc) {
  363. reg |= MX6_BM_OVER_CUR_DIS;
  364. } else {
  365. reg &= ~MX6_BM_OVER_CUR_DIS;
  366. /*
  367. * If the polarity is not configured keep it as setup by the
  368. * bootloader.
  369. */
  370. if (data->oc_pol_configured && data->oc_pol_active_low)
  371. reg |= MX6_BM_OVER_CUR_POLARITY;
  372. else if (data->oc_pol_configured)
  373. reg &= ~MX6_BM_OVER_CUR_POLARITY;
  374. }
  375. /* If the polarity is not set keep it as setup by the bootlader */
  376. if (data->pwr_pol == 1)
  377. reg |= MX6_BM_PWR_POLARITY;
  378. writel(reg, usbmisc->base + data->index * 4);
  379. /* SoC non-burst setting */
  380. reg = readl(usbmisc->base + data->index * 4);
  381. writel(reg | MX6_BM_NON_BURST_SETTING,
  382. usbmisc->base + data->index * 4);
  383. /* For HSIC controller */
  384. if (data->hsic) {
  385. reg = readl(usbmisc->base + data->index * 4);
  386. writel(reg | MX6_BM_UTMI_ON_CLOCK,
  387. usbmisc->base + data->index * 4);
  388. reg = readl(usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET
  389. + (data->index - 2) * 4);
  390. reg |= MX6_BM_HSIC_EN | MX6_BM_HSIC_CLK_ON;
  391. writel(reg, usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET
  392. + (data->index - 2) * 4);
  393. }
  394. spin_unlock_irqrestore(&usbmisc->lock, flags);
  395. usbmisc_imx6q_set_wakeup(data, false);
  396. return 0;
  397. }
  398. static int usbmisc_imx6_hsic_get_reg_offset(struct imx_usbmisc_data *data)
  399. {
  400. int offset, ret = 0;
  401. if (data->index == 2 || data->index == 3) {
  402. offset = (data->index - 2) * 4;
  403. } else if (data->index == 0) {
  404. /*
  405. * For SoCs like i.MX7D and later, each USB controller has
  406. * its own non-core register region. For SoCs before i.MX7D,
  407. * the first two USB controllers are non-HSIC controllers.
  408. */
  409. offset = 0;
  410. } else {
  411. dev_err(data->dev, "index is error for usbmisc\n");
  412. ret = -EINVAL;
  413. }
  414. return ret ? ret : offset;
  415. }
  416. static int usbmisc_imx6_hsic_set_connect(struct imx_usbmisc_data *data)
  417. {
  418. unsigned long flags;
  419. u32 val;
  420. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  421. int offset;
  422. spin_lock_irqsave(&usbmisc->lock, flags);
  423. offset = usbmisc_imx6_hsic_get_reg_offset(data);
  424. if (offset < 0) {
  425. spin_unlock_irqrestore(&usbmisc->lock, flags);
  426. return offset;
  427. }
  428. val = readl(usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET + offset);
  429. if (!(val & MX6_BM_HSIC_DEV_CONN))
  430. writel(val | MX6_BM_HSIC_DEV_CONN,
  431. usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET + offset);
  432. spin_unlock_irqrestore(&usbmisc->lock, flags);
  433. return 0;
  434. }
  435. static int usbmisc_imx6_hsic_set_clk(struct imx_usbmisc_data *data, bool on)
  436. {
  437. unsigned long flags;
  438. u32 val;
  439. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  440. int offset;
  441. spin_lock_irqsave(&usbmisc->lock, flags);
  442. offset = usbmisc_imx6_hsic_get_reg_offset(data);
  443. if (offset < 0) {
  444. spin_unlock_irqrestore(&usbmisc->lock, flags);
  445. return offset;
  446. }
  447. val = readl(usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET + offset);
  448. val |= MX6_BM_HSIC_EN | MX6_BM_HSIC_CLK_ON;
  449. if (on)
  450. val |= MX6_BM_HSIC_CLK_ON;
  451. else
  452. val &= ~MX6_BM_HSIC_CLK_ON;
  453. writel(val, usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET + offset);
  454. spin_unlock_irqrestore(&usbmisc->lock, flags);
  455. return 0;
  456. }
  457. static int usbmisc_imx6sx_init(struct imx_usbmisc_data *data)
  458. {
  459. void __iomem *reg = NULL;
  460. unsigned long flags;
  461. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  462. u32 val;
  463. usbmisc_imx6q_init(data);
  464. if (data->index == 0 || data->index == 1) {
  465. reg = usbmisc->base + MX6_USB_OTG1_PHY_CTRL + data->index * 4;
  466. spin_lock_irqsave(&usbmisc->lock, flags);
  467. /* Set vbus wakeup source as bvalid */
  468. val = readl(reg);
  469. writel(val | MX6SX_USB_VBUS_WAKEUP_SOURCE_BVALID, reg);
  470. /*
  471. * Disable dp/dm wakeup in device mode when vbus is
  472. * not there.
  473. */
  474. val = readl(usbmisc->base + data->index * 4);
  475. writel(val & ~MX6SX_BM_DPDM_WAKEUP_EN,
  476. usbmisc->base + data->index * 4);
  477. spin_unlock_irqrestore(&usbmisc->lock, flags);
  478. }
  479. /* For HSIC controller */
  480. if (data->hsic) {
  481. val = readl(usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET);
  482. val |= MX6SX_BM_HSIC_AUTO_RESUME;
  483. writel(val, usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET);
  484. }
  485. return 0;
  486. }
  487. static int usbmisc_vf610_init(struct imx_usbmisc_data *data)
  488. {
  489. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  490. u32 reg;
  491. /*
  492. * Vybrid only has one misc register set, but in two different
  493. * areas. These is reflected in two instances of this driver.
  494. */
  495. if (data->index >= 1)
  496. return -EINVAL;
  497. if (data->disable_oc) {
  498. reg = readl(usbmisc->base);
  499. writel(reg | VF610_OVER_CUR_DIS, usbmisc->base);
  500. }
  501. return 0;
  502. }
  503. static int usbmisc_imx7d_set_wakeup
  504. (struct imx_usbmisc_data *data, bool enabled)
  505. {
  506. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  507. unsigned long flags;
  508. u32 val;
  509. spin_lock_irqsave(&usbmisc->lock, flags);
  510. val = readl(usbmisc->base);
  511. if (enabled) {
  512. val &= ~MX6_USB_OTG_WAKEUP_BITS;
  513. val |= usbmisc_wakeup_setting(data);
  514. writel(val, usbmisc->base);
  515. } else {
  516. if (val & MX6_BM_WAKEUP_INTR)
  517. dev_dbg(data->dev, "wakeup int\n");
  518. writel(val & ~MX6_USB_OTG_WAKEUP_BITS, usbmisc->base);
  519. }
  520. spin_unlock_irqrestore(&usbmisc->lock, flags);
  521. return 0;
  522. }
  523. static int usbmisc_imx7d_init(struct imx_usbmisc_data *data)
  524. {
  525. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  526. unsigned long flags;
  527. u32 reg;
  528. if (data->index >= 1)
  529. return -EINVAL;
  530. spin_lock_irqsave(&usbmisc->lock, flags);
  531. reg = readl(usbmisc->base);
  532. if (data->disable_oc) {
  533. reg |= MX6_BM_OVER_CUR_DIS;
  534. } else {
  535. reg &= ~MX6_BM_OVER_CUR_DIS;
  536. /*
  537. * If the polarity is not configured keep it as setup by the
  538. * bootloader.
  539. */
  540. if (data->oc_pol_configured && data->oc_pol_active_low)
  541. reg |= MX6_BM_OVER_CUR_POLARITY;
  542. else if (data->oc_pol_configured)
  543. reg &= ~MX6_BM_OVER_CUR_POLARITY;
  544. }
  545. /* If the polarity is not set keep it as setup by the bootlader */
  546. if (data->pwr_pol == 1)
  547. reg |= MX6_BM_PWR_POLARITY;
  548. writel(reg, usbmisc->base);
  549. /* SoC non-burst setting */
  550. reg = readl(usbmisc->base);
  551. writel(reg | MX6_BM_NON_BURST_SETTING, usbmisc->base);
  552. if (!data->hsic) {
  553. reg = readl(usbmisc->base + MX7D_USBNC_USB_CTRL2);
  554. reg &= ~MX7D_USB_VBUS_WAKEUP_SOURCE_MASK;
  555. writel(reg | MX7D_USB_VBUS_WAKEUP_SOURCE_BVALID
  556. | MX7D_USBNC_AUTO_RESUME,
  557. usbmisc->base + MX7D_USBNC_USB_CTRL2);
  558. /* PHY tuning for signal quality */
  559. reg = readl(usbmisc->base + MX7D_USB_OTG_PHY_CFG1);
  560. if (data->emp_curr_control >= 0 &&
  561. data->emp_curr_control <=
  562. (TXPREEMPAMPTUNE0_MASK >> TXPREEMPAMPTUNE0_BIT)) {
  563. reg &= ~TXPREEMPAMPTUNE0_MASK;
  564. reg |= (data->emp_curr_control << TXPREEMPAMPTUNE0_BIT);
  565. }
  566. if (data->dc_vol_level_adjust >= 0 &&
  567. data->dc_vol_level_adjust <=
  568. (TXVREFTUNE0_MASK >> TXVREFTUNE0_BIT)) {
  569. reg &= ~TXVREFTUNE0_MASK;
  570. reg |= (data->dc_vol_level_adjust << TXVREFTUNE0_BIT);
  571. }
  572. writel(reg, usbmisc->base + MX7D_USB_OTG_PHY_CFG1);
  573. }
  574. spin_unlock_irqrestore(&usbmisc->lock, flags);
  575. usbmisc_imx7d_set_wakeup(data, false);
  576. return 0;
  577. }
  578. static int imx7d_charger_secondary_detection(struct imx_usbmisc_data *data)
  579. {
  580. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  581. struct usb_phy *usb_phy = data->usb_phy;
  582. int val;
  583. unsigned long flags;
  584. /* Clear VDATSRCENB0 to disable VDP_SRC and IDM_SNK required by BC 1.2 spec */
  585. spin_lock_irqsave(&usbmisc->lock, flags);
  586. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  587. val &= ~MX7D_USB_OTG_PHY_CFG2_CHRG_VDATSRCENB0;
  588. writel(val, usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  589. spin_unlock_irqrestore(&usbmisc->lock, flags);
  590. /* TVDMSRC_DIS */
  591. msleep(20);
  592. /* VDM_SRC is connected to D- and IDP_SINK is connected to D+ */
  593. spin_lock_irqsave(&usbmisc->lock, flags);
  594. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  595. writel(val | MX7D_USB_OTG_PHY_CFG2_CHRG_VDATSRCENB0 |
  596. MX7D_USB_OTG_PHY_CFG2_CHRG_VDATDETENB0 |
  597. MX7D_USB_OTG_PHY_CFG2_CHRG_CHRGSEL,
  598. usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  599. spin_unlock_irqrestore(&usbmisc->lock, flags);
  600. /* TVDMSRC_ON */
  601. msleep(40);
  602. /*
  603. * Per BC 1.2, check voltage of D+:
  604. * DCP: if greater than VDAT_REF;
  605. * CDP: if less than VDAT_REF.
  606. */
  607. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_STATUS);
  608. if (val & MX7D_USB_OTG_PHY_STATUS_CHRGDET) {
  609. dev_dbg(data->dev, "It is a dedicate charging port\n");
  610. usb_phy->chg_type = DCP_TYPE;
  611. } else {
  612. dev_dbg(data->dev, "It is a charging downstream port\n");
  613. usb_phy->chg_type = CDP_TYPE;
  614. }
  615. return 0;
  616. }
  617. static void imx7_disable_charger_detector(struct imx_usbmisc_data *data)
  618. {
  619. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  620. unsigned long flags;
  621. u32 val;
  622. spin_lock_irqsave(&usbmisc->lock, flags);
  623. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  624. val &= ~(MX7D_USB_OTG_PHY_CFG2_CHRG_DCDENB |
  625. MX7D_USB_OTG_PHY_CFG2_CHRG_VDATSRCENB0 |
  626. MX7D_USB_OTG_PHY_CFG2_CHRG_VDATDETENB0 |
  627. MX7D_USB_OTG_PHY_CFG2_CHRG_CHRGSEL);
  628. writel(val, usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  629. /* Set OPMODE to be 2'b00 and disable its override */
  630. val = readl(usbmisc->base + MX7D_USBNC_USB_CTRL2);
  631. val &= ~MX7D_USBNC_USB_CTRL2_OPMODE_OVERRIDE_MASK;
  632. writel(val, usbmisc->base + MX7D_USBNC_USB_CTRL2);
  633. val = readl(usbmisc->base + MX7D_USBNC_USB_CTRL2);
  634. writel(val & ~MX7D_USBNC_USB_CTRL2_OPMODE_OVERRIDE_EN,
  635. usbmisc->base + MX7D_USBNC_USB_CTRL2);
  636. spin_unlock_irqrestore(&usbmisc->lock, flags);
  637. }
  638. static int imx7d_charger_data_contact_detect(struct imx_usbmisc_data *data)
  639. {
  640. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  641. unsigned long flags;
  642. u32 val;
  643. int i, data_pin_contact_count = 0;
  644. /* Enable Data Contact Detect (DCD) per the USB BC 1.2 */
  645. spin_lock_irqsave(&usbmisc->lock, flags);
  646. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  647. writel(val | MX7D_USB_OTG_PHY_CFG2_CHRG_DCDENB,
  648. usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  649. spin_unlock_irqrestore(&usbmisc->lock, flags);
  650. for (i = 0; i < 100; i = i + 1) {
  651. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_STATUS);
  652. if (!(val & MX7D_USB_OTG_PHY_STATUS_LINE_STATE0)) {
  653. if (data_pin_contact_count++ > 5)
  654. /* Data pin makes contact */
  655. break;
  656. usleep_range(5000, 10000);
  657. } else {
  658. data_pin_contact_count = 0;
  659. usleep_range(5000, 6000);
  660. }
  661. }
  662. /* Disable DCD after finished data contact check */
  663. spin_lock_irqsave(&usbmisc->lock, flags);
  664. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  665. writel(val & ~MX7D_USB_OTG_PHY_CFG2_CHRG_DCDENB,
  666. usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  667. spin_unlock_irqrestore(&usbmisc->lock, flags);
  668. if (i == 100) {
  669. dev_err(data->dev,
  670. "VBUS is coming from a dedicated power supply.\n");
  671. return -ENXIO;
  672. }
  673. return 0;
  674. }
  675. static int imx7d_charger_primary_detection(struct imx_usbmisc_data *data)
  676. {
  677. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  678. struct usb_phy *usb_phy = data->usb_phy;
  679. unsigned long flags;
  680. u32 val;
  681. /* VDP_SRC is connected to D+ and IDM_SINK is connected to D- */
  682. spin_lock_irqsave(&usbmisc->lock, flags);
  683. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  684. val &= ~MX7D_USB_OTG_PHY_CFG2_CHRG_CHRGSEL;
  685. writel(val | MX7D_USB_OTG_PHY_CFG2_CHRG_VDATSRCENB0 |
  686. MX7D_USB_OTG_PHY_CFG2_CHRG_VDATDETENB0,
  687. usbmisc->base + MX7D_USB_OTG_PHY_CFG2);
  688. spin_unlock_irqrestore(&usbmisc->lock, flags);
  689. /* TVDPSRC_ON */
  690. msleep(40);
  691. /* Check if D- is less than VDAT_REF to determine an SDP per BC 1.2 */
  692. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_STATUS);
  693. if (!(val & MX7D_USB_OTG_PHY_STATUS_CHRGDET)) {
  694. dev_dbg(data->dev, "It is a standard downstream port\n");
  695. usb_phy->chg_type = SDP_TYPE;
  696. }
  697. return 0;
  698. }
  699. /*
  700. * Whole charger detection process:
  701. * 1. OPMODE override to be non-driving
  702. * 2. Data contact check
  703. * 3. Primary detection
  704. * 4. Secondary detection
  705. * 5. Disable charger detection
  706. */
  707. static int imx7d_charger_detection(struct imx_usbmisc_data *data)
  708. {
  709. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  710. struct usb_phy *usb_phy = data->usb_phy;
  711. unsigned long flags;
  712. u32 val;
  713. int ret;
  714. /* Check if vbus is valid */
  715. val = readl(usbmisc->base + MX7D_USB_OTG_PHY_STATUS);
  716. if (!(val & MX7D_USB_OTG_PHY_STATUS_VBUS_VLD)) {
  717. dev_err(data->dev, "vbus is error\n");
  718. return -EINVAL;
  719. }
  720. /*
  721. * Keep OPMODE to be non-driving mode during the whole
  722. * charger detection process.
  723. */
  724. spin_lock_irqsave(&usbmisc->lock, flags);
  725. val = readl(usbmisc->base + MX7D_USBNC_USB_CTRL2);
  726. val &= ~MX7D_USBNC_USB_CTRL2_OPMODE_OVERRIDE_MASK;
  727. val |= MX7D_USBNC_USB_CTRL2_OPMODE_NON_DRIVING;
  728. writel(val, usbmisc->base + MX7D_USBNC_USB_CTRL2);
  729. val = readl(usbmisc->base + MX7D_USBNC_USB_CTRL2);
  730. writel(val | MX7D_USBNC_USB_CTRL2_OPMODE_OVERRIDE_EN,
  731. usbmisc->base + MX7D_USBNC_USB_CTRL2);
  732. spin_unlock_irqrestore(&usbmisc->lock, flags);
  733. ret = imx7d_charger_data_contact_detect(data);
  734. if (ret)
  735. return ret;
  736. ret = imx7d_charger_primary_detection(data);
  737. if (!ret && usb_phy->chg_type != SDP_TYPE)
  738. ret = imx7d_charger_secondary_detection(data);
  739. imx7_disable_charger_detector(data);
  740. return ret;
  741. }
  742. static int usbmisc_imx7ulp_init(struct imx_usbmisc_data *data)
  743. {
  744. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  745. unsigned long flags;
  746. u32 reg;
  747. if (data->index >= 1)
  748. return -EINVAL;
  749. spin_lock_irqsave(&usbmisc->lock, flags);
  750. reg = readl(usbmisc->base);
  751. if (data->disable_oc) {
  752. reg |= MX6_BM_OVER_CUR_DIS;
  753. } else {
  754. reg &= ~MX6_BM_OVER_CUR_DIS;
  755. /*
  756. * If the polarity is not configured keep it as setup by the
  757. * bootloader.
  758. */
  759. if (data->oc_pol_configured && data->oc_pol_active_low)
  760. reg |= MX6_BM_OVER_CUR_POLARITY;
  761. else if (data->oc_pol_configured)
  762. reg &= ~MX6_BM_OVER_CUR_POLARITY;
  763. }
  764. /* If the polarity is not set keep it as setup by the bootlader */
  765. if (data->pwr_pol == 1)
  766. reg |= MX6_BM_PWR_POLARITY;
  767. writel(reg, usbmisc->base);
  768. /* SoC non-burst setting */
  769. reg = readl(usbmisc->base);
  770. writel(reg | MX6_BM_NON_BURST_SETTING, usbmisc->base);
  771. if (data->hsic) {
  772. reg = readl(usbmisc->base);
  773. writel(reg | MX6_BM_UTMI_ON_CLOCK, usbmisc->base);
  774. reg = readl(usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET);
  775. reg |= MX6_BM_HSIC_EN | MX6_BM_HSIC_CLK_ON;
  776. writel(reg, usbmisc->base + MX6_USB_HSIC_CTRL_OFFSET);
  777. /*
  778. * For non-HSIC controller, the autoresume is enabled
  779. * at MXS PHY driver (usbphy_ctrl bit18).
  780. */
  781. reg = readl(usbmisc->base + MX7D_USBNC_USB_CTRL2);
  782. writel(reg | MX7D_USBNC_AUTO_RESUME,
  783. usbmisc->base + MX7D_USBNC_USB_CTRL2);
  784. } else {
  785. reg = readl(usbmisc->base + MX7D_USBNC_USB_CTRL2);
  786. reg &= ~MX7D_USB_VBUS_WAKEUP_SOURCE_MASK;
  787. writel(reg | MX7D_USB_VBUS_WAKEUP_SOURCE_BVALID,
  788. usbmisc->base + MX7D_USBNC_USB_CTRL2);
  789. }
  790. spin_unlock_irqrestore(&usbmisc->lock, flags);
  791. usbmisc_imx7d_set_wakeup(data, false);
  792. return 0;
  793. }
  794. static const struct usbmisc_ops imx25_usbmisc_ops = {
  795. .init = usbmisc_imx25_init,
  796. .post = usbmisc_imx25_post,
  797. };
  798. static const struct usbmisc_ops imx27_usbmisc_ops = {
  799. .init = usbmisc_imx27_init,
  800. };
  801. static const struct usbmisc_ops imx51_usbmisc_ops = {
  802. .init = usbmisc_imx53_init,
  803. };
  804. static const struct usbmisc_ops imx53_usbmisc_ops = {
  805. .init = usbmisc_imx53_init,
  806. };
  807. static const struct usbmisc_ops imx6q_usbmisc_ops = {
  808. .set_wakeup = usbmisc_imx6q_set_wakeup,
  809. .init = usbmisc_imx6q_init,
  810. .hsic_set_connect = usbmisc_imx6_hsic_set_connect,
  811. .hsic_set_clk = usbmisc_imx6_hsic_set_clk,
  812. };
  813. static const struct usbmisc_ops vf610_usbmisc_ops = {
  814. .init = usbmisc_vf610_init,
  815. };
  816. static const struct usbmisc_ops imx6sx_usbmisc_ops = {
  817. .set_wakeup = usbmisc_imx6q_set_wakeup,
  818. .init = usbmisc_imx6sx_init,
  819. .hsic_set_connect = usbmisc_imx6_hsic_set_connect,
  820. .hsic_set_clk = usbmisc_imx6_hsic_set_clk,
  821. };
  822. static const struct usbmisc_ops imx7d_usbmisc_ops = {
  823. .init = usbmisc_imx7d_init,
  824. .set_wakeup = usbmisc_imx7d_set_wakeup,
  825. .charger_detection = imx7d_charger_detection,
  826. };
  827. static const struct usbmisc_ops imx7ulp_usbmisc_ops = {
  828. .init = usbmisc_imx7ulp_init,
  829. .set_wakeup = usbmisc_imx7d_set_wakeup,
  830. .hsic_set_connect = usbmisc_imx6_hsic_set_connect,
  831. .hsic_set_clk = usbmisc_imx6_hsic_set_clk,
  832. };
  833. static inline bool is_imx53_usbmisc(struct imx_usbmisc_data *data)
  834. {
  835. struct imx_usbmisc *usbmisc = dev_get_drvdata(data->dev);
  836. return usbmisc->ops == &imx53_usbmisc_ops;
  837. }
  838. int imx_usbmisc_init(struct imx_usbmisc_data *data)
  839. {
  840. struct imx_usbmisc *usbmisc;
  841. if (!data)
  842. return 0;
  843. usbmisc = dev_get_drvdata(data->dev);
  844. if (!usbmisc->ops->init)
  845. return 0;
  846. return usbmisc->ops->init(data);
  847. }
  848. EXPORT_SYMBOL_GPL(imx_usbmisc_init);
  849. int imx_usbmisc_init_post(struct imx_usbmisc_data *data)
  850. {
  851. struct imx_usbmisc *usbmisc;
  852. if (!data)
  853. return 0;
  854. usbmisc = dev_get_drvdata(data->dev);
  855. if (!usbmisc->ops->post)
  856. return 0;
  857. return usbmisc->ops->post(data);
  858. }
  859. EXPORT_SYMBOL_GPL(imx_usbmisc_init_post);
  860. int imx_usbmisc_set_wakeup(struct imx_usbmisc_data *data, bool enabled)
  861. {
  862. struct imx_usbmisc *usbmisc;
  863. if (!data)
  864. return 0;
  865. usbmisc = dev_get_drvdata(data->dev);
  866. if (!usbmisc->ops->set_wakeup)
  867. return 0;
  868. return usbmisc->ops->set_wakeup(data, enabled);
  869. }
  870. EXPORT_SYMBOL_GPL(imx_usbmisc_set_wakeup);
  871. int imx_usbmisc_hsic_set_connect(struct imx_usbmisc_data *data)
  872. {
  873. struct imx_usbmisc *usbmisc;
  874. if (!data)
  875. return 0;
  876. usbmisc = dev_get_drvdata(data->dev);
  877. if (!usbmisc->ops->hsic_set_connect || !data->hsic)
  878. return 0;
  879. return usbmisc->ops->hsic_set_connect(data);
  880. }
  881. EXPORT_SYMBOL_GPL(imx_usbmisc_hsic_set_connect);
  882. int imx_usbmisc_hsic_set_clk(struct imx_usbmisc_data *data, bool on)
  883. {
  884. struct imx_usbmisc *usbmisc;
  885. if (!data)
  886. return 0;
  887. usbmisc = dev_get_drvdata(data->dev);
  888. if (!usbmisc->ops->hsic_set_clk || !data->hsic)
  889. return 0;
  890. return usbmisc->ops->hsic_set_clk(data, on);
  891. }
  892. EXPORT_SYMBOL_GPL(imx_usbmisc_hsic_set_clk);
  893. int imx_usbmisc_charger_detection(struct imx_usbmisc_data *data, bool connect)
  894. {
  895. struct imx_usbmisc *usbmisc;
  896. struct usb_phy *usb_phy;
  897. int ret = 0;
  898. if (!data)
  899. return -EINVAL;
  900. usbmisc = dev_get_drvdata(data->dev);
  901. usb_phy = data->usb_phy;
  902. if (!usbmisc->ops->charger_detection)
  903. return -ENOTSUPP;
  904. if (connect) {
  905. ret = usbmisc->ops->charger_detection(data);
  906. if (ret) {
  907. dev_err(data->dev,
  908. "Error occurs during detection: %d\n",
  909. ret);
  910. usb_phy->chg_state = USB_CHARGER_ABSENT;
  911. } else {
  912. usb_phy->chg_state = USB_CHARGER_PRESENT;
  913. }
  914. } else {
  915. usb_phy->chg_state = USB_CHARGER_ABSENT;
  916. usb_phy->chg_type = UNKNOWN_TYPE;
  917. }
  918. return ret;
  919. }
  920. EXPORT_SYMBOL_GPL(imx_usbmisc_charger_detection);
  921. static const struct of_device_id usbmisc_imx_dt_ids[] = {
  922. {
  923. .compatible = "fsl,imx25-usbmisc",
  924. .data = &imx25_usbmisc_ops,
  925. },
  926. {
  927. .compatible = "fsl,imx35-usbmisc",
  928. .data = &imx25_usbmisc_ops,
  929. },
  930. {
  931. .compatible = "fsl,imx27-usbmisc",
  932. .data = &imx27_usbmisc_ops,
  933. },
  934. {
  935. .compatible = "fsl,imx51-usbmisc",
  936. .data = &imx51_usbmisc_ops,
  937. },
  938. {
  939. .compatible = "fsl,imx53-usbmisc",
  940. .data = &imx53_usbmisc_ops,
  941. },
  942. {
  943. .compatible = "fsl,imx6q-usbmisc",
  944. .data = &imx6q_usbmisc_ops,
  945. },
  946. {
  947. .compatible = "fsl,vf610-usbmisc",
  948. .data = &vf610_usbmisc_ops,
  949. },
  950. {
  951. .compatible = "fsl,imx6sx-usbmisc",
  952. .data = &imx6sx_usbmisc_ops,
  953. },
  954. {
  955. .compatible = "fsl,imx6ul-usbmisc",
  956. .data = &imx6sx_usbmisc_ops,
  957. },
  958. {
  959. .compatible = "fsl,imx7d-usbmisc",
  960. .data = &imx7d_usbmisc_ops,
  961. },
  962. {
  963. .compatible = "fsl,imx7ulp-usbmisc",
  964. .data = &imx7ulp_usbmisc_ops,
  965. },
  966. { /* sentinel */ }
  967. };
  968. MODULE_DEVICE_TABLE(of, usbmisc_imx_dt_ids);
  969. static int usbmisc_imx_probe(struct platform_device *pdev)
  970. {
  971. struct imx_usbmisc *data;
  972. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  973. if (!data)
  974. return -ENOMEM;
  975. spin_lock_init(&data->lock);
  976. data->base = devm_platform_ioremap_resource(pdev, 0);
  977. if (IS_ERR(data->base))
  978. return PTR_ERR(data->base);
  979. data->ops = of_device_get_match_data(&pdev->dev);
  980. platform_set_drvdata(pdev, data);
  981. return 0;
  982. }
  983. static int usbmisc_imx_remove(struct platform_device *pdev)
  984. {
  985. return 0;
  986. }
  987. static struct platform_driver usbmisc_imx_driver = {
  988. .probe = usbmisc_imx_probe,
  989. .remove = usbmisc_imx_remove,
  990. .driver = {
  991. .name = "usbmisc_imx",
  992. .of_match_table = usbmisc_imx_dt_ids,
  993. },
  994. };
  995. module_platform_driver(usbmisc_imx_driver);
  996. MODULE_ALIAS("platform:usbmisc-imx");
  997. MODULE_LICENSE("GPL");
  998. MODULE_DESCRIPTION("driver for imx usb non-core registers");
  999. MODULE_AUTHOR("Richard Zhao <[email protected]>");