meson_uart.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Based on meson_uart.c, by AMLOGIC, INC.
  4. *
  5. * Copyright (C) 2014 Carlo Caione <[email protected]>
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/console.h>
  9. #include <linux/delay.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/iopoll.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/of.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/serial.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/tty.h>
  20. #include <linux/tty_flip.h>
  21. /* Register offsets */
  22. #define AML_UART_WFIFO 0x00
  23. #define AML_UART_RFIFO 0x04
  24. #define AML_UART_CONTROL 0x08
  25. #define AML_UART_STATUS 0x0c
  26. #define AML_UART_MISC 0x10
  27. #define AML_UART_REG5 0x14
  28. /* AML_UART_CONTROL bits */
  29. #define AML_UART_TX_EN BIT(12)
  30. #define AML_UART_RX_EN BIT(13)
  31. #define AML_UART_TWO_WIRE_EN BIT(15)
  32. #define AML_UART_STOP_BIT_LEN_MASK (0x03 << 16)
  33. #define AML_UART_STOP_BIT_1SB (0x00 << 16)
  34. #define AML_UART_STOP_BIT_2SB (0x01 << 16)
  35. #define AML_UART_PARITY_TYPE BIT(18)
  36. #define AML_UART_PARITY_EN BIT(19)
  37. #define AML_UART_TX_RST BIT(22)
  38. #define AML_UART_RX_RST BIT(23)
  39. #define AML_UART_CLEAR_ERR BIT(24)
  40. #define AML_UART_RX_INT_EN BIT(27)
  41. #define AML_UART_TX_INT_EN BIT(28)
  42. #define AML_UART_DATA_LEN_MASK (0x03 << 20)
  43. #define AML_UART_DATA_LEN_8BIT (0x00 << 20)
  44. #define AML_UART_DATA_LEN_7BIT (0x01 << 20)
  45. #define AML_UART_DATA_LEN_6BIT (0x02 << 20)
  46. #define AML_UART_DATA_LEN_5BIT (0x03 << 20)
  47. /* AML_UART_STATUS bits */
  48. #define AML_UART_PARITY_ERR BIT(16)
  49. #define AML_UART_FRAME_ERR BIT(17)
  50. #define AML_UART_TX_FIFO_WERR BIT(18)
  51. #define AML_UART_RX_EMPTY BIT(20)
  52. #define AML_UART_TX_FULL BIT(21)
  53. #define AML_UART_TX_EMPTY BIT(22)
  54. #define AML_UART_XMIT_BUSY BIT(25)
  55. #define AML_UART_ERR (AML_UART_PARITY_ERR | \
  56. AML_UART_FRAME_ERR | \
  57. AML_UART_TX_FIFO_WERR)
  58. /* AML_UART_MISC bits */
  59. #define AML_UART_XMIT_IRQ(c) (((c) & 0xff) << 8)
  60. #define AML_UART_RECV_IRQ(c) ((c) & 0xff)
  61. /* AML_UART_REG5 bits */
  62. #define AML_UART_BAUD_MASK 0x7fffff
  63. #define AML_UART_BAUD_USE BIT(23)
  64. #define AML_UART_BAUD_XTAL BIT(24)
  65. #define AML_UART_BAUD_XTAL_DIV2 BIT(27)
  66. #define AML_UART_PORT_NUM 12
  67. #define AML_UART_PORT_OFFSET 6
  68. #define AML_UART_DEV_NAME "ttyAML"
  69. #define AML_UART_POLL_USEC 5
  70. #define AML_UART_TIMEOUT_USEC 10000
  71. static struct uart_driver meson_uart_driver;
  72. static struct uart_port *meson_ports[AML_UART_PORT_NUM];
  73. struct meson_uart_data {
  74. bool has_xtal_div2;
  75. };
  76. static void meson_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  77. {
  78. }
  79. static unsigned int meson_uart_get_mctrl(struct uart_port *port)
  80. {
  81. return TIOCM_CTS;
  82. }
  83. static unsigned int meson_uart_tx_empty(struct uart_port *port)
  84. {
  85. u32 val;
  86. val = readl(port->membase + AML_UART_STATUS);
  87. val &= (AML_UART_TX_EMPTY | AML_UART_XMIT_BUSY);
  88. return (val == AML_UART_TX_EMPTY) ? TIOCSER_TEMT : 0;
  89. }
  90. static void meson_uart_stop_tx(struct uart_port *port)
  91. {
  92. u32 val;
  93. val = readl(port->membase + AML_UART_CONTROL);
  94. val &= ~AML_UART_TX_INT_EN;
  95. writel(val, port->membase + AML_UART_CONTROL);
  96. }
  97. static void meson_uart_stop_rx(struct uart_port *port)
  98. {
  99. u32 val;
  100. val = readl(port->membase + AML_UART_CONTROL);
  101. val &= ~AML_UART_RX_EN;
  102. writel(val, port->membase + AML_UART_CONTROL);
  103. }
  104. static void meson_uart_shutdown(struct uart_port *port)
  105. {
  106. unsigned long flags;
  107. u32 val;
  108. free_irq(port->irq, port);
  109. spin_lock_irqsave(&port->lock, flags);
  110. val = readl(port->membase + AML_UART_CONTROL);
  111. val &= ~AML_UART_RX_EN;
  112. val &= ~(AML_UART_RX_INT_EN | AML_UART_TX_INT_EN);
  113. writel(val, port->membase + AML_UART_CONTROL);
  114. spin_unlock_irqrestore(&port->lock, flags);
  115. }
  116. static void meson_uart_start_tx(struct uart_port *port)
  117. {
  118. struct circ_buf *xmit = &port->state->xmit;
  119. unsigned int ch;
  120. u32 val;
  121. if (uart_tx_stopped(port)) {
  122. meson_uart_stop_tx(port);
  123. return;
  124. }
  125. while (!(readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)) {
  126. if (port->x_char) {
  127. writel(port->x_char, port->membase + AML_UART_WFIFO);
  128. port->icount.tx++;
  129. port->x_char = 0;
  130. continue;
  131. }
  132. if (uart_circ_empty(xmit))
  133. break;
  134. ch = xmit->buf[xmit->tail];
  135. writel(ch, port->membase + AML_UART_WFIFO);
  136. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  137. port->icount.tx++;
  138. }
  139. if (!uart_circ_empty(xmit)) {
  140. val = readl(port->membase + AML_UART_CONTROL);
  141. val |= AML_UART_TX_INT_EN;
  142. writel(val, port->membase + AML_UART_CONTROL);
  143. }
  144. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  145. uart_write_wakeup(port);
  146. }
  147. static void meson_receive_chars(struct uart_port *port)
  148. {
  149. struct tty_port *tport = &port->state->port;
  150. char flag;
  151. u32 ostatus, status, ch, mode;
  152. do {
  153. flag = TTY_NORMAL;
  154. port->icount.rx++;
  155. ostatus = status = readl(port->membase + AML_UART_STATUS);
  156. if (status & AML_UART_ERR) {
  157. if (status & AML_UART_TX_FIFO_WERR)
  158. port->icount.overrun++;
  159. else if (status & AML_UART_FRAME_ERR)
  160. port->icount.frame++;
  161. else if (status & AML_UART_PARITY_ERR)
  162. port->icount.frame++;
  163. mode = readl(port->membase + AML_UART_CONTROL);
  164. mode |= AML_UART_CLEAR_ERR;
  165. writel(mode, port->membase + AML_UART_CONTROL);
  166. /* It doesn't clear to 0 automatically */
  167. mode &= ~AML_UART_CLEAR_ERR;
  168. writel(mode, port->membase + AML_UART_CONTROL);
  169. status &= port->read_status_mask;
  170. if (status & AML_UART_FRAME_ERR)
  171. flag = TTY_FRAME;
  172. else if (status & AML_UART_PARITY_ERR)
  173. flag = TTY_PARITY;
  174. }
  175. ch = readl(port->membase + AML_UART_RFIFO);
  176. ch &= 0xff;
  177. if ((ostatus & AML_UART_FRAME_ERR) && (ch == 0)) {
  178. port->icount.brk++;
  179. flag = TTY_BREAK;
  180. if (uart_handle_break(port))
  181. continue;
  182. }
  183. if (uart_handle_sysrq_char(port, ch))
  184. continue;
  185. if ((status & port->ignore_status_mask) == 0)
  186. tty_insert_flip_char(tport, ch, flag);
  187. if (status & AML_UART_TX_FIFO_WERR)
  188. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  189. } while (!(readl(port->membase + AML_UART_STATUS) & AML_UART_RX_EMPTY));
  190. tty_flip_buffer_push(tport);
  191. }
  192. static irqreturn_t meson_uart_interrupt(int irq, void *dev_id)
  193. {
  194. struct uart_port *port = (struct uart_port *)dev_id;
  195. spin_lock(&port->lock);
  196. if (!(readl(port->membase + AML_UART_STATUS) & AML_UART_RX_EMPTY))
  197. meson_receive_chars(port);
  198. if (!(readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)) {
  199. if (readl(port->membase + AML_UART_CONTROL) & AML_UART_TX_INT_EN)
  200. meson_uart_start_tx(port);
  201. }
  202. spin_unlock(&port->lock);
  203. return IRQ_HANDLED;
  204. }
  205. static const char *meson_uart_type(struct uart_port *port)
  206. {
  207. return (port->type == PORT_MESON) ? "meson_uart" : NULL;
  208. }
  209. /*
  210. * This function is called only from probe() using a temporary io mapping
  211. * in order to perform a reset before setting up the device. Since the
  212. * temporarily mapped region was successfully requested, there can be no
  213. * console on this port at this time. Hence it is not necessary for this
  214. * function to acquire the port->lock. (Since there is no console on this
  215. * port at this time, the port->lock is not initialized yet.)
  216. */
  217. static void meson_uart_reset(struct uart_port *port)
  218. {
  219. u32 val;
  220. val = readl(port->membase + AML_UART_CONTROL);
  221. val |= (AML_UART_RX_RST | AML_UART_TX_RST | AML_UART_CLEAR_ERR);
  222. writel(val, port->membase + AML_UART_CONTROL);
  223. val &= ~(AML_UART_RX_RST | AML_UART_TX_RST | AML_UART_CLEAR_ERR);
  224. writel(val, port->membase + AML_UART_CONTROL);
  225. }
  226. static int meson_uart_startup(struct uart_port *port)
  227. {
  228. unsigned long flags;
  229. u32 val;
  230. int ret = 0;
  231. spin_lock_irqsave(&port->lock, flags);
  232. val = readl(port->membase + AML_UART_CONTROL);
  233. val |= AML_UART_CLEAR_ERR;
  234. writel(val, port->membase + AML_UART_CONTROL);
  235. val &= ~AML_UART_CLEAR_ERR;
  236. writel(val, port->membase + AML_UART_CONTROL);
  237. val |= (AML_UART_RX_EN | AML_UART_TX_EN);
  238. writel(val, port->membase + AML_UART_CONTROL);
  239. val |= (AML_UART_RX_INT_EN | AML_UART_TX_INT_EN);
  240. writel(val, port->membase + AML_UART_CONTROL);
  241. val = (AML_UART_RECV_IRQ(1) | AML_UART_XMIT_IRQ(port->fifosize / 2));
  242. writel(val, port->membase + AML_UART_MISC);
  243. spin_unlock_irqrestore(&port->lock, flags);
  244. ret = request_irq(port->irq, meson_uart_interrupt, 0,
  245. port->name, port);
  246. return ret;
  247. }
  248. static void meson_uart_change_speed(struct uart_port *port, unsigned long baud)
  249. {
  250. const struct meson_uart_data *private_data = port->private_data;
  251. u32 val = 0;
  252. while (!meson_uart_tx_empty(port))
  253. cpu_relax();
  254. if (port->uartclk == 24000000) {
  255. unsigned int xtal_div = 3;
  256. if (private_data && private_data->has_xtal_div2) {
  257. xtal_div = 2;
  258. val |= AML_UART_BAUD_XTAL_DIV2;
  259. }
  260. val |= DIV_ROUND_CLOSEST(port->uartclk / xtal_div, baud) - 1;
  261. val |= AML_UART_BAUD_XTAL;
  262. } else {
  263. val = DIV_ROUND_CLOSEST(port->uartclk / 4, baud) - 1;
  264. }
  265. val |= AML_UART_BAUD_USE;
  266. writel(val, port->membase + AML_UART_REG5);
  267. }
  268. static void meson_uart_set_termios(struct uart_port *port,
  269. struct ktermios *termios,
  270. const struct ktermios *old)
  271. {
  272. unsigned int cflags, iflags, baud;
  273. unsigned long flags;
  274. u32 val;
  275. spin_lock_irqsave(&port->lock, flags);
  276. cflags = termios->c_cflag;
  277. iflags = termios->c_iflag;
  278. val = readl(port->membase + AML_UART_CONTROL);
  279. val &= ~AML_UART_DATA_LEN_MASK;
  280. switch (cflags & CSIZE) {
  281. case CS8:
  282. val |= AML_UART_DATA_LEN_8BIT;
  283. break;
  284. case CS7:
  285. val |= AML_UART_DATA_LEN_7BIT;
  286. break;
  287. case CS6:
  288. val |= AML_UART_DATA_LEN_6BIT;
  289. break;
  290. case CS5:
  291. val |= AML_UART_DATA_LEN_5BIT;
  292. break;
  293. }
  294. if (cflags & PARENB)
  295. val |= AML_UART_PARITY_EN;
  296. else
  297. val &= ~AML_UART_PARITY_EN;
  298. if (cflags & PARODD)
  299. val |= AML_UART_PARITY_TYPE;
  300. else
  301. val &= ~AML_UART_PARITY_TYPE;
  302. val &= ~AML_UART_STOP_BIT_LEN_MASK;
  303. if (cflags & CSTOPB)
  304. val |= AML_UART_STOP_BIT_2SB;
  305. else
  306. val |= AML_UART_STOP_BIT_1SB;
  307. if (cflags & CRTSCTS) {
  308. if (port->flags & UPF_HARD_FLOW)
  309. val &= ~AML_UART_TWO_WIRE_EN;
  310. else
  311. termios->c_cflag &= ~CRTSCTS;
  312. } else {
  313. val |= AML_UART_TWO_WIRE_EN;
  314. }
  315. writel(val, port->membase + AML_UART_CONTROL);
  316. baud = uart_get_baud_rate(port, termios, old, 50, 4000000);
  317. meson_uart_change_speed(port, baud);
  318. port->read_status_mask = AML_UART_TX_FIFO_WERR;
  319. if (iflags & INPCK)
  320. port->read_status_mask |= AML_UART_PARITY_ERR |
  321. AML_UART_FRAME_ERR;
  322. port->ignore_status_mask = 0;
  323. if (iflags & IGNPAR)
  324. port->ignore_status_mask |= AML_UART_PARITY_ERR |
  325. AML_UART_FRAME_ERR;
  326. uart_update_timeout(port, termios->c_cflag, baud);
  327. spin_unlock_irqrestore(&port->lock, flags);
  328. }
  329. static int meson_uart_verify_port(struct uart_port *port,
  330. struct serial_struct *ser)
  331. {
  332. int ret = 0;
  333. if (port->type != PORT_MESON)
  334. ret = -EINVAL;
  335. if (port->irq != ser->irq)
  336. ret = -EINVAL;
  337. if (ser->baud_base < 9600)
  338. ret = -EINVAL;
  339. return ret;
  340. }
  341. static void meson_uart_release_port(struct uart_port *port)
  342. {
  343. devm_iounmap(port->dev, port->membase);
  344. port->membase = NULL;
  345. devm_release_mem_region(port->dev, port->mapbase, port->mapsize);
  346. }
  347. static int meson_uart_request_port(struct uart_port *port)
  348. {
  349. if (!devm_request_mem_region(port->dev, port->mapbase, port->mapsize,
  350. dev_name(port->dev))) {
  351. dev_err(port->dev, "Memory region busy\n");
  352. return -EBUSY;
  353. }
  354. port->membase = devm_ioremap(port->dev, port->mapbase,
  355. port->mapsize);
  356. if (!port->membase)
  357. return -ENOMEM;
  358. return 0;
  359. }
  360. static void meson_uart_config_port(struct uart_port *port, int flags)
  361. {
  362. if (flags & UART_CONFIG_TYPE) {
  363. port->type = PORT_MESON;
  364. meson_uart_request_port(port);
  365. }
  366. }
  367. #ifdef CONFIG_CONSOLE_POLL
  368. /*
  369. * Console polling routines for writing and reading from the uart while
  370. * in an interrupt or debug context (i.e. kgdb).
  371. */
  372. static int meson_uart_poll_get_char(struct uart_port *port)
  373. {
  374. u32 c;
  375. unsigned long flags;
  376. spin_lock_irqsave(&port->lock, flags);
  377. if (readl(port->membase + AML_UART_STATUS) & AML_UART_RX_EMPTY)
  378. c = NO_POLL_CHAR;
  379. else
  380. c = readl(port->membase + AML_UART_RFIFO);
  381. spin_unlock_irqrestore(&port->lock, flags);
  382. return c;
  383. }
  384. static void meson_uart_poll_put_char(struct uart_port *port, unsigned char c)
  385. {
  386. unsigned long flags;
  387. u32 reg;
  388. int ret;
  389. spin_lock_irqsave(&port->lock, flags);
  390. /* Wait until FIFO is empty or timeout */
  391. ret = readl_poll_timeout_atomic(port->membase + AML_UART_STATUS, reg,
  392. reg & AML_UART_TX_EMPTY,
  393. AML_UART_POLL_USEC,
  394. AML_UART_TIMEOUT_USEC);
  395. if (ret == -ETIMEDOUT) {
  396. dev_err(port->dev, "Timeout waiting for UART TX EMPTY\n");
  397. goto out;
  398. }
  399. /* Write the character */
  400. writel(c, port->membase + AML_UART_WFIFO);
  401. /* Wait until FIFO is empty or timeout */
  402. ret = readl_poll_timeout_atomic(port->membase + AML_UART_STATUS, reg,
  403. reg & AML_UART_TX_EMPTY,
  404. AML_UART_POLL_USEC,
  405. AML_UART_TIMEOUT_USEC);
  406. if (ret == -ETIMEDOUT)
  407. dev_err(port->dev, "Timeout waiting for UART TX EMPTY\n");
  408. out:
  409. spin_unlock_irqrestore(&port->lock, flags);
  410. }
  411. #endif /* CONFIG_CONSOLE_POLL */
  412. static const struct uart_ops meson_uart_ops = {
  413. .set_mctrl = meson_uart_set_mctrl,
  414. .get_mctrl = meson_uart_get_mctrl,
  415. .tx_empty = meson_uart_tx_empty,
  416. .start_tx = meson_uart_start_tx,
  417. .stop_tx = meson_uart_stop_tx,
  418. .stop_rx = meson_uart_stop_rx,
  419. .startup = meson_uart_startup,
  420. .shutdown = meson_uart_shutdown,
  421. .set_termios = meson_uart_set_termios,
  422. .type = meson_uart_type,
  423. .config_port = meson_uart_config_port,
  424. .request_port = meson_uart_request_port,
  425. .release_port = meson_uart_release_port,
  426. .verify_port = meson_uart_verify_port,
  427. #ifdef CONFIG_CONSOLE_POLL
  428. .poll_get_char = meson_uart_poll_get_char,
  429. .poll_put_char = meson_uart_poll_put_char,
  430. #endif
  431. };
  432. #ifdef CONFIG_SERIAL_MESON_CONSOLE
  433. static void meson_uart_enable_tx_engine(struct uart_port *port)
  434. {
  435. u32 val;
  436. val = readl(port->membase + AML_UART_CONTROL);
  437. val |= AML_UART_TX_EN;
  438. writel(val, port->membase + AML_UART_CONTROL);
  439. }
  440. static void meson_console_putchar(struct uart_port *port, unsigned char ch)
  441. {
  442. if (!port->membase)
  443. return;
  444. while (readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)
  445. cpu_relax();
  446. writel(ch, port->membase + AML_UART_WFIFO);
  447. }
  448. static void meson_serial_port_write(struct uart_port *port, const char *s,
  449. u_int count)
  450. {
  451. unsigned long flags;
  452. int locked;
  453. u32 val, tmp;
  454. local_irq_save(flags);
  455. if (port->sysrq) {
  456. locked = 0;
  457. } else if (oops_in_progress) {
  458. locked = spin_trylock(&port->lock);
  459. } else {
  460. spin_lock(&port->lock);
  461. locked = 1;
  462. }
  463. val = readl(port->membase + AML_UART_CONTROL);
  464. tmp = val & ~(AML_UART_TX_INT_EN | AML_UART_RX_INT_EN);
  465. writel(tmp, port->membase + AML_UART_CONTROL);
  466. uart_console_write(port, s, count, meson_console_putchar);
  467. writel(val, port->membase + AML_UART_CONTROL);
  468. if (locked)
  469. spin_unlock(&port->lock);
  470. local_irq_restore(flags);
  471. }
  472. static void meson_serial_console_write(struct console *co, const char *s,
  473. u_int count)
  474. {
  475. struct uart_port *port;
  476. port = meson_ports[co->index];
  477. if (!port)
  478. return;
  479. meson_serial_port_write(port, s, count);
  480. }
  481. static int meson_serial_console_setup(struct console *co, char *options)
  482. {
  483. struct uart_port *port;
  484. int baud = 115200;
  485. int bits = 8;
  486. int parity = 'n';
  487. int flow = 'n';
  488. if (co->index < 0 || co->index >= AML_UART_PORT_NUM)
  489. return -EINVAL;
  490. port = meson_ports[co->index];
  491. if (!port || !port->membase)
  492. return -ENODEV;
  493. meson_uart_enable_tx_engine(port);
  494. if (options)
  495. uart_parse_options(options, &baud, &parity, &bits, &flow);
  496. return uart_set_options(port, co, baud, parity, bits, flow);
  497. }
  498. static struct console meson_serial_console = {
  499. .name = AML_UART_DEV_NAME,
  500. .write = meson_serial_console_write,
  501. .device = uart_console_device,
  502. .setup = meson_serial_console_setup,
  503. .flags = CON_PRINTBUFFER,
  504. .index = -1,
  505. .data = &meson_uart_driver,
  506. };
  507. static int __init meson_serial_console_init(void)
  508. {
  509. register_console(&meson_serial_console);
  510. return 0;
  511. }
  512. static void meson_serial_early_console_write(struct console *co,
  513. const char *s,
  514. u_int count)
  515. {
  516. struct earlycon_device *dev = co->data;
  517. meson_serial_port_write(&dev->port, s, count);
  518. }
  519. static int __init
  520. meson_serial_early_console_setup(struct earlycon_device *device, const char *opt)
  521. {
  522. if (!device->port.membase)
  523. return -ENODEV;
  524. meson_uart_enable_tx_engine(&device->port);
  525. device->con->write = meson_serial_early_console_write;
  526. return 0;
  527. }
  528. OF_EARLYCON_DECLARE(meson, "amlogic,meson-ao-uart",
  529. meson_serial_early_console_setup);
  530. #define MESON_SERIAL_CONSOLE (&meson_serial_console)
  531. #else
  532. static int __init meson_serial_console_init(void) {
  533. return 0;
  534. }
  535. #define MESON_SERIAL_CONSOLE NULL
  536. #endif
  537. static struct uart_driver meson_uart_driver = {
  538. .owner = THIS_MODULE,
  539. .driver_name = "meson_uart",
  540. .dev_name = AML_UART_DEV_NAME,
  541. .nr = AML_UART_PORT_NUM,
  542. .cons = MESON_SERIAL_CONSOLE,
  543. };
  544. static int meson_uart_probe_clocks(struct platform_device *pdev,
  545. struct uart_port *port)
  546. {
  547. struct clk *clk_xtal = NULL;
  548. struct clk *clk_pclk = NULL;
  549. struct clk *clk_baud = NULL;
  550. clk_pclk = devm_clk_get_enabled(&pdev->dev, "pclk");
  551. if (IS_ERR(clk_pclk))
  552. return PTR_ERR(clk_pclk);
  553. clk_xtal = devm_clk_get_enabled(&pdev->dev, "xtal");
  554. if (IS_ERR(clk_xtal))
  555. return PTR_ERR(clk_xtal);
  556. clk_baud = devm_clk_get_enabled(&pdev->dev, "baud");
  557. if (IS_ERR(clk_baud))
  558. return PTR_ERR(clk_baud);
  559. port->uartclk = clk_get_rate(clk_baud);
  560. return 0;
  561. }
  562. static int meson_uart_probe(struct platform_device *pdev)
  563. {
  564. struct resource *res_mem;
  565. struct uart_port *port;
  566. u32 fifosize = 64; /* Default is 64, 128 for EE UART_0 */
  567. int ret = 0;
  568. int irq;
  569. bool has_rtscts;
  570. if (pdev->dev.of_node)
  571. pdev->id = of_alias_get_id(pdev->dev.of_node, "serial");
  572. if (pdev->id < 0) {
  573. int id;
  574. for (id = AML_UART_PORT_OFFSET; id < AML_UART_PORT_NUM; id++) {
  575. if (!meson_ports[id]) {
  576. pdev->id = id;
  577. break;
  578. }
  579. }
  580. }
  581. if (pdev->id < 0 || pdev->id >= AML_UART_PORT_NUM)
  582. return -EINVAL;
  583. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  584. if (!res_mem)
  585. return -ENODEV;
  586. irq = platform_get_irq(pdev, 0);
  587. if (irq < 0)
  588. return irq;
  589. of_property_read_u32(pdev->dev.of_node, "fifo-size", &fifosize);
  590. has_rtscts = of_property_read_bool(pdev->dev.of_node, "uart-has-rtscts");
  591. if (meson_ports[pdev->id]) {
  592. dev_err(&pdev->dev, "port %d already allocated\n", pdev->id);
  593. return -EBUSY;
  594. }
  595. port = devm_kzalloc(&pdev->dev, sizeof(struct uart_port), GFP_KERNEL);
  596. if (!port)
  597. return -ENOMEM;
  598. ret = meson_uart_probe_clocks(pdev, port);
  599. if (ret)
  600. return ret;
  601. port->iotype = UPIO_MEM;
  602. port->mapbase = res_mem->start;
  603. port->mapsize = resource_size(res_mem);
  604. port->irq = irq;
  605. port->flags = UPF_BOOT_AUTOCONF | UPF_LOW_LATENCY;
  606. if (has_rtscts)
  607. port->flags |= UPF_HARD_FLOW;
  608. port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_MESON_CONSOLE);
  609. port->dev = &pdev->dev;
  610. port->line = pdev->id;
  611. port->type = PORT_MESON;
  612. port->x_char = 0;
  613. port->ops = &meson_uart_ops;
  614. port->fifosize = fifosize;
  615. port->private_data = (void *)device_get_match_data(&pdev->dev);
  616. meson_ports[pdev->id] = port;
  617. platform_set_drvdata(pdev, port);
  618. /* reset port before registering (and possibly registering console) */
  619. if (meson_uart_request_port(port) >= 0) {
  620. meson_uart_reset(port);
  621. meson_uart_release_port(port);
  622. }
  623. ret = uart_add_one_port(&meson_uart_driver, port);
  624. if (ret)
  625. meson_ports[pdev->id] = NULL;
  626. return ret;
  627. }
  628. static int meson_uart_remove(struct platform_device *pdev)
  629. {
  630. struct uart_port *port;
  631. port = platform_get_drvdata(pdev);
  632. uart_remove_one_port(&meson_uart_driver, port);
  633. meson_ports[pdev->id] = NULL;
  634. return 0;
  635. }
  636. static struct meson_uart_data s4_uart_data = {
  637. .has_xtal_div2 = true,
  638. };
  639. static const struct of_device_id meson_uart_dt_match[] = {
  640. { .compatible = "amlogic,meson6-uart" },
  641. { .compatible = "amlogic,meson8-uart" },
  642. { .compatible = "amlogic,meson8b-uart" },
  643. { .compatible = "amlogic,meson-gx-uart" },
  644. {
  645. .compatible = "amlogic,meson-s4-uart",
  646. .data = (void *)&s4_uart_data,
  647. },
  648. { /* sentinel */ },
  649. };
  650. MODULE_DEVICE_TABLE(of, meson_uart_dt_match);
  651. static struct platform_driver meson_uart_platform_driver = {
  652. .probe = meson_uart_probe,
  653. .remove = meson_uart_remove,
  654. .driver = {
  655. .name = "meson_uart",
  656. .of_match_table = meson_uart_dt_match,
  657. },
  658. };
  659. static int __init meson_uart_init(void)
  660. {
  661. int ret;
  662. ret = meson_serial_console_init();
  663. if (ret)
  664. return ret;
  665. ret = uart_register_driver(&meson_uart_driver);
  666. if (ret)
  667. return ret;
  668. ret = platform_driver_register(&meson_uart_platform_driver);
  669. if (ret)
  670. uart_unregister_driver(&meson_uart_driver);
  671. return ret;
  672. }
  673. static void __exit meson_uart_exit(void)
  674. {
  675. platform_driver_unregister(&meson_uart_platform_driver);
  676. uart_unregister_driver(&meson_uart_driver);
  677. }
  678. module_init(meson_uart_init);
  679. module_exit(meson_uart_exit);
  680. MODULE_AUTHOR("Carlo Caione <[email protected]>");
  681. MODULE_DESCRIPTION("Amlogic Meson serial port driver");
  682. MODULE_LICENSE("GPL v2");