qcom.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2019, Linaro Limited
  3. #include <linux/clk.h>
  4. #include <linux/completion.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/io.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/debugfs.h>
  10. #include <linux/of.h>
  11. #include <linux/of_irq.h>
  12. #include <linux/of_device.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/regmap.h>
  15. #include <linux/reset.h>
  16. #include <linux/slab.h>
  17. #include <linux/pm_wakeirq.h>
  18. #include <linux/slimbus.h>
  19. #include <linux/soundwire/sdw.h>
  20. #include <linux/soundwire/sdw_registers.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #include "bus.h"
  24. #define SWRM_COMP_SW_RESET 0x008
  25. #define SWRM_COMP_STATUS 0x014
  26. #define SWRM_FRM_GEN_ENABLED BIT(0)
  27. #define SWRM_COMP_HW_VERSION 0x00
  28. #define SWRM_COMP_CFG_ADDR 0x04
  29. #define SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_MSK BIT(1)
  30. #define SWRM_COMP_CFG_ENABLE_MSK BIT(0)
  31. #define SWRM_COMP_PARAMS 0x100
  32. #define SWRM_COMP_PARAMS_WR_FIFO_DEPTH GENMASK(14, 10)
  33. #define SWRM_COMP_PARAMS_RD_FIFO_DEPTH GENMASK(19, 15)
  34. #define SWRM_COMP_PARAMS_DOUT_PORTS_MASK GENMASK(4, 0)
  35. #define SWRM_COMP_PARAMS_DIN_PORTS_MASK GENMASK(9, 5)
  36. #define SWRM_COMP_MASTER_ID 0x104
  37. #define SWRM_INTERRUPT_STATUS 0x200
  38. #define SWRM_INTERRUPT_STATUS_RMSK GENMASK(16, 0)
  39. #define SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ BIT(0)
  40. #define SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED BIT(1)
  41. #define SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS BIT(2)
  42. #define SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET BIT(3)
  43. #define SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW BIT(4)
  44. #define SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW BIT(5)
  45. #define SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW BIT(6)
  46. #define SWRM_INTERRUPT_STATUS_CMD_ERROR BIT(7)
  47. #define SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION BIT(8)
  48. #define SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH BIT(9)
  49. #define SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED BIT(10)
  50. #define SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2 BIT(13)
  51. #define SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2 BIT(14)
  52. #define SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP BIT(16)
  53. #define SWRM_INTERRUPT_MAX 17
  54. #define SWRM_INTERRUPT_MASK_ADDR 0x204
  55. #define SWRM_INTERRUPT_CLEAR 0x208
  56. #define SWRM_INTERRUPT_CPU_EN 0x210
  57. #define SWRM_CMD_FIFO_WR_CMD 0x300
  58. #define SWRM_CMD_FIFO_RD_CMD 0x304
  59. #define SWRM_CMD_FIFO_CMD 0x308
  60. #define SWRM_CMD_FIFO_FLUSH 0x1
  61. #define SWRM_CMD_FIFO_STATUS 0x30C
  62. #define SWRM_RD_CMD_FIFO_CNT_MASK GENMASK(20, 16)
  63. #define SWRM_WR_CMD_FIFO_CNT_MASK GENMASK(12, 8)
  64. #define SWRM_CMD_FIFO_CFG_ADDR 0x314
  65. #define SWRM_CONTINUE_EXEC_ON_CMD_IGNORE BIT(31)
  66. #define SWRM_RD_WR_CMD_RETRIES 0x7
  67. #define SWRM_CMD_FIFO_RD_FIFO_ADDR 0x318
  68. #define SWRM_RD_FIFO_CMD_ID_MASK GENMASK(11, 8)
  69. #define SWRM_ENUMERATOR_CFG_ADDR 0x500
  70. #define SWRM_ENUMERATOR_SLAVE_DEV_ID_1(m) (0x530 + 0x8 * (m))
  71. #define SWRM_ENUMERATOR_SLAVE_DEV_ID_2(m) (0x534 + 0x8 * (m))
  72. #define SWRM_MCP_FRAME_CTRL_BANK_ADDR(m) (0x101C + 0x40 * (m))
  73. #define SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK GENMASK(2, 0)
  74. #define SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK GENMASK(7, 3)
  75. #define SWRM_MCP_BUS_CTRL 0x1044
  76. #define SWRM_MCP_BUS_CLK_START BIT(1)
  77. #define SWRM_MCP_CFG_ADDR 0x1048
  78. #define SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK GENMASK(21, 17)
  79. #define SWRM_DEF_CMD_NO_PINGS 0x1f
  80. #define SWRM_MCP_STATUS 0x104C
  81. #define SWRM_MCP_STATUS_BANK_NUM_MASK BIT(0)
  82. #define SWRM_MCP_SLV_STATUS 0x1090
  83. #define SWRM_MCP_SLV_STATUS_MASK GENMASK(1, 0)
  84. #define SWRM_MCP_SLV_STATUS_SZ 2
  85. #define SWRM_DP_PORT_CTRL_BANK(n, m) (0x1124 + 0x100 * (n - 1) + 0x40 * m)
  86. #define SWRM_DP_PORT_CTRL_2_BANK(n, m) (0x1128 + 0x100 * (n - 1) + 0x40 * m)
  87. #define SWRM_DP_BLOCK_CTRL_1(n) (0x112C + 0x100 * (n - 1))
  88. #define SWRM_DP_BLOCK_CTRL2_BANK(n, m) (0x1130 + 0x100 * (n - 1) + 0x40 * m)
  89. #define SWRM_DP_PORT_HCTRL_BANK(n, m) (0x1134 + 0x100 * (n - 1) + 0x40 * m)
  90. #define SWRM_DP_BLOCK_CTRL3_BANK(n, m) (0x1138 + 0x100 * (n - 1) + 0x40 * m)
  91. #define SWRM_DIN_DPn_PCM_PORT_CTRL(n) (0x1054 + 0x100 * (n - 1))
  92. #define SWR_MSTR_MAX_REG_ADDR (0x1740)
  93. #define SWRM_DP_PORT_CTRL_EN_CHAN_SHFT 0x18
  94. #define SWRM_DP_PORT_CTRL_OFFSET2_SHFT 0x10
  95. #define SWRM_DP_PORT_CTRL_OFFSET1_SHFT 0x08
  96. #define SWRM_AHB_BRIDGE_WR_DATA_0 0xc85
  97. #define SWRM_AHB_BRIDGE_WR_ADDR_0 0xc89
  98. #define SWRM_AHB_BRIDGE_RD_ADDR_0 0xc8d
  99. #define SWRM_AHB_BRIDGE_RD_DATA_0 0xc91
  100. #define SWRM_REG_VAL_PACK(data, dev, id, reg) \
  101. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  102. #define SWRM_SPECIAL_CMD_ID 0xF
  103. #define MAX_FREQ_NUM 1
  104. #define TIMEOUT_MS 100
  105. #define QCOM_SWRM_MAX_RD_LEN 0x1
  106. #define QCOM_SDW_MAX_PORTS 14
  107. #define DEFAULT_CLK_FREQ 9600000
  108. #define SWRM_MAX_DAIS 0xF
  109. #define SWR_INVALID_PARAM 0xFF
  110. #define SWR_HSTOP_MAX_VAL 0xF
  111. #define SWR_HSTART_MIN_VAL 0x0
  112. #define SWR_BROADCAST_CMD_ID 0x0F
  113. #define SWR_MAX_CMD_ID 14
  114. #define MAX_FIFO_RD_RETRY 3
  115. #define SWR_OVERFLOW_RETRY_COUNT 30
  116. #define SWRM_LINK_STATUS_RETRY_CNT 100
  117. enum {
  118. MASTER_ID_WSA = 1,
  119. MASTER_ID_RX,
  120. MASTER_ID_TX
  121. };
  122. struct qcom_swrm_port_config {
  123. u8 si;
  124. u8 off1;
  125. u8 off2;
  126. u8 bp_mode;
  127. u8 hstart;
  128. u8 hstop;
  129. u8 word_length;
  130. u8 blk_group_count;
  131. u8 lane_control;
  132. };
  133. struct qcom_swrm_ctrl {
  134. struct sdw_bus bus;
  135. struct device *dev;
  136. struct regmap *regmap;
  137. void __iomem *mmio;
  138. struct reset_control *audio_cgcr;
  139. #ifdef CONFIG_DEBUG_FS
  140. struct dentry *debugfs;
  141. #endif
  142. struct completion broadcast;
  143. struct completion enumeration;
  144. struct work_struct slave_work;
  145. /* Port alloc/free lock */
  146. struct mutex port_lock;
  147. struct clk *hclk;
  148. u8 wr_cmd_id;
  149. u8 rd_cmd_id;
  150. int irq;
  151. unsigned int version;
  152. int wake_irq;
  153. int num_din_ports;
  154. int num_dout_ports;
  155. int cols_index;
  156. int rows_index;
  157. unsigned long dout_port_mask;
  158. unsigned long din_port_mask;
  159. u32 intr_mask;
  160. u8 rcmd_id;
  161. u8 wcmd_id;
  162. /* Port numbers are 1 - 14 */
  163. struct qcom_swrm_port_config pconfig[QCOM_SDW_MAX_PORTS + 1];
  164. struct sdw_stream_runtime *sruntime[SWRM_MAX_DAIS];
  165. enum sdw_slave_status status[SDW_MAX_DEVICES + 1];
  166. int (*reg_read)(struct qcom_swrm_ctrl *ctrl, int reg, u32 *val);
  167. int (*reg_write)(struct qcom_swrm_ctrl *ctrl, int reg, int val);
  168. u32 slave_status;
  169. u32 wr_fifo_depth;
  170. u32 rd_fifo_depth;
  171. bool clock_stop_not_supported;
  172. };
  173. struct qcom_swrm_data {
  174. u32 default_cols;
  175. u32 default_rows;
  176. bool sw_clk_gate_required;
  177. };
  178. static const struct qcom_swrm_data swrm_v1_3_data = {
  179. .default_rows = 48,
  180. .default_cols = 16,
  181. };
  182. static const struct qcom_swrm_data swrm_v1_5_data = {
  183. .default_rows = 50,
  184. .default_cols = 16,
  185. };
  186. static const struct qcom_swrm_data swrm_v1_6_data = {
  187. .default_rows = 50,
  188. .default_cols = 16,
  189. .sw_clk_gate_required = true,
  190. };
  191. #define to_qcom_sdw(b) container_of(b, struct qcom_swrm_ctrl, bus)
  192. static int qcom_swrm_ahb_reg_read(struct qcom_swrm_ctrl *ctrl, int reg,
  193. u32 *val)
  194. {
  195. struct regmap *wcd_regmap = ctrl->regmap;
  196. int ret;
  197. /* pg register + offset */
  198. ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_RD_ADDR_0,
  199. (u8 *)&reg, 4);
  200. if (ret < 0)
  201. return SDW_CMD_FAIL;
  202. ret = regmap_bulk_read(wcd_regmap, SWRM_AHB_BRIDGE_RD_DATA_0,
  203. val, 4);
  204. if (ret < 0)
  205. return SDW_CMD_FAIL;
  206. return SDW_CMD_OK;
  207. }
  208. static int qcom_swrm_ahb_reg_write(struct qcom_swrm_ctrl *ctrl,
  209. int reg, int val)
  210. {
  211. struct regmap *wcd_regmap = ctrl->regmap;
  212. int ret;
  213. /* pg register + offset */
  214. ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_WR_DATA_0,
  215. (u8 *)&val, 4);
  216. if (ret)
  217. return SDW_CMD_FAIL;
  218. /* write address register */
  219. ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_WR_ADDR_0,
  220. (u8 *)&reg, 4);
  221. if (ret)
  222. return SDW_CMD_FAIL;
  223. return SDW_CMD_OK;
  224. }
  225. static int qcom_swrm_cpu_reg_read(struct qcom_swrm_ctrl *ctrl, int reg,
  226. u32 *val)
  227. {
  228. *val = readl(ctrl->mmio + reg);
  229. return SDW_CMD_OK;
  230. }
  231. static int qcom_swrm_cpu_reg_write(struct qcom_swrm_ctrl *ctrl, int reg,
  232. int val)
  233. {
  234. writel(val, ctrl->mmio + reg);
  235. return SDW_CMD_OK;
  236. }
  237. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  238. u8 dev_addr, u16 reg_addr)
  239. {
  240. u32 val;
  241. u8 id = *cmd_id;
  242. if (id != SWR_BROADCAST_CMD_ID) {
  243. if (id < SWR_MAX_CMD_ID)
  244. id += 1;
  245. else
  246. id = 0;
  247. *cmd_id = id;
  248. }
  249. val = SWRM_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  250. return val;
  251. }
  252. static int swrm_wait_for_rd_fifo_avail(struct qcom_swrm_ctrl *swrm)
  253. {
  254. u32 fifo_outstanding_data, value;
  255. int fifo_retry_count = SWR_OVERFLOW_RETRY_COUNT;
  256. do {
  257. /* Check for fifo underflow during read */
  258. swrm->reg_read(swrm, SWRM_CMD_FIFO_STATUS, &value);
  259. fifo_outstanding_data = FIELD_GET(SWRM_RD_CMD_FIFO_CNT_MASK, value);
  260. /* Check if read data is available in read fifo */
  261. if (fifo_outstanding_data > 0)
  262. return 0;
  263. usleep_range(500, 510);
  264. } while (fifo_retry_count--);
  265. if (fifo_outstanding_data == 0) {
  266. dev_err_ratelimited(swrm->dev, "%s err read underflow\n", __func__);
  267. return -EIO;
  268. }
  269. return 0;
  270. }
  271. static int swrm_wait_for_wr_fifo_avail(struct qcom_swrm_ctrl *swrm)
  272. {
  273. u32 fifo_outstanding_cmds, value;
  274. int fifo_retry_count = SWR_OVERFLOW_RETRY_COUNT;
  275. do {
  276. /* Check for fifo overflow during write */
  277. swrm->reg_read(swrm, SWRM_CMD_FIFO_STATUS, &value);
  278. fifo_outstanding_cmds = FIELD_GET(SWRM_WR_CMD_FIFO_CNT_MASK, value);
  279. /* Check for space in write fifo before writing */
  280. if (fifo_outstanding_cmds < swrm->wr_fifo_depth)
  281. return 0;
  282. usleep_range(500, 510);
  283. } while (fifo_retry_count--);
  284. if (fifo_outstanding_cmds == swrm->wr_fifo_depth) {
  285. dev_err_ratelimited(swrm->dev, "%s err write overflow\n", __func__);
  286. return -EIO;
  287. }
  288. return 0;
  289. }
  290. static int qcom_swrm_cmd_fifo_wr_cmd(struct qcom_swrm_ctrl *swrm, u8 cmd_data,
  291. u8 dev_addr, u16 reg_addr)
  292. {
  293. u32 val;
  294. int ret = 0;
  295. u8 cmd_id = 0x0;
  296. if (dev_addr == SDW_BROADCAST_DEV_NUM) {
  297. cmd_id = SWR_BROADCAST_CMD_ID;
  298. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  299. dev_addr, reg_addr);
  300. } else {
  301. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  302. dev_addr, reg_addr);
  303. }
  304. if (swrm_wait_for_wr_fifo_avail(swrm))
  305. return SDW_CMD_FAIL_OTHER;
  306. if (cmd_id == SWR_BROADCAST_CMD_ID)
  307. reinit_completion(&swrm->broadcast);
  308. /* Its assumed that write is okay as we do not get any status back */
  309. swrm->reg_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  310. /* version 1.3 or less */
  311. if (swrm->version <= 0x01030000)
  312. usleep_range(150, 155);
  313. if (cmd_id == SWR_BROADCAST_CMD_ID) {
  314. /*
  315. * sleep for 10ms for MSM soundwire variant to allow broadcast
  316. * command to complete.
  317. */
  318. ret = wait_for_completion_timeout(&swrm->broadcast,
  319. msecs_to_jiffies(TIMEOUT_MS));
  320. if (!ret)
  321. ret = SDW_CMD_IGNORED;
  322. else
  323. ret = SDW_CMD_OK;
  324. } else {
  325. ret = SDW_CMD_OK;
  326. }
  327. return ret;
  328. }
  329. static int qcom_swrm_cmd_fifo_rd_cmd(struct qcom_swrm_ctrl *swrm,
  330. u8 dev_addr, u16 reg_addr,
  331. u32 len, u8 *rval)
  332. {
  333. u32 cmd_data, cmd_id, val, retry_attempt = 0;
  334. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  335. /*
  336. * Check for outstanding cmd wrt. write fifo depth to avoid
  337. * overflow as read will also increase write fifo cnt.
  338. */
  339. swrm_wait_for_wr_fifo_avail(swrm);
  340. /* wait for FIFO RD to complete to avoid overflow */
  341. usleep_range(100, 105);
  342. swrm->reg_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  343. /* wait for FIFO RD CMD complete to avoid overflow */
  344. usleep_range(250, 255);
  345. if (swrm_wait_for_rd_fifo_avail(swrm))
  346. return SDW_CMD_FAIL_OTHER;
  347. do {
  348. swrm->reg_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR, &cmd_data);
  349. rval[0] = cmd_data & 0xFF;
  350. cmd_id = FIELD_GET(SWRM_RD_FIFO_CMD_ID_MASK, cmd_data);
  351. if (cmd_id != swrm->rcmd_id) {
  352. if (retry_attempt < (MAX_FIFO_RD_RETRY - 1)) {
  353. /* wait 500 us before retry on fifo read failure */
  354. usleep_range(500, 505);
  355. swrm->reg_write(swrm, SWRM_CMD_FIFO_CMD,
  356. SWRM_CMD_FIFO_FLUSH);
  357. swrm->reg_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  358. }
  359. retry_attempt++;
  360. } else {
  361. return SDW_CMD_OK;
  362. }
  363. } while (retry_attempt < MAX_FIFO_RD_RETRY);
  364. dev_err(swrm->dev, "failed to read fifo: reg: 0x%x, rcmd_id: 0x%x,\
  365. dev_num: 0x%x, cmd_data: 0x%x\n",
  366. reg_addr, swrm->rcmd_id, dev_addr, cmd_data);
  367. return SDW_CMD_IGNORED;
  368. }
  369. static int qcom_swrm_get_alert_slave_dev_num(struct qcom_swrm_ctrl *ctrl)
  370. {
  371. u32 val, status;
  372. int dev_num;
  373. ctrl->reg_read(ctrl, SWRM_MCP_SLV_STATUS, &val);
  374. for (dev_num = 1; dev_num <= SDW_MAX_DEVICES; dev_num++) {
  375. status = (val >> (dev_num * SWRM_MCP_SLV_STATUS_SZ));
  376. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SDW_SLAVE_ALERT) {
  377. ctrl->status[dev_num] = status & SWRM_MCP_SLV_STATUS_MASK;
  378. return dev_num;
  379. }
  380. }
  381. return -EINVAL;
  382. }
  383. static void qcom_swrm_get_device_status(struct qcom_swrm_ctrl *ctrl)
  384. {
  385. u32 val;
  386. int i;
  387. ctrl->reg_read(ctrl, SWRM_MCP_SLV_STATUS, &val);
  388. ctrl->slave_status = val;
  389. for (i = 1; i <= SDW_MAX_DEVICES; i++) {
  390. u32 s;
  391. s = (val >> (i * 2));
  392. s &= SWRM_MCP_SLV_STATUS_MASK;
  393. ctrl->status[i] = s;
  394. }
  395. }
  396. static void qcom_swrm_set_slave_dev_num(struct sdw_bus *bus,
  397. struct sdw_slave *slave, int devnum)
  398. {
  399. struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
  400. u32 status;
  401. ctrl->reg_read(ctrl, SWRM_MCP_SLV_STATUS, &status);
  402. status = (status >> (devnum * SWRM_MCP_SLV_STATUS_SZ));
  403. status &= SWRM_MCP_SLV_STATUS_MASK;
  404. if (status == SDW_SLAVE_ATTACHED) {
  405. if (slave)
  406. slave->dev_num = devnum;
  407. mutex_lock(&bus->bus_lock);
  408. set_bit(devnum, bus->assigned);
  409. mutex_unlock(&bus->bus_lock);
  410. }
  411. }
  412. static int qcom_swrm_enumerate(struct sdw_bus *bus)
  413. {
  414. struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
  415. struct sdw_slave *slave, *_s;
  416. struct sdw_slave_id id;
  417. u32 val1, val2;
  418. bool found;
  419. u64 addr;
  420. int i;
  421. char *buf1 = (char *)&val1, *buf2 = (char *)&val2;
  422. for (i = 1; i <= SDW_MAX_DEVICES; i++) {
  423. /* do not continue if the status is Not Present */
  424. if (!ctrl->status[i])
  425. continue;
  426. /*SCP_Devid5 - Devid 4*/
  427. ctrl->reg_read(ctrl, SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i), &val1);
  428. /*SCP_Devid3 - DevId 2 Devid 1 Devid 0*/
  429. ctrl->reg_read(ctrl, SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i), &val2);
  430. if (!val1 && !val2)
  431. break;
  432. addr = buf2[1] | (buf2[0] << 8) | (buf1[3] << 16) |
  433. ((u64)buf1[2] << 24) | ((u64)buf1[1] << 32) |
  434. ((u64)buf1[0] << 40);
  435. sdw_extract_slave_id(bus, addr, &id);
  436. found = false;
  437. /* Now compare with entries */
  438. list_for_each_entry_safe(slave, _s, &bus->slaves, node) {
  439. if (sdw_compare_devid(slave, id) == 0) {
  440. qcom_swrm_set_slave_dev_num(bus, slave, i);
  441. found = true;
  442. break;
  443. }
  444. }
  445. if (!found) {
  446. qcom_swrm_set_slave_dev_num(bus, NULL, i);
  447. sdw_slave_add(bus, &id, NULL);
  448. }
  449. }
  450. complete(&ctrl->enumeration);
  451. return 0;
  452. }
  453. static irqreturn_t qcom_swrm_wake_irq_handler(int irq, void *dev_id)
  454. {
  455. struct qcom_swrm_ctrl *swrm = dev_id;
  456. int ret;
  457. ret = pm_runtime_resume_and_get(swrm->dev);
  458. if (ret < 0 && ret != -EACCES) {
  459. dev_err_ratelimited(swrm->dev,
  460. "pm_runtime_resume_and_get failed in %s, ret %d\n",
  461. __func__, ret);
  462. return ret;
  463. }
  464. if (swrm->wake_irq > 0) {
  465. if (!irqd_irq_disabled(irq_get_irq_data(swrm->wake_irq)))
  466. disable_irq_nosync(swrm->wake_irq);
  467. }
  468. pm_runtime_mark_last_busy(swrm->dev);
  469. pm_runtime_put_autosuspend(swrm->dev);
  470. return IRQ_HANDLED;
  471. }
  472. static irqreturn_t qcom_swrm_irq_handler(int irq, void *dev_id)
  473. {
  474. struct qcom_swrm_ctrl *swrm = dev_id;
  475. u32 value, intr_sts, intr_sts_masked, slave_status;
  476. u32 i;
  477. int devnum;
  478. int ret = IRQ_HANDLED;
  479. clk_prepare_enable(swrm->hclk);
  480. swrm->reg_read(swrm, SWRM_INTERRUPT_STATUS, &intr_sts);
  481. intr_sts_masked = intr_sts & swrm->intr_mask;
  482. do {
  483. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  484. value = intr_sts_masked & BIT(i);
  485. if (!value)
  486. continue;
  487. switch (value) {
  488. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  489. devnum = qcom_swrm_get_alert_slave_dev_num(swrm);
  490. if (devnum < 0) {
  491. dev_err_ratelimited(swrm->dev,
  492. "no slave alert found.spurious interrupt\n");
  493. } else {
  494. sdw_handle_slave_status(&swrm->bus, swrm->status);
  495. }
  496. break;
  497. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  498. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  499. dev_dbg_ratelimited(swrm->dev, "SWR new slave attached\n");
  500. swrm->reg_read(swrm, SWRM_MCP_SLV_STATUS, &slave_status);
  501. if (swrm->slave_status == slave_status) {
  502. dev_dbg(swrm->dev, "Slave status not changed %x\n",
  503. slave_status);
  504. } else {
  505. qcom_swrm_get_device_status(swrm);
  506. qcom_swrm_enumerate(&swrm->bus);
  507. sdw_handle_slave_status(&swrm->bus, swrm->status);
  508. }
  509. break;
  510. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  511. dev_err_ratelimited(swrm->dev,
  512. "%s: SWR bus clsh detected\n",
  513. __func__);
  514. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
  515. swrm->reg_write(swrm, SWRM_INTERRUPT_CPU_EN, swrm->intr_mask);
  516. break;
  517. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  518. swrm->reg_read(swrm, SWRM_CMD_FIFO_STATUS, &value);
  519. dev_err_ratelimited(swrm->dev,
  520. "%s: SWR read FIFO overflow fifo status 0x%x\n",
  521. __func__, value);
  522. break;
  523. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  524. swrm->reg_read(swrm, SWRM_CMD_FIFO_STATUS, &value);
  525. dev_err_ratelimited(swrm->dev,
  526. "%s: SWR read FIFO underflow fifo status 0x%x\n",
  527. __func__, value);
  528. break;
  529. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  530. swrm->reg_read(swrm, SWRM_CMD_FIFO_STATUS, &value);
  531. dev_err(swrm->dev,
  532. "%s: SWR write FIFO overflow fifo status %x\n",
  533. __func__, value);
  534. swrm->reg_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  535. break;
  536. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  537. swrm->reg_read(swrm, SWRM_CMD_FIFO_STATUS, &value);
  538. dev_err_ratelimited(swrm->dev,
  539. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  540. __func__, value);
  541. swrm->reg_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  542. break;
  543. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  544. dev_err_ratelimited(swrm->dev,
  545. "%s: SWR Port collision detected\n",
  546. __func__);
  547. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  548. swrm->reg_write(swrm,
  549. SWRM_INTERRUPT_CPU_EN, swrm->intr_mask);
  550. break;
  551. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  552. dev_err_ratelimited(swrm->dev,
  553. "%s: SWR read enable valid mismatch\n",
  554. __func__);
  555. swrm->intr_mask &=
  556. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  557. swrm->reg_write(swrm,
  558. SWRM_INTERRUPT_CPU_EN, swrm->intr_mask);
  559. break;
  560. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  561. complete(&swrm->broadcast);
  562. break;
  563. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  564. break;
  565. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  566. break;
  567. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  568. break;
  569. default:
  570. dev_err_ratelimited(swrm->dev,
  571. "%s: SWR unknown interrupt value: %d\n",
  572. __func__, value);
  573. ret = IRQ_NONE;
  574. break;
  575. }
  576. }
  577. swrm->reg_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  578. swrm->reg_read(swrm, SWRM_INTERRUPT_STATUS, &intr_sts);
  579. intr_sts_masked = intr_sts & swrm->intr_mask;
  580. } while (intr_sts_masked);
  581. clk_disable_unprepare(swrm->hclk);
  582. return ret;
  583. }
  584. static int qcom_swrm_init(struct qcom_swrm_ctrl *ctrl)
  585. {
  586. u32 val;
  587. /* Clear Rows and Cols */
  588. val = FIELD_PREP(SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK, ctrl->rows_index);
  589. val |= FIELD_PREP(SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK, ctrl->cols_index);
  590. reset_control_reset(ctrl->audio_cgcr);
  591. ctrl->reg_write(ctrl, SWRM_MCP_FRAME_CTRL_BANK_ADDR(0), val);
  592. /* Enable Auto enumeration */
  593. ctrl->reg_write(ctrl, SWRM_ENUMERATOR_CFG_ADDR, 1);
  594. ctrl->intr_mask = SWRM_INTERRUPT_STATUS_RMSK;
  595. /* Mask soundwire interrupts */
  596. ctrl->reg_write(ctrl, SWRM_INTERRUPT_MASK_ADDR,
  597. SWRM_INTERRUPT_STATUS_RMSK);
  598. /* Configure No pings */
  599. ctrl->reg_read(ctrl, SWRM_MCP_CFG_ADDR, &val);
  600. u32p_replace_bits(&val, SWRM_DEF_CMD_NO_PINGS, SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK);
  601. ctrl->reg_write(ctrl, SWRM_MCP_CFG_ADDR, val);
  602. ctrl->reg_write(ctrl, SWRM_MCP_BUS_CTRL, SWRM_MCP_BUS_CLK_START);
  603. /* Configure number of retries of a read/write cmd */
  604. if (ctrl->version >= 0x01050001) {
  605. /* Only for versions >= 1.5.1 */
  606. ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CFG_ADDR,
  607. SWRM_RD_WR_CMD_RETRIES |
  608. SWRM_CONTINUE_EXEC_ON_CMD_IGNORE);
  609. } else {
  610. ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CFG_ADDR,
  611. SWRM_RD_WR_CMD_RETRIES);
  612. }
  613. /* Set IRQ to PULSE */
  614. ctrl->reg_write(ctrl, SWRM_COMP_CFG_ADDR,
  615. SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_MSK |
  616. SWRM_COMP_CFG_ENABLE_MSK);
  617. /* enable CPU IRQs */
  618. if (ctrl->mmio) {
  619. ctrl->reg_write(ctrl, SWRM_INTERRUPT_CPU_EN,
  620. SWRM_INTERRUPT_STATUS_RMSK);
  621. }
  622. ctrl->slave_status = 0;
  623. ctrl->reg_read(ctrl, SWRM_COMP_PARAMS, &val);
  624. ctrl->rd_fifo_depth = FIELD_GET(SWRM_COMP_PARAMS_RD_FIFO_DEPTH, val);
  625. ctrl->wr_fifo_depth = FIELD_GET(SWRM_COMP_PARAMS_WR_FIFO_DEPTH, val);
  626. return 0;
  627. }
  628. static enum sdw_command_response qcom_swrm_xfer_msg(struct sdw_bus *bus,
  629. struct sdw_msg *msg)
  630. {
  631. struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
  632. int ret, i, len;
  633. if (msg->flags == SDW_MSG_FLAG_READ) {
  634. for (i = 0; i < msg->len;) {
  635. if ((msg->len - i) < QCOM_SWRM_MAX_RD_LEN)
  636. len = msg->len - i;
  637. else
  638. len = QCOM_SWRM_MAX_RD_LEN;
  639. ret = qcom_swrm_cmd_fifo_rd_cmd(ctrl, msg->dev_num,
  640. msg->addr + i, len,
  641. &msg->buf[i]);
  642. if (ret)
  643. return ret;
  644. i = i + len;
  645. }
  646. } else if (msg->flags == SDW_MSG_FLAG_WRITE) {
  647. for (i = 0; i < msg->len; i++) {
  648. ret = qcom_swrm_cmd_fifo_wr_cmd(ctrl, msg->buf[i],
  649. msg->dev_num,
  650. msg->addr + i);
  651. if (ret)
  652. return SDW_CMD_IGNORED;
  653. }
  654. }
  655. return SDW_CMD_OK;
  656. }
  657. static int qcom_swrm_pre_bank_switch(struct sdw_bus *bus)
  658. {
  659. u32 reg = SWRM_MCP_FRAME_CTRL_BANK_ADDR(bus->params.next_bank);
  660. struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
  661. u32 val;
  662. ctrl->reg_read(ctrl, reg, &val);
  663. u32p_replace_bits(&val, ctrl->cols_index, SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK);
  664. u32p_replace_bits(&val, ctrl->rows_index, SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK);
  665. return ctrl->reg_write(ctrl, reg, val);
  666. }
  667. static int qcom_swrm_port_params(struct sdw_bus *bus,
  668. struct sdw_port_params *p_params,
  669. unsigned int bank)
  670. {
  671. struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
  672. return ctrl->reg_write(ctrl, SWRM_DP_BLOCK_CTRL_1(p_params->num),
  673. p_params->bps - 1);
  674. }
  675. static int qcom_swrm_transport_params(struct sdw_bus *bus,
  676. struct sdw_transport_params *params,
  677. enum sdw_reg_bank bank)
  678. {
  679. struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
  680. struct qcom_swrm_port_config *pcfg;
  681. u32 value;
  682. int reg = SWRM_DP_PORT_CTRL_BANK((params->port_num), bank);
  683. int ret;
  684. pcfg = &ctrl->pconfig[params->port_num];
  685. value = pcfg->off1 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT;
  686. value |= pcfg->off2 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT;
  687. value |= pcfg->si;
  688. ret = ctrl->reg_write(ctrl, reg, value);
  689. if (ret)
  690. goto err;
  691. if (pcfg->lane_control != SWR_INVALID_PARAM) {
  692. reg = SWRM_DP_PORT_CTRL_2_BANK(params->port_num, bank);
  693. value = pcfg->lane_control;
  694. ret = ctrl->reg_write(ctrl, reg, value);
  695. if (ret)
  696. goto err;
  697. }
  698. if (pcfg->blk_group_count != SWR_INVALID_PARAM) {
  699. reg = SWRM_DP_BLOCK_CTRL2_BANK(params->port_num, bank);
  700. value = pcfg->blk_group_count;
  701. ret = ctrl->reg_write(ctrl, reg, value);
  702. if (ret)
  703. goto err;
  704. }
  705. if (pcfg->hstart != SWR_INVALID_PARAM
  706. && pcfg->hstop != SWR_INVALID_PARAM) {
  707. reg = SWRM_DP_PORT_HCTRL_BANK(params->port_num, bank);
  708. value = (pcfg->hstop << 4) | pcfg->hstart;
  709. ret = ctrl->reg_write(ctrl, reg, value);
  710. } else {
  711. reg = SWRM_DP_PORT_HCTRL_BANK(params->port_num, bank);
  712. value = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  713. ret = ctrl->reg_write(ctrl, reg, value);
  714. }
  715. if (ret)
  716. goto err;
  717. if (pcfg->bp_mode != SWR_INVALID_PARAM) {
  718. reg = SWRM_DP_BLOCK_CTRL3_BANK(params->port_num, bank);
  719. ret = ctrl->reg_write(ctrl, reg, pcfg->bp_mode);
  720. }
  721. err:
  722. return ret;
  723. }
  724. static int qcom_swrm_port_enable(struct sdw_bus *bus,
  725. struct sdw_enable_ch *enable_ch,
  726. unsigned int bank)
  727. {
  728. u32 reg = SWRM_DP_PORT_CTRL_BANK(enable_ch->port_num, bank);
  729. struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
  730. u32 val;
  731. ctrl->reg_read(ctrl, reg, &val);
  732. if (enable_ch->enable)
  733. val |= (enable_ch->ch_mask << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  734. else
  735. val &= ~(0xff << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  736. return ctrl->reg_write(ctrl, reg, val);
  737. }
  738. static const struct sdw_master_port_ops qcom_swrm_port_ops = {
  739. .dpn_set_port_params = qcom_swrm_port_params,
  740. .dpn_set_port_transport_params = qcom_swrm_transport_params,
  741. .dpn_port_enable_ch = qcom_swrm_port_enable,
  742. };
  743. static const struct sdw_master_ops qcom_swrm_ops = {
  744. .xfer_msg = qcom_swrm_xfer_msg,
  745. .pre_bank_switch = qcom_swrm_pre_bank_switch,
  746. };
  747. static int qcom_swrm_compute_params(struct sdw_bus *bus)
  748. {
  749. struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
  750. struct sdw_master_runtime *m_rt;
  751. struct sdw_slave_runtime *s_rt;
  752. struct sdw_port_runtime *p_rt;
  753. struct qcom_swrm_port_config *pcfg;
  754. struct sdw_slave *slave;
  755. unsigned int m_port;
  756. int i = 1;
  757. list_for_each_entry(m_rt, &bus->m_rt_list, bus_node) {
  758. list_for_each_entry(p_rt, &m_rt->port_list, port_node) {
  759. pcfg = &ctrl->pconfig[p_rt->num];
  760. p_rt->transport_params.port_num = p_rt->num;
  761. if (pcfg->word_length != SWR_INVALID_PARAM) {
  762. sdw_fill_port_params(&p_rt->port_params,
  763. p_rt->num, pcfg->word_length + 1,
  764. SDW_PORT_FLOW_MODE_ISOCH,
  765. SDW_PORT_DATA_MODE_NORMAL);
  766. }
  767. }
  768. list_for_each_entry(s_rt, &m_rt->slave_rt_list, m_rt_node) {
  769. slave = s_rt->slave;
  770. list_for_each_entry(p_rt, &s_rt->port_list, port_node) {
  771. m_port = slave->m_port_map[p_rt->num];
  772. /* port config starts at offset 0 so -1 from actual port number */
  773. if (m_port)
  774. pcfg = &ctrl->pconfig[m_port];
  775. else
  776. pcfg = &ctrl->pconfig[i];
  777. p_rt->transport_params.port_num = p_rt->num;
  778. p_rt->transport_params.sample_interval =
  779. pcfg->si + 1;
  780. p_rt->transport_params.offset1 = pcfg->off1;
  781. p_rt->transport_params.offset2 = pcfg->off2;
  782. p_rt->transport_params.blk_pkg_mode = pcfg->bp_mode;
  783. p_rt->transport_params.blk_grp_ctrl = pcfg->blk_group_count;
  784. p_rt->transport_params.hstart = pcfg->hstart;
  785. p_rt->transport_params.hstop = pcfg->hstop;
  786. p_rt->transport_params.lane_ctrl = pcfg->lane_control;
  787. if (pcfg->word_length != SWR_INVALID_PARAM) {
  788. sdw_fill_port_params(&p_rt->port_params,
  789. p_rt->num,
  790. pcfg->word_length + 1,
  791. SDW_PORT_FLOW_MODE_ISOCH,
  792. SDW_PORT_DATA_MODE_NORMAL);
  793. }
  794. i++;
  795. }
  796. }
  797. }
  798. return 0;
  799. }
  800. static u32 qcom_swrm_freq_tbl[MAX_FREQ_NUM] = {
  801. DEFAULT_CLK_FREQ,
  802. };
  803. static void qcom_swrm_stream_free_ports(struct qcom_swrm_ctrl *ctrl,
  804. struct sdw_stream_runtime *stream)
  805. {
  806. struct sdw_master_runtime *m_rt;
  807. struct sdw_port_runtime *p_rt;
  808. unsigned long *port_mask;
  809. mutex_lock(&ctrl->port_lock);
  810. list_for_each_entry(m_rt, &stream->master_list, stream_node) {
  811. if (m_rt->direction == SDW_DATA_DIR_RX)
  812. port_mask = &ctrl->dout_port_mask;
  813. else
  814. port_mask = &ctrl->din_port_mask;
  815. list_for_each_entry(p_rt, &m_rt->port_list, port_node)
  816. clear_bit(p_rt->num, port_mask);
  817. }
  818. mutex_unlock(&ctrl->port_lock);
  819. }
  820. static int qcom_swrm_stream_alloc_ports(struct qcom_swrm_ctrl *ctrl,
  821. struct sdw_stream_runtime *stream,
  822. struct snd_pcm_hw_params *params,
  823. int direction)
  824. {
  825. struct sdw_port_config pconfig[QCOM_SDW_MAX_PORTS];
  826. struct sdw_stream_config sconfig;
  827. struct sdw_master_runtime *m_rt;
  828. struct sdw_slave_runtime *s_rt;
  829. struct sdw_port_runtime *p_rt;
  830. struct sdw_slave *slave;
  831. unsigned long *port_mask;
  832. int i, maxport, pn, nports = 0, ret = 0;
  833. unsigned int m_port;
  834. mutex_lock(&ctrl->port_lock);
  835. list_for_each_entry(m_rt, &stream->master_list, stream_node) {
  836. if (m_rt->direction == SDW_DATA_DIR_RX) {
  837. maxport = ctrl->num_dout_ports;
  838. port_mask = &ctrl->dout_port_mask;
  839. } else {
  840. maxport = ctrl->num_din_ports;
  841. port_mask = &ctrl->din_port_mask;
  842. }
  843. list_for_each_entry(s_rt, &m_rt->slave_rt_list, m_rt_node) {
  844. slave = s_rt->slave;
  845. list_for_each_entry(p_rt, &s_rt->port_list, port_node) {
  846. m_port = slave->m_port_map[p_rt->num];
  847. /* Port numbers start from 1 - 14*/
  848. if (m_port)
  849. pn = m_port;
  850. else
  851. pn = find_first_zero_bit(port_mask, maxport);
  852. if (pn > maxport) {
  853. dev_err(ctrl->dev, "All ports busy\n");
  854. ret = -EBUSY;
  855. goto err;
  856. }
  857. set_bit(pn, port_mask);
  858. pconfig[nports].num = pn;
  859. pconfig[nports].ch_mask = p_rt->ch_mask;
  860. nports++;
  861. }
  862. }
  863. }
  864. if (direction == SNDRV_PCM_STREAM_CAPTURE)
  865. sconfig.direction = SDW_DATA_DIR_TX;
  866. else
  867. sconfig.direction = SDW_DATA_DIR_RX;
  868. /* hw parameters wil be ignored as we only support PDM */
  869. sconfig.ch_count = 1;
  870. sconfig.frame_rate = params_rate(params);
  871. sconfig.type = stream->type;
  872. sconfig.bps = 1;
  873. sdw_stream_add_master(&ctrl->bus, &sconfig, pconfig,
  874. nports, stream);
  875. err:
  876. if (ret) {
  877. for (i = 0; i < nports; i++)
  878. clear_bit(pconfig[i].num, port_mask);
  879. }
  880. mutex_unlock(&ctrl->port_lock);
  881. return ret;
  882. }
  883. static int qcom_swrm_hw_params(struct snd_pcm_substream *substream,
  884. struct snd_pcm_hw_params *params,
  885. struct snd_soc_dai *dai)
  886. {
  887. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
  888. struct sdw_stream_runtime *sruntime = ctrl->sruntime[dai->id];
  889. int ret;
  890. ret = qcom_swrm_stream_alloc_ports(ctrl, sruntime, params,
  891. substream->stream);
  892. if (ret)
  893. qcom_swrm_stream_free_ports(ctrl, sruntime);
  894. return ret;
  895. }
  896. static int qcom_swrm_hw_free(struct snd_pcm_substream *substream,
  897. struct snd_soc_dai *dai)
  898. {
  899. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
  900. struct sdw_stream_runtime *sruntime = ctrl->sruntime[dai->id];
  901. qcom_swrm_stream_free_ports(ctrl, sruntime);
  902. sdw_stream_remove_master(&ctrl->bus, sruntime);
  903. return 0;
  904. }
  905. static int qcom_swrm_set_sdw_stream(struct snd_soc_dai *dai,
  906. void *stream, int direction)
  907. {
  908. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
  909. ctrl->sruntime[dai->id] = stream;
  910. return 0;
  911. }
  912. static void *qcom_swrm_get_sdw_stream(struct snd_soc_dai *dai, int direction)
  913. {
  914. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
  915. return ctrl->sruntime[dai->id];
  916. }
  917. static int qcom_swrm_startup(struct snd_pcm_substream *substream,
  918. struct snd_soc_dai *dai)
  919. {
  920. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
  921. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  922. struct sdw_stream_runtime *sruntime;
  923. struct snd_soc_dai *codec_dai;
  924. int ret, i;
  925. ret = pm_runtime_resume_and_get(ctrl->dev);
  926. if (ret < 0 && ret != -EACCES) {
  927. dev_err_ratelimited(ctrl->dev,
  928. "pm_runtime_resume_and_get failed in %s, ret %d\n",
  929. __func__, ret);
  930. return ret;
  931. }
  932. sruntime = sdw_alloc_stream(dai->name);
  933. if (!sruntime) {
  934. ret = -ENOMEM;
  935. goto err_alloc;
  936. }
  937. ctrl->sruntime[dai->id] = sruntime;
  938. for_each_rtd_codec_dais(rtd, i, codec_dai) {
  939. ret = snd_soc_dai_set_stream(codec_dai, sruntime,
  940. substream->stream);
  941. if (ret < 0 && ret != -ENOTSUPP) {
  942. dev_err(dai->dev, "Failed to set sdw stream on %s\n",
  943. codec_dai->name);
  944. goto err_set_stream;
  945. }
  946. }
  947. return 0;
  948. err_set_stream:
  949. sdw_release_stream(sruntime);
  950. err_alloc:
  951. pm_runtime_mark_last_busy(ctrl->dev);
  952. pm_runtime_put_autosuspend(ctrl->dev);
  953. return ret;
  954. }
  955. static void qcom_swrm_shutdown(struct snd_pcm_substream *substream,
  956. struct snd_soc_dai *dai)
  957. {
  958. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
  959. sdw_release_stream(ctrl->sruntime[dai->id]);
  960. ctrl->sruntime[dai->id] = NULL;
  961. pm_runtime_mark_last_busy(ctrl->dev);
  962. pm_runtime_put_autosuspend(ctrl->dev);
  963. }
  964. static const struct snd_soc_dai_ops qcom_swrm_pdm_dai_ops = {
  965. .hw_params = qcom_swrm_hw_params,
  966. .hw_free = qcom_swrm_hw_free,
  967. .startup = qcom_swrm_startup,
  968. .shutdown = qcom_swrm_shutdown,
  969. .set_stream = qcom_swrm_set_sdw_stream,
  970. .get_stream = qcom_swrm_get_sdw_stream,
  971. };
  972. static const struct snd_soc_component_driver qcom_swrm_dai_component = {
  973. .name = "soundwire",
  974. };
  975. static int qcom_swrm_register_dais(struct qcom_swrm_ctrl *ctrl)
  976. {
  977. int num_dais = ctrl->num_dout_ports + ctrl->num_din_ports;
  978. struct snd_soc_dai_driver *dais;
  979. struct snd_soc_pcm_stream *stream;
  980. struct device *dev = ctrl->dev;
  981. int i;
  982. /* PDM dais are only tested for now */
  983. dais = devm_kcalloc(dev, num_dais, sizeof(*dais), GFP_KERNEL);
  984. if (!dais)
  985. return -ENOMEM;
  986. for (i = 0; i < num_dais; i++) {
  987. dais[i].name = devm_kasprintf(dev, GFP_KERNEL, "SDW Pin%d", i);
  988. if (!dais[i].name)
  989. return -ENOMEM;
  990. if (i < ctrl->num_dout_ports)
  991. stream = &dais[i].playback;
  992. else
  993. stream = &dais[i].capture;
  994. stream->channels_min = 1;
  995. stream->channels_max = 1;
  996. stream->rates = SNDRV_PCM_RATE_48000;
  997. stream->formats = SNDRV_PCM_FMTBIT_S16_LE;
  998. dais[i].ops = &qcom_swrm_pdm_dai_ops;
  999. dais[i].id = i;
  1000. }
  1001. return devm_snd_soc_register_component(ctrl->dev,
  1002. &qcom_swrm_dai_component,
  1003. dais, num_dais);
  1004. }
  1005. static int qcom_swrm_get_port_config(struct qcom_swrm_ctrl *ctrl)
  1006. {
  1007. struct device_node *np = ctrl->dev->of_node;
  1008. u8 off1[QCOM_SDW_MAX_PORTS];
  1009. u8 off2[QCOM_SDW_MAX_PORTS];
  1010. u8 si[QCOM_SDW_MAX_PORTS];
  1011. u8 bp_mode[QCOM_SDW_MAX_PORTS] = { 0, };
  1012. u8 hstart[QCOM_SDW_MAX_PORTS];
  1013. u8 hstop[QCOM_SDW_MAX_PORTS];
  1014. u8 word_length[QCOM_SDW_MAX_PORTS];
  1015. u8 blk_group_count[QCOM_SDW_MAX_PORTS];
  1016. u8 lane_control[QCOM_SDW_MAX_PORTS];
  1017. int i, ret, nports, val;
  1018. ctrl->reg_read(ctrl, SWRM_COMP_PARAMS, &val);
  1019. ctrl->num_dout_ports = FIELD_GET(SWRM_COMP_PARAMS_DOUT_PORTS_MASK, val);
  1020. ctrl->num_din_ports = FIELD_GET(SWRM_COMP_PARAMS_DIN_PORTS_MASK, val);
  1021. ret = of_property_read_u32(np, "qcom,din-ports", &val);
  1022. if (ret)
  1023. return ret;
  1024. if (val > ctrl->num_din_ports)
  1025. return -EINVAL;
  1026. ctrl->num_din_ports = val;
  1027. ret = of_property_read_u32(np, "qcom,dout-ports", &val);
  1028. if (ret)
  1029. return ret;
  1030. if (val > ctrl->num_dout_ports)
  1031. return -EINVAL;
  1032. ctrl->num_dout_ports = val;
  1033. nports = ctrl->num_dout_ports + ctrl->num_din_ports;
  1034. if (nports > QCOM_SDW_MAX_PORTS)
  1035. return -EINVAL;
  1036. /* Valid port numbers are from 1-14, so mask out port 0 explicitly */
  1037. set_bit(0, &ctrl->dout_port_mask);
  1038. set_bit(0, &ctrl->din_port_mask);
  1039. ret = of_property_read_u8_array(np, "qcom,ports-offset1",
  1040. off1, nports);
  1041. if (ret)
  1042. return ret;
  1043. ret = of_property_read_u8_array(np, "qcom,ports-offset2",
  1044. off2, nports);
  1045. if (ret)
  1046. return ret;
  1047. ret = of_property_read_u8_array(np, "qcom,ports-sinterval-low",
  1048. si, nports);
  1049. if (ret)
  1050. return ret;
  1051. ret = of_property_read_u8_array(np, "qcom,ports-block-pack-mode",
  1052. bp_mode, nports);
  1053. if (ret) {
  1054. if (ctrl->version <= 0x01030000)
  1055. memset(bp_mode, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
  1056. else
  1057. return ret;
  1058. }
  1059. memset(hstart, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
  1060. of_property_read_u8_array(np, "qcom,ports-hstart", hstart, nports);
  1061. memset(hstop, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
  1062. of_property_read_u8_array(np, "qcom,ports-hstop", hstop, nports);
  1063. memset(word_length, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
  1064. of_property_read_u8_array(np, "qcom,ports-word-length", word_length, nports);
  1065. memset(blk_group_count, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
  1066. of_property_read_u8_array(np, "qcom,ports-block-group-count", blk_group_count, nports);
  1067. memset(lane_control, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
  1068. of_property_read_u8_array(np, "qcom,ports-lane-control", lane_control, nports);
  1069. for (i = 0; i < nports; i++) {
  1070. /* Valid port number range is from 1-14 */
  1071. ctrl->pconfig[i + 1].si = si[i];
  1072. ctrl->pconfig[i + 1].off1 = off1[i];
  1073. ctrl->pconfig[i + 1].off2 = off2[i];
  1074. ctrl->pconfig[i + 1].bp_mode = bp_mode[i];
  1075. ctrl->pconfig[i + 1].hstart = hstart[i];
  1076. ctrl->pconfig[i + 1].hstop = hstop[i];
  1077. ctrl->pconfig[i + 1].word_length = word_length[i];
  1078. ctrl->pconfig[i + 1].blk_group_count = blk_group_count[i];
  1079. ctrl->pconfig[i + 1].lane_control = lane_control[i];
  1080. }
  1081. return 0;
  1082. }
  1083. #ifdef CONFIG_DEBUG_FS
  1084. static int swrm_reg_show(struct seq_file *s_file, void *data)
  1085. {
  1086. struct qcom_swrm_ctrl *swrm = s_file->private;
  1087. int reg, reg_val, ret;
  1088. ret = pm_runtime_resume_and_get(swrm->dev);
  1089. if (ret < 0 && ret != -EACCES) {
  1090. dev_err_ratelimited(swrm->dev,
  1091. "pm_runtime_resume_and_get failed in %s, ret %d\n",
  1092. __func__, ret);
  1093. return ret;
  1094. }
  1095. for (reg = 0; reg <= SWR_MSTR_MAX_REG_ADDR; reg += 4) {
  1096. swrm->reg_read(swrm, reg, &reg_val);
  1097. seq_printf(s_file, "0x%.3x: 0x%.2x\n", reg, reg_val);
  1098. }
  1099. pm_runtime_mark_last_busy(swrm->dev);
  1100. pm_runtime_put_autosuspend(swrm->dev);
  1101. return 0;
  1102. }
  1103. DEFINE_SHOW_ATTRIBUTE(swrm_reg);
  1104. #endif
  1105. static int qcom_swrm_probe(struct platform_device *pdev)
  1106. {
  1107. struct device *dev = &pdev->dev;
  1108. struct sdw_master_prop *prop;
  1109. struct sdw_bus_params *params;
  1110. struct qcom_swrm_ctrl *ctrl;
  1111. const struct qcom_swrm_data *data;
  1112. int ret;
  1113. u32 val;
  1114. ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
  1115. if (!ctrl)
  1116. return -ENOMEM;
  1117. data = of_device_get_match_data(dev);
  1118. ctrl->rows_index = sdw_find_row_index(data->default_rows);
  1119. ctrl->cols_index = sdw_find_col_index(data->default_cols);
  1120. #if IS_REACHABLE(CONFIG_SLIMBUS)
  1121. if (dev->parent->bus == &slimbus_bus) {
  1122. #else
  1123. if (false) {
  1124. #endif
  1125. ctrl->reg_read = qcom_swrm_ahb_reg_read;
  1126. ctrl->reg_write = qcom_swrm_ahb_reg_write;
  1127. ctrl->regmap = dev_get_regmap(dev->parent, NULL);
  1128. if (!ctrl->regmap)
  1129. return -EINVAL;
  1130. } else {
  1131. ctrl->reg_read = qcom_swrm_cpu_reg_read;
  1132. ctrl->reg_write = qcom_swrm_cpu_reg_write;
  1133. ctrl->mmio = devm_platform_ioremap_resource(pdev, 0);
  1134. if (IS_ERR(ctrl->mmio))
  1135. return PTR_ERR(ctrl->mmio);
  1136. }
  1137. if (data->sw_clk_gate_required) {
  1138. ctrl->audio_cgcr = devm_reset_control_get_exclusive(dev, "swr_audio_cgcr");
  1139. if (IS_ERR_OR_NULL(ctrl->audio_cgcr)) {
  1140. dev_err(dev, "Failed to get cgcr reset ctrl required for SW gating\n");
  1141. ret = PTR_ERR(ctrl->audio_cgcr);
  1142. goto err_init;
  1143. }
  1144. }
  1145. ctrl->irq = of_irq_get(dev->of_node, 0);
  1146. if (ctrl->irq < 0) {
  1147. ret = ctrl->irq;
  1148. goto err_init;
  1149. }
  1150. ctrl->hclk = devm_clk_get(dev, "iface");
  1151. if (IS_ERR(ctrl->hclk)) {
  1152. ret = PTR_ERR(ctrl->hclk);
  1153. goto err_init;
  1154. }
  1155. clk_prepare_enable(ctrl->hclk);
  1156. ctrl->dev = dev;
  1157. dev_set_drvdata(&pdev->dev, ctrl);
  1158. mutex_init(&ctrl->port_lock);
  1159. init_completion(&ctrl->broadcast);
  1160. init_completion(&ctrl->enumeration);
  1161. ctrl->bus.ops = &qcom_swrm_ops;
  1162. ctrl->bus.port_ops = &qcom_swrm_port_ops;
  1163. ctrl->bus.compute_params = &qcom_swrm_compute_params;
  1164. ctrl->bus.clk_stop_timeout = 300;
  1165. ret = qcom_swrm_get_port_config(ctrl);
  1166. if (ret)
  1167. goto err_clk;
  1168. params = &ctrl->bus.params;
  1169. params->max_dr_freq = DEFAULT_CLK_FREQ;
  1170. params->curr_dr_freq = DEFAULT_CLK_FREQ;
  1171. params->col = data->default_cols;
  1172. params->row = data->default_rows;
  1173. ctrl->reg_read(ctrl, SWRM_MCP_STATUS, &val);
  1174. params->curr_bank = val & SWRM_MCP_STATUS_BANK_NUM_MASK;
  1175. params->next_bank = !params->curr_bank;
  1176. prop = &ctrl->bus.prop;
  1177. prop->max_clk_freq = DEFAULT_CLK_FREQ;
  1178. prop->num_clk_gears = 0;
  1179. prop->num_clk_freq = MAX_FREQ_NUM;
  1180. prop->clk_freq = &qcom_swrm_freq_tbl[0];
  1181. prop->default_col = data->default_cols;
  1182. prop->default_row = data->default_rows;
  1183. ctrl->reg_read(ctrl, SWRM_COMP_HW_VERSION, &ctrl->version);
  1184. ret = devm_request_threaded_irq(dev, ctrl->irq, NULL,
  1185. qcom_swrm_irq_handler,
  1186. IRQF_TRIGGER_RISING |
  1187. IRQF_ONESHOT,
  1188. "soundwire", ctrl);
  1189. if (ret) {
  1190. dev_err(dev, "Failed to request soundwire irq\n");
  1191. goto err_clk;
  1192. }
  1193. ctrl->wake_irq = of_irq_get(dev->of_node, 1);
  1194. if (ctrl->wake_irq > 0) {
  1195. ret = devm_request_threaded_irq(dev, ctrl->wake_irq, NULL,
  1196. qcom_swrm_wake_irq_handler,
  1197. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1198. "swr_wake_irq", ctrl);
  1199. if (ret) {
  1200. dev_err(dev, "Failed to request soundwire wake irq\n");
  1201. goto err_init;
  1202. }
  1203. }
  1204. ret = sdw_bus_master_add(&ctrl->bus, dev, dev->fwnode);
  1205. if (ret) {
  1206. dev_err(dev, "Failed to register Soundwire controller (%d)\n",
  1207. ret);
  1208. goto err_clk;
  1209. }
  1210. qcom_swrm_init(ctrl);
  1211. wait_for_completion_timeout(&ctrl->enumeration,
  1212. msecs_to_jiffies(TIMEOUT_MS));
  1213. ret = qcom_swrm_register_dais(ctrl);
  1214. if (ret)
  1215. goto err_master_add;
  1216. dev_info(dev, "Qualcomm Soundwire controller v%x.%x.%x Registered\n",
  1217. (ctrl->version >> 24) & 0xff, (ctrl->version >> 16) & 0xff,
  1218. ctrl->version & 0xffff);
  1219. pm_runtime_set_autosuspend_delay(dev, 3000);
  1220. pm_runtime_use_autosuspend(dev);
  1221. pm_runtime_mark_last_busy(dev);
  1222. pm_runtime_set_active(dev);
  1223. pm_runtime_enable(dev);
  1224. /* Clk stop is not supported on WSA Soundwire masters */
  1225. if (ctrl->version <= 0x01030000) {
  1226. ctrl->clock_stop_not_supported = true;
  1227. } else {
  1228. ctrl->reg_read(ctrl, SWRM_COMP_MASTER_ID, &val);
  1229. if (val == MASTER_ID_WSA)
  1230. ctrl->clock_stop_not_supported = true;
  1231. }
  1232. #ifdef CONFIG_DEBUG_FS
  1233. ctrl->debugfs = debugfs_create_dir("qualcomm-sdw", ctrl->bus.debugfs);
  1234. debugfs_create_file("qualcomm-registers", 0400, ctrl->debugfs, ctrl,
  1235. &swrm_reg_fops);
  1236. #endif
  1237. return 0;
  1238. err_master_add:
  1239. sdw_bus_master_delete(&ctrl->bus);
  1240. err_clk:
  1241. clk_disable_unprepare(ctrl->hclk);
  1242. err_init:
  1243. return ret;
  1244. }
  1245. static int qcom_swrm_remove(struct platform_device *pdev)
  1246. {
  1247. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(&pdev->dev);
  1248. sdw_bus_master_delete(&ctrl->bus);
  1249. clk_disable_unprepare(ctrl->hclk);
  1250. return 0;
  1251. }
  1252. static bool swrm_wait_for_frame_gen_enabled(struct qcom_swrm_ctrl *swrm)
  1253. {
  1254. int retry = SWRM_LINK_STATUS_RETRY_CNT;
  1255. int comp_sts;
  1256. do {
  1257. swrm->reg_read(swrm, SWRM_COMP_STATUS, &comp_sts);
  1258. if (comp_sts & SWRM_FRM_GEN_ENABLED)
  1259. return true;
  1260. usleep_range(500, 510);
  1261. } while (retry--);
  1262. dev_err(swrm->dev, "%s: link status not %s\n", __func__,
  1263. comp_sts & SWRM_FRM_GEN_ENABLED ? "connected" : "disconnected");
  1264. return false;
  1265. }
  1266. static int __maybe_unused swrm_runtime_resume(struct device *dev)
  1267. {
  1268. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dev);
  1269. int ret;
  1270. if (ctrl->wake_irq > 0) {
  1271. if (!irqd_irq_disabled(irq_get_irq_data(ctrl->wake_irq)))
  1272. disable_irq_nosync(ctrl->wake_irq);
  1273. }
  1274. clk_prepare_enable(ctrl->hclk);
  1275. if (ctrl->clock_stop_not_supported) {
  1276. reinit_completion(&ctrl->enumeration);
  1277. ctrl->reg_write(ctrl, SWRM_COMP_SW_RESET, 0x01);
  1278. usleep_range(100, 105);
  1279. qcom_swrm_init(ctrl);
  1280. usleep_range(100, 105);
  1281. if (!swrm_wait_for_frame_gen_enabled(ctrl))
  1282. dev_err(ctrl->dev, "link failed to connect\n");
  1283. /* wait for hw enumeration to complete */
  1284. wait_for_completion_timeout(&ctrl->enumeration,
  1285. msecs_to_jiffies(TIMEOUT_MS));
  1286. qcom_swrm_get_device_status(ctrl);
  1287. sdw_handle_slave_status(&ctrl->bus, ctrl->status);
  1288. } else {
  1289. reset_control_reset(ctrl->audio_cgcr);
  1290. ctrl->reg_write(ctrl, SWRM_MCP_BUS_CTRL, SWRM_MCP_BUS_CLK_START);
  1291. ctrl->reg_write(ctrl, SWRM_INTERRUPT_CLEAR,
  1292. SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET);
  1293. ctrl->intr_mask |= SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
  1294. ctrl->reg_write(ctrl, SWRM_INTERRUPT_MASK_ADDR, ctrl->intr_mask);
  1295. ctrl->reg_write(ctrl, SWRM_INTERRUPT_CPU_EN, ctrl->intr_mask);
  1296. usleep_range(100, 105);
  1297. if (!swrm_wait_for_frame_gen_enabled(ctrl))
  1298. dev_err(ctrl->dev, "link failed to connect\n");
  1299. ret = sdw_bus_exit_clk_stop(&ctrl->bus);
  1300. if (ret < 0)
  1301. dev_err(ctrl->dev, "bus failed to exit clock stop %d\n", ret);
  1302. }
  1303. return 0;
  1304. }
  1305. static int __maybe_unused swrm_runtime_suspend(struct device *dev)
  1306. {
  1307. struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dev);
  1308. int ret;
  1309. if (!ctrl->clock_stop_not_supported) {
  1310. /* Mask bus clash interrupt */
  1311. ctrl->intr_mask &= ~SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
  1312. ctrl->reg_write(ctrl, SWRM_INTERRUPT_MASK_ADDR, ctrl->intr_mask);
  1313. ctrl->reg_write(ctrl, SWRM_INTERRUPT_CPU_EN, ctrl->intr_mask);
  1314. /* Prepare slaves for clock stop */
  1315. ret = sdw_bus_prep_clk_stop(&ctrl->bus);
  1316. if (ret < 0 && ret != -ENODATA) {
  1317. dev_err(dev, "prepare clock stop failed %d", ret);
  1318. return ret;
  1319. }
  1320. ret = sdw_bus_clk_stop(&ctrl->bus);
  1321. if (ret < 0 && ret != -ENODATA) {
  1322. dev_err(dev, "bus clock stop failed %d", ret);
  1323. return ret;
  1324. }
  1325. }
  1326. clk_disable_unprepare(ctrl->hclk);
  1327. usleep_range(300, 305);
  1328. if (ctrl->wake_irq > 0) {
  1329. if (irqd_irq_disabled(irq_get_irq_data(ctrl->wake_irq)))
  1330. enable_irq(ctrl->wake_irq);
  1331. }
  1332. return 0;
  1333. }
  1334. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1335. SET_RUNTIME_PM_OPS(swrm_runtime_suspend, swrm_runtime_resume, NULL)
  1336. };
  1337. static const struct of_device_id qcom_swrm_of_match[] = {
  1338. { .compatible = "qcom,soundwire-v1.3.0", .data = &swrm_v1_3_data },
  1339. { .compatible = "qcom,soundwire-v1.5.1", .data = &swrm_v1_5_data },
  1340. { .compatible = "qcom,soundwire-v1.6.0", .data = &swrm_v1_6_data },
  1341. {/* sentinel */},
  1342. };
  1343. MODULE_DEVICE_TABLE(of, qcom_swrm_of_match);
  1344. static struct platform_driver qcom_swrm_driver = {
  1345. .probe = &qcom_swrm_probe,
  1346. .remove = &qcom_swrm_remove,
  1347. .driver = {
  1348. .name = "qcom-soundwire",
  1349. .of_match_table = qcom_swrm_of_match,
  1350. .pm = &swrm_dev_pm_ops,
  1351. }
  1352. };
  1353. module_platform_driver(qcom_swrm_driver);
  1354. MODULE_DESCRIPTION("Qualcomm soundwire driver");
  1355. MODULE_LICENSE("GPL v2");