mtk-scpsys.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015 Pengutronix, Sascha Hauer <[email protected]>
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/mfd/syscon.h>
  10. #include <linux/of_device.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/pm_domain.h>
  13. #include <linux/regulator/consumer.h>
  14. #include <linux/soc/mediatek/infracfg.h>
  15. #include <dt-bindings/power/mt2701-power.h>
  16. #include <dt-bindings/power/mt2712-power.h>
  17. #include <dt-bindings/power/mt6797-power.h>
  18. #include <dt-bindings/power/mt7622-power.h>
  19. #include <dt-bindings/power/mt7623a-power.h>
  20. #include <dt-bindings/power/mt8173-power.h>
  21. #define MTK_POLL_DELAY_US 10
  22. #define MTK_POLL_TIMEOUT USEC_PER_SEC
  23. #define MTK_SCPD_ACTIVE_WAKEUP BIT(0)
  24. #define MTK_SCPD_FWAIT_SRAM BIT(1)
  25. #define MTK_SCPD_CAPS(_scpd, _x) ((_scpd)->data->caps & (_x))
  26. #define SPM_VDE_PWR_CON 0x0210
  27. #define SPM_MFG_PWR_CON 0x0214
  28. #define SPM_VEN_PWR_CON 0x0230
  29. #define SPM_ISP_PWR_CON 0x0238
  30. #define SPM_DIS_PWR_CON 0x023c
  31. #define SPM_CONN_PWR_CON 0x0280
  32. #define SPM_VEN2_PWR_CON 0x0298
  33. #define SPM_AUDIO_PWR_CON 0x029c /* MT8173, MT2712 */
  34. #define SPM_BDP_PWR_CON 0x029c /* MT2701 */
  35. #define SPM_ETH_PWR_CON 0x02a0
  36. #define SPM_HIF_PWR_CON 0x02a4
  37. #define SPM_IFR_MSC_PWR_CON 0x02a8
  38. #define SPM_MFG_2D_PWR_CON 0x02c0
  39. #define SPM_MFG_ASYNC_PWR_CON 0x02c4
  40. #define SPM_USB_PWR_CON 0x02cc
  41. #define SPM_USB2_PWR_CON 0x02d4 /* MT2712 */
  42. #define SPM_ETHSYS_PWR_CON 0x02e0 /* MT7622 */
  43. #define SPM_HIF0_PWR_CON 0x02e4 /* MT7622 */
  44. #define SPM_HIF1_PWR_CON 0x02e8 /* MT7622 */
  45. #define SPM_WB_PWR_CON 0x02ec /* MT7622 */
  46. #define SPM_PWR_STATUS 0x060c
  47. #define SPM_PWR_STATUS_2ND 0x0610
  48. #define PWR_RST_B_BIT BIT(0)
  49. #define PWR_ISO_BIT BIT(1)
  50. #define PWR_ON_BIT BIT(2)
  51. #define PWR_ON_2ND_BIT BIT(3)
  52. #define PWR_CLK_DIS_BIT BIT(4)
  53. #define PWR_STATUS_CONN BIT(1)
  54. #define PWR_STATUS_DISP BIT(3)
  55. #define PWR_STATUS_MFG BIT(4)
  56. #define PWR_STATUS_ISP BIT(5)
  57. #define PWR_STATUS_VDEC BIT(7)
  58. #define PWR_STATUS_BDP BIT(14)
  59. #define PWR_STATUS_ETH BIT(15)
  60. #define PWR_STATUS_HIF BIT(16)
  61. #define PWR_STATUS_IFR_MSC BIT(17)
  62. #define PWR_STATUS_USB2 BIT(19) /* MT2712 */
  63. #define PWR_STATUS_VENC_LT BIT(20)
  64. #define PWR_STATUS_VENC BIT(21)
  65. #define PWR_STATUS_MFG_2D BIT(22) /* MT8173 */
  66. #define PWR_STATUS_MFG_ASYNC BIT(23) /* MT8173 */
  67. #define PWR_STATUS_AUDIO BIT(24) /* MT8173, MT2712 */
  68. #define PWR_STATUS_USB BIT(25) /* MT8173, MT2712 */
  69. #define PWR_STATUS_ETHSYS BIT(24) /* MT7622 */
  70. #define PWR_STATUS_HIF0 BIT(25) /* MT7622 */
  71. #define PWR_STATUS_HIF1 BIT(26) /* MT7622 */
  72. #define PWR_STATUS_WB BIT(27) /* MT7622 */
  73. enum clk_id {
  74. CLK_NONE,
  75. CLK_MM,
  76. CLK_MFG,
  77. CLK_VENC,
  78. CLK_VENC_LT,
  79. CLK_ETHIF,
  80. CLK_VDEC,
  81. CLK_HIFSEL,
  82. CLK_JPGDEC,
  83. CLK_AUDIO,
  84. CLK_MAX,
  85. };
  86. static const char * const clk_names[] = {
  87. NULL,
  88. "mm",
  89. "mfg",
  90. "venc",
  91. "venc_lt",
  92. "ethif",
  93. "vdec",
  94. "hif_sel",
  95. "jpgdec",
  96. "audio",
  97. NULL,
  98. };
  99. #define MAX_CLKS 3
  100. /**
  101. * struct scp_domain_data - scp domain data for power on/off flow
  102. * @name: The domain name.
  103. * @sta_mask: The mask for power on/off status bit.
  104. * @ctl_offs: The offset for main power control register.
  105. * @sram_pdn_bits: The mask for sram power control bits.
  106. * @sram_pdn_ack_bits: The mask for sram power control acked bits.
  107. * @bus_prot_mask: The mask for single step bus protection.
  108. * @clk_id: The basic clocks required by this power domain.
  109. * @caps: The flag for active wake-up action.
  110. */
  111. struct scp_domain_data {
  112. const char *name;
  113. u32 sta_mask;
  114. int ctl_offs;
  115. u32 sram_pdn_bits;
  116. u32 sram_pdn_ack_bits;
  117. u32 bus_prot_mask;
  118. enum clk_id clk_id[MAX_CLKS];
  119. u8 caps;
  120. };
  121. struct scp;
  122. struct scp_domain {
  123. struct generic_pm_domain genpd;
  124. struct scp *scp;
  125. struct clk *clk[MAX_CLKS];
  126. const struct scp_domain_data *data;
  127. struct regulator *supply;
  128. };
  129. struct scp_ctrl_reg {
  130. int pwr_sta_offs;
  131. int pwr_sta2nd_offs;
  132. };
  133. struct scp {
  134. struct scp_domain *domains;
  135. struct genpd_onecell_data pd_data;
  136. struct device *dev;
  137. void __iomem *base;
  138. struct regmap *infracfg;
  139. struct scp_ctrl_reg ctrl_reg;
  140. bool bus_prot_reg_update;
  141. };
  142. struct scp_subdomain {
  143. int origin;
  144. int subdomain;
  145. };
  146. struct scp_soc_data {
  147. const struct scp_domain_data *domains;
  148. int num_domains;
  149. const struct scp_subdomain *subdomains;
  150. int num_subdomains;
  151. const struct scp_ctrl_reg regs;
  152. bool bus_prot_reg_update;
  153. };
  154. static int scpsys_domain_is_on(struct scp_domain *scpd)
  155. {
  156. struct scp *scp = scpd->scp;
  157. u32 status = readl(scp->base + scp->ctrl_reg.pwr_sta_offs) &
  158. scpd->data->sta_mask;
  159. u32 status2 = readl(scp->base + scp->ctrl_reg.pwr_sta2nd_offs) &
  160. scpd->data->sta_mask;
  161. /*
  162. * A domain is on when both status bits are set. If only one is set
  163. * return an error. This happens while powering up a domain
  164. */
  165. if (status && status2)
  166. return true;
  167. if (!status && !status2)
  168. return false;
  169. return -EINVAL;
  170. }
  171. static int scpsys_regulator_enable(struct scp_domain *scpd)
  172. {
  173. if (!scpd->supply)
  174. return 0;
  175. return regulator_enable(scpd->supply);
  176. }
  177. static int scpsys_regulator_disable(struct scp_domain *scpd)
  178. {
  179. if (!scpd->supply)
  180. return 0;
  181. return regulator_disable(scpd->supply);
  182. }
  183. static void scpsys_clk_disable(struct clk *clk[], int max_num)
  184. {
  185. int i;
  186. for (i = max_num - 1; i >= 0; i--)
  187. clk_disable_unprepare(clk[i]);
  188. }
  189. static int scpsys_clk_enable(struct clk *clk[], int max_num)
  190. {
  191. int i, ret = 0;
  192. for (i = 0; i < max_num && clk[i]; i++) {
  193. ret = clk_prepare_enable(clk[i]);
  194. if (ret) {
  195. scpsys_clk_disable(clk, i);
  196. break;
  197. }
  198. }
  199. return ret;
  200. }
  201. static int scpsys_sram_enable(struct scp_domain *scpd, void __iomem *ctl_addr)
  202. {
  203. u32 val;
  204. u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
  205. int tmp;
  206. val = readl(ctl_addr);
  207. val &= ~scpd->data->sram_pdn_bits;
  208. writel(val, ctl_addr);
  209. /* Either wait until SRAM_PDN_ACK all 0 or have a force wait */
  210. if (MTK_SCPD_CAPS(scpd, MTK_SCPD_FWAIT_SRAM)) {
  211. /*
  212. * Currently, MTK_SCPD_FWAIT_SRAM is necessary only for
  213. * MT7622_POWER_DOMAIN_WB and thus just a trivial setup
  214. * is applied here.
  215. */
  216. usleep_range(12000, 12100);
  217. } else {
  218. /* Either wait until SRAM_PDN_ACK all 1 or 0 */
  219. int ret = readl_poll_timeout(ctl_addr, tmp,
  220. (tmp & pdn_ack) == 0,
  221. MTK_POLL_DELAY_US, MTK_POLL_TIMEOUT);
  222. if (ret < 0)
  223. return ret;
  224. }
  225. return 0;
  226. }
  227. static int scpsys_sram_disable(struct scp_domain *scpd, void __iomem *ctl_addr)
  228. {
  229. u32 val;
  230. u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
  231. int tmp;
  232. val = readl(ctl_addr);
  233. val |= scpd->data->sram_pdn_bits;
  234. writel(val, ctl_addr);
  235. /* Either wait until SRAM_PDN_ACK all 1 or 0 */
  236. return readl_poll_timeout(ctl_addr, tmp,
  237. (tmp & pdn_ack) == pdn_ack,
  238. MTK_POLL_DELAY_US, MTK_POLL_TIMEOUT);
  239. }
  240. static int scpsys_bus_protect_enable(struct scp_domain *scpd)
  241. {
  242. struct scp *scp = scpd->scp;
  243. if (!scpd->data->bus_prot_mask)
  244. return 0;
  245. return mtk_infracfg_set_bus_protection(scp->infracfg,
  246. scpd->data->bus_prot_mask,
  247. scp->bus_prot_reg_update);
  248. }
  249. static int scpsys_bus_protect_disable(struct scp_domain *scpd)
  250. {
  251. struct scp *scp = scpd->scp;
  252. if (!scpd->data->bus_prot_mask)
  253. return 0;
  254. return mtk_infracfg_clear_bus_protection(scp->infracfg,
  255. scpd->data->bus_prot_mask,
  256. scp->bus_prot_reg_update);
  257. }
  258. static int scpsys_power_on(struct generic_pm_domain *genpd)
  259. {
  260. struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
  261. struct scp *scp = scpd->scp;
  262. void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
  263. u32 val;
  264. int ret, tmp;
  265. ret = scpsys_regulator_enable(scpd);
  266. if (ret < 0)
  267. return ret;
  268. ret = scpsys_clk_enable(scpd->clk, MAX_CLKS);
  269. if (ret)
  270. goto err_clk;
  271. /* subsys power on */
  272. val = readl(ctl_addr);
  273. val |= PWR_ON_BIT;
  274. writel(val, ctl_addr);
  275. val |= PWR_ON_2ND_BIT;
  276. writel(val, ctl_addr);
  277. /* wait until PWR_ACK = 1 */
  278. ret = readx_poll_timeout(scpsys_domain_is_on, scpd, tmp, tmp > 0,
  279. MTK_POLL_DELAY_US, MTK_POLL_TIMEOUT);
  280. if (ret < 0)
  281. goto err_pwr_ack;
  282. val &= ~PWR_CLK_DIS_BIT;
  283. writel(val, ctl_addr);
  284. val &= ~PWR_ISO_BIT;
  285. writel(val, ctl_addr);
  286. val |= PWR_RST_B_BIT;
  287. writel(val, ctl_addr);
  288. ret = scpsys_sram_enable(scpd, ctl_addr);
  289. if (ret < 0)
  290. goto err_pwr_ack;
  291. ret = scpsys_bus_protect_disable(scpd);
  292. if (ret < 0)
  293. goto err_pwr_ack;
  294. return 0;
  295. err_pwr_ack:
  296. scpsys_clk_disable(scpd->clk, MAX_CLKS);
  297. err_clk:
  298. scpsys_regulator_disable(scpd);
  299. dev_err(scp->dev, "Failed to power on domain %s\n", genpd->name);
  300. return ret;
  301. }
  302. static int scpsys_power_off(struct generic_pm_domain *genpd)
  303. {
  304. struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
  305. struct scp *scp = scpd->scp;
  306. void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
  307. u32 val;
  308. int ret, tmp;
  309. ret = scpsys_bus_protect_enable(scpd);
  310. if (ret < 0)
  311. goto out;
  312. ret = scpsys_sram_disable(scpd, ctl_addr);
  313. if (ret < 0)
  314. goto out;
  315. /* subsys power off */
  316. val = readl(ctl_addr);
  317. val |= PWR_ISO_BIT;
  318. writel(val, ctl_addr);
  319. val &= ~PWR_RST_B_BIT;
  320. writel(val, ctl_addr);
  321. val |= PWR_CLK_DIS_BIT;
  322. writel(val, ctl_addr);
  323. val &= ~PWR_ON_BIT;
  324. writel(val, ctl_addr);
  325. val &= ~PWR_ON_2ND_BIT;
  326. writel(val, ctl_addr);
  327. /* wait until PWR_ACK = 0 */
  328. ret = readx_poll_timeout(scpsys_domain_is_on, scpd, tmp, tmp == 0,
  329. MTK_POLL_DELAY_US, MTK_POLL_TIMEOUT);
  330. if (ret < 0)
  331. goto out;
  332. scpsys_clk_disable(scpd->clk, MAX_CLKS);
  333. ret = scpsys_regulator_disable(scpd);
  334. if (ret < 0)
  335. goto out;
  336. return 0;
  337. out:
  338. dev_err(scp->dev, "Failed to power off domain %s\n", genpd->name);
  339. return ret;
  340. }
  341. static void init_clks(struct platform_device *pdev, struct clk **clk)
  342. {
  343. int i;
  344. for (i = CLK_NONE + 1; i < CLK_MAX; i++)
  345. clk[i] = devm_clk_get(&pdev->dev, clk_names[i]);
  346. }
  347. static struct scp *init_scp(struct platform_device *pdev,
  348. const struct scp_domain_data *scp_domain_data, int num,
  349. const struct scp_ctrl_reg *scp_ctrl_reg,
  350. bool bus_prot_reg_update)
  351. {
  352. struct genpd_onecell_data *pd_data;
  353. struct resource *res;
  354. int i, j;
  355. struct scp *scp;
  356. struct clk *clk[CLK_MAX];
  357. scp = devm_kzalloc(&pdev->dev, sizeof(*scp), GFP_KERNEL);
  358. if (!scp)
  359. return ERR_PTR(-ENOMEM);
  360. scp->ctrl_reg.pwr_sta_offs = scp_ctrl_reg->pwr_sta_offs;
  361. scp->ctrl_reg.pwr_sta2nd_offs = scp_ctrl_reg->pwr_sta2nd_offs;
  362. scp->bus_prot_reg_update = bus_prot_reg_update;
  363. scp->dev = &pdev->dev;
  364. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  365. scp->base = devm_ioremap_resource(&pdev->dev, res);
  366. if (IS_ERR(scp->base))
  367. return ERR_CAST(scp->base);
  368. scp->domains = devm_kcalloc(&pdev->dev,
  369. num, sizeof(*scp->domains), GFP_KERNEL);
  370. if (!scp->domains)
  371. return ERR_PTR(-ENOMEM);
  372. pd_data = &scp->pd_data;
  373. pd_data->domains = devm_kcalloc(&pdev->dev,
  374. num, sizeof(*pd_data->domains), GFP_KERNEL);
  375. if (!pd_data->domains)
  376. return ERR_PTR(-ENOMEM);
  377. scp->infracfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  378. "infracfg");
  379. if (IS_ERR(scp->infracfg)) {
  380. dev_err(&pdev->dev, "Cannot find infracfg controller: %ld\n",
  381. PTR_ERR(scp->infracfg));
  382. return ERR_CAST(scp->infracfg);
  383. }
  384. for (i = 0; i < num; i++) {
  385. struct scp_domain *scpd = &scp->domains[i];
  386. const struct scp_domain_data *data = &scp_domain_data[i];
  387. scpd->supply = devm_regulator_get_optional(&pdev->dev, data->name);
  388. if (IS_ERR(scpd->supply)) {
  389. if (PTR_ERR(scpd->supply) == -ENODEV)
  390. scpd->supply = NULL;
  391. else
  392. return ERR_CAST(scpd->supply);
  393. }
  394. }
  395. pd_data->num_domains = num;
  396. init_clks(pdev, clk);
  397. for (i = 0; i < num; i++) {
  398. struct scp_domain *scpd = &scp->domains[i];
  399. struct generic_pm_domain *genpd = &scpd->genpd;
  400. const struct scp_domain_data *data = &scp_domain_data[i];
  401. pd_data->domains[i] = genpd;
  402. scpd->scp = scp;
  403. scpd->data = data;
  404. for (j = 0; j < MAX_CLKS && data->clk_id[j]; j++) {
  405. struct clk *c = clk[data->clk_id[j]];
  406. if (IS_ERR(c)) {
  407. dev_err(&pdev->dev, "%s: clk unavailable\n",
  408. data->name);
  409. return ERR_CAST(c);
  410. }
  411. scpd->clk[j] = c;
  412. }
  413. genpd->name = data->name;
  414. genpd->power_off = scpsys_power_off;
  415. genpd->power_on = scpsys_power_on;
  416. if (MTK_SCPD_CAPS(scpd, MTK_SCPD_ACTIVE_WAKEUP))
  417. genpd->flags |= GENPD_FLAG_ACTIVE_WAKEUP;
  418. }
  419. return scp;
  420. }
  421. static void mtk_register_power_domains(struct platform_device *pdev,
  422. struct scp *scp, int num)
  423. {
  424. struct genpd_onecell_data *pd_data;
  425. int i, ret;
  426. for (i = 0; i < num; i++) {
  427. struct scp_domain *scpd = &scp->domains[i];
  428. struct generic_pm_domain *genpd = &scpd->genpd;
  429. bool on;
  430. /*
  431. * Initially turn on all domains to make the domains usable
  432. * with !CONFIG_PM and to get the hardware in sync with the
  433. * software. The unused domains will be switched off during
  434. * late_init time.
  435. */
  436. on = !WARN_ON(genpd->power_on(genpd) < 0);
  437. pm_genpd_init(genpd, NULL, !on);
  438. }
  439. /*
  440. * We are not allowed to fail here since there is no way to unregister
  441. * a power domain. Once registered above we have to keep the domains
  442. * valid.
  443. */
  444. pd_data = &scp->pd_data;
  445. ret = of_genpd_add_provider_onecell(pdev->dev.of_node, pd_data);
  446. if (ret)
  447. dev_err(&pdev->dev, "Failed to add OF provider: %d\n", ret);
  448. }
  449. /*
  450. * MT2701 power domain support
  451. */
  452. static const struct scp_domain_data scp_domain_data_mt2701[] = {
  453. [MT2701_POWER_DOMAIN_CONN] = {
  454. .name = "conn",
  455. .sta_mask = PWR_STATUS_CONN,
  456. .ctl_offs = SPM_CONN_PWR_CON,
  457. .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_CONN_M |
  458. MT2701_TOP_AXI_PROT_EN_CONN_S,
  459. .clk_id = {CLK_NONE},
  460. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  461. },
  462. [MT2701_POWER_DOMAIN_DISP] = {
  463. .name = "disp",
  464. .sta_mask = PWR_STATUS_DISP,
  465. .ctl_offs = SPM_DIS_PWR_CON,
  466. .sram_pdn_bits = GENMASK(11, 8),
  467. .clk_id = {CLK_MM},
  468. .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_MM_M0,
  469. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  470. },
  471. [MT2701_POWER_DOMAIN_MFG] = {
  472. .name = "mfg",
  473. .sta_mask = PWR_STATUS_MFG,
  474. .ctl_offs = SPM_MFG_PWR_CON,
  475. .sram_pdn_bits = GENMASK(11, 8),
  476. .sram_pdn_ack_bits = GENMASK(12, 12),
  477. .clk_id = {CLK_MFG},
  478. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  479. },
  480. [MT2701_POWER_DOMAIN_VDEC] = {
  481. .name = "vdec",
  482. .sta_mask = PWR_STATUS_VDEC,
  483. .ctl_offs = SPM_VDE_PWR_CON,
  484. .sram_pdn_bits = GENMASK(11, 8),
  485. .sram_pdn_ack_bits = GENMASK(12, 12),
  486. .clk_id = {CLK_MM},
  487. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  488. },
  489. [MT2701_POWER_DOMAIN_ISP] = {
  490. .name = "isp",
  491. .sta_mask = PWR_STATUS_ISP,
  492. .ctl_offs = SPM_ISP_PWR_CON,
  493. .sram_pdn_bits = GENMASK(11, 8),
  494. .sram_pdn_ack_bits = GENMASK(13, 12),
  495. .clk_id = {CLK_MM},
  496. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  497. },
  498. [MT2701_POWER_DOMAIN_BDP] = {
  499. .name = "bdp",
  500. .sta_mask = PWR_STATUS_BDP,
  501. .ctl_offs = SPM_BDP_PWR_CON,
  502. .sram_pdn_bits = GENMASK(11, 8),
  503. .clk_id = {CLK_NONE},
  504. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  505. },
  506. [MT2701_POWER_DOMAIN_ETH] = {
  507. .name = "eth",
  508. .sta_mask = PWR_STATUS_ETH,
  509. .ctl_offs = SPM_ETH_PWR_CON,
  510. .sram_pdn_bits = GENMASK(11, 8),
  511. .sram_pdn_ack_bits = GENMASK(15, 12),
  512. .clk_id = {CLK_ETHIF},
  513. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  514. },
  515. [MT2701_POWER_DOMAIN_HIF] = {
  516. .name = "hif",
  517. .sta_mask = PWR_STATUS_HIF,
  518. .ctl_offs = SPM_HIF_PWR_CON,
  519. .sram_pdn_bits = GENMASK(11, 8),
  520. .sram_pdn_ack_bits = GENMASK(15, 12),
  521. .clk_id = {CLK_ETHIF},
  522. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  523. },
  524. [MT2701_POWER_DOMAIN_IFR_MSC] = {
  525. .name = "ifr_msc",
  526. .sta_mask = PWR_STATUS_IFR_MSC,
  527. .ctl_offs = SPM_IFR_MSC_PWR_CON,
  528. .clk_id = {CLK_NONE},
  529. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  530. },
  531. };
  532. /*
  533. * MT2712 power domain support
  534. */
  535. static const struct scp_domain_data scp_domain_data_mt2712[] = {
  536. [MT2712_POWER_DOMAIN_MM] = {
  537. .name = "mm",
  538. .sta_mask = PWR_STATUS_DISP,
  539. .ctl_offs = SPM_DIS_PWR_CON,
  540. .sram_pdn_bits = GENMASK(8, 8),
  541. .sram_pdn_ack_bits = GENMASK(12, 12),
  542. .clk_id = {CLK_MM},
  543. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  544. },
  545. [MT2712_POWER_DOMAIN_VDEC] = {
  546. .name = "vdec",
  547. .sta_mask = PWR_STATUS_VDEC,
  548. .ctl_offs = SPM_VDE_PWR_CON,
  549. .sram_pdn_bits = GENMASK(8, 8),
  550. .sram_pdn_ack_bits = GENMASK(12, 12),
  551. .clk_id = {CLK_MM, CLK_VDEC},
  552. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  553. },
  554. [MT2712_POWER_DOMAIN_VENC] = {
  555. .name = "venc",
  556. .sta_mask = PWR_STATUS_VENC,
  557. .ctl_offs = SPM_VEN_PWR_CON,
  558. .sram_pdn_bits = GENMASK(11, 8),
  559. .sram_pdn_ack_bits = GENMASK(15, 12),
  560. .clk_id = {CLK_MM, CLK_VENC, CLK_JPGDEC},
  561. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  562. },
  563. [MT2712_POWER_DOMAIN_ISP] = {
  564. .name = "isp",
  565. .sta_mask = PWR_STATUS_ISP,
  566. .ctl_offs = SPM_ISP_PWR_CON,
  567. .sram_pdn_bits = GENMASK(11, 8),
  568. .sram_pdn_ack_bits = GENMASK(13, 12),
  569. .clk_id = {CLK_MM},
  570. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  571. },
  572. [MT2712_POWER_DOMAIN_AUDIO] = {
  573. .name = "audio",
  574. .sta_mask = PWR_STATUS_AUDIO,
  575. .ctl_offs = SPM_AUDIO_PWR_CON,
  576. .sram_pdn_bits = GENMASK(11, 8),
  577. .sram_pdn_ack_bits = GENMASK(15, 12),
  578. .clk_id = {CLK_AUDIO},
  579. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  580. },
  581. [MT2712_POWER_DOMAIN_USB] = {
  582. .name = "usb",
  583. .sta_mask = PWR_STATUS_USB,
  584. .ctl_offs = SPM_USB_PWR_CON,
  585. .sram_pdn_bits = GENMASK(10, 8),
  586. .sram_pdn_ack_bits = GENMASK(14, 12),
  587. .clk_id = {CLK_NONE},
  588. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  589. },
  590. [MT2712_POWER_DOMAIN_USB2] = {
  591. .name = "usb2",
  592. .sta_mask = PWR_STATUS_USB2,
  593. .ctl_offs = SPM_USB2_PWR_CON,
  594. .sram_pdn_bits = GENMASK(10, 8),
  595. .sram_pdn_ack_bits = GENMASK(14, 12),
  596. .clk_id = {CLK_NONE},
  597. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  598. },
  599. [MT2712_POWER_DOMAIN_MFG] = {
  600. .name = "mfg",
  601. .sta_mask = PWR_STATUS_MFG,
  602. .ctl_offs = SPM_MFG_PWR_CON,
  603. .sram_pdn_bits = GENMASK(8, 8),
  604. .sram_pdn_ack_bits = GENMASK(16, 16),
  605. .clk_id = {CLK_MFG},
  606. .bus_prot_mask = BIT(14) | BIT(21) | BIT(23),
  607. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  608. },
  609. [MT2712_POWER_DOMAIN_MFG_SC1] = {
  610. .name = "mfg_sc1",
  611. .sta_mask = BIT(22),
  612. .ctl_offs = 0x02c0,
  613. .sram_pdn_bits = GENMASK(8, 8),
  614. .sram_pdn_ack_bits = GENMASK(16, 16),
  615. .clk_id = {CLK_NONE},
  616. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  617. },
  618. [MT2712_POWER_DOMAIN_MFG_SC2] = {
  619. .name = "mfg_sc2",
  620. .sta_mask = BIT(23),
  621. .ctl_offs = 0x02c4,
  622. .sram_pdn_bits = GENMASK(8, 8),
  623. .sram_pdn_ack_bits = GENMASK(16, 16),
  624. .clk_id = {CLK_NONE},
  625. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  626. },
  627. [MT2712_POWER_DOMAIN_MFG_SC3] = {
  628. .name = "mfg_sc3",
  629. .sta_mask = BIT(30),
  630. .ctl_offs = 0x01f8,
  631. .sram_pdn_bits = GENMASK(8, 8),
  632. .sram_pdn_ack_bits = GENMASK(16, 16),
  633. .clk_id = {CLK_NONE},
  634. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  635. },
  636. };
  637. static const struct scp_subdomain scp_subdomain_mt2712[] = {
  638. {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_VDEC},
  639. {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_VENC},
  640. {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_ISP},
  641. {MT2712_POWER_DOMAIN_MFG, MT2712_POWER_DOMAIN_MFG_SC1},
  642. {MT2712_POWER_DOMAIN_MFG_SC1, MT2712_POWER_DOMAIN_MFG_SC2},
  643. {MT2712_POWER_DOMAIN_MFG_SC2, MT2712_POWER_DOMAIN_MFG_SC3},
  644. };
  645. /*
  646. * MT6797 power domain support
  647. */
  648. static const struct scp_domain_data scp_domain_data_mt6797[] = {
  649. [MT6797_POWER_DOMAIN_VDEC] = {
  650. .name = "vdec",
  651. .sta_mask = BIT(7),
  652. .ctl_offs = 0x300,
  653. .sram_pdn_bits = GENMASK(8, 8),
  654. .sram_pdn_ack_bits = GENMASK(12, 12),
  655. .clk_id = {CLK_VDEC},
  656. },
  657. [MT6797_POWER_DOMAIN_VENC] = {
  658. .name = "venc",
  659. .sta_mask = BIT(21),
  660. .ctl_offs = 0x304,
  661. .sram_pdn_bits = GENMASK(11, 8),
  662. .sram_pdn_ack_bits = GENMASK(15, 12),
  663. .clk_id = {CLK_NONE},
  664. },
  665. [MT6797_POWER_DOMAIN_ISP] = {
  666. .name = "isp",
  667. .sta_mask = BIT(5),
  668. .ctl_offs = 0x308,
  669. .sram_pdn_bits = GENMASK(9, 8),
  670. .sram_pdn_ack_bits = GENMASK(13, 12),
  671. .clk_id = {CLK_NONE},
  672. },
  673. [MT6797_POWER_DOMAIN_MM] = {
  674. .name = "mm",
  675. .sta_mask = BIT(3),
  676. .ctl_offs = 0x30C,
  677. .sram_pdn_bits = GENMASK(8, 8),
  678. .sram_pdn_ack_bits = GENMASK(12, 12),
  679. .clk_id = {CLK_MM},
  680. .bus_prot_mask = (BIT(1) | BIT(2)),
  681. },
  682. [MT6797_POWER_DOMAIN_AUDIO] = {
  683. .name = "audio",
  684. .sta_mask = BIT(24),
  685. .ctl_offs = 0x314,
  686. .sram_pdn_bits = GENMASK(11, 8),
  687. .sram_pdn_ack_bits = GENMASK(15, 12),
  688. .clk_id = {CLK_NONE},
  689. },
  690. [MT6797_POWER_DOMAIN_MFG_ASYNC] = {
  691. .name = "mfg_async",
  692. .sta_mask = BIT(13),
  693. .ctl_offs = 0x334,
  694. .sram_pdn_bits = 0,
  695. .sram_pdn_ack_bits = 0,
  696. .clk_id = {CLK_MFG},
  697. },
  698. [MT6797_POWER_DOMAIN_MJC] = {
  699. .name = "mjc",
  700. .sta_mask = BIT(20),
  701. .ctl_offs = 0x310,
  702. .sram_pdn_bits = GENMASK(8, 8),
  703. .sram_pdn_ack_bits = GENMASK(12, 12),
  704. .clk_id = {CLK_NONE},
  705. },
  706. };
  707. #define SPM_PWR_STATUS_MT6797 0x0180
  708. #define SPM_PWR_STATUS_2ND_MT6797 0x0184
  709. static const struct scp_subdomain scp_subdomain_mt6797[] = {
  710. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VDEC},
  711. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_ISP},
  712. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VENC},
  713. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_MJC},
  714. };
  715. /*
  716. * MT7622 power domain support
  717. */
  718. static const struct scp_domain_data scp_domain_data_mt7622[] = {
  719. [MT7622_POWER_DOMAIN_ETHSYS] = {
  720. .name = "ethsys",
  721. .sta_mask = PWR_STATUS_ETHSYS,
  722. .ctl_offs = SPM_ETHSYS_PWR_CON,
  723. .sram_pdn_bits = GENMASK(11, 8),
  724. .sram_pdn_ack_bits = GENMASK(15, 12),
  725. .clk_id = {CLK_NONE},
  726. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_ETHSYS,
  727. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  728. },
  729. [MT7622_POWER_DOMAIN_HIF0] = {
  730. .name = "hif0",
  731. .sta_mask = PWR_STATUS_HIF0,
  732. .ctl_offs = SPM_HIF0_PWR_CON,
  733. .sram_pdn_bits = GENMASK(11, 8),
  734. .sram_pdn_ack_bits = GENMASK(15, 12),
  735. .clk_id = {CLK_HIFSEL},
  736. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF0,
  737. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  738. },
  739. [MT7622_POWER_DOMAIN_HIF1] = {
  740. .name = "hif1",
  741. .sta_mask = PWR_STATUS_HIF1,
  742. .ctl_offs = SPM_HIF1_PWR_CON,
  743. .sram_pdn_bits = GENMASK(11, 8),
  744. .sram_pdn_ack_bits = GENMASK(15, 12),
  745. .clk_id = {CLK_HIFSEL},
  746. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF1,
  747. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  748. },
  749. [MT7622_POWER_DOMAIN_WB] = {
  750. .name = "wb",
  751. .sta_mask = PWR_STATUS_WB,
  752. .ctl_offs = SPM_WB_PWR_CON,
  753. .sram_pdn_bits = 0,
  754. .sram_pdn_ack_bits = 0,
  755. .clk_id = {CLK_NONE},
  756. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_WB,
  757. .caps = MTK_SCPD_ACTIVE_WAKEUP | MTK_SCPD_FWAIT_SRAM,
  758. },
  759. };
  760. /*
  761. * MT7623A power domain support
  762. */
  763. static const struct scp_domain_data scp_domain_data_mt7623a[] = {
  764. [MT7623A_POWER_DOMAIN_CONN] = {
  765. .name = "conn",
  766. .sta_mask = PWR_STATUS_CONN,
  767. .ctl_offs = SPM_CONN_PWR_CON,
  768. .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_CONN_M |
  769. MT2701_TOP_AXI_PROT_EN_CONN_S,
  770. .clk_id = {CLK_NONE},
  771. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  772. },
  773. [MT7623A_POWER_DOMAIN_ETH] = {
  774. .name = "eth",
  775. .sta_mask = PWR_STATUS_ETH,
  776. .ctl_offs = SPM_ETH_PWR_CON,
  777. .sram_pdn_bits = GENMASK(11, 8),
  778. .sram_pdn_ack_bits = GENMASK(15, 12),
  779. .clk_id = {CLK_ETHIF},
  780. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  781. },
  782. [MT7623A_POWER_DOMAIN_HIF] = {
  783. .name = "hif",
  784. .sta_mask = PWR_STATUS_HIF,
  785. .ctl_offs = SPM_HIF_PWR_CON,
  786. .sram_pdn_bits = GENMASK(11, 8),
  787. .sram_pdn_ack_bits = GENMASK(15, 12),
  788. .clk_id = {CLK_ETHIF},
  789. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  790. },
  791. [MT7623A_POWER_DOMAIN_IFR_MSC] = {
  792. .name = "ifr_msc",
  793. .sta_mask = PWR_STATUS_IFR_MSC,
  794. .ctl_offs = SPM_IFR_MSC_PWR_CON,
  795. .clk_id = {CLK_NONE},
  796. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  797. },
  798. };
  799. /*
  800. * MT8173 power domain support
  801. */
  802. static const struct scp_domain_data scp_domain_data_mt8173[] = {
  803. [MT8173_POWER_DOMAIN_VDEC] = {
  804. .name = "vdec",
  805. .sta_mask = PWR_STATUS_VDEC,
  806. .ctl_offs = SPM_VDE_PWR_CON,
  807. .sram_pdn_bits = GENMASK(11, 8),
  808. .sram_pdn_ack_bits = GENMASK(12, 12),
  809. .clk_id = {CLK_MM},
  810. },
  811. [MT8173_POWER_DOMAIN_VENC] = {
  812. .name = "venc",
  813. .sta_mask = PWR_STATUS_VENC,
  814. .ctl_offs = SPM_VEN_PWR_CON,
  815. .sram_pdn_bits = GENMASK(11, 8),
  816. .sram_pdn_ack_bits = GENMASK(15, 12),
  817. .clk_id = {CLK_MM, CLK_VENC},
  818. },
  819. [MT8173_POWER_DOMAIN_ISP] = {
  820. .name = "isp",
  821. .sta_mask = PWR_STATUS_ISP,
  822. .ctl_offs = SPM_ISP_PWR_CON,
  823. .sram_pdn_bits = GENMASK(11, 8),
  824. .sram_pdn_ack_bits = GENMASK(13, 12),
  825. .clk_id = {CLK_MM},
  826. },
  827. [MT8173_POWER_DOMAIN_MM] = {
  828. .name = "mm",
  829. .sta_mask = PWR_STATUS_DISP,
  830. .ctl_offs = SPM_DIS_PWR_CON,
  831. .sram_pdn_bits = GENMASK(11, 8),
  832. .sram_pdn_ack_bits = GENMASK(12, 12),
  833. .clk_id = {CLK_MM},
  834. .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MM_M0 |
  835. MT8173_TOP_AXI_PROT_EN_MM_M1,
  836. },
  837. [MT8173_POWER_DOMAIN_VENC_LT] = {
  838. .name = "venc_lt",
  839. .sta_mask = PWR_STATUS_VENC_LT,
  840. .ctl_offs = SPM_VEN2_PWR_CON,
  841. .sram_pdn_bits = GENMASK(11, 8),
  842. .sram_pdn_ack_bits = GENMASK(15, 12),
  843. .clk_id = {CLK_MM, CLK_VENC_LT},
  844. },
  845. [MT8173_POWER_DOMAIN_AUDIO] = {
  846. .name = "audio",
  847. .sta_mask = PWR_STATUS_AUDIO,
  848. .ctl_offs = SPM_AUDIO_PWR_CON,
  849. .sram_pdn_bits = GENMASK(11, 8),
  850. .sram_pdn_ack_bits = GENMASK(15, 12),
  851. .clk_id = {CLK_NONE},
  852. },
  853. [MT8173_POWER_DOMAIN_USB] = {
  854. .name = "usb",
  855. .sta_mask = PWR_STATUS_USB,
  856. .ctl_offs = SPM_USB_PWR_CON,
  857. .sram_pdn_bits = GENMASK(11, 8),
  858. .sram_pdn_ack_bits = GENMASK(15, 12),
  859. .clk_id = {CLK_NONE},
  860. .caps = MTK_SCPD_ACTIVE_WAKEUP,
  861. },
  862. [MT8173_POWER_DOMAIN_MFG_ASYNC] = {
  863. .name = "mfg_async",
  864. .sta_mask = PWR_STATUS_MFG_ASYNC,
  865. .ctl_offs = SPM_MFG_ASYNC_PWR_CON,
  866. .sram_pdn_bits = GENMASK(11, 8),
  867. .sram_pdn_ack_bits = 0,
  868. .clk_id = {CLK_MFG},
  869. },
  870. [MT8173_POWER_DOMAIN_MFG_2D] = {
  871. .name = "mfg_2d",
  872. .sta_mask = PWR_STATUS_MFG_2D,
  873. .ctl_offs = SPM_MFG_2D_PWR_CON,
  874. .sram_pdn_bits = GENMASK(11, 8),
  875. .sram_pdn_ack_bits = GENMASK(13, 12),
  876. .clk_id = {CLK_NONE},
  877. },
  878. [MT8173_POWER_DOMAIN_MFG] = {
  879. .name = "mfg",
  880. .sta_mask = PWR_STATUS_MFG,
  881. .ctl_offs = SPM_MFG_PWR_CON,
  882. .sram_pdn_bits = GENMASK(13, 8),
  883. .sram_pdn_ack_bits = GENMASK(21, 16),
  884. .clk_id = {CLK_NONE},
  885. .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MFG_S |
  886. MT8173_TOP_AXI_PROT_EN_MFG_M0 |
  887. MT8173_TOP_AXI_PROT_EN_MFG_M1 |
  888. MT8173_TOP_AXI_PROT_EN_MFG_SNOOP_OUT,
  889. },
  890. };
  891. static const struct scp_subdomain scp_subdomain_mt8173[] = {
  892. {MT8173_POWER_DOMAIN_MFG_ASYNC, MT8173_POWER_DOMAIN_MFG_2D},
  893. {MT8173_POWER_DOMAIN_MFG_2D, MT8173_POWER_DOMAIN_MFG},
  894. };
  895. static const struct scp_soc_data mt2701_data = {
  896. .domains = scp_domain_data_mt2701,
  897. .num_domains = ARRAY_SIZE(scp_domain_data_mt2701),
  898. .regs = {
  899. .pwr_sta_offs = SPM_PWR_STATUS,
  900. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  901. },
  902. .bus_prot_reg_update = true,
  903. };
  904. static const struct scp_soc_data mt2712_data = {
  905. .domains = scp_domain_data_mt2712,
  906. .num_domains = ARRAY_SIZE(scp_domain_data_mt2712),
  907. .subdomains = scp_subdomain_mt2712,
  908. .num_subdomains = ARRAY_SIZE(scp_subdomain_mt2712),
  909. .regs = {
  910. .pwr_sta_offs = SPM_PWR_STATUS,
  911. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  912. },
  913. .bus_prot_reg_update = false,
  914. };
  915. static const struct scp_soc_data mt6797_data = {
  916. .domains = scp_domain_data_mt6797,
  917. .num_domains = ARRAY_SIZE(scp_domain_data_mt6797),
  918. .subdomains = scp_subdomain_mt6797,
  919. .num_subdomains = ARRAY_SIZE(scp_subdomain_mt6797),
  920. .regs = {
  921. .pwr_sta_offs = SPM_PWR_STATUS_MT6797,
  922. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND_MT6797
  923. },
  924. .bus_prot_reg_update = true,
  925. };
  926. static const struct scp_soc_data mt7622_data = {
  927. .domains = scp_domain_data_mt7622,
  928. .num_domains = ARRAY_SIZE(scp_domain_data_mt7622),
  929. .regs = {
  930. .pwr_sta_offs = SPM_PWR_STATUS,
  931. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  932. },
  933. .bus_prot_reg_update = true,
  934. };
  935. static const struct scp_soc_data mt7623a_data = {
  936. .domains = scp_domain_data_mt7623a,
  937. .num_domains = ARRAY_SIZE(scp_domain_data_mt7623a),
  938. .regs = {
  939. .pwr_sta_offs = SPM_PWR_STATUS,
  940. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  941. },
  942. .bus_prot_reg_update = true,
  943. };
  944. static const struct scp_soc_data mt8173_data = {
  945. .domains = scp_domain_data_mt8173,
  946. .num_domains = ARRAY_SIZE(scp_domain_data_mt8173),
  947. .subdomains = scp_subdomain_mt8173,
  948. .num_subdomains = ARRAY_SIZE(scp_subdomain_mt8173),
  949. .regs = {
  950. .pwr_sta_offs = SPM_PWR_STATUS,
  951. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  952. },
  953. .bus_prot_reg_update = true,
  954. };
  955. /*
  956. * scpsys driver init
  957. */
  958. static const struct of_device_id of_scpsys_match_tbl[] = {
  959. {
  960. .compatible = "mediatek,mt2701-scpsys",
  961. .data = &mt2701_data,
  962. }, {
  963. .compatible = "mediatek,mt2712-scpsys",
  964. .data = &mt2712_data,
  965. }, {
  966. .compatible = "mediatek,mt6797-scpsys",
  967. .data = &mt6797_data,
  968. }, {
  969. .compatible = "mediatek,mt7622-scpsys",
  970. .data = &mt7622_data,
  971. }, {
  972. .compatible = "mediatek,mt7623a-scpsys",
  973. .data = &mt7623a_data,
  974. }, {
  975. .compatible = "mediatek,mt8173-scpsys",
  976. .data = &mt8173_data,
  977. }, {
  978. /* sentinel */
  979. }
  980. };
  981. static int scpsys_probe(struct platform_device *pdev)
  982. {
  983. const struct scp_subdomain *sd;
  984. const struct scp_soc_data *soc;
  985. struct scp *scp;
  986. struct genpd_onecell_data *pd_data;
  987. int i, ret;
  988. soc = of_device_get_match_data(&pdev->dev);
  989. scp = init_scp(pdev, soc->domains, soc->num_domains, &soc->regs,
  990. soc->bus_prot_reg_update);
  991. if (IS_ERR(scp))
  992. return PTR_ERR(scp);
  993. mtk_register_power_domains(pdev, scp, soc->num_domains);
  994. pd_data = &scp->pd_data;
  995. for (i = 0, sd = soc->subdomains; i < soc->num_subdomains; i++, sd++) {
  996. ret = pm_genpd_add_subdomain(pd_data->domains[sd->origin],
  997. pd_data->domains[sd->subdomain]);
  998. if (ret && IS_ENABLED(CONFIG_PM))
  999. dev_err(&pdev->dev, "Failed to add subdomain: %d\n",
  1000. ret);
  1001. }
  1002. return 0;
  1003. }
  1004. static struct platform_driver scpsys_drv = {
  1005. .probe = scpsys_probe,
  1006. .driver = {
  1007. .name = "mtk-scpsys",
  1008. .suppress_bind_attrs = true,
  1009. .owner = THIS_MODULE,
  1010. .of_match_table = of_scpsys_match_tbl,
  1011. },
  1012. };
  1013. builtin_platform_driver(scpsys_drv);