mtk-mmsys.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. #ifndef __SOC_MEDIATEK_MTK_MMSYS_H
  3. #define __SOC_MEDIATEK_MTK_MMSYS_H
  4. #define DISP_REG_CONFIG_DISP_OVL0_MOUT_EN 0x040
  5. #define DISP_REG_CONFIG_DISP_OVL1_MOUT_EN 0x044
  6. #define DISP_REG_CONFIG_DISP_OD_MOUT_EN 0x048
  7. #define DISP_REG_CONFIG_DISP_GAMMA_MOUT_EN 0x04c
  8. #define DISP_REG_CONFIG_DISP_UFOE_MOUT_EN 0x050
  9. #define DISP_REG_CONFIG_DISP_COLOR0_SEL_IN 0x084
  10. #define DISP_REG_CONFIG_DISP_COLOR1_SEL_IN 0x088
  11. #define DISP_REG_CONFIG_DSIE_SEL_IN 0x0a4
  12. #define DISP_REG_CONFIG_DSIO_SEL_IN 0x0a8
  13. #define DISP_REG_CONFIG_DPI_SEL_IN 0x0ac
  14. #define DISP_REG_CONFIG_DISP_RDMA2_SOUT 0x0b8
  15. #define DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN 0x0c4
  16. #define DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN 0x0c8
  17. #define DISP_REG_CONFIG_MMSYS_CG_CON0 0x100
  18. #define DISP_REG_CONFIG_DISP_OVL_MOUT_EN 0x030
  19. #define DISP_REG_CONFIG_OUT_SEL 0x04c
  20. #define DISP_REG_CONFIG_DSI_SEL 0x050
  21. #define DISP_REG_CONFIG_DPI_SEL 0x064
  22. #define OVL0_MOUT_EN_COLOR0 0x1
  23. #define OD_MOUT_EN_RDMA0 0x1
  24. #define OD1_MOUT_EN_RDMA1 BIT(16)
  25. #define UFOE_MOUT_EN_DSI0 0x1
  26. #define COLOR0_SEL_IN_OVL0 0x1
  27. #define OVL1_MOUT_EN_COLOR1 0x1
  28. #define GAMMA_MOUT_EN_RDMA1 0x1
  29. #define RDMA0_SOUT_DPI0 0x2
  30. #define RDMA0_SOUT_DPI1 0x3
  31. #define RDMA0_SOUT_DSI1 0x1
  32. #define RDMA0_SOUT_DSI2 0x4
  33. #define RDMA0_SOUT_DSI3 0x5
  34. #define RDMA0_SOUT_MASK 0x7
  35. #define RDMA1_SOUT_DPI0 0x2
  36. #define RDMA1_SOUT_DPI1 0x3
  37. #define RDMA1_SOUT_DSI1 0x1
  38. #define RDMA1_SOUT_DSI2 0x4
  39. #define RDMA1_SOUT_DSI3 0x5
  40. #define RDMA1_SOUT_MASK 0x7
  41. #define RDMA2_SOUT_DPI0 0x2
  42. #define RDMA2_SOUT_DPI1 0x3
  43. #define RDMA2_SOUT_DSI1 0x1
  44. #define RDMA2_SOUT_DSI2 0x4
  45. #define RDMA2_SOUT_DSI3 0x5
  46. #define RDMA2_SOUT_MASK 0x7
  47. #define DPI0_SEL_IN_RDMA1 0x1
  48. #define DPI0_SEL_IN_RDMA2 0x3
  49. #define DPI0_SEL_IN_MASK 0x3
  50. #define DPI1_SEL_IN_RDMA1 (0x1 << 8)
  51. #define DPI1_SEL_IN_RDMA2 (0x3 << 8)
  52. #define DPI1_SEL_IN_MASK (0x3 << 8)
  53. #define DSI0_SEL_IN_RDMA1 0x1
  54. #define DSI0_SEL_IN_RDMA2 0x4
  55. #define DSI0_SEL_IN_MASK 0x7
  56. #define DSI1_SEL_IN_RDMA1 0x1
  57. #define DSI1_SEL_IN_RDMA2 0x4
  58. #define DSI1_SEL_IN_MASK 0x7
  59. #define DSI2_SEL_IN_RDMA1 (0x1 << 16)
  60. #define DSI2_SEL_IN_RDMA2 (0x4 << 16)
  61. #define DSI2_SEL_IN_MASK (0x7 << 16)
  62. #define DSI3_SEL_IN_RDMA1 (0x1 << 16)
  63. #define DSI3_SEL_IN_RDMA2 (0x4 << 16)
  64. #define DSI3_SEL_IN_MASK (0x7 << 16)
  65. #define COLOR1_SEL_IN_OVL1 0x1
  66. #define OVL_MOUT_EN_RDMA 0x1
  67. #define BLS_TO_DSI_RDMA1_TO_DPI1 0x8
  68. #define BLS_TO_DPI_RDMA1_TO_DSI 0x2
  69. #define BLS_RDMA1_DSI_DPI_MASK 0xf
  70. #define DSI_SEL_IN_BLS 0x0
  71. #define DPI_SEL_IN_BLS 0x0
  72. #define DPI_SEL_IN_MASK 0x1
  73. #define DSI_SEL_IN_RDMA 0x1
  74. #define DSI_SEL_IN_MASK 0x1
  75. struct mtk_mmsys_routes {
  76. u32 from_comp;
  77. u32 to_comp;
  78. u32 addr;
  79. u32 mask;
  80. u32 val;
  81. };
  82. struct mtk_mmsys_driver_data {
  83. const resource_size_t io_start;
  84. const char *clk_driver;
  85. const struct mtk_mmsys_routes *routes;
  86. const unsigned int num_routes;
  87. const u16 sw0_rst_offset;
  88. };
  89. struct mtk_mmsys_match_data {
  90. unsigned short num_drv_data;
  91. const struct mtk_mmsys_driver_data *drv_data[];
  92. };
  93. /*
  94. * Routes in mt8173, mt2701, mt2712 are different. That means
  95. * in the same register address, it controls different input/output
  96. * selection for each SoC. But, right now, they use the same table as
  97. * default routes meet their requirements. But we don't have the complete
  98. * route information for these three SoC, so just keep them in the same
  99. * table. After we've more information, we could separate mt2701, mt2712
  100. * to an independent table.
  101. */
  102. static const struct mtk_mmsys_routes mmsys_default_routing_table[] = {
  103. {
  104. DDP_COMPONENT_BLS, DDP_COMPONENT_DSI0,
  105. DISP_REG_CONFIG_OUT_SEL, BLS_RDMA1_DSI_DPI_MASK,
  106. BLS_TO_DSI_RDMA1_TO_DPI1
  107. }, {
  108. DDP_COMPONENT_BLS, DDP_COMPONENT_DSI0,
  109. DISP_REG_CONFIG_DSI_SEL, DSI_SEL_IN_MASK,
  110. DSI_SEL_IN_BLS
  111. }, {
  112. DDP_COMPONENT_BLS, DDP_COMPONENT_DPI0,
  113. DISP_REG_CONFIG_OUT_SEL, BLS_RDMA1_DSI_DPI_MASK,
  114. BLS_TO_DPI_RDMA1_TO_DSI
  115. }, {
  116. DDP_COMPONENT_BLS, DDP_COMPONENT_DPI0,
  117. DISP_REG_CONFIG_DSI_SEL, DSI_SEL_IN_MASK,
  118. DSI_SEL_IN_RDMA
  119. }, {
  120. DDP_COMPONENT_BLS, DDP_COMPONENT_DPI0,
  121. DISP_REG_CONFIG_DPI_SEL, DPI_SEL_IN_MASK,
  122. DPI_SEL_IN_BLS
  123. }, {
  124. DDP_COMPONENT_GAMMA, DDP_COMPONENT_RDMA1,
  125. DISP_REG_CONFIG_DISP_GAMMA_MOUT_EN, GAMMA_MOUT_EN_RDMA1,
  126. GAMMA_MOUT_EN_RDMA1
  127. }, {
  128. DDP_COMPONENT_OD0, DDP_COMPONENT_RDMA0,
  129. DISP_REG_CONFIG_DISP_OD_MOUT_EN, OD_MOUT_EN_RDMA0,
  130. OD_MOUT_EN_RDMA0
  131. }, {
  132. DDP_COMPONENT_OD1, DDP_COMPONENT_RDMA1,
  133. DISP_REG_CONFIG_DISP_OD_MOUT_EN, OD1_MOUT_EN_RDMA1,
  134. OD1_MOUT_EN_RDMA1
  135. }, {
  136. DDP_COMPONENT_OVL0, DDP_COMPONENT_COLOR0,
  137. DISP_REG_CONFIG_DISP_OVL0_MOUT_EN, OVL0_MOUT_EN_COLOR0,
  138. OVL0_MOUT_EN_COLOR0
  139. }, {
  140. DDP_COMPONENT_OVL0, DDP_COMPONENT_COLOR0,
  141. DISP_REG_CONFIG_DISP_COLOR0_SEL_IN, COLOR0_SEL_IN_OVL0,
  142. COLOR0_SEL_IN_OVL0
  143. }, {
  144. DDP_COMPONENT_OVL0, DDP_COMPONENT_RDMA0,
  145. DISP_REG_CONFIG_DISP_OVL_MOUT_EN, OVL_MOUT_EN_RDMA,
  146. OVL_MOUT_EN_RDMA
  147. }, {
  148. DDP_COMPONENT_OVL1, DDP_COMPONENT_COLOR1,
  149. DISP_REG_CONFIG_DISP_OVL1_MOUT_EN, OVL1_MOUT_EN_COLOR1,
  150. OVL1_MOUT_EN_COLOR1
  151. }, {
  152. DDP_COMPONENT_OVL1, DDP_COMPONENT_COLOR1,
  153. DISP_REG_CONFIG_DISP_COLOR1_SEL_IN, COLOR1_SEL_IN_OVL1,
  154. COLOR1_SEL_IN_OVL1
  155. }, {
  156. DDP_COMPONENT_RDMA0, DDP_COMPONENT_DPI0,
  157. DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN, RDMA0_SOUT_MASK,
  158. RDMA0_SOUT_DPI0
  159. }, {
  160. DDP_COMPONENT_RDMA0, DDP_COMPONENT_DPI1,
  161. DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN, RDMA0_SOUT_MASK,
  162. RDMA0_SOUT_DPI1
  163. }, {
  164. DDP_COMPONENT_RDMA0, DDP_COMPONENT_DSI1,
  165. DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN, RDMA0_SOUT_MASK,
  166. RDMA0_SOUT_DSI1
  167. }, {
  168. DDP_COMPONENT_RDMA0, DDP_COMPONENT_DSI2,
  169. DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN, RDMA0_SOUT_MASK,
  170. RDMA0_SOUT_DSI2
  171. }, {
  172. DDP_COMPONENT_RDMA0, DDP_COMPONENT_DSI3,
  173. DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN, RDMA0_SOUT_MASK,
  174. RDMA0_SOUT_DSI3
  175. }, {
  176. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DPI0,
  177. DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN, RDMA1_SOUT_MASK,
  178. RDMA1_SOUT_DPI0
  179. }, {
  180. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DPI0,
  181. DISP_REG_CONFIG_DPI_SEL_IN, DPI0_SEL_IN_MASK,
  182. DPI0_SEL_IN_RDMA1
  183. }, {
  184. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DPI1,
  185. DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN, RDMA1_SOUT_MASK,
  186. RDMA1_SOUT_DPI1
  187. }, {
  188. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DPI1,
  189. DISP_REG_CONFIG_DPI_SEL_IN, DPI1_SEL_IN_MASK,
  190. DPI1_SEL_IN_RDMA1
  191. }, {
  192. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DSI0,
  193. DISP_REG_CONFIG_DSIE_SEL_IN, DSI0_SEL_IN_MASK,
  194. DSI0_SEL_IN_RDMA1
  195. }, {
  196. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DSI1,
  197. DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN, RDMA1_SOUT_MASK,
  198. RDMA1_SOUT_DSI1
  199. }, {
  200. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DSI1,
  201. DISP_REG_CONFIG_DSIO_SEL_IN, DSI1_SEL_IN_MASK,
  202. DSI1_SEL_IN_RDMA1
  203. }, {
  204. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DSI2,
  205. DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN, RDMA1_SOUT_MASK,
  206. RDMA1_SOUT_DSI2
  207. }, {
  208. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DSI2,
  209. DISP_REG_CONFIG_DSIE_SEL_IN, DSI2_SEL_IN_MASK,
  210. DSI2_SEL_IN_RDMA1
  211. }, {
  212. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DSI3,
  213. DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN, RDMA1_SOUT_MASK,
  214. RDMA1_SOUT_DSI3
  215. }, {
  216. DDP_COMPONENT_RDMA1, DDP_COMPONENT_DSI3,
  217. DISP_REG_CONFIG_DSIO_SEL_IN, DSI3_SEL_IN_MASK,
  218. DSI3_SEL_IN_RDMA1
  219. }, {
  220. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DPI0,
  221. DISP_REG_CONFIG_DISP_RDMA2_SOUT, RDMA2_SOUT_MASK,
  222. RDMA2_SOUT_DPI0
  223. }, {
  224. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DPI0,
  225. DISP_REG_CONFIG_DPI_SEL_IN, DPI0_SEL_IN_MASK,
  226. DPI0_SEL_IN_RDMA2
  227. }, {
  228. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DPI1,
  229. DISP_REG_CONFIG_DISP_RDMA2_SOUT, RDMA2_SOUT_MASK,
  230. RDMA2_SOUT_DPI1
  231. }, {
  232. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DPI1,
  233. DISP_REG_CONFIG_DPI_SEL_IN, DPI1_SEL_IN_MASK,
  234. DPI1_SEL_IN_RDMA2
  235. }, {
  236. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DSI0,
  237. DISP_REG_CONFIG_DSIE_SEL_IN, DSI0_SEL_IN_MASK,
  238. DSI0_SEL_IN_RDMA2
  239. }, {
  240. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DSI1,
  241. DISP_REG_CONFIG_DISP_RDMA2_SOUT, RDMA2_SOUT_MASK,
  242. RDMA2_SOUT_DSI1
  243. }, {
  244. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DSI1,
  245. DISP_REG_CONFIG_DSIO_SEL_IN, DSI1_SEL_IN_MASK,
  246. DSI1_SEL_IN_RDMA2
  247. }, {
  248. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DSI2,
  249. DISP_REG_CONFIG_DISP_RDMA2_SOUT, RDMA2_SOUT_MASK,
  250. RDMA2_SOUT_DSI2
  251. }, {
  252. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DSI2,
  253. DISP_REG_CONFIG_DSIE_SEL_IN, DSI2_SEL_IN_MASK,
  254. DSI2_SEL_IN_RDMA2
  255. }, {
  256. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DSI3,
  257. DISP_REG_CONFIG_DISP_RDMA2_SOUT, RDMA2_SOUT_MASK,
  258. RDMA2_SOUT_DSI3
  259. }, {
  260. DDP_COMPONENT_RDMA2, DDP_COMPONENT_DSI3,
  261. DISP_REG_CONFIG_DSIO_SEL_IN, DSI3_SEL_IN_MASK,
  262. DSI3_SEL_IN_RDMA2
  263. }, {
  264. DDP_COMPONENT_UFOE, DDP_COMPONENT_DSI0,
  265. DISP_REG_CONFIG_DISP_UFOE_MOUT_EN, UFOE_MOUT_EN_DSI0,
  266. UFOE_MOUT_EN_DSI0
  267. }
  268. };
  269. #endif /* __SOC_MEDIATEK_MTK_MMSYS_H */