ql4_def.h 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * QLogic iSCSI HBA Driver
  4. * Copyright (c) 2003-2013 QLogic Corporation
  5. */
  6. #ifndef __QL4_DEF_H
  7. #define __QL4_DEF_H
  8. #include <linux/kernel.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include <linux/module.h>
  12. #include <linux/list.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/sched.h>
  16. #include <linux/slab.h>
  17. #include <linux/dmapool.h>
  18. #include <linux/mempool.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/workqueue.h>
  21. #include <linux/delay.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/mutex.h>
  24. #include <linux/aer.h>
  25. #include <linux/bsg-lib.h>
  26. #include <linux/vmalloc.h>
  27. #include <net/tcp.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_host.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_cmnd.h>
  32. #include <scsi/scsi_transport.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include <scsi/scsi_bsg_iscsi.h>
  35. #include <scsi/scsi_netlink.h>
  36. #include <scsi/libiscsi.h>
  37. #include "ql4_dbg.h"
  38. #include "ql4_nx.h"
  39. #include "ql4_fw.h"
  40. #include "ql4_nvram.h"
  41. #include "ql4_83xx.h"
  42. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
  43. #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
  44. #endif
  45. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
  46. #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
  47. #endif
  48. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
  49. #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
  50. #endif
  51. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
  52. #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
  53. #endif
  54. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8324
  55. #define PCI_DEVICE_ID_QLOGIC_ISP8324 0x8032
  56. #endif
  57. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8042
  58. #define PCI_DEVICE_ID_QLOGIC_ISP8042 0x8042
  59. #endif
  60. #define ISP4XXX_PCI_FN_1 0x1
  61. #define ISP4XXX_PCI_FN_2 0x3
  62. #define QLA_SUCCESS 0
  63. #define QLA_ERROR 1
  64. #define STATUS(status) status == QLA_ERROR ? "FAILED" : "SUCCEEDED"
  65. /*
  66. * Data bit definitions
  67. */
  68. #define BIT_0 0x1
  69. #define BIT_1 0x2
  70. #define BIT_2 0x4
  71. #define BIT_3 0x8
  72. #define BIT_4 0x10
  73. #define BIT_5 0x20
  74. #define BIT_6 0x40
  75. #define BIT_7 0x80
  76. #define BIT_8 0x100
  77. #define BIT_9 0x200
  78. #define BIT_10 0x400
  79. #define BIT_11 0x800
  80. #define BIT_12 0x1000
  81. #define BIT_13 0x2000
  82. #define BIT_14 0x4000
  83. #define BIT_15 0x8000
  84. #define BIT_16 0x10000
  85. #define BIT_17 0x20000
  86. #define BIT_18 0x40000
  87. #define BIT_19 0x80000
  88. #define BIT_20 0x100000
  89. #define BIT_21 0x200000
  90. #define BIT_22 0x400000
  91. #define BIT_23 0x800000
  92. #define BIT_24 0x1000000
  93. #define BIT_25 0x2000000
  94. #define BIT_26 0x4000000
  95. #define BIT_27 0x8000000
  96. #define BIT_28 0x10000000
  97. #define BIT_29 0x20000000
  98. #define BIT_30 0x40000000
  99. #define BIT_31 0x80000000
  100. /**
  101. * Macros to help code, maintain, etc.
  102. **/
  103. #define ql4_printk(level, ha, format, arg...) \
  104. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  105. /*
  106. * Host adapter default definitions
  107. ***********************************/
  108. #define MAX_HBAS 16
  109. #define MAX_BUSES 1
  110. #define MAX_TARGETS MAX_DEV_DB_ENTRIES
  111. #define MAX_LUNS 0xffff
  112. #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
  113. #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
  114. #define MAX_PDU_ENTRIES 32
  115. #define INVALID_ENTRY 0xFFFF
  116. #define MAX_CMDS_TO_RISC 1024
  117. #define MAX_SRBS MAX_CMDS_TO_RISC
  118. #define MBOX_AEN_REG_COUNT 8
  119. #define MAX_INIT_RETRIES 5
  120. /*
  121. * Buffer sizes
  122. */
  123. #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
  124. #define RESPONSE_QUEUE_DEPTH 64
  125. #define QUEUE_SIZE 64
  126. #define DMA_BUFFER_SIZE 512
  127. #define IOCB_HIWAT_CUSHION 4
  128. /*
  129. * Misc
  130. */
  131. #define MAC_ADDR_LEN 6 /* in bytes */
  132. #define IP_ADDR_LEN 4 /* in bytes */
  133. #define IPv6_ADDR_LEN 16 /* IPv6 address size */
  134. #define DRIVER_NAME "qla4xxx"
  135. #define MAX_LINKED_CMDS_PER_LUN 3
  136. #define MAX_REQS_SERVICED_PER_INTR 1
  137. #define ISCSI_IPADDR_SIZE 4 /* IP address size */
  138. #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
  139. #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
  140. #define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
  141. /* recovery timeout */
  142. #define LSDW(x) ((u32)((u64)(x)))
  143. #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
  144. #define DEV_DB_NON_PERSISTENT 0
  145. #define DEV_DB_PERSISTENT 1
  146. #define QL4_ISP_REG_DISCONNECT 0xffffffffU
  147. #define COPY_ISID(dst_isid, src_isid) { \
  148. int i, j; \
  149. for (i = 0, j = ISID_SIZE - 1; i < ISID_SIZE;) \
  150. dst_isid[i++] = src_isid[j--]; \
  151. }
  152. #define SET_BITVAL(o, n, v) { \
  153. if (o) \
  154. n |= v; \
  155. else \
  156. n &= ~v; \
  157. }
  158. #define OP_STATE(o, f, p) { \
  159. p = (o & f) ? "enable" : "disable"; \
  160. }
  161. /*
  162. * Retry & Timeout Values
  163. */
  164. #define MBOX_TOV 60
  165. #define SOFT_RESET_TOV 30
  166. #define RESET_INTR_TOV 3
  167. #define SEMAPHORE_TOV 10
  168. #define ADAPTER_INIT_TOV 30
  169. #define ADAPTER_RESET_TOV 180
  170. #define EXTEND_CMD_TOV 60
  171. #define WAIT_CMD_TOV 5
  172. #define EH_WAIT_CMD_TOV 120
  173. #define FIRMWARE_UP_TOV 60
  174. #define RESET_FIRMWARE_TOV 30
  175. #define LOGOUT_TOV 10
  176. #define IOCB_TOV_MARGIN 10
  177. #define RELOGIN_TOV 18
  178. #define ISNS_DEREG_TOV 5
  179. #define HBA_ONLINE_TOV 30
  180. #define DISABLE_ACB_TOV 30
  181. #define IP_CONFIG_TOV 30
  182. #define LOGIN_TOV 12
  183. #define BOOT_LOGIN_RESP_TOV 60
  184. #define MAX_RESET_HA_RETRIES 2
  185. #define FW_ALIVE_WAIT_TOV 3
  186. #define IDC_EXTEND_TOV 8
  187. #define IDC_COMP_TOV 5
  188. #define LINK_UP_COMP_TOV 30
  189. /*
  190. * Note: the data structure below does not have a struct iscsi_cmd member since
  191. * the qla4xxx driver does not use libiscsi for SCSI I/O.
  192. */
  193. struct qla4xxx_cmd_priv {
  194. struct srb *srb;
  195. };
  196. static inline struct qla4xxx_cmd_priv *qla4xxx_cmd_priv(struct scsi_cmnd *cmd)
  197. {
  198. return scsi_cmd_priv(cmd);
  199. }
  200. /*
  201. * SCSI Request Block structure (srb) that is associated with each scsi_cmnd.
  202. */
  203. struct srb {
  204. struct list_head list; /* (8) */
  205. struct scsi_qla_host *ha; /* HA the SP is queued on */
  206. struct ddb_entry *ddb;
  207. uint16_t flags; /* (1) Status flags. */
  208. #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
  209. #define SRB_GOT_SENSE BIT_4 /* sense data received. */
  210. uint8_t state; /* (1) Status flags. */
  211. #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
  212. #define SRB_FREE_STATE 1
  213. #define SRB_ACTIVE_STATE 3
  214. #define SRB_ACTIVE_TIMEOUT_STATE 4
  215. #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
  216. struct scsi_cmnd *cmd; /* (4) SCSI command block */
  217. dma_addr_t dma_handle; /* (4) for unmap of single transfers */
  218. struct kref srb_ref; /* reference count for this srb */
  219. uint8_t err_id; /* error id */
  220. #define SRB_ERR_PORT 1 /* Request failed because "port down" */
  221. #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
  222. #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
  223. #define SRB_ERR_OTHER 4
  224. uint16_t reserved;
  225. uint16_t iocb_tov;
  226. uint16_t iocb_cnt; /* Number of used iocbs */
  227. uint16_t cc_stat;
  228. /* Used for extended sense / status continuation */
  229. uint8_t *req_sense_ptr;
  230. uint16_t req_sense_len;
  231. uint16_t reserved2;
  232. };
  233. /* Mailbox request block structure */
  234. struct mrb {
  235. struct scsi_qla_host *ha;
  236. struct mbox_cmd_iocb *mbox;
  237. uint32_t mbox_cmd;
  238. uint16_t iocb_cnt; /* Number of used iocbs */
  239. uint32_t pid;
  240. };
  241. /*
  242. * Asynchronous Event Queue structure
  243. */
  244. struct aen {
  245. uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
  246. };
  247. struct ql4_aen_log {
  248. int count;
  249. struct aen entry[MAX_AEN_ENTRIES];
  250. };
  251. /*
  252. * Device Database (DDB) structure
  253. */
  254. struct ddb_entry {
  255. struct scsi_qla_host *ha;
  256. struct iscsi_cls_session *sess;
  257. struct iscsi_cls_conn *conn;
  258. uint16_t fw_ddb_index; /* DDB firmware index */
  259. uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
  260. uint16_t ddb_type;
  261. #define FLASH_DDB 0x01
  262. struct dev_db_entry fw_ddb_entry;
  263. int (*unblock_sess)(struct iscsi_cls_session *cls_session);
  264. int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
  265. struct ddb_entry *ddb_entry, uint32_t state);
  266. /* Driver Re-login */
  267. unsigned long flags; /* DDB Flags */
  268. #define DDB_CONN_CLOSE_FAILURE 0 /* 0x00000001 */
  269. uint16_t default_relogin_timeout; /* Max time to wait for
  270. * relogin to complete */
  271. atomic_t retry_relogin_timer; /* Min Time between relogins
  272. * (4000 only) */
  273. atomic_t relogin_timer; /* Max Time to wait for
  274. * relogin to complete */
  275. atomic_t relogin_retry_count; /* Num of times relogin has been
  276. * retried */
  277. uint32_t default_time2wait; /* Default Min time between
  278. * relogins (+aens) */
  279. uint16_t chap_tbl_idx;
  280. };
  281. struct qla_ddb_index {
  282. struct list_head list;
  283. uint16_t fw_ddb_idx;
  284. uint16_t flash_ddb_idx;
  285. struct dev_db_entry fw_ddb;
  286. uint8_t flash_isid[6];
  287. };
  288. #define DDB_IPADDR_LEN 64
  289. struct ql4_tuple_ddb {
  290. int port;
  291. int tpgt;
  292. char ip_addr[DDB_IPADDR_LEN];
  293. char iscsi_name[ISCSI_NAME_SIZE];
  294. uint16_t options;
  295. #define DDB_OPT_IPV6 0x0e0e
  296. #define DDB_OPT_IPV4 0x0f0f
  297. uint8_t isid[6];
  298. };
  299. /*
  300. * DDB states.
  301. */
  302. #define DDB_STATE_DEAD 0 /* We can no longer talk to
  303. * this device */
  304. #define DDB_STATE_ONLINE 1 /* Device ready to accept
  305. * commands */
  306. #define DDB_STATE_MISSING 2 /* Device logged off, trying
  307. * to re-login */
  308. /*
  309. * DDB flags.
  310. */
  311. #define DF_RELOGIN 0 /* Relogin to device */
  312. #define DF_BOOT_TGT 1 /* Boot target entry */
  313. #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
  314. #define DF_FO_MASKED 3
  315. #define DF_DISABLE_RELOGIN 4 /* Disable relogin to device */
  316. enum qla4_work_type {
  317. QLA4_EVENT_AEN,
  318. QLA4_EVENT_PING_STATUS,
  319. };
  320. struct qla4_work_evt {
  321. struct list_head list;
  322. enum qla4_work_type type;
  323. union {
  324. struct {
  325. enum iscsi_host_event_code code;
  326. uint32_t data_size;
  327. uint8_t data[];
  328. } aen;
  329. struct {
  330. uint32_t status;
  331. uint32_t pid;
  332. uint32_t data_size;
  333. uint8_t data[];
  334. } ping;
  335. } u;
  336. };
  337. struct ql82xx_hw_data {
  338. /* Offsets for flash/nvram access (set to ~0 if not used). */
  339. uint32_t flash_conf_off;
  340. uint32_t flash_data_off;
  341. uint32_t fdt_wrt_disable;
  342. uint32_t fdt_erase_cmd;
  343. uint32_t fdt_block_size;
  344. uint32_t fdt_unprotect_sec_cmd;
  345. uint32_t fdt_protect_sec_cmd;
  346. uint32_t flt_region_flt;
  347. uint32_t flt_region_fdt;
  348. uint32_t flt_region_boot;
  349. uint32_t flt_region_bootload;
  350. uint32_t flt_region_fw;
  351. uint32_t flt_iscsi_param;
  352. uint32_t flt_region_chap;
  353. uint32_t flt_chap_size;
  354. uint32_t flt_region_ddb;
  355. uint32_t flt_ddb_size;
  356. };
  357. struct qla4_8xxx_legacy_intr_set {
  358. uint32_t int_vec_bit;
  359. uint32_t tgt_status_reg;
  360. uint32_t tgt_mask_reg;
  361. uint32_t pci_int_reg;
  362. };
  363. /* MSI-X Support */
  364. #define QLA_MSIX_ENTRIES 2
  365. /*
  366. * ISP Operations
  367. */
  368. struct isp_operations {
  369. int (*iospace_config) (struct scsi_qla_host *ha);
  370. void (*pci_config) (struct scsi_qla_host *);
  371. void (*disable_intrs) (struct scsi_qla_host *);
  372. void (*enable_intrs) (struct scsi_qla_host *);
  373. int (*start_firmware) (struct scsi_qla_host *);
  374. int (*restart_firmware) (struct scsi_qla_host *);
  375. irqreturn_t (*intr_handler) (int , void *);
  376. void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
  377. int (*need_reset) (struct scsi_qla_host *);
  378. int (*reset_chip) (struct scsi_qla_host *);
  379. int (*reset_firmware) (struct scsi_qla_host *);
  380. void (*queue_iocb) (struct scsi_qla_host *);
  381. void (*complete_iocb) (struct scsi_qla_host *);
  382. uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
  383. uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
  384. int (*get_sys_info) (struct scsi_qla_host *);
  385. uint32_t (*rd_reg_direct) (struct scsi_qla_host *, ulong);
  386. void (*wr_reg_direct) (struct scsi_qla_host *, ulong, uint32_t);
  387. int (*rd_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t *);
  388. int (*wr_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t);
  389. int (*idc_lock) (struct scsi_qla_host *); /* Context: task, can sleep */
  390. void (*idc_unlock) (struct scsi_qla_host *);
  391. void (*rom_lock_recovery) (struct scsi_qla_host *); /* Context: task, can sleep */
  392. void (*queue_mailbox_command) (struct scsi_qla_host *, uint32_t *, int);
  393. void (*process_mailbox_interrupt) (struct scsi_qla_host *, int);
  394. };
  395. struct ql4_mdump_size_table {
  396. uint32_t size;
  397. uint32_t size_cmask_02;
  398. uint32_t size_cmask_04;
  399. uint32_t size_cmask_08;
  400. uint32_t size_cmask_10;
  401. uint32_t size_cmask_FF;
  402. uint32_t version;
  403. };
  404. /*qla4xxx ipaddress configuration details */
  405. struct ipaddress_config {
  406. uint16_t ipv4_options;
  407. uint16_t tcp_options;
  408. uint16_t ipv4_vlan_tag;
  409. uint8_t ipv4_addr_state;
  410. uint8_t ip_address[IP_ADDR_LEN];
  411. uint8_t subnet_mask[IP_ADDR_LEN];
  412. uint8_t gateway[IP_ADDR_LEN];
  413. uint32_t ipv6_options;
  414. uint32_t ipv6_addl_options;
  415. uint8_t ipv6_link_local_state;
  416. uint8_t ipv6_addr0_state;
  417. uint8_t ipv6_addr1_state;
  418. uint8_t ipv6_default_router_state;
  419. uint16_t ipv6_vlan_tag;
  420. struct in6_addr ipv6_link_local_addr;
  421. struct in6_addr ipv6_addr0;
  422. struct in6_addr ipv6_addr1;
  423. struct in6_addr ipv6_default_router_addr;
  424. uint16_t eth_mtu_size;
  425. uint16_t ipv4_port;
  426. uint16_t ipv6_port;
  427. uint8_t control;
  428. uint16_t ipv6_tcp_options;
  429. uint8_t tcp_wsf;
  430. uint8_t ipv6_tcp_wsf;
  431. uint8_t ipv4_tos;
  432. uint8_t ipv4_cache_id;
  433. uint8_t ipv6_cache_id;
  434. uint8_t ipv4_alt_cid_len;
  435. uint8_t ipv4_alt_cid[11];
  436. uint8_t ipv4_vid_len;
  437. uint8_t ipv4_vid[11];
  438. uint8_t ipv4_ttl;
  439. uint16_t ipv6_flow_lbl;
  440. uint8_t ipv6_traffic_class;
  441. uint8_t ipv6_hop_limit;
  442. uint32_t ipv6_nd_reach_time;
  443. uint32_t ipv6_nd_rexmit_timer;
  444. uint32_t ipv6_nd_stale_timeout;
  445. uint8_t ipv6_dup_addr_detect_count;
  446. uint32_t ipv6_gw_advrt_mtu;
  447. uint16_t def_timeout;
  448. uint8_t abort_timer;
  449. uint16_t iscsi_options;
  450. uint16_t iscsi_max_pdu_size;
  451. uint16_t iscsi_first_burst_len;
  452. uint16_t iscsi_max_outstnd_r2t;
  453. uint16_t iscsi_max_burst_len;
  454. uint8_t iscsi_name[224];
  455. };
  456. #define QL4_CHAP_MAX_NAME_LEN 256
  457. #define QL4_CHAP_MAX_SECRET_LEN 100
  458. #define LOCAL_CHAP 0
  459. #define BIDI_CHAP 1
  460. struct ql4_chap_format {
  461. u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
  462. u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
  463. u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
  464. u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
  465. u16 intr_chap_name_length;
  466. u16 intr_secret_length;
  467. u16 target_chap_name_length;
  468. u16 target_secret_length;
  469. };
  470. struct ip_address_format {
  471. u8 ip_type;
  472. u8 ip_address[16];
  473. };
  474. struct ql4_conn_info {
  475. u16 dest_port;
  476. struct ip_address_format dest_ipaddr;
  477. struct ql4_chap_format chap;
  478. };
  479. struct ql4_boot_session_info {
  480. u8 target_name[224];
  481. struct ql4_conn_info conn_list[1];
  482. };
  483. struct ql4_boot_tgt_info {
  484. struct ql4_boot_session_info boot_pri_sess;
  485. struct ql4_boot_session_info boot_sec_sess;
  486. };
  487. /*
  488. * Linux Host Adapter structure
  489. */
  490. struct scsi_qla_host {
  491. /* Linux adapter configuration data */
  492. unsigned long flags;
  493. #define AF_ONLINE 0 /* 0x00000001 */
  494. #define AF_INIT_DONE 1 /* 0x00000002 */
  495. #define AF_MBOX_COMMAND 2 /* 0x00000004 */
  496. #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
  497. #define AF_ST_DISCOVERY_IN_PROGRESS 4 /* 0x00000010 */
  498. #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
  499. #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
  500. #define AF_LINK_UP 8 /* 0x00000100 */
  501. #define AF_LOOPBACK 9 /* 0x00000200 */
  502. #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
  503. #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
  504. #define AF_HA_REMOVAL 12 /* 0x00001000 */
  505. #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
  506. #define AF_FW_RECOVERY 19 /* 0x00080000 */
  507. #define AF_EEH_BUSY 20 /* 0x00100000 */
  508. #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
  509. #define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
  510. #define AF_82XX_FW_DUMPED 24 /* 0x01000000 */
  511. #define AF_8XXX_RST_OWNER 25 /* 0x02000000 */
  512. #define AF_82XX_DUMP_READING 26 /* 0x04000000 */
  513. #define AF_83XX_IOCB_INTR_ON 28 /* 0x10000000 */
  514. #define AF_83XX_MBOX_INTR_ON 29 /* 0x20000000 */
  515. unsigned long dpc_flags;
  516. #define DPC_RESET_HA 1 /* 0x00000002 */
  517. #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
  518. #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
  519. #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
  520. #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
  521. #define DPC_ISNS_RESTART 7 /* 0x00000080 */
  522. #define DPC_AEN 9 /* 0x00000200 */
  523. #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
  524. #define DPC_LINK_CHANGED 18 /* 0x00040000 */
  525. #define DPC_RESET_ACTIVE 20 /* 0x00100000 */
  526. #define DPC_HA_UNRECOVERABLE 21 /* 0x00200000 ISP-82xx only*/
  527. #define DPC_HA_NEED_QUIESCENT 22 /* 0x00400000 ISP-82xx only*/
  528. #define DPC_POST_IDC_ACK 23 /* 0x00800000 */
  529. #define DPC_RESTORE_ACB 24 /* 0x01000000 */
  530. #define DPC_SYSFS_DDB_EXPORT 25 /* 0x02000000 */
  531. struct Scsi_Host *host; /* pointer to host data */
  532. uint32_t tot_ddbs;
  533. uint16_t iocb_cnt;
  534. uint16_t iocb_hiwat;
  535. /* SRB cache. */
  536. #define SRB_MIN_REQ 128
  537. mempool_t *srb_mempool;
  538. /* pci information */
  539. struct pci_dev *pdev;
  540. struct isp_reg __iomem *reg; /* Base I/O address */
  541. unsigned long pio_address;
  542. unsigned long pio_length;
  543. #define MIN_IOBASE_LEN 0x100
  544. uint16_t req_q_count;
  545. unsigned long host_no;
  546. /* NVRAM registers */
  547. struct eeprom_data *nvram;
  548. spinlock_t hardware_lock ____cacheline_aligned;
  549. uint32_t eeprom_cmd_data;
  550. /* Counters for general statistics */
  551. uint64_t isr_count;
  552. uint64_t adapter_error_count;
  553. uint64_t device_error_count;
  554. uint64_t total_io_count;
  555. uint64_t total_mbytes_xferred;
  556. uint64_t link_failure_count;
  557. uint64_t invalid_crc_count;
  558. uint32_t bytes_xfered;
  559. uint32_t spurious_int_count;
  560. uint32_t aborted_io_count;
  561. uint32_t io_timeout_count;
  562. uint32_t mailbox_timeout_count;
  563. uint32_t seconds_since_last_intr;
  564. uint32_t seconds_since_last_heartbeat;
  565. uint32_t mac_index;
  566. /* Info Needed for Management App */
  567. /* --- From GetFwVersion --- */
  568. uint32_t firmware_version[2];
  569. uint32_t patch_number;
  570. uint32_t build_number;
  571. uint32_t board_id;
  572. /* --- From Init_FW --- */
  573. /* init_cb_t *init_cb; */
  574. uint16_t firmware_options;
  575. uint8_t alias[32];
  576. uint8_t name_string[256];
  577. uint8_t heartbeat_interval;
  578. /* --- From FlashSysInfo --- */
  579. uint8_t my_mac[MAC_ADDR_LEN];
  580. uint8_t serial_number[16];
  581. uint16_t port_num;
  582. /* --- From GetFwState --- */
  583. uint32_t firmware_state;
  584. uint32_t addl_fw_state;
  585. /* Linux kernel thread */
  586. struct workqueue_struct *dpc_thread;
  587. struct work_struct dpc_work;
  588. /* Linux timer thread */
  589. struct timer_list timer;
  590. uint32_t timer_active;
  591. /* Recovery Timers */
  592. atomic_t check_relogin_timeouts;
  593. uint32_t retry_reset_ha_cnt;
  594. uint32_t isp_reset_timer; /* reset test timer */
  595. uint32_t nic_reset_timer; /* simulated nic reset test timer */
  596. int eh_start;
  597. struct list_head free_srb_q;
  598. uint16_t free_srb_q_count;
  599. uint16_t num_srbs_allocated;
  600. /* DMA Memory Block */
  601. void *queues;
  602. dma_addr_t queues_dma;
  603. unsigned long queues_len;
  604. #define MEM_ALIGN_VALUE \
  605. ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
  606. sizeof(struct queue_entry))
  607. /* request and response queue variables */
  608. dma_addr_t request_dma;
  609. struct queue_entry *request_ring;
  610. struct queue_entry *request_ptr;
  611. dma_addr_t response_dma;
  612. struct queue_entry *response_ring;
  613. struct queue_entry *response_ptr;
  614. dma_addr_t shadow_regs_dma;
  615. struct shadow_regs *shadow_regs;
  616. uint16_t request_in; /* Current indexes. */
  617. uint16_t request_out;
  618. uint16_t response_in;
  619. uint16_t response_out;
  620. /* aen queue variables */
  621. uint16_t aen_q_count; /* Number of available aen_q entries */
  622. uint16_t aen_in; /* Current indexes */
  623. uint16_t aen_out;
  624. struct aen aen_q[MAX_AEN_ENTRIES];
  625. struct ql4_aen_log aen_log;/* tracks all aens */
  626. /* This mutex protects several threads to do mailbox commands
  627. * concurrently.
  628. */
  629. struct mutex mbox_sem;
  630. /* temporary mailbox status registers */
  631. volatile uint8_t mbox_status_count;
  632. volatile uint32_t mbox_status[MBOX_REG_COUNT];
  633. /* FW ddb index map */
  634. struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
  635. /* Saved srb for status continuation entry processing */
  636. struct srb *status_srb;
  637. uint8_t acb_version;
  638. /* qla82xx specific fields */
  639. struct device_reg_82xx __iomem *qla4_82xx_reg; /* Base I/O address */
  640. unsigned long nx_pcibase; /* Base I/O address */
  641. uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
  642. unsigned long nx_db_wr_ptr; /* Door bell write pointer */
  643. unsigned long first_page_group_start;
  644. unsigned long first_page_group_end;
  645. uint32_t crb_win;
  646. uint32_t curr_window;
  647. uint32_t ddr_mn_window;
  648. unsigned long mn_win_crb;
  649. unsigned long ms_win_crb;
  650. int qdr_sn_window;
  651. rwlock_t hw_lock;
  652. uint16_t func_num;
  653. int link_width;
  654. struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
  655. u32 nx_crb_mask;
  656. uint8_t revision_id;
  657. uint32_t fw_heartbeat_counter;
  658. struct isp_operations *isp_ops;
  659. struct ql82xx_hw_data hw;
  660. uint32_t nx_dev_init_timeout;
  661. uint32_t nx_reset_timeout;
  662. void *fw_dump;
  663. uint32_t fw_dump_size;
  664. uint32_t fw_dump_capture_mask;
  665. void *fw_dump_tmplt_hdr;
  666. uint32_t fw_dump_tmplt_size;
  667. uint32_t fw_dump_skip_size;
  668. struct completion mbx_intr_comp;
  669. struct ipaddress_config ip_config;
  670. struct iscsi_iface *iface_ipv4;
  671. struct iscsi_iface *iface_ipv6_0;
  672. struct iscsi_iface *iface_ipv6_1;
  673. /* --- From About Firmware --- */
  674. struct about_fw_info fw_info;
  675. uint32_t fw_uptime_secs; /* seconds elapsed since fw bootup */
  676. uint32_t fw_uptime_msecs; /* milliseconds beyond elapsed seconds */
  677. uint16_t def_timeout; /* Default login timeout */
  678. uint32_t flash_state;
  679. #define QLFLASH_WAITING 0
  680. #define QLFLASH_READING 1
  681. #define QLFLASH_WRITING 2
  682. struct dma_pool *chap_dma_pool;
  683. uint8_t *chap_list; /* CHAP table cache */
  684. struct mutex chap_sem;
  685. #define CHAP_DMA_BLOCK_SIZE 512
  686. struct workqueue_struct *task_wq;
  687. unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
  688. #define SYSFS_FLAG_FW_SEL_BOOT 2
  689. struct iscsi_boot_kset *boot_kset;
  690. struct ql4_boot_tgt_info boot_tgt;
  691. uint16_t phy_port_num;
  692. uint16_t phy_port_cnt;
  693. uint16_t iscsi_pci_func_cnt;
  694. uint8_t model_name[16];
  695. struct completion disable_acb_comp;
  696. struct dma_pool *fw_ddb_dma_pool;
  697. #define DDB_DMA_BLOCK_SIZE 512
  698. uint16_t pri_ddb_idx;
  699. uint16_t sec_ddb_idx;
  700. int is_reset;
  701. uint16_t temperature;
  702. /* event work list */
  703. struct list_head work_list;
  704. spinlock_t work_lock;
  705. /* mbox iocb */
  706. #define MAX_MRB 128
  707. struct mrb *active_mrb_array[MAX_MRB];
  708. uint32_t mrb_index;
  709. uint32_t *reg_tbl;
  710. struct qla4_83xx_reset_template reset_tmplt;
  711. struct device_reg_83xx __iomem *qla4_83xx_reg; /* Base I/O address
  712. for ISP8324 and
  713. and ISP8042 */
  714. uint32_t pf_bit;
  715. struct qla4_83xx_idc_information idc_info;
  716. struct addr_ctrl_blk *saved_acb;
  717. int notify_idc_comp;
  718. int notify_link_up_comp;
  719. int idc_extend_tmo;
  720. struct completion idc_comp;
  721. struct completion link_up_comp;
  722. };
  723. struct ql4_task_data {
  724. struct scsi_qla_host *ha;
  725. uint8_t iocb_req_cnt;
  726. dma_addr_t data_dma;
  727. void *req_buffer;
  728. dma_addr_t req_dma;
  729. uint32_t req_len;
  730. void *resp_buffer;
  731. dma_addr_t resp_dma;
  732. uint32_t resp_len;
  733. struct iscsi_task *task;
  734. struct passthru_status sts;
  735. struct work_struct task_work;
  736. };
  737. struct qla_endpoint {
  738. struct Scsi_Host *host;
  739. struct sockaddr_storage dst_addr;
  740. };
  741. struct qla_conn {
  742. struct qla_endpoint *qla_ep;
  743. };
  744. static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
  745. {
  746. return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
  747. }
  748. static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
  749. {
  750. return ((ha->ip_config.ipv6_options &
  751. IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
  752. }
  753. static inline int is_qla4010(struct scsi_qla_host *ha)
  754. {
  755. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
  756. }
  757. static inline int is_qla4022(struct scsi_qla_host *ha)
  758. {
  759. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
  760. }
  761. static inline int is_qla4032(struct scsi_qla_host *ha)
  762. {
  763. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
  764. }
  765. static inline int is_qla40XX(struct scsi_qla_host *ha)
  766. {
  767. return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
  768. }
  769. static inline int is_qla8022(struct scsi_qla_host *ha)
  770. {
  771. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  772. }
  773. static inline int is_qla8032(struct scsi_qla_host *ha)
  774. {
  775. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324;
  776. }
  777. static inline int is_qla8042(struct scsi_qla_host *ha)
  778. {
  779. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8042;
  780. }
  781. static inline int is_qla80XX(struct scsi_qla_host *ha)
  782. {
  783. return is_qla8022(ha) || is_qla8032(ha) || is_qla8042(ha);
  784. }
  785. static inline int is_aer_supported(struct scsi_qla_host *ha)
  786. {
  787. return ((ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022) ||
  788. (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324) ||
  789. (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8042));
  790. }
  791. static inline int adapter_up(struct scsi_qla_host *ha)
  792. {
  793. return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
  794. (test_bit(AF_LINK_UP, &ha->flags) != 0) &&
  795. (!test_bit(AF_LOOPBACK, &ha->flags));
  796. }
  797. static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
  798. {
  799. return (struct scsi_qla_host *)iscsi_host_priv(shost);
  800. }
  801. static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
  802. {
  803. return (is_qla4010(ha) ?
  804. &ha->reg->u1.isp4010.nvram :
  805. &ha->reg->u1.isp4022.semaphore);
  806. }
  807. static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
  808. {
  809. return (is_qla4010(ha) ?
  810. &ha->reg->u1.isp4010.nvram :
  811. &ha->reg->u1.isp4022.nvram);
  812. }
  813. static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
  814. {
  815. return (is_qla4010(ha) ?
  816. &ha->reg->u2.isp4010.ext_hw_conf :
  817. &ha->reg->u2.isp4022.p0.ext_hw_conf);
  818. }
  819. static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
  820. {
  821. return (is_qla4010(ha) ?
  822. &ha->reg->u2.isp4010.port_status :
  823. &ha->reg->u2.isp4022.p0.port_status);
  824. }
  825. static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
  826. {
  827. return (is_qla4010(ha) ?
  828. &ha->reg->u2.isp4010.port_ctrl :
  829. &ha->reg->u2.isp4022.p0.port_ctrl);
  830. }
  831. static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
  832. {
  833. return (is_qla4010(ha) ?
  834. &ha->reg->u2.isp4010.port_err_status :
  835. &ha->reg->u2.isp4022.p0.port_err_status);
  836. }
  837. static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
  838. {
  839. return (is_qla4010(ha) ?
  840. &ha->reg->u2.isp4010.gp_out :
  841. &ha->reg->u2.isp4022.p0.gp_out);
  842. }
  843. static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
  844. {
  845. return (is_qla4010(ha) ?
  846. offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
  847. offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
  848. }
  849. int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  850. void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
  851. int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  852. static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
  853. {
  854. if (is_qla4010(a))
  855. return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
  856. QL4010_FLASH_SEM_BITS);
  857. else
  858. return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
  859. (QL4022_RESOURCE_BITS_BASE_CODE |
  860. (a->mac_index)) << 13);
  861. }
  862. static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
  863. {
  864. if (is_qla4010(a))
  865. ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
  866. else
  867. ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
  868. }
  869. static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
  870. {
  871. if (is_qla4010(a))
  872. return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
  873. QL4010_NVRAM_SEM_BITS);
  874. else
  875. return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
  876. (QL4022_RESOURCE_BITS_BASE_CODE |
  877. (a->mac_index)) << 10);
  878. }
  879. static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
  880. {
  881. if (is_qla4010(a))
  882. ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
  883. else
  884. ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
  885. }
  886. static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
  887. {
  888. if (is_qla4010(a))
  889. return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
  890. QL4010_DRVR_SEM_BITS);
  891. else
  892. return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
  893. (QL4022_RESOURCE_BITS_BASE_CODE |
  894. (a->mac_index)) << 1);
  895. }
  896. static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
  897. {
  898. if (is_qla4010(a))
  899. ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
  900. else
  901. ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
  902. }
  903. static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
  904. {
  905. return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
  906. test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
  907. test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
  908. test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
  909. test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
  910. test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
  911. }
  912. static inline int qla4_8xxx_rd_direct(struct scsi_qla_host *ha,
  913. const uint32_t crb_reg)
  914. {
  915. return ha->isp_ops->rd_reg_direct(ha, ha->reg_tbl[crb_reg]);
  916. }
  917. static inline void qla4_8xxx_wr_direct(struct scsi_qla_host *ha,
  918. const uint32_t crb_reg,
  919. const uint32_t value)
  920. {
  921. ha->isp_ops->wr_reg_direct(ha, ha->reg_tbl[crb_reg], value);
  922. }
  923. /*---------------------------------------------------------------------------*/
  924. /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
  925. #define INIT_ADAPTER 0
  926. #define RESET_ADAPTER 1
  927. #define PRESERVE_DDB_LIST 0
  928. #define REBUILD_DDB_LIST 1
  929. /* Defines for process_aen() */
  930. #define PROCESS_ALL_AENS 0
  931. #define FLUSH_DDB_CHANGED_AENS 1
  932. /* Defines for udev events */
  933. #define QL4_UEVENT_CODE_FW_DUMP 0
  934. #endif /*_QLA4XXX_H */