qla_nx2.c 107 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * QLogic Fibre Channel HBA Driver
  4. * Copyright (c) 2003-2014 QLogic Corporation
  5. */
  6. #include <linux/vmalloc.h>
  7. #include <linux/delay.h>
  8. #include "qla_def.h"
  9. #include "qla_gbl.h"
  10. #define TIMEOUT_100_MS 100
  11. static const uint32_t qla8044_reg_tbl[] = {
  12. QLA8044_PEG_HALT_STATUS1,
  13. QLA8044_PEG_HALT_STATUS2,
  14. QLA8044_PEG_ALIVE_COUNTER,
  15. QLA8044_CRB_DRV_ACTIVE,
  16. QLA8044_CRB_DEV_STATE,
  17. QLA8044_CRB_DRV_STATE,
  18. QLA8044_CRB_DRV_SCRATCH,
  19. QLA8044_CRB_DEV_PART_INFO1,
  20. QLA8044_CRB_IDC_VER_MAJOR,
  21. QLA8044_FW_VER_MAJOR,
  22. QLA8044_FW_VER_MINOR,
  23. QLA8044_FW_VER_SUB,
  24. QLA8044_CMDPEG_STATE,
  25. QLA8044_ASIC_TEMP,
  26. };
  27. /* 8044 Flash Read/Write functions */
  28. uint32_t
  29. qla8044_rd_reg(struct qla_hw_data *ha, ulong addr)
  30. {
  31. return readl((void __iomem *) (ha->nx_pcibase + addr));
  32. }
  33. void
  34. qla8044_wr_reg(struct qla_hw_data *ha, ulong addr, uint32_t val)
  35. {
  36. writel(val, (void __iomem *)((ha)->nx_pcibase + addr));
  37. }
  38. int
  39. qla8044_rd_direct(struct scsi_qla_host *vha,
  40. const uint32_t crb_reg)
  41. {
  42. struct qla_hw_data *ha = vha->hw;
  43. if (crb_reg < CRB_REG_INDEX_MAX)
  44. return qla8044_rd_reg(ha, qla8044_reg_tbl[crb_reg]);
  45. else
  46. return QLA_FUNCTION_FAILED;
  47. }
  48. void
  49. qla8044_wr_direct(struct scsi_qla_host *vha,
  50. const uint32_t crb_reg,
  51. const uint32_t value)
  52. {
  53. struct qla_hw_data *ha = vha->hw;
  54. if (crb_reg < CRB_REG_INDEX_MAX)
  55. qla8044_wr_reg(ha, qla8044_reg_tbl[crb_reg], value);
  56. }
  57. static int
  58. qla8044_set_win_base(scsi_qla_host_t *vha, uint32_t addr)
  59. {
  60. uint32_t val;
  61. int ret_val = QLA_SUCCESS;
  62. struct qla_hw_data *ha = vha->hw;
  63. qla8044_wr_reg(ha, QLA8044_CRB_WIN_FUNC(ha->portnum), addr);
  64. val = qla8044_rd_reg(ha, QLA8044_CRB_WIN_FUNC(ha->portnum));
  65. if (val != addr) {
  66. ql_log(ql_log_warn, vha, 0xb087,
  67. "%s: Failed to set register window : "
  68. "addr written 0x%x, read 0x%x!\n",
  69. __func__, addr, val);
  70. ret_val = QLA_FUNCTION_FAILED;
  71. }
  72. return ret_val;
  73. }
  74. static int
  75. qla8044_rd_reg_indirect(scsi_qla_host_t *vha, uint32_t addr, uint32_t *data)
  76. {
  77. int ret_val = QLA_SUCCESS;
  78. struct qla_hw_data *ha = vha->hw;
  79. ret_val = qla8044_set_win_base(vha, addr);
  80. if (!ret_val)
  81. *data = qla8044_rd_reg(ha, QLA8044_WILDCARD);
  82. else
  83. ql_log(ql_log_warn, vha, 0xb088,
  84. "%s: failed read of addr 0x%x!\n", __func__, addr);
  85. return ret_val;
  86. }
  87. static int
  88. qla8044_wr_reg_indirect(scsi_qla_host_t *vha, uint32_t addr, uint32_t data)
  89. {
  90. int ret_val = QLA_SUCCESS;
  91. struct qla_hw_data *ha = vha->hw;
  92. ret_val = qla8044_set_win_base(vha, addr);
  93. if (!ret_val)
  94. qla8044_wr_reg(ha, QLA8044_WILDCARD, data);
  95. else
  96. ql_log(ql_log_warn, vha, 0xb089,
  97. "%s: failed wrt to addr 0x%x, data 0x%x\n",
  98. __func__, addr, data);
  99. return ret_val;
  100. }
  101. /*
  102. * qla8044_read_write_crb_reg - Read from raddr and write value to waddr.
  103. *
  104. * @ha : Pointer to adapter structure
  105. * @raddr : CRB address to read from
  106. * @waddr : CRB address to write to
  107. *
  108. */
  109. static void
  110. qla8044_read_write_crb_reg(struct scsi_qla_host *vha,
  111. uint32_t raddr, uint32_t waddr)
  112. {
  113. uint32_t value;
  114. qla8044_rd_reg_indirect(vha, raddr, &value);
  115. qla8044_wr_reg_indirect(vha, waddr, value);
  116. }
  117. static int
  118. qla8044_poll_wait_for_ready(struct scsi_qla_host *vha, uint32_t addr1,
  119. uint32_t mask)
  120. {
  121. unsigned long timeout;
  122. uint32_t temp = 0;
  123. /* jiffies after 100ms */
  124. timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
  125. do {
  126. qla8044_rd_reg_indirect(vha, addr1, &temp);
  127. if ((temp & mask) != 0)
  128. break;
  129. if (time_after_eq(jiffies, timeout)) {
  130. ql_log(ql_log_warn, vha, 0xb151,
  131. "Error in processing rdmdio entry\n");
  132. return -1;
  133. }
  134. } while (1);
  135. return 0;
  136. }
  137. static uint32_t
  138. qla8044_ipmdio_rd_reg(struct scsi_qla_host *vha,
  139. uint32_t addr1, uint32_t addr3, uint32_t mask, uint32_t addr)
  140. {
  141. uint32_t temp;
  142. int ret = 0;
  143. ret = qla8044_poll_wait_for_ready(vha, addr1, mask);
  144. if (ret == -1)
  145. return -1;
  146. temp = (0x40000000 | addr);
  147. qla8044_wr_reg_indirect(vha, addr1, temp);
  148. ret = qla8044_poll_wait_for_ready(vha, addr1, mask);
  149. if (ret == -1)
  150. return 0;
  151. qla8044_rd_reg_indirect(vha, addr3, &ret);
  152. return ret;
  153. }
  154. static int
  155. qla8044_poll_wait_ipmdio_bus_idle(struct scsi_qla_host *vha,
  156. uint32_t addr1, uint32_t addr2, uint32_t addr3, uint32_t mask)
  157. {
  158. unsigned long timeout;
  159. uint32_t temp;
  160. /* jiffies after 100 msecs */
  161. timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
  162. do {
  163. temp = qla8044_ipmdio_rd_reg(vha, addr1, addr3, mask, addr2);
  164. if ((temp & 0x1) != 1)
  165. break;
  166. if (time_after_eq(jiffies, timeout)) {
  167. ql_log(ql_log_warn, vha, 0xb152,
  168. "Error in processing mdiobus idle\n");
  169. return -1;
  170. }
  171. } while (1);
  172. return 0;
  173. }
  174. static int
  175. qla8044_ipmdio_wr_reg(struct scsi_qla_host *vha, uint32_t addr1,
  176. uint32_t addr3, uint32_t mask, uint32_t addr, uint32_t value)
  177. {
  178. int ret = 0;
  179. ret = qla8044_poll_wait_for_ready(vha, addr1, mask);
  180. if (ret == -1)
  181. return -1;
  182. qla8044_wr_reg_indirect(vha, addr3, value);
  183. qla8044_wr_reg_indirect(vha, addr1, addr);
  184. ret = qla8044_poll_wait_for_ready(vha, addr1, mask);
  185. if (ret == -1)
  186. return -1;
  187. return 0;
  188. }
  189. /*
  190. * qla8044_rmw_crb_reg - Read value from raddr, AND with test_mask,
  191. * Shift Left,Right/OR/XOR with values RMW header and write value to waddr.
  192. *
  193. * @vha : Pointer to adapter structure
  194. * @raddr : CRB address to read from
  195. * @waddr : CRB address to write to
  196. * @p_rmw_hdr : header with shift/or/xor values.
  197. *
  198. */
  199. static void
  200. qla8044_rmw_crb_reg(struct scsi_qla_host *vha,
  201. uint32_t raddr, uint32_t waddr, struct qla8044_rmw *p_rmw_hdr)
  202. {
  203. uint32_t value;
  204. if (p_rmw_hdr->index_a)
  205. value = vha->reset_tmplt.array[p_rmw_hdr->index_a];
  206. else
  207. qla8044_rd_reg_indirect(vha, raddr, &value);
  208. value &= p_rmw_hdr->test_mask;
  209. value <<= p_rmw_hdr->shl;
  210. value >>= p_rmw_hdr->shr;
  211. value |= p_rmw_hdr->or_value;
  212. value ^= p_rmw_hdr->xor_value;
  213. qla8044_wr_reg_indirect(vha, waddr, value);
  214. return;
  215. }
  216. static inline void
  217. qla8044_set_qsnt_ready(struct scsi_qla_host *vha)
  218. {
  219. uint32_t qsnt_state;
  220. struct qla_hw_data *ha = vha->hw;
  221. qsnt_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  222. qsnt_state |= (1 << ha->portnum);
  223. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, qsnt_state);
  224. ql_log(ql_log_info, vha, 0xb08e, "%s(%ld): qsnt_state: 0x%08x\n",
  225. __func__, vha->host_no, qsnt_state);
  226. }
  227. void
  228. qla8044_clear_qsnt_ready(struct scsi_qla_host *vha)
  229. {
  230. uint32_t qsnt_state;
  231. struct qla_hw_data *ha = vha->hw;
  232. qsnt_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  233. qsnt_state &= ~(1 << ha->portnum);
  234. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, qsnt_state);
  235. ql_log(ql_log_info, vha, 0xb08f, "%s(%ld): qsnt_state: 0x%08x\n",
  236. __func__, vha->host_no, qsnt_state);
  237. }
  238. /**
  239. * qla8044_lock_recovery - Recovers the idc_lock.
  240. * @vha : Pointer to adapter structure
  241. *
  242. * Lock Recovery Register
  243. * 5-2 Lock recovery owner: Function ID of driver doing lock recovery,
  244. * valid if bits 1..0 are set by driver doing lock recovery.
  245. * 1-0 1 - Driver intends to force unlock the IDC lock.
  246. * 2 - Driver is moving forward to unlock the IDC lock. Driver clears
  247. * this field after force unlocking the IDC lock.
  248. *
  249. * Lock Recovery process
  250. * a. Read the IDC_LOCK_RECOVERY register. If the value in bits 1..0 is
  251. * greater than 0, then wait for the other driver to unlock otherwise
  252. * move to the next step.
  253. * b. Indicate intent to force-unlock by writing 1h to the IDC_LOCK_RECOVERY
  254. * register bits 1..0 and also set the function# in bits 5..2.
  255. * c. Read the IDC_LOCK_RECOVERY register again after a delay of 200ms.
  256. * Wait for the other driver to perform lock recovery if the function
  257. * number in bits 5..2 has changed, otherwise move to the next step.
  258. * d. Write a value of 2h to the IDC_LOCK_RECOVERY register bits 1..0
  259. * leaving your function# in bits 5..2.
  260. * e. Force unlock using the DRIVER_UNLOCK register and immediately clear
  261. * the IDC_LOCK_RECOVERY bits 5..0 by writing 0.
  262. **/
  263. static int
  264. qla8044_lock_recovery(struct scsi_qla_host *vha)
  265. {
  266. uint32_t lock = 0, lockid;
  267. struct qla_hw_data *ha = vha->hw;
  268. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCKRECOVERY);
  269. /* Check for other Recovery in progress, go wait */
  270. if ((lockid & IDC_LOCK_RECOVERY_STATE_MASK) != 0)
  271. return QLA_FUNCTION_FAILED;
  272. /* Intent to Recover */
  273. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY,
  274. (ha->portnum <<
  275. IDC_LOCK_RECOVERY_STATE_SHIFT_BITS) | INTENT_TO_RECOVER);
  276. msleep(200);
  277. /* Check Intent to Recover is advertised */
  278. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCKRECOVERY);
  279. if ((lockid & IDC_LOCK_RECOVERY_OWNER_MASK) != (ha->portnum <<
  280. IDC_LOCK_RECOVERY_STATE_SHIFT_BITS))
  281. return QLA_FUNCTION_FAILED;
  282. ql_dbg(ql_dbg_p3p, vha, 0xb08B, "%s:%d: IDC Lock recovery initiated\n"
  283. , __func__, ha->portnum);
  284. /* Proceed to Recover */
  285. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY,
  286. (ha->portnum << IDC_LOCK_RECOVERY_STATE_SHIFT_BITS) |
  287. PROCEED_TO_RECOVER);
  288. /* Force Unlock() */
  289. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, 0xFF);
  290. qla8044_rd_reg(ha, QLA8044_DRV_UNLOCK);
  291. /* Clear bits 0-5 in IDC_RECOVERY register*/
  292. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY, 0);
  293. /* Get lock() */
  294. lock = qla8044_rd_reg(ha, QLA8044_DRV_LOCK);
  295. if (lock) {
  296. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  297. lockid = ((lockid + (1 << 8)) & ~0xFF) | ha->portnum;
  298. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, lockid);
  299. return QLA_SUCCESS;
  300. } else
  301. return QLA_FUNCTION_FAILED;
  302. }
  303. int
  304. qla8044_idc_lock(struct qla_hw_data *ha)
  305. {
  306. uint32_t ret_val = QLA_SUCCESS, timeout = 0, status = 0;
  307. uint32_t lock_id, lock_cnt, func_num, tmo_owner = 0, first_owner = 0;
  308. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  309. while (status == 0) {
  310. /* acquire semaphore5 from PCI HW block */
  311. status = qla8044_rd_reg(ha, QLA8044_DRV_LOCK);
  312. if (status) {
  313. /* Increment Counter (8-31) and update func_num (0-7) on
  314. * getting a successful lock */
  315. lock_id = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  316. lock_id = ((lock_id + (1 << 8)) & ~0xFF) | ha->portnum;
  317. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, lock_id);
  318. break;
  319. }
  320. if (timeout == 0)
  321. first_owner = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  322. if (++timeout >=
  323. (QLA8044_DRV_LOCK_TIMEOUT / QLA8044_DRV_LOCK_MSLEEP)) {
  324. tmo_owner = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  325. func_num = tmo_owner & 0xFF;
  326. lock_cnt = tmo_owner >> 8;
  327. ql_log(ql_log_warn, vha, 0xb114,
  328. "%s: Lock by func %d failed after 2s, lock held "
  329. "by func %d, lock count %d, first_owner %d\n",
  330. __func__, ha->portnum, func_num, lock_cnt,
  331. (first_owner & 0xFF));
  332. if (first_owner != tmo_owner) {
  333. /* Some other driver got lock,
  334. * OR same driver got lock again (counter
  335. * value changed), when we were waiting for
  336. * lock. Retry for another 2 sec */
  337. ql_dbg(ql_dbg_p3p, vha, 0xb115,
  338. "%s: %d: IDC lock failed\n",
  339. __func__, ha->portnum);
  340. timeout = 0;
  341. } else {
  342. /* Same driver holding lock > 2sec.
  343. * Force Recovery */
  344. if (qla8044_lock_recovery(vha) == QLA_SUCCESS) {
  345. /* Recovered and got lock */
  346. ret_val = QLA_SUCCESS;
  347. ql_dbg(ql_dbg_p3p, vha, 0xb116,
  348. "%s:IDC lock Recovery by %d"
  349. "successful...\n", __func__,
  350. ha->portnum);
  351. }
  352. /* Recovery Failed, some other function
  353. * has the lock, wait for 2secs
  354. * and retry
  355. */
  356. ql_dbg(ql_dbg_p3p, vha, 0xb08a,
  357. "%s: IDC lock Recovery by %d "
  358. "failed, Retrying timeout\n", __func__,
  359. ha->portnum);
  360. timeout = 0;
  361. }
  362. }
  363. msleep(QLA8044_DRV_LOCK_MSLEEP);
  364. }
  365. return ret_val;
  366. }
  367. void
  368. qla8044_idc_unlock(struct qla_hw_data *ha)
  369. {
  370. int id;
  371. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  372. id = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  373. if ((id & 0xFF) != ha->portnum) {
  374. ql_log(ql_log_warn, vha, 0xb118,
  375. "%s: IDC Unlock by %d failed, lock owner is %d!\n",
  376. __func__, ha->portnum, (id & 0xFF));
  377. return;
  378. }
  379. /* Keep lock counter value, update the ha->func_num to 0xFF */
  380. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, (id | 0xFF));
  381. qla8044_rd_reg(ha, QLA8044_DRV_UNLOCK);
  382. }
  383. /* 8044 Flash Lock/Unlock functions */
  384. static int
  385. qla8044_flash_lock(scsi_qla_host_t *vha)
  386. {
  387. int lock_owner;
  388. int timeout = 0;
  389. uint32_t lock_status = 0;
  390. int ret_val = QLA_SUCCESS;
  391. struct qla_hw_data *ha = vha->hw;
  392. while (lock_status == 0) {
  393. lock_status = qla8044_rd_reg(ha, QLA8044_FLASH_LOCK);
  394. if (lock_status)
  395. break;
  396. if (++timeout >= QLA8044_FLASH_LOCK_TIMEOUT / 20) {
  397. lock_owner = qla8044_rd_reg(ha,
  398. QLA8044_FLASH_LOCK_ID);
  399. ql_log(ql_log_warn, vha, 0xb113,
  400. "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d",
  401. __func__, ha->portnum, lock_owner);
  402. ret_val = QLA_FUNCTION_FAILED;
  403. break;
  404. }
  405. msleep(20);
  406. }
  407. qla8044_wr_reg(ha, QLA8044_FLASH_LOCK_ID, ha->portnum);
  408. return ret_val;
  409. }
  410. static void
  411. qla8044_flash_unlock(scsi_qla_host_t *vha)
  412. {
  413. struct qla_hw_data *ha = vha->hw;
  414. /* Reading FLASH_UNLOCK register unlocks the Flash */
  415. qla8044_wr_reg(ha, QLA8044_FLASH_LOCK_ID, 0xFF);
  416. qla8044_rd_reg(ha, QLA8044_FLASH_UNLOCK);
  417. }
  418. static
  419. void qla8044_flash_lock_recovery(struct scsi_qla_host *vha)
  420. {
  421. if (qla8044_flash_lock(vha)) {
  422. /* Someone else is holding the lock. */
  423. ql_log(ql_log_warn, vha, 0xb120, "Resetting flash_lock\n");
  424. }
  425. /*
  426. * Either we got the lock, or someone
  427. * else died while holding it.
  428. * In either case, unlock.
  429. */
  430. qla8044_flash_unlock(vha);
  431. }
  432. /*
  433. * Address and length are byte address
  434. */
  435. static int
  436. qla8044_read_flash_data(scsi_qla_host_t *vha, uint8_t *p_data,
  437. uint32_t flash_addr, int u32_word_count)
  438. {
  439. int i, ret_val = QLA_SUCCESS;
  440. uint32_t u32_word;
  441. if (qla8044_flash_lock(vha) != QLA_SUCCESS) {
  442. ret_val = QLA_FUNCTION_FAILED;
  443. goto exit_lock_error;
  444. }
  445. if (flash_addr & 0x03) {
  446. ql_log(ql_log_warn, vha, 0xb117,
  447. "%s: Illegal addr = 0x%x\n", __func__, flash_addr);
  448. ret_val = QLA_FUNCTION_FAILED;
  449. goto exit_flash_read;
  450. }
  451. for (i = 0; i < u32_word_count; i++) {
  452. if (qla8044_wr_reg_indirect(vha, QLA8044_FLASH_DIRECT_WINDOW,
  453. (flash_addr & 0xFFFF0000))) {
  454. ql_log(ql_log_warn, vha, 0xb119,
  455. "%s: failed to write addr 0x%x to "
  456. "FLASH_DIRECT_WINDOW\n! ",
  457. __func__, flash_addr);
  458. ret_val = QLA_FUNCTION_FAILED;
  459. goto exit_flash_read;
  460. }
  461. ret_val = qla8044_rd_reg_indirect(vha,
  462. QLA8044_FLASH_DIRECT_DATA(flash_addr),
  463. &u32_word);
  464. if (ret_val != QLA_SUCCESS) {
  465. ql_log(ql_log_warn, vha, 0xb08c,
  466. "%s: failed to read addr 0x%x!\n",
  467. __func__, flash_addr);
  468. goto exit_flash_read;
  469. }
  470. *(uint32_t *)p_data = u32_word;
  471. p_data = p_data + 4;
  472. flash_addr = flash_addr + 4;
  473. }
  474. exit_flash_read:
  475. qla8044_flash_unlock(vha);
  476. exit_lock_error:
  477. return ret_val;
  478. }
  479. /*
  480. * Address and length are byte address
  481. */
  482. void *
  483. qla8044_read_optrom_data(struct scsi_qla_host *vha, void *buf,
  484. uint32_t offset, uint32_t length)
  485. {
  486. scsi_block_requests(vha->host);
  487. if (qla8044_read_flash_data(vha, buf, offset, length / 4)
  488. != QLA_SUCCESS) {
  489. ql_log(ql_log_warn, vha, 0xb08d,
  490. "%s: Failed to read from flash\n",
  491. __func__);
  492. }
  493. scsi_unblock_requests(vha->host);
  494. return buf;
  495. }
  496. static inline int
  497. qla8044_need_reset(struct scsi_qla_host *vha)
  498. {
  499. uint32_t drv_state, drv_active;
  500. int rval;
  501. struct qla_hw_data *ha = vha->hw;
  502. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  503. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  504. rval = drv_state & (1 << ha->portnum);
  505. if (ha->flags.eeh_busy && drv_active)
  506. rval = 1;
  507. return rval;
  508. }
  509. /*
  510. * qla8044_write_list - Write the value (p_entry->arg2) to address specified
  511. * by p_entry->arg1 for all entries in header with delay of p_hdr->delay between
  512. * entries.
  513. *
  514. * @vha : Pointer to adapter structure
  515. * @p_hdr : reset_entry header for WRITE_LIST opcode.
  516. *
  517. */
  518. static void
  519. qla8044_write_list(struct scsi_qla_host *vha,
  520. struct qla8044_reset_entry_hdr *p_hdr)
  521. {
  522. struct qla8044_entry *p_entry;
  523. uint32_t i;
  524. p_entry = (struct qla8044_entry *)((char *)p_hdr +
  525. sizeof(struct qla8044_reset_entry_hdr));
  526. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  527. qla8044_wr_reg_indirect(vha, p_entry->arg1, p_entry->arg2);
  528. if (p_hdr->delay)
  529. udelay((uint32_t)(p_hdr->delay));
  530. }
  531. }
  532. /*
  533. * qla8044_read_write_list - Read from address specified by p_entry->arg1,
  534. * write value read to address specified by p_entry->arg2, for all entries in
  535. * header with delay of p_hdr->delay between entries.
  536. *
  537. * @vha : Pointer to adapter structure
  538. * @p_hdr : reset_entry header for READ_WRITE_LIST opcode.
  539. *
  540. */
  541. static void
  542. qla8044_read_write_list(struct scsi_qla_host *vha,
  543. struct qla8044_reset_entry_hdr *p_hdr)
  544. {
  545. struct qla8044_entry *p_entry;
  546. uint32_t i;
  547. p_entry = (struct qla8044_entry *)((char *)p_hdr +
  548. sizeof(struct qla8044_reset_entry_hdr));
  549. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  550. qla8044_read_write_crb_reg(vha, p_entry->arg1,
  551. p_entry->arg2);
  552. if (p_hdr->delay)
  553. udelay((uint32_t)(p_hdr->delay));
  554. }
  555. }
  556. /*
  557. * qla8044_poll_reg - Poll the given CRB addr for duration msecs till
  558. * value read ANDed with test_mask is equal to test_result.
  559. *
  560. * @ha : Pointer to adapter structure
  561. * @addr : CRB register address
  562. * @duration : Poll for total of "duration" msecs
  563. * @test_mask : Mask value read with "test_mask"
  564. * @test_result : Compare (value&test_mask) with test_result.
  565. *
  566. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  567. */
  568. static int
  569. qla8044_poll_reg(struct scsi_qla_host *vha, uint32_t addr,
  570. int duration, uint32_t test_mask, uint32_t test_result)
  571. {
  572. uint32_t value = 0;
  573. int timeout_error;
  574. uint8_t retries;
  575. int ret_val = QLA_SUCCESS;
  576. ret_val = qla8044_rd_reg_indirect(vha, addr, &value);
  577. if (ret_val == QLA_FUNCTION_FAILED) {
  578. timeout_error = 1;
  579. goto exit_poll_reg;
  580. }
  581. /* poll every 1/10 of the total duration */
  582. retries = duration/10;
  583. do {
  584. if ((value & test_mask) != test_result) {
  585. timeout_error = 1;
  586. msleep(duration/10);
  587. ret_val = qla8044_rd_reg_indirect(vha, addr, &value);
  588. if (ret_val == QLA_FUNCTION_FAILED) {
  589. timeout_error = 1;
  590. goto exit_poll_reg;
  591. }
  592. } else {
  593. timeout_error = 0;
  594. break;
  595. }
  596. } while (retries--);
  597. exit_poll_reg:
  598. if (timeout_error) {
  599. vha->reset_tmplt.seq_error++;
  600. ql_log(ql_log_fatal, vha, 0xb090,
  601. "%s: Poll Failed: 0x%08x 0x%08x 0x%08x\n",
  602. __func__, value, test_mask, test_result);
  603. }
  604. return timeout_error;
  605. }
  606. /*
  607. * qla8044_poll_list - For all entries in the POLL_LIST header, poll read CRB
  608. * register specified by p_entry->arg1 and compare (value AND test_mask) with
  609. * test_result to validate it. Wait for p_hdr->delay between processing entries.
  610. *
  611. * @ha : Pointer to adapter structure
  612. * @p_hdr : reset_entry header for POLL_LIST opcode.
  613. *
  614. */
  615. static void
  616. qla8044_poll_list(struct scsi_qla_host *vha,
  617. struct qla8044_reset_entry_hdr *p_hdr)
  618. {
  619. long delay;
  620. struct qla8044_entry *p_entry;
  621. struct qla8044_poll *p_poll;
  622. uint32_t i;
  623. uint32_t value;
  624. p_poll = (struct qla8044_poll *)
  625. ((char *)p_hdr + sizeof(struct qla8044_reset_entry_hdr));
  626. /* Entries start after 8 byte qla8044_poll, poll header contains
  627. * the test_mask, test_value.
  628. */
  629. p_entry = (struct qla8044_entry *)((char *)p_poll +
  630. sizeof(struct qla8044_poll));
  631. delay = (long)p_hdr->delay;
  632. if (!delay) {
  633. for (i = 0; i < p_hdr->count; i++, p_entry++)
  634. qla8044_poll_reg(vha, p_entry->arg1,
  635. delay, p_poll->test_mask, p_poll->test_value);
  636. } else {
  637. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  638. if (delay) {
  639. if (qla8044_poll_reg(vha,
  640. p_entry->arg1, delay,
  641. p_poll->test_mask,
  642. p_poll->test_value)) {
  643. /*If
  644. * (data_read&test_mask != test_value)
  645. * read TIMEOUT_ADDR (arg1) and
  646. * ADDR (arg2) registers
  647. */
  648. qla8044_rd_reg_indirect(vha,
  649. p_entry->arg1, &value);
  650. qla8044_rd_reg_indirect(vha,
  651. p_entry->arg2, &value);
  652. }
  653. }
  654. }
  655. }
  656. }
  657. /*
  658. * qla8044_poll_write_list - Write dr_value, ar_value to dr_addr/ar_addr,
  659. * read ar_addr, if (value& test_mask != test_mask) re-read till timeout
  660. * expires.
  661. *
  662. * @vha : Pointer to adapter structure
  663. * @p_hdr : reset entry header for POLL_WRITE_LIST opcode.
  664. *
  665. */
  666. static void
  667. qla8044_poll_write_list(struct scsi_qla_host *vha,
  668. struct qla8044_reset_entry_hdr *p_hdr)
  669. {
  670. long delay;
  671. struct qla8044_quad_entry *p_entry;
  672. struct qla8044_poll *p_poll;
  673. uint32_t i;
  674. p_poll = (struct qla8044_poll *)((char *)p_hdr +
  675. sizeof(struct qla8044_reset_entry_hdr));
  676. p_entry = (struct qla8044_quad_entry *)((char *)p_poll +
  677. sizeof(struct qla8044_poll));
  678. delay = (long)p_hdr->delay;
  679. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  680. qla8044_wr_reg_indirect(vha,
  681. p_entry->dr_addr, p_entry->dr_value);
  682. qla8044_wr_reg_indirect(vha,
  683. p_entry->ar_addr, p_entry->ar_value);
  684. if (delay) {
  685. if (qla8044_poll_reg(vha,
  686. p_entry->ar_addr, delay,
  687. p_poll->test_mask,
  688. p_poll->test_value)) {
  689. ql_dbg(ql_dbg_p3p, vha, 0xb091,
  690. "%s: Timeout Error: poll list, ",
  691. __func__);
  692. ql_dbg(ql_dbg_p3p, vha, 0xb092,
  693. "item_num %d, entry_num %d\n", i,
  694. vha->reset_tmplt.seq_index);
  695. }
  696. }
  697. }
  698. }
  699. /*
  700. * qla8044_read_modify_write - Read value from p_entry->arg1, modify the
  701. * value, write value to p_entry->arg2. Process entries with p_hdr->delay
  702. * between entries.
  703. *
  704. * @vha : Pointer to adapter structure
  705. * @p_hdr : header with shift/or/xor values.
  706. *
  707. */
  708. static void
  709. qla8044_read_modify_write(struct scsi_qla_host *vha,
  710. struct qla8044_reset_entry_hdr *p_hdr)
  711. {
  712. struct qla8044_entry *p_entry;
  713. struct qla8044_rmw *p_rmw_hdr;
  714. uint32_t i;
  715. p_rmw_hdr = (struct qla8044_rmw *)((char *)p_hdr +
  716. sizeof(struct qla8044_reset_entry_hdr));
  717. p_entry = (struct qla8044_entry *)((char *)p_rmw_hdr +
  718. sizeof(struct qla8044_rmw));
  719. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  720. qla8044_rmw_crb_reg(vha, p_entry->arg1,
  721. p_entry->arg2, p_rmw_hdr);
  722. if (p_hdr->delay)
  723. udelay((uint32_t)(p_hdr->delay));
  724. }
  725. }
  726. /*
  727. * qla8044_pause - Wait for p_hdr->delay msecs, called between processing
  728. * two entries of a sequence.
  729. *
  730. * @vha : Pointer to adapter structure
  731. * @p_hdr : Common reset entry header.
  732. *
  733. */
  734. static
  735. void qla8044_pause(struct scsi_qla_host *vha,
  736. struct qla8044_reset_entry_hdr *p_hdr)
  737. {
  738. if (p_hdr->delay)
  739. mdelay((uint32_t)((long)p_hdr->delay));
  740. }
  741. /*
  742. * qla8044_template_end - Indicates end of reset sequence processing.
  743. *
  744. * @vha : Pointer to adapter structure
  745. * @p_hdr : Common reset entry header.
  746. *
  747. */
  748. static void
  749. qla8044_template_end(struct scsi_qla_host *vha,
  750. struct qla8044_reset_entry_hdr *p_hdr)
  751. {
  752. vha->reset_tmplt.template_end = 1;
  753. if (vha->reset_tmplt.seq_error == 0) {
  754. ql_dbg(ql_dbg_p3p, vha, 0xb093,
  755. "%s: Reset sequence completed SUCCESSFULLY.\n", __func__);
  756. } else {
  757. ql_log(ql_log_fatal, vha, 0xb094,
  758. "%s: Reset sequence completed with some timeout "
  759. "errors.\n", __func__);
  760. }
  761. }
  762. /*
  763. * qla8044_poll_read_list - Write ar_value to ar_addr register, read ar_addr,
  764. * if (value & test_mask != test_value) re-read till timeout value expires,
  765. * read dr_addr register and assign to reset_tmplt.array.
  766. *
  767. * @vha : Pointer to adapter structure
  768. * @p_hdr : Common reset entry header.
  769. *
  770. */
  771. static void
  772. qla8044_poll_read_list(struct scsi_qla_host *vha,
  773. struct qla8044_reset_entry_hdr *p_hdr)
  774. {
  775. long delay;
  776. int index;
  777. struct qla8044_quad_entry *p_entry;
  778. struct qla8044_poll *p_poll;
  779. uint32_t i;
  780. uint32_t value;
  781. p_poll = (struct qla8044_poll *)
  782. ((char *)p_hdr + sizeof(struct qla8044_reset_entry_hdr));
  783. p_entry = (struct qla8044_quad_entry *)
  784. ((char *)p_poll + sizeof(struct qla8044_poll));
  785. delay = (long)p_hdr->delay;
  786. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  787. qla8044_wr_reg_indirect(vha, p_entry->ar_addr,
  788. p_entry->ar_value);
  789. if (delay) {
  790. if (qla8044_poll_reg(vha, p_entry->ar_addr, delay,
  791. p_poll->test_mask, p_poll->test_value)) {
  792. ql_dbg(ql_dbg_p3p, vha, 0xb095,
  793. "%s: Timeout Error: poll "
  794. "list, ", __func__);
  795. ql_dbg(ql_dbg_p3p, vha, 0xb096,
  796. "Item_num %d, "
  797. "entry_num %d\n", i,
  798. vha->reset_tmplt.seq_index);
  799. } else {
  800. index = vha->reset_tmplt.array_index;
  801. qla8044_rd_reg_indirect(vha,
  802. p_entry->dr_addr, &value);
  803. vha->reset_tmplt.array[index++] = value;
  804. if (index == QLA8044_MAX_RESET_SEQ_ENTRIES)
  805. vha->reset_tmplt.array_index = 1;
  806. }
  807. }
  808. }
  809. }
  810. /*
  811. * qla8031_process_reset_template - Process all entries in reset template
  812. * till entry with SEQ_END opcode, which indicates end of the reset template
  813. * processing. Each entry has a Reset Entry header, entry opcode/command, with
  814. * size of the entry, number of entries in sub-sequence and delay in microsecs
  815. * or timeout in millisecs.
  816. *
  817. * @ha : Pointer to adapter structure
  818. * @p_buff : Common reset entry header.
  819. *
  820. */
  821. static void
  822. qla8044_process_reset_template(struct scsi_qla_host *vha,
  823. char *p_buff)
  824. {
  825. int index, entries;
  826. struct qla8044_reset_entry_hdr *p_hdr;
  827. char *p_entry = p_buff;
  828. vha->reset_tmplt.seq_end = 0;
  829. vha->reset_tmplt.template_end = 0;
  830. entries = vha->reset_tmplt.hdr->entries;
  831. index = vha->reset_tmplt.seq_index;
  832. for (; (!vha->reset_tmplt.seq_end) && (index < entries); index++) {
  833. p_hdr = (struct qla8044_reset_entry_hdr *)p_entry;
  834. switch (p_hdr->cmd) {
  835. case OPCODE_NOP:
  836. break;
  837. case OPCODE_WRITE_LIST:
  838. qla8044_write_list(vha, p_hdr);
  839. break;
  840. case OPCODE_READ_WRITE_LIST:
  841. qla8044_read_write_list(vha, p_hdr);
  842. break;
  843. case OPCODE_POLL_LIST:
  844. qla8044_poll_list(vha, p_hdr);
  845. break;
  846. case OPCODE_POLL_WRITE_LIST:
  847. qla8044_poll_write_list(vha, p_hdr);
  848. break;
  849. case OPCODE_READ_MODIFY_WRITE:
  850. qla8044_read_modify_write(vha, p_hdr);
  851. break;
  852. case OPCODE_SEQ_PAUSE:
  853. qla8044_pause(vha, p_hdr);
  854. break;
  855. case OPCODE_SEQ_END:
  856. vha->reset_tmplt.seq_end = 1;
  857. break;
  858. case OPCODE_TMPL_END:
  859. qla8044_template_end(vha, p_hdr);
  860. break;
  861. case OPCODE_POLL_READ_LIST:
  862. qla8044_poll_read_list(vha, p_hdr);
  863. break;
  864. default:
  865. ql_log(ql_log_fatal, vha, 0xb097,
  866. "%s: Unknown command ==> 0x%04x on "
  867. "entry = %d\n", __func__, p_hdr->cmd, index);
  868. break;
  869. }
  870. /*
  871. *Set pointer to next entry in the sequence.
  872. */
  873. p_entry += p_hdr->size;
  874. }
  875. vha->reset_tmplt.seq_index = index;
  876. }
  877. static void
  878. qla8044_process_init_seq(struct scsi_qla_host *vha)
  879. {
  880. qla8044_process_reset_template(vha,
  881. vha->reset_tmplt.init_offset);
  882. if (vha->reset_tmplt.seq_end != 1)
  883. ql_log(ql_log_fatal, vha, 0xb098,
  884. "%s: Abrupt INIT Sub-Sequence end.\n",
  885. __func__);
  886. }
  887. static void
  888. qla8044_process_stop_seq(struct scsi_qla_host *vha)
  889. {
  890. vha->reset_tmplt.seq_index = 0;
  891. qla8044_process_reset_template(vha, vha->reset_tmplt.stop_offset);
  892. if (vha->reset_tmplt.seq_end != 1)
  893. ql_log(ql_log_fatal, vha, 0xb099,
  894. "%s: Abrupt STOP Sub-Sequence end.\n", __func__);
  895. }
  896. static void
  897. qla8044_process_start_seq(struct scsi_qla_host *vha)
  898. {
  899. qla8044_process_reset_template(vha, vha->reset_tmplt.start_offset);
  900. if (vha->reset_tmplt.template_end != 1)
  901. ql_log(ql_log_fatal, vha, 0xb09a,
  902. "%s: Abrupt START Sub-Sequence end.\n",
  903. __func__);
  904. }
  905. static int
  906. qla8044_lockless_flash_read_u32(struct scsi_qla_host *vha,
  907. uint32_t flash_addr, uint8_t *p_data, int u32_word_count)
  908. {
  909. uint32_t i;
  910. uint32_t u32_word;
  911. uint32_t flash_offset;
  912. uint32_t addr = flash_addr;
  913. int ret_val = QLA_SUCCESS;
  914. flash_offset = addr & (QLA8044_FLASH_SECTOR_SIZE - 1);
  915. if (addr & 0x3) {
  916. ql_log(ql_log_fatal, vha, 0xb09b, "%s: Illegal addr = 0x%x\n",
  917. __func__, addr);
  918. ret_val = QLA_FUNCTION_FAILED;
  919. goto exit_lockless_read;
  920. }
  921. ret_val = qla8044_wr_reg_indirect(vha,
  922. QLA8044_FLASH_DIRECT_WINDOW, (addr));
  923. if (ret_val != QLA_SUCCESS) {
  924. ql_log(ql_log_fatal, vha, 0xb09c,
  925. "%s: failed to write addr 0x%x to FLASH_DIRECT_WINDOW!\n",
  926. __func__, addr);
  927. goto exit_lockless_read;
  928. }
  929. /* Check if data is spread across multiple sectors */
  930. if ((flash_offset + (u32_word_count * sizeof(uint32_t))) >
  931. (QLA8044_FLASH_SECTOR_SIZE - 1)) {
  932. /* Multi sector read */
  933. for (i = 0; i < u32_word_count; i++) {
  934. ret_val = qla8044_rd_reg_indirect(vha,
  935. QLA8044_FLASH_DIRECT_DATA(addr), &u32_word);
  936. if (ret_val != QLA_SUCCESS) {
  937. ql_log(ql_log_fatal, vha, 0xb09d,
  938. "%s: failed to read addr 0x%x!\n",
  939. __func__, addr);
  940. goto exit_lockless_read;
  941. }
  942. *(uint32_t *)p_data = u32_word;
  943. p_data = p_data + 4;
  944. addr = addr + 4;
  945. flash_offset = flash_offset + 4;
  946. if (flash_offset > (QLA8044_FLASH_SECTOR_SIZE - 1)) {
  947. /* This write is needed once for each sector */
  948. ret_val = qla8044_wr_reg_indirect(vha,
  949. QLA8044_FLASH_DIRECT_WINDOW, (addr));
  950. if (ret_val != QLA_SUCCESS) {
  951. ql_log(ql_log_fatal, vha, 0xb09f,
  952. "%s: failed to write addr "
  953. "0x%x to FLASH_DIRECT_WINDOW!\n",
  954. __func__, addr);
  955. goto exit_lockless_read;
  956. }
  957. flash_offset = 0;
  958. }
  959. }
  960. } else {
  961. /* Single sector read */
  962. for (i = 0; i < u32_word_count; i++) {
  963. ret_val = qla8044_rd_reg_indirect(vha,
  964. QLA8044_FLASH_DIRECT_DATA(addr), &u32_word);
  965. if (ret_val != QLA_SUCCESS) {
  966. ql_log(ql_log_fatal, vha, 0xb0a0,
  967. "%s: failed to read addr 0x%x!\n",
  968. __func__, addr);
  969. goto exit_lockless_read;
  970. }
  971. *(uint32_t *)p_data = u32_word;
  972. p_data = p_data + 4;
  973. addr = addr + 4;
  974. }
  975. }
  976. exit_lockless_read:
  977. return ret_val;
  978. }
  979. /*
  980. * qla8044_ms_mem_write_128b - Writes data to MS/off-chip memory
  981. *
  982. * @vha : Pointer to adapter structure
  983. * addr : Flash address to write to
  984. * data : Data to be written
  985. * count : word_count to be written
  986. *
  987. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  988. */
  989. static int
  990. qla8044_ms_mem_write_128b(struct scsi_qla_host *vha,
  991. uint64_t addr, uint32_t *data, uint32_t count)
  992. {
  993. int i, j, ret_val = QLA_SUCCESS;
  994. uint32_t agt_ctrl;
  995. unsigned long flags;
  996. struct qla_hw_data *ha = vha->hw;
  997. /* Only 128-bit aligned access */
  998. if (addr & 0xF) {
  999. ret_val = QLA_FUNCTION_FAILED;
  1000. goto exit_ms_mem_write;
  1001. }
  1002. write_lock_irqsave(&ha->hw_lock, flags);
  1003. /* Write address */
  1004. ret_val = qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_HI, 0);
  1005. if (ret_val == QLA_FUNCTION_FAILED) {
  1006. ql_log(ql_log_fatal, vha, 0xb0a1,
  1007. "%s: write to AGT_ADDR_HI failed!\n", __func__);
  1008. goto exit_ms_mem_write_unlock;
  1009. }
  1010. for (i = 0; i < count; i++, addr += 16) {
  1011. if (!((addr_in_range(addr, QLA8044_ADDR_QDR_NET,
  1012. QLA8044_ADDR_QDR_NET_MAX)) ||
  1013. (addr_in_range(addr, QLA8044_ADDR_DDR_NET,
  1014. QLA8044_ADDR_DDR_NET_MAX)))) {
  1015. ret_val = QLA_FUNCTION_FAILED;
  1016. goto exit_ms_mem_write_unlock;
  1017. }
  1018. ret_val = qla8044_wr_reg_indirect(vha,
  1019. MD_MIU_TEST_AGT_ADDR_LO, addr);
  1020. /* Write data */
  1021. ret_val += qla8044_wr_reg_indirect(vha,
  1022. MD_MIU_TEST_AGT_WRDATA_LO, *data++);
  1023. ret_val += qla8044_wr_reg_indirect(vha,
  1024. MD_MIU_TEST_AGT_WRDATA_HI, *data++);
  1025. ret_val += qla8044_wr_reg_indirect(vha,
  1026. MD_MIU_TEST_AGT_WRDATA_ULO, *data++);
  1027. ret_val += qla8044_wr_reg_indirect(vha,
  1028. MD_MIU_TEST_AGT_WRDATA_UHI, *data++);
  1029. if (ret_val == QLA_FUNCTION_FAILED) {
  1030. ql_log(ql_log_fatal, vha, 0xb0a2,
  1031. "%s: write to AGT_WRDATA failed!\n",
  1032. __func__);
  1033. goto exit_ms_mem_write_unlock;
  1034. }
  1035. /* Check write status */
  1036. ret_val = qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  1037. MIU_TA_CTL_WRITE_ENABLE);
  1038. ret_val += qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  1039. MIU_TA_CTL_WRITE_START);
  1040. if (ret_val == QLA_FUNCTION_FAILED) {
  1041. ql_log(ql_log_fatal, vha, 0xb0a3,
  1042. "%s: write to AGT_CTRL failed!\n", __func__);
  1043. goto exit_ms_mem_write_unlock;
  1044. }
  1045. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1046. ret_val = qla8044_rd_reg_indirect(vha,
  1047. MD_MIU_TEST_AGT_CTRL, &agt_ctrl);
  1048. if (ret_val == QLA_FUNCTION_FAILED) {
  1049. ql_log(ql_log_fatal, vha, 0xb0a4,
  1050. "%s: failed to read "
  1051. "MD_MIU_TEST_AGT_CTRL!\n", __func__);
  1052. goto exit_ms_mem_write_unlock;
  1053. }
  1054. if ((agt_ctrl & MIU_TA_CTL_BUSY) == 0)
  1055. break;
  1056. }
  1057. /* Status check failed */
  1058. if (j >= MAX_CTL_CHECK) {
  1059. ql_log(ql_log_fatal, vha, 0xb0a5,
  1060. "%s: MS memory write failed!\n",
  1061. __func__);
  1062. ret_val = QLA_FUNCTION_FAILED;
  1063. goto exit_ms_mem_write_unlock;
  1064. }
  1065. }
  1066. exit_ms_mem_write_unlock:
  1067. write_unlock_irqrestore(&ha->hw_lock, flags);
  1068. exit_ms_mem_write:
  1069. return ret_val;
  1070. }
  1071. static int
  1072. qla8044_copy_bootloader(struct scsi_qla_host *vha)
  1073. {
  1074. uint8_t *p_cache;
  1075. uint32_t src, count, size;
  1076. uint64_t dest;
  1077. int ret_val = QLA_SUCCESS;
  1078. struct qla_hw_data *ha = vha->hw;
  1079. src = QLA8044_BOOTLOADER_FLASH_ADDR;
  1080. dest = qla8044_rd_reg(ha, QLA8044_BOOTLOADER_ADDR);
  1081. size = qla8044_rd_reg(ha, QLA8044_BOOTLOADER_SIZE);
  1082. /* 128 bit alignment check */
  1083. if (size & 0xF)
  1084. size = (size + 16) & ~0xF;
  1085. /* 16 byte count */
  1086. count = size/16;
  1087. p_cache = vmalloc(size);
  1088. if (p_cache == NULL) {
  1089. ql_log(ql_log_fatal, vha, 0xb0a6,
  1090. "%s: Failed to allocate memory for "
  1091. "boot loader cache\n", __func__);
  1092. ret_val = QLA_FUNCTION_FAILED;
  1093. goto exit_copy_bootloader;
  1094. }
  1095. ret_val = qla8044_lockless_flash_read_u32(vha, src,
  1096. p_cache, size/sizeof(uint32_t));
  1097. if (ret_val == QLA_FUNCTION_FAILED) {
  1098. ql_log(ql_log_fatal, vha, 0xb0a7,
  1099. "%s: Error reading F/W from flash!!!\n", __func__);
  1100. goto exit_copy_error;
  1101. }
  1102. ql_dbg(ql_dbg_p3p, vha, 0xb0a8, "%s: Read F/W from flash!\n",
  1103. __func__);
  1104. /* 128 bit/16 byte write to MS memory */
  1105. ret_val = qla8044_ms_mem_write_128b(vha, dest,
  1106. (uint32_t *)p_cache, count);
  1107. if (ret_val == QLA_FUNCTION_FAILED) {
  1108. ql_log(ql_log_fatal, vha, 0xb0a9,
  1109. "%s: Error writing F/W to MS !!!\n", __func__);
  1110. goto exit_copy_error;
  1111. }
  1112. ql_dbg(ql_dbg_p3p, vha, 0xb0aa,
  1113. "%s: Wrote F/W (size %d) to MS !!!\n",
  1114. __func__, size);
  1115. exit_copy_error:
  1116. vfree(p_cache);
  1117. exit_copy_bootloader:
  1118. return ret_val;
  1119. }
  1120. static int
  1121. qla8044_restart(struct scsi_qla_host *vha)
  1122. {
  1123. int ret_val = QLA_SUCCESS;
  1124. struct qla_hw_data *ha = vha->hw;
  1125. qla8044_process_stop_seq(vha);
  1126. /* Collect minidump */
  1127. if (ql2xmdenable)
  1128. qla8044_get_minidump(vha);
  1129. else
  1130. ql_log(ql_log_fatal, vha, 0xb14c,
  1131. "Minidump disabled.\n");
  1132. qla8044_process_init_seq(vha);
  1133. if (qla8044_copy_bootloader(vha)) {
  1134. ql_log(ql_log_fatal, vha, 0xb0ab,
  1135. "%s: Copy bootloader, firmware restart failed!\n",
  1136. __func__);
  1137. ret_val = QLA_FUNCTION_FAILED;
  1138. goto exit_restart;
  1139. }
  1140. /*
  1141. * Loads F/W from flash
  1142. */
  1143. qla8044_wr_reg(ha, QLA8044_FW_IMAGE_VALID, QLA8044_BOOT_FROM_FLASH);
  1144. qla8044_process_start_seq(vha);
  1145. exit_restart:
  1146. return ret_val;
  1147. }
  1148. /*
  1149. * qla8044_check_cmd_peg_status - Check peg status to see if Peg is
  1150. * initialized.
  1151. *
  1152. * @ha : Pointer to adapter structure
  1153. *
  1154. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  1155. */
  1156. static int
  1157. qla8044_check_cmd_peg_status(struct scsi_qla_host *vha)
  1158. {
  1159. uint32_t val, ret_val = QLA_FUNCTION_FAILED;
  1160. int retries = CRB_CMDPEG_CHECK_RETRY_COUNT;
  1161. struct qla_hw_data *ha = vha->hw;
  1162. do {
  1163. val = qla8044_rd_reg(ha, QLA8044_CMDPEG_STATE);
  1164. if (val == PHAN_INITIALIZE_COMPLETE) {
  1165. ql_dbg(ql_dbg_p3p, vha, 0xb0ac,
  1166. "%s: Command Peg initialization "
  1167. "complete! state=0x%x\n", __func__, val);
  1168. ret_val = QLA_SUCCESS;
  1169. break;
  1170. }
  1171. msleep(CRB_CMDPEG_CHECK_DELAY);
  1172. } while (--retries);
  1173. return ret_val;
  1174. }
  1175. static int
  1176. qla8044_start_firmware(struct scsi_qla_host *vha)
  1177. {
  1178. int ret_val = QLA_SUCCESS;
  1179. if (qla8044_restart(vha)) {
  1180. ql_log(ql_log_fatal, vha, 0xb0ad,
  1181. "%s: Restart Error!!!, Need Reset!!!\n",
  1182. __func__);
  1183. ret_val = QLA_FUNCTION_FAILED;
  1184. goto exit_start_fw;
  1185. } else
  1186. ql_dbg(ql_dbg_p3p, vha, 0xb0af,
  1187. "%s: Restart done!\n", __func__);
  1188. ret_val = qla8044_check_cmd_peg_status(vha);
  1189. if (ret_val) {
  1190. ql_log(ql_log_fatal, vha, 0xb0b0,
  1191. "%s: Peg not initialized!\n", __func__);
  1192. ret_val = QLA_FUNCTION_FAILED;
  1193. }
  1194. exit_start_fw:
  1195. return ret_val;
  1196. }
  1197. void
  1198. qla8044_clear_drv_active(struct qla_hw_data *ha)
  1199. {
  1200. uint32_t drv_active;
  1201. struct scsi_qla_host *vha = pci_get_drvdata(ha->pdev);
  1202. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1203. drv_active &= ~(1 << (ha->portnum));
  1204. ql_log(ql_log_info, vha, 0xb0b1,
  1205. "%s(%ld): drv_active: 0x%08x\n",
  1206. __func__, vha->host_no, drv_active);
  1207. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX, drv_active);
  1208. }
  1209. /*
  1210. * qla8044_device_bootstrap - Initialize device, set DEV_READY, start fw
  1211. * @ha: pointer to adapter structure
  1212. *
  1213. * Note: IDC lock must be held upon entry
  1214. **/
  1215. static int
  1216. qla8044_device_bootstrap(struct scsi_qla_host *vha)
  1217. {
  1218. int rval = QLA_FUNCTION_FAILED;
  1219. int i;
  1220. uint32_t old_count = 0, count = 0;
  1221. int need_reset = 0;
  1222. uint32_t idc_ctrl;
  1223. struct qla_hw_data *ha = vha->hw;
  1224. need_reset = qla8044_need_reset(vha);
  1225. if (!need_reset) {
  1226. old_count = qla8044_rd_direct(vha,
  1227. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1228. for (i = 0; i < 10; i++) {
  1229. msleep(200);
  1230. count = qla8044_rd_direct(vha,
  1231. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1232. if (count != old_count) {
  1233. rval = QLA_SUCCESS;
  1234. goto dev_ready;
  1235. }
  1236. }
  1237. qla8044_flash_lock_recovery(vha);
  1238. } else {
  1239. /* We are trying to perform a recovery here. */
  1240. if (ha->flags.isp82xx_fw_hung)
  1241. qla8044_flash_lock_recovery(vha);
  1242. }
  1243. /* set to DEV_INITIALIZING */
  1244. ql_log(ql_log_info, vha, 0xb0b2,
  1245. "%s: HW State: INITIALIZING\n", __func__);
  1246. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1247. QLA8XXX_DEV_INITIALIZING);
  1248. qla8044_idc_unlock(ha);
  1249. rval = qla8044_start_firmware(vha);
  1250. qla8044_idc_lock(ha);
  1251. if (rval != QLA_SUCCESS) {
  1252. ql_log(ql_log_info, vha, 0xb0b3,
  1253. "%s: HW State: FAILED\n", __func__);
  1254. qla8044_clear_drv_active(ha);
  1255. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1256. QLA8XXX_DEV_FAILED);
  1257. return rval;
  1258. }
  1259. /* For ISP8044, If IDC_CTRL GRACEFUL_RESET_BIT1 is set , reset it after
  1260. * device goes to INIT state. */
  1261. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1262. if (idc_ctrl & GRACEFUL_RESET_BIT1) {
  1263. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL,
  1264. (idc_ctrl & ~GRACEFUL_RESET_BIT1));
  1265. ha->fw_dumped = false;
  1266. }
  1267. dev_ready:
  1268. ql_log(ql_log_info, vha, 0xb0b4,
  1269. "%s: HW State: READY\n", __func__);
  1270. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX, QLA8XXX_DEV_READY);
  1271. return rval;
  1272. }
  1273. /*-------------------------Reset Sequence Functions-----------------------*/
  1274. static void
  1275. qla8044_dump_reset_seq_hdr(struct scsi_qla_host *vha)
  1276. {
  1277. u8 *phdr;
  1278. if (!vha->reset_tmplt.buff) {
  1279. ql_log(ql_log_fatal, vha, 0xb0b5,
  1280. "%s: Error Invalid reset_seq_template\n", __func__);
  1281. return;
  1282. }
  1283. phdr = vha->reset_tmplt.buff;
  1284. ql_dbg(ql_dbg_p3p, vha, 0xb0b6,
  1285. "Reset Template :\n\t0x%X 0x%X 0x%X 0x%X"
  1286. "0x%X 0x%X 0x%X 0x%X 0x%X 0x%X\n"
  1287. "\t0x%X 0x%X 0x%X 0x%X 0x%X 0x%X\n\n",
  1288. *phdr, *(phdr+1), *(phdr+2), *(phdr+3), *(phdr+4),
  1289. *(phdr+5), *(phdr+6), *(phdr+7), *(phdr + 8),
  1290. *(phdr+9), *(phdr+10), *(phdr+11), *(phdr+12),
  1291. *(phdr+13), *(phdr+14), *(phdr+15));
  1292. }
  1293. /*
  1294. * qla8044_reset_seq_checksum_test - Validate Reset Sequence template.
  1295. *
  1296. * @ha : Pointer to adapter structure
  1297. *
  1298. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  1299. */
  1300. static int
  1301. qla8044_reset_seq_checksum_test(struct scsi_qla_host *vha)
  1302. {
  1303. uint32_t sum = 0;
  1304. uint16_t *buff = (uint16_t *)vha->reset_tmplt.buff;
  1305. int u16_count = vha->reset_tmplt.hdr->size / sizeof(uint16_t);
  1306. while (u16_count-- > 0)
  1307. sum += *buff++;
  1308. while (sum >> 16)
  1309. sum = (sum & 0xFFFF) + (sum >> 16);
  1310. /* checksum of 0 indicates a valid template */
  1311. if (~sum) {
  1312. return QLA_SUCCESS;
  1313. } else {
  1314. ql_log(ql_log_fatal, vha, 0xb0b7,
  1315. "%s: Reset seq checksum failed\n", __func__);
  1316. return QLA_FUNCTION_FAILED;
  1317. }
  1318. }
  1319. /*
  1320. * qla8044_read_reset_template - Read Reset Template from Flash, validate
  1321. * the template and store offsets of stop/start/init offsets in ha->reset_tmplt.
  1322. *
  1323. * @ha : Pointer to adapter structure
  1324. */
  1325. void
  1326. qla8044_read_reset_template(struct scsi_qla_host *vha)
  1327. {
  1328. uint8_t *p_buff;
  1329. uint32_t addr, tmplt_hdr_def_size, tmplt_hdr_size;
  1330. vha->reset_tmplt.seq_error = 0;
  1331. vha->reset_tmplt.buff = vmalloc(QLA8044_RESTART_TEMPLATE_SIZE);
  1332. if (vha->reset_tmplt.buff == NULL) {
  1333. ql_log(ql_log_fatal, vha, 0xb0b8,
  1334. "%s: Failed to allocate reset template resources\n",
  1335. __func__);
  1336. goto exit_read_reset_template;
  1337. }
  1338. p_buff = vha->reset_tmplt.buff;
  1339. addr = QLA8044_RESET_TEMPLATE_ADDR;
  1340. tmplt_hdr_def_size =
  1341. sizeof(struct qla8044_reset_template_hdr) / sizeof(uint32_t);
  1342. ql_dbg(ql_dbg_p3p, vha, 0xb0b9,
  1343. "%s: Read template hdr size %d from Flash\n",
  1344. __func__, tmplt_hdr_def_size);
  1345. /* Copy template header from flash */
  1346. if (qla8044_read_flash_data(vha, p_buff, addr, tmplt_hdr_def_size)) {
  1347. ql_log(ql_log_fatal, vha, 0xb0ba,
  1348. "%s: Failed to read reset template\n", __func__);
  1349. goto exit_read_template_error;
  1350. }
  1351. vha->reset_tmplt.hdr =
  1352. (struct qla8044_reset_template_hdr *) vha->reset_tmplt.buff;
  1353. /* Validate the template header size and signature */
  1354. tmplt_hdr_size = vha->reset_tmplt.hdr->hdr_size/sizeof(uint32_t);
  1355. if ((tmplt_hdr_size != tmplt_hdr_def_size) ||
  1356. (vha->reset_tmplt.hdr->signature != RESET_TMPLT_HDR_SIGNATURE)) {
  1357. ql_log(ql_log_fatal, vha, 0xb0bb,
  1358. "%s: Template Header size invalid %d "
  1359. "tmplt_hdr_def_size %d!!!\n", __func__,
  1360. tmplt_hdr_size, tmplt_hdr_def_size);
  1361. goto exit_read_template_error;
  1362. }
  1363. addr = QLA8044_RESET_TEMPLATE_ADDR + vha->reset_tmplt.hdr->hdr_size;
  1364. p_buff = vha->reset_tmplt.buff + vha->reset_tmplt.hdr->hdr_size;
  1365. tmplt_hdr_def_size = (vha->reset_tmplt.hdr->size -
  1366. vha->reset_tmplt.hdr->hdr_size)/sizeof(uint32_t);
  1367. ql_dbg(ql_dbg_p3p, vha, 0xb0bc,
  1368. "%s: Read rest of the template size %d\n",
  1369. __func__, vha->reset_tmplt.hdr->size);
  1370. /* Copy rest of the template */
  1371. if (qla8044_read_flash_data(vha, p_buff, addr, tmplt_hdr_def_size)) {
  1372. ql_log(ql_log_fatal, vha, 0xb0bd,
  1373. "%s: Failed to read reset template\n", __func__);
  1374. goto exit_read_template_error;
  1375. }
  1376. /* Integrity check */
  1377. if (qla8044_reset_seq_checksum_test(vha)) {
  1378. ql_log(ql_log_fatal, vha, 0xb0be,
  1379. "%s: Reset Seq checksum failed!\n", __func__);
  1380. goto exit_read_template_error;
  1381. }
  1382. ql_dbg(ql_dbg_p3p, vha, 0xb0bf,
  1383. "%s: Reset Seq checksum passed! Get stop, "
  1384. "start and init seq offsets\n", __func__);
  1385. /* Get STOP, START, INIT sequence offsets */
  1386. vha->reset_tmplt.init_offset = vha->reset_tmplt.buff +
  1387. vha->reset_tmplt.hdr->init_seq_offset;
  1388. vha->reset_tmplt.start_offset = vha->reset_tmplt.buff +
  1389. vha->reset_tmplt.hdr->start_seq_offset;
  1390. vha->reset_tmplt.stop_offset = vha->reset_tmplt.buff +
  1391. vha->reset_tmplt.hdr->hdr_size;
  1392. qla8044_dump_reset_seq_hdr(vha);
  1393. goto exit_read_reset_template;
  1394. exit_read_template_error:
  1395. vfree(vha->reset_tmplt.buff);
  1396. exit_read_reset_template:
  1397. return;
  1398. }
  1399. void
  1400. qla8044_set_idc_dontreset(struct scsi_qla_host *vha)
  1401. {
  1402. uint32_t idc_ctrl;
  1403. struct qla_hw_data *ha = vha->hw;
  1404. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1405. idc_ctrl |= DONTRESET_BIT0;
  1406. ql_dbg(ql_dbg_p3p, vha, 0xb0c0,
  1407. "%s: idc_ctrl = %d\n", __func__, idc_ctrl);
  1408. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL, idc_ctrl);
  1409. }
  1410. static inline void
  1411. qla8044_set_rst_ready(struct scsi_qla_host *vha)
  1412. {
  1413. uint32_t drv_state;
  1414. struct qla_hw_data *ha = vha->hw;
  1415. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  1416. /* For ISP8044, drv_active register has 1 bit per function,
  1417. * shift 1 by func_num to set a bit for the function.*/
  1418. drv_state |= (1 << ha->portnum);
  1419. ql_log(ql_log_info, vha, 0xb0c1,
  1420. "%s(%ld): drv_state: 0x%08x\n",
  1421. __func__, vha->host_no, drv_state);
  1422. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, drv_state);
  1423. }
  1424. /**
  1425. * qla8044_need_reset_handler - Code to start reset sequence
  1426. * @vha: pointer to adapter structure
  1427. *
  1428. * Note: IDC lock must be held upon entry
  1429. */
  1430. static void
  1431. qla8044_need_reset_handler(struct scsi_qla_host *vha)
  1432. {
  1433. uint32_t dev_state = 0, drv_state, drv_active;
  1434. unsigned long reset_timeout;
  1435. struct qla_hw_data *ha = vha->hw;
  1436. ql_log(ql_log_fatal, vha, 0xb0c2,
  1437. "%s: Performing ISP error recovery\n", __func__);
  1438. if (vha->flags.online) {
  1439. qla8044_idc_unlock(ha);
  1440. qla2x00_abort_isp_cleanup(vha);
  1441. ha->isp_ops->get_flash_version(vha, vha->req->ring);
  1442. ha->isp_ops->nvram_config(vha);
  1443. qla8044_idc_lock(ha);
  1444. }
  1445. dev_state = qla8044_rd_direct(vha,
  1446. QLA8044_CRB_DEV_STATE_INDEX);
  1447. drv_state = qla8044_rd_direct(vha,
  1448. QLA8044_CRB_DRV_STATE_INDEX);
  1449. drv_active = qla8044_rd_direct(vha,
  1450. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1451. ql_log(ql_log_info, vha, 0xb0c5,
  1452. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x dev_state = 0x%x\n",
  1453. __func__, vha->host_no, drv_state, drv_active, dev_state);
  1454. qla8044_set_rst_ready(vha);
  1455. /* wait for 10 seconds for reset ack from all functions */
  1456. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  1457. do {
  1458. if (time_after_eq(jiffies, reset_timeout)) {
  1459. ql_log(ql_log_info, vha, 0xb0c4,
  1460. "%s: Function %d: Reset Ack Timeout!, drv_state: 0x%08x, drv_active: 0x%08x\n",
  1461. __func__, ha->portnum, drv_state, drv_active);
  1462. break;
  1463. }
  1464. qla8044_idc_unlock(ha);
  1465. msleep(1000);
  1466. qla8044_idc_lock(ha);
  1467. dev_state = qla8044_rd_direct(vha,
  1468. QLA8044_CRB_DEV_STATE_INDEX);
  1469. drv_state = qla8044_rd_direct(vha,
  1470. QLA8044_CRB_DRV_STATE_INDEX);
  1471. drv_active = qla8044_rd_direct(vha,
  1472. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1473. } while (((drv_state & drv_active) != drv_active) &&
  1474. (dev_state == QLA8XXX_DEV_NEED_RESET));
  1475. /* Remove IDC participation of functions not acknowledging */
  1476. if (drv_state != drv_active) {
  1477. ql_log(ql_log_info, vha, 0xb0c7,
  1478. "%s(%ld): Function %d turning off drv_active of non-acking function 0x%x\n",
  1479. __func__, vha->host_no, ha->portnum,
  1480. (drv_active ^ drv_state));
  1481. drv_active = drv_active & drv_state;
  1482. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX,
  1483. drv_active);
  1484. } else {
  1485. /*
  1486. * Reset owner should execute reset recovery,
  1487. * if all functions acknowledged
  1488. */
  1489. if ((ha->flags.nic_core_reset_owner) &&
  1490. (dev_state == QLA8XXX_DEV_NEED_RESET)) {
  1491. ha->flags.nic_core_reset_owner = 0;
  1492. qla8044_device_bootstrap(vha);
  1493. return;
  1494. }
  1495. }
  1496. /* Exit if non active function */
  1497. if (!(drv_active & (1 << ha->portnum))) {
  1498. ha->flags.nic_core_reset_owner = 0;
  1499. return;
  1500. }
  1501. /*
  1502. * Execute Reset Recovery if Reset Owner or Function 7
  1503. * is the only active function
  1504. */
  1505. if (ha->flags.nic_core_reset_owner ||
  1506. ((drv_state & drv_active) == QLA8044_FUN7_ACTIVE_INDEX)) {
  1507. ha->flags.nic_core_reset_owner = 0;
  1508. qla8044_device_bootstrap(vha);
  1509. }
  1510. }
  1511. static void
  1512. qla8044_set_drv_active(struct scsi_qla_host *vha)
  1513. {
  1514. uint32_t drv_active;
  1515. struct qla_hw_data *ha = vha->hw;
  1516. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1517. /* For ISP8044, drv_active register has 1 bit per function,
  1518. * shift 1 by func_num to set a bit for the function.*/
  1519. drv_active |= (1 << ha->portnum);
  1520. ql_log(ql_log_info, vha, 0xb0c8,
  1521. "%s(%ld): drv_active: 0x%08x\n",
  1522. __func__, vha->host_no, drv_active);
  1523. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX, drv_active);
  1524. }
  1525. static int
  1526. qla8044_check_drv_active(struct scsi_qla_host *vha)
  1527. {
  1528. uint32_t drv_active;
  1529. struct qla_hw_data *ha = vha->hw;
  1530. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1531. if (drv_active & (1 << ha->portnum))
  1532. return QLA_SUCCESS;
  1533. else
  1534. return QLA_TEST_FAILED;
  1535. }
  1536. static void
  1537. qla8044_clear_idc_dontreset(struct scsi_qla_host *vha)
  1538. {
  1539. uint32_t idc_ctrl;
  1540. struct qla_hw_data *ha = vha->hw;
  1541. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1542. idc_ctrl &= ~DONTRESET_BIT0;
  1543. ql_log(ql_log_info, vha, 0xb0c9,
  1544. "%s: idc_ctrl = %d\n", __func__,
  1545. idc_ctrl);
  1546. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL, idc_ctrl);
  1547. }
  1548. static int
  1549. qla8044_set_idc_ver(struct scsi_qla_host *vha)
  1550. {
  1551. int idc_ver;
  1552. uint32_t drv_active;
  1553. int rval = QLA_SUCCESS;
  1554. struct qla_hw_data *ha = vha->hw;
  1555. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1556. if (drv_active == (1 << ha->portnum)) {
  1557. idc_ver = qla8044_rd_direct(vha,
  1558. QLA8044_CRB_DRV_IDC_VERSION_INDEX);
  1559. idc_ver &= (~0xFF);
  1560. idc_ver |= QLA8044_IDC_VER_MAJ_VALUE;
  1561. qla8044_wr_direct(vha, QLA8044_CRB_DRV_IDC_VERSION_INDEX,
  1562. idc_ver);
  1563. ql_log(ql_log_info, vha, 0xb0ca,
  1564. "%s: IDC version updated to %d\n",
  1565. __func__, idc_ver);
  1566. } else {
  1567. idc_ver = qla8044_rd_direct(vha,
  1568. QLA8044_CRB_DRV_IDC_VERSION_INDEX);
  1569. idc_ver &= 0xFF;
  1570. if (QLA8044_IDC_VER_MAJ_VALUE != idc_ver) {
  1571. ql_log(ql_log_info, vha, 0xb0cb,
  1572. "%s: qla4xxx driver IDC version %d "
  1573. "is not compatible with IDC version %d "
  1574. "of other drivers!\n",
  1575. __func__, QLA8044_IDC_VER_MAJ_VALUE,
  1576. idc_ver);
  1577. rval = QLA_FUNCTION_FAILED;
  1578. goto exit_set_idc_ver;
  1579. }
  1580. }
  1581. /* Update IDC_MINOR_VERSION */
  1582. idc_ver = qla8044_rd_reg(ha, QLA8044_CRB_IDC_VER_MINOR);
  1583. idc_ver &= ~(0x03 << (ha->portnum * 2));
  1584. idc_ver |= (QLA8044_IDC_VER_MIN_VALUE << (ha->portnum * 2));
  1585. qla8044_wr_reg(ha, QLA8044_CRB_IDC_VER_MINOR, idc_ver);
  1586. exit_set_idc_ver:
  1587. return rval;
  1588. }
  1589. static int
  1590. qla8044_update_idc_reg(struct scsi_qla_host *vha)
  1591. {
  1592. uint32_t drv_active;
  1593. int rval = QLA_SUCCESS;
  1594. struct qla_hw_data *ha = vha->hw;
  1595. if (vha->flags.init_done)
  1596. goto exit_update_idc_reg;
  1597. qla8044_idc_lock(ha);
  1598. qla8044_set_drv_active(vha);
  1599. drv_active = qla8044_rd_direct(vha,
  1600. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1601. /* If we are the first driver to load and
  1602. * ql2xdontresethba is not set, clear IDC_CTRL BIT0. */
  1603. if ((drv_active == (1 << ha->portnum)) && !ql2xdontresethba)
  1604. qla8044_clear_idc_dontreset(vha);
  1605. rval = qla8044_set_idc_ver(vha);
  1606. if (rval == QLA_FUNCTION_FAILED)
  1607. qla8044_clear_drv_active(ha);
  1608. qla8044_idc_unlock(ha);
  1609. exit_update_idc_reg:
  1610. return rval;
  1611. }
  1612. /**
  1613. * qla8044_need_qsnt_handler - Code to start qsnt
  1614. * @vha: pointer to adapter structure
  1615. */
  1616. static void
  1617. qla8044_need_qsnt_handler(struct scsi_qla_host *vha)
  1618. {
  1619. unsigned long qsnt_timeout;
  1620. uint32_t drv_state, drv_active, dev_state;
  1621. struct qla_hw_data *ha = vha->hw;
  1622. if (vha->flags.online)
  1623. qla2x00_quiesce_io(vha);
  1624. else
  1625. return;
  1626. qla8044_set_qsnt_ready(vha);
  1627. /* Wait for 30 secs for all functions to ack qsnt mode */
  1628. qsnt_timeout = jiffies + (QSNT_ACK_TOV * HZ);
  1629. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  1630. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1631. /* Shift drv_active by 1 to match drv_state. As quiescent ready bit
  1632. position is at bit 1 and drv active is at bit 0 */
  1633. drv_active = drv_active << 1;
  1634. while (drv_state != drv_active) {
  1635. if (time_after_eq(jiffies, qsnt_timeout)) {
  1636. /* Other functions did not ack, changing state to
  1637. * DEV_READY
  1638. */
  1639. clear_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  1640. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1641. QLA8XXX_DEV_READY);
  1642. qla8044_clear_qsnt_ready(vha);
  1643. ql_log(ql_log_info, vha, 0xb0cc,
  1644. "Timeout waiting for quiescent ack!!!\n");
  1645. return;
  1646. }
  1647. qla8044_idc_unlock(ha);
  1648. msleep(1000);
  1649. qla8044_idc_lock(ha);
  1650. drv_state = qla8044_rd_direct(vha,
  1651. QLA8044_CRB_DRV_STATE_INDEX);
  1652. drv_active = qla8044_rd_direct(vha,
  1653. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1654. drv_active = drv_active << 1;
  1655. }
  1656. /* All functions have Acked. Set quiescent state */
  1657. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1658. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  1659. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1660. QLA8XXX_DEV_QUIESCENT);
  1661. ql_log(ql_log_info, vha, 0xb0cd,
  1662. "%s: HW State: QUIESCENT\n", __func__);
  1663. }
  1664. }
  1665. /*
  1666. * qla8044_device_state_handler - Adapter state machine
  1667. * @ha: pointer to host adapter structure.
  1668. *
  1669. * Note: IDC lock must be UNLOCKED upon entry
  1670. **/
  1671. int
  1672. qla8044_device_state_handler(struct scsi_qla_host *vha)
  1673. {
  1674. uint32_t dev_state;
  1675. int rval = QLA_SUCCESS;
  1676. unsigned long dev_init_timeout;
  1677. struct qla_hw_data *ha = vha->hw;
  1678. rval = qla8044_update_idc_reg(vha);
  1679. if (rval == QLA_FUNCTION_FAILED)
  1680. goto exit_error;
  1681. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1682. ql_dbg(ql_dbg_p3p, vha, 0xb0ce,
  1683. "Device state is 0x%x = %s\n",
  1684. dev_state, qdev_state(dev_state));
  1685. /* wait for 30 seconds for device to go ready */
  1686. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  1687. qla8044_idc_lock(ha);
  1688. while (1) {
  1689. if (time_after_eq(jiffies, dev_init_timeout)) {
  1690. if (qla8044_check_drv_active(vha) == QLA_SUCCESS) {
  1691. ql_log(ql_log_warn, vha, 0xb0cf,
  1692. "%s: Device Init Failed 0x%x = %s\n",
  1693. QLA2XXX_DRIVER_NAME, dev_state,
  1694. qdev_state(dev_state));
  1695. qla8044_wr_direct(vha,
  1696. QLA8044_CRB_DEV_STATE_INDEX,
  1697. QLA8XXX_DEV_FAILED);
  1698. }
  1699. }
  1700. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1701. ql_log(ql_log_info, vha, 0xb0d0,
  1702. "Device state is 0x%x = %s\n",
  1703. dev_state, qdev_state(dev_state));
  1704. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  1705. switch (dev_state) {
  1706. case QLA8XXX_DEV_READY:
  1707. ha->flags.nic_core_reset_owner = 0;
  1708. goto exit;
  1709. case QLA8XXX_DEV_COLD:
  1710. rval = qla8044_device_bootstrap(vha);
  1711. break;
  1712. case QLA8XXX_DEV_INITIALIZING:
  1713. qla8044_idc_unlock(ha);
  1714. msleep(1000);
  1715. qla8044_idc_lock(ha);
  1716. break;
  1717. case QLA8XXX_DEV_NEED_RESET:
  1718. /* For ISP8044, if NEED_RESET is set by any driver,
  1719. * it should be honored, irrespective of IDC_CTRL
  1720. * DONTRESET_BIT0 */
  1721. qla8044_need_reset_handler(vha);
  1722. break;
  1723. case QLA8XXX_DEV_NEED_QUIESCENT:
  1724. /* idc locked/unlocked in handler */
  1725. qla8044_need_qsnt_handler(vha);
  1726. /* Reset the init timeout after qsnt handler */
  1727. dev_init_timeout = jiffies +
  1728. (ha->fcoe_reset_timeout * HZ);
  1729. break;
  1730. case QLA8XXX_DEV_QUIESCENT:
  1731. ql_log(ql_log_info, vha, 0xb0d1,
  1732. "HW State: QUIESCENT\n");
  1733. qla8044_idc_unlock(ha);
  1734. msleep(1000);
  1735. qla8044_idc_lock(ha);
  1736. /* Reset the init timeout after qsnt handler */
  1737. dev_init_timeout = jiffies +
  1738. (ha->fcoe_reset_timeout * HZ);
  1739. break;
  1740. case QLA8XXX_DEV_FAILED:
  1741. ha->flags.nic_core_reset_owner = 0;
  1742. qla8044_idc_unlock(ha);
  1743. qla8xxx_dev_failed_handler(vha);
  1744. rval = QLA_FUNCTION_FAILED;
  1745. qla8044_idc_lock(ha);
  1746. goto exit;
  1747. default:
  1748. qla8044_idc_unlock(ha);
  1749. qla8xxx_dev_failed_handler(vha);
  1750. rval = QLA_FUNCTION_FAILED;
  1751. qla8044_idc_lock(ha);
  1752. goto exit;
  1753. }
  1754. }
  1755. exit:
  1756. qla8044_idc_unlock(ha);
  1757. exit_error:
  1758. return rval;
  1759. }
  1760. /**
  1761. * qla8044_check_temp - Check the ISP82XX temperature.
  1762. * @vha: adapter block pointer.
  1763. *
  1764. * Note: The caller should not hold the idc lock.
  1765. */
  1766. static int
  1767. qla8044_check_temp(struct scsi_qla_host *vha)
  1768. {
  1769. uint32_t temp, temp_state, temp_val;
  1770. int status = QLA_SUCCESS;
  1771. temp = qla8044_rd_direct(vha, QLA8044_CRB_TEMP_STATE_INDEX);
  1772. temp_state = qla82xx_get_temp_state(temp);
  1773. temp_val = qla82xx_get_temp_val(temp);
  1774. if (temp_state == QLA82XX_TEMP_PANIC) {
  1775. ql_log(ql_log_warn, vha, 0xb0d2,
  1776. "Device temperature %d degrees C"
  1777. " exceeds maximum allowed. Hardware has been shut"
  1778. " down\n", temp_val);
  1779. status = QLA_FUNCTION_FAILED;
  1780. return status;
  1781. } else if (temp_state == QLA82XX_TEMP_WARN) {
  1782. ql_log(ql_log_warn, vha, 0xb0d3,
  1783. "Device temperature %d"
  1784. " degrees C exceeds operating range."
  1785. " Immediate action needed.\n", temp_val);
  1786. }
  1787. return 0;
  1788. }
  1789. int qla8044_read_temperature(scsi_qla_host_t *vha)
  1790. {
  1791. uint32_t temp;
  1792. temp = qla8044_rd_direct(vha, QLA8044_CRB_TEMP_STATE_INDEX);
  1793. return qla82xx_get_temp_val(temp);
  1794. }
  1795. /**
  1796. * qla8044_check_fw_alive - Check firmware health
  1797. * @vha: Pointer to host adapter structure.
  1798. *
  1799. * Context: Interrupt
  1800. */
  1801. int
  1802. qla8044_check_fw_alive(struct scsi_qla_host *vha)
  1803. {
  1804. uint32_t fw_heartbeat_counter;
  1805. uint32_t halt_status1, halt_status2;
  1806. int status = QLA_SUCCESS;
  1807. fw_heartbeat_counter = qla8044_rd_direct(vha,
  1808. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1809. /* If PEG_ALIVE_COUNTER is 0xffffffff, AER/EEH is in progress, ignore */
  1810. if (fw_heartbeat_counter == 0xffffffff) {
  1811. ql_dbg(ql_dbg_p3p, vha, 0xb0d4,
  1812. "scsi%ld: %s: Device in frozen "
  1813. "state, QLA82XX_PEG_ALIVE_COUNTER is 0xffffffff\n",
  1814. vha->host_no, __func__);
  1815. return status;
  1816. }
  1817. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  1818. vha->seconds_since_last_heartbeat++;
  1819. /* FW not alive after 2 seconds */
  1820. if (vha->seconds_since_last_heartbeat == 2) {
  1821. vha->seconds_since_last_heartbeat = 0;
  1822. halt_status1 = qla8044_rd_direct(vha,
  1823. QLA8044_PEG_HALT_STATUS1_INDEX);
  1824. halt_status2 = qla8044_rd_direct(vha,
  1825. QLA8044_PEG_HALT_STATUS2_INDEX);
  1826. ql_log(ql_log_info, vha, 0xb0d5,
  1827. "scsi(%ld): %s, ISP8044 "
  1828. "Dumping hw/fw registers:\n"
  1829. " PEG_HALT_STATUS1: 0x%x, "
  1830. "PEG_HALT_STATUS2: 0x%x,\n",
  1831. vha->host_no, __func__, halt_status1,
  1832. halt_status2);
  1833. status = QLA_FUNCTION_FAILED;
  1834. }
  1835. } else
  1836. vha->seconds_since_last_heartbeat = 0;
  1837. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  1838. return status;
  1839. }
  1840. void
  1841. qla8044_watchdog(struct scsi_qla_host *vha)
  1842. {
  1843. uint32_t dev_state, halt_status;
  1844. int halt_status_unrecoverable = 0;
  1845. struct qla_hw_data *ha = vha->hw;
  1846. /* don't poll if reset is going on or FW hang in quiescent state */
  1847. if (!(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) ||
  1848. test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))) {
  1849. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1850. if (qla8044_check_fw_alive(vha)) {
  1851. ha->flags.isp82xx_fw_hung = 1;
  1852. ql_log(ql_log_warn, vha, 0xb10a,
  1853. "Firmware hung.\n");
  1854. qla82xx_clear_pending_mbx(vha);
  1855. }
  1856. if (qla8044_check_temp(vha)) {
  1857. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  1858. ha->flags.isp82xx_fw_hung = 1;
  1859. qla2xxx_wake_dpc(vha);
  1860. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  1861. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  1862. ql_log(ql_log_info, vha, 0xb0d6,
  1863. "%s: HW State: NEED RESET!\n",
  1864. __func__);
  1865. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  1866. qla2xxx_wake_dpc(vha);
  1867. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  1868. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  1869. ql_log(ql_log_info, vha, 0xb0d7,
  1870. "%s: HW State: NEED QUIES detected!\n",
  1871. __func__);
  1872. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  1873. qla2xxx_wake_dpc(vha);
  1874. } else {
  1875. /* Check firmware health */
  1876. if (ha->flags.isp82xx_fw_hung) {
  1877. halt_status = qla8044_rd_direct(vha,
  1878. QLA8044_PEG_HALT_STATUS1_INDEX);
  1879. if (halt_status &
  1880. QLA8044_HALT_STATUS_FW_RESET) {
  1881. ql_log(ql_log_fatal, vha,
  1882. 0xb0d8, "%s: Firmware "
  1883. "error detected device "
  1884. "is being reset\n",
  1885. __func__);
  1886. } else if (halt_status &
  1887. QLA8044_HALT_STATUS_UNRECOVERABLE) {
  1888. halt_status_unrecoverable = 1;
  1889. }
  1890. /* Since we cannot change dev_state in interrupt
  1891. * context, set appropriate DPC flag then wakeup
  1892. * DPC */
  1893. if (halt_status_unrecoverable) {
  1894. set_bit(ISP_UNRECOVERABLE,
  1895. &vha->dpc_flags);
  1896. } else {
  1897. if (dev_state ==
  1898. QLA8XXX_DEV_QUIESCENT) {
  1899. set_bit(FCOE_CTX_RESET_NEEDED,
  1900. &vha->dpc_flags);
  1901. ql_log(ql_log_info, vha, 0xb0d9,
  1902. "%s: FW CONTEXT Reset "
  1903. "needed!\n", __func__);
  1904. } else {
  1905. ql_log(ql_log_info, vha,
  1906. 0xb0da, "%s: "
  1907. "detect abort needed\n",
  1908. __func__);
  1909. set_bit(ISP_ABORT_NEEDED,
  1910. &vha->dpc_flags);
  1911. }
  1912. }
  1913. qla2xxx_wake_dpc(vha);
  1914. }
  1915. }
  1916. }
  1917. }
  1918. static int
  1919. qla8044_minidump_process_control(struct scsi_qla_host *vha,
  1920. struct qla8044_minidump_entry_hdr *entry_hdr)
  1921. {
  1922. struct qla8044_minidump_entry_crb *crb_entry;
  1923. uint32_t read_value, opcode, poll_time, addr, index;
  1924. uint32_t crb_addr, rval = QLA_SUCCESS;
  1925. unsigned long wtime;
  1926. struct qla8044_minidump_template_hdr *tmplt_hdr;
  1927. int i;
  1928. struct qla_hw_data *ha = vha->hw;
  1929. ql_dbg(ql_dbg_p3p, vha, 0xb0dd, "Entering fn: %s\n", __func__);
  1930. tmplt_hdr = (struct qla8044_minidump_template_hdr *)
  1931. ha->md_tmplt_hdr;
  1932. crb_entry = (struct qla8044_minidump_entry_crb *)entry_hdr;
  1933. crb_addr = crb_entry->addr;
  1934. for (i = 0; i < crb_entry->op_count; i++) {
  1935. opcode = crb_entry->crb_ctrl.opcode;
  1936. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  1937. qla8044_wr_reg_indirect(vha, crb_addr,
  1938. crb_entry->value_1);
  1939. }
  1940. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  1941. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1942. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1943. }
  1944. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  1945. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1946. read_value &= crb_entry->value_2;
  1947. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  1948. read_value |= crb_entry->value_3;
  1949. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  1950. }
  1951. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1952. }
  1953. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  1954. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1955. read_value |= crb_entry->value_3;
  1956. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1957. }
  1958. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  1959. poll_time = crb_entry->crb_strd.poll_timeout;
  1960. wtime = jiffies + poll_time;
  1961. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1962. do {
  1963. if ((read_value & crb_entry->value_2) ==
  1964. crb_entry->value_1) {
  1965. break;
  1966. } else if (time_after_eq(jiffies, wtime)) {
  1967. /* capturing dump failed */
  1968. rval = QLA_FUNCTION_FAILED;
  1969. break;
  1970. } else {
  1971. qla8044_rd_reg_indirect(vha,
  1972. crb_addr, &read_value);
  1973. }
  1974. } while (1);
  1975. }
  1976. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  1977. if (crb_entry->crb_strd.state_index_a) {
  1978. index = crb_entry->crb_strd.state_index_a;
  1979. addr = tmplt_hdr->saved_state_array[index];
  1980. } else {
  1981. addr = crb_addr;
  1982. }
  1983. qla8044_rd_reg_indirect(vha, addr, &read_value);
  1984. index = crb_entry->crb_ctrl.state_index_v;
  1985. tmplt_hdr->saved_state_array[index] = read_value;
  1986. }
  1987. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  1988. if (crb_entry->crb_strd.state_index_a) {
  1989. index = crb_entry->crb_strd.state_index_a;
  1990. addr = tmplt_hdr->saved_state_array[index];
  1991. } else {
  1992. addr = crb_addr;
  1993. }
  1994. if (crb_entry->crb_ctrl.state_index_v) {
  1995. index = crb_entry->crb_ctrl.state_index_v;
  1996. read_value =
  1997. tmplt_hdr->saved_state_array[index];
  1998. } else {
  1999. read_value = crb_entry->value_1;
  2000. }
  2001. qla8044_wr_reg_indirect(vha, addr, read_value);
  2002. }
  2003. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  2004. index = crb_entry->crb_ctrl.state_index_v;
  2005. read_value = tmplt_hdr->saved_state_array[index];
  2006. read_value <<= crb_entry->crb_ctrl.shl;
  2007. read_value >>= crb_entry->crb_ctrl.shr;
  2008. if (crb_entry->value_2)
  2009. read_value &= crb_entry->value_2;
  2010. read_value |= crb_entry->value_3;
  2011. read_value += crb_entry->value_1;
  2012. tmplt_hdr->saved_state_array[index] = read_value;
  2013. }
  2014. crb_addr += crb_entry->crb_strd.addr_stride;
  2015. }
  2016. return rval;
  2017. }
  2018. static void
  2019. qla8044_minidump_process_rdcrb(struct scsi_qla_host *vha,
  2020. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2021. {
  2022. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  2023. struct qla8044_minidump_entry_crb *crb_hdr;
  2024. uint32_t *data_ptr = *d_ptr;
  2025. ql_dbg(ql_dbg_p3p, vha, 0xb0de, "Entering fn: %s\n", __func__);
  2026. crb_hdr = (struct qla8044_minidump_entry_crb *)entry_hdr;
  2027. r_addr = crb_hdr->addr;
  2028. r_stride = crb_hdr->crb_strd.addr_stride;
  2029. loop_cnt = crb_hdr->op_count;
  2030. for (i = 0; i < loop_cnt; i++) {
  2031. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2032. *data_ptr++ = r_addr;
  2033. *data_ptr++ = r_value;
  2034. r_addr += r_stride;
  2035. }
  2036. *d_ptr = data_ptr;
  2037. }
  2038. static int
  2039. qla8044_minidump_process_rdmem(struct scsi_qla_host *vha,
  2040. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2041. {
  2042. uint32_t r_addr, r_value, r_data;
  2043. uint32_t i, j, loop_cnt;
  2044. struct qla8044_minidump_entry_rdmem *m_hdr;
  2045. unsigned long flags;
  2046. uint32_t *data_ptr = *d_ptr;
  2047. struct qla_hw_data *ha = vha->hw;
  2048. ql_dbg(ql_dbg_p3p, vha, 0xb0df, "Entering fn: %s\n", __func__);
  2049. m_hdr = (struct qla8044_minidump_entry_rdmem *)entry_hdr;
  2050. r_addr = m_hdr->read_addr;
  2051. loop_cnt = m_hdr->read_data_size/16;
  2052. ql_dbg(ql_dbg_p3p, vha, 0xb0f0,
  2053. "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
  2054. __func__, r_addr, m_hdr->read_data_size);
  2055. if (r_addr & 0xf) {
  2056. ql_dbg(ql_dbg_p3p, vha, 0xb0f1,
  2057. "[%s]: Read addr 0x%x not 16 bytes aligned\n",
  2058. __func__, r_addr);
  2059. return QLA_FUNCTION_FAILED;
  2060. }
  2061. if (m_hdr->read_data_size % 16) {
  2062. ql_dbg(ql_dbg_p3p, vha, 0xb0f2,
  2063. "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
  2064. __func__, m_hdr->read_data_size);
  2065. return QLA_FUNCTION_FAILED;
  2066. }
  2067. ql_dbg(ql_dbg_p3p, vha, 0xb0f3,
  2068. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  2069. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  2070. write_lock_irqsave(&ha->hw_lock, flags);
  2071. for (i = 0; i < loop_cnt; i++) {
  2072. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_LO, r_addr);
  2073. r_value = 0;
  2074. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_HI, r_value);
  2075. r_value = MIU_TA_CTL_ENABLE;
  2076. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL, r_value);
  2077. r_value = MIU_TA_CTL_START_ENABLE;
  2078. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL, r_value);
  2079. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2080. qla8044_rd_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  2081. &r_value);
  2082. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  2083. break;
  2084. }
  2085. if (j >= MAX_CTL_CHECK) {
  2086. write_unlock_irqrestore(&ha->hw_lock, flags);
  2087. return QLA_SUCCESS;
  2088. }
  2089. for (j = 0; j < 4; j++) {
  2090. qla8044_rd_reg_indirect(vha, MD_MIU_TEST_AGT_RDDATA[j],
  2091. &r_data);
  2092. *data_ptr++ = r_data;
  2093. }
  2094. r_addr += 16;
  2095. }
  2096. write_unlock_irqrestore(&ha->hw_lock, flags);
  2097. ql_dbg(ql_dbg_p3p, vha, 0xb0f4,
  2098. "Leaving fn: %s datacount: 0x%x\n",
  2099. __func__, (loop_cnt * 16));
  2100. *d_ptr = data_ptr;
  2101. return QLA_SUCCESS;
  2102. }
  2103. /* ISP83xx flash read for _RDROM _BOARD */
  2104. static uint32_t
  2105. qla8044_minidump_process_rdrom(struct scsi_qla_host *vha,
  2106. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2107. {
  2108. uint32_t fl_addr, u32_count, rval;
  2109. struct qla8044_minidump_entry_rdrom *rom_hdr;
  2110. uint32_t *data_ptr = *d_ptr;
  2111. rom_hdr = (struct qla8044_minidump_entry_rdrom *)entry_hdr;
  2112. fl_addr = rom_hdr->read_addr;
  2113. u32_count = (rom_hdr->read_data_size)/sizeof(uint32_t);
  2114. ql_dbg(ql_dbg_p3p, vha, 0xb0f5, "[%s]: fl_addr: 0x%x, count: 0x%x\n",
  2115. __func__, fl_addr, u32_count);
  2116. rval = qla8044_lockless_flash_read_u32(vha, fl_addr,
  2117. (u8 *)(data_ptr), u32_count);
  2118. if (rval != QLA_SUCCESS) {
  2119. ql_log(ql_log_fatal, vha, 0xb0f6,
  2120. "%s: Flash Read Error,Count=%d\n", __func__, u32_count);
  2121. return QLA_FUNCTION_FAILED;
  2122. } else {
  2123. data_ptr += u32_count;
  2124. *d_ptr = data_ptr;
  2125. return QLA_SUCCESS;
  2126. }
  2127. }
  2128. static void
  2129. qla8044_mark_entry_skipped(struct scsi_qla_host *vha,
  2130. struct qla8044_minidump_entry_hdr *entry_hdr, int index)
  2131. {
  2132. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  2133. ql_log(ql_log_info, vha, 0xb0f7,
  2134. "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
  2135. vha->host_no, index, entry_hdr->entry_type,
  2136. entry_hdr->d_ctrl.entry_capture_mask);
  2137. }
  2138. static int
  2139. qla8044_minidump_process_l2tag(struct scsi_qla_host *vha,
  2140. struct qla8044_minidump_entry_hdr *entry_hdr,
  2141. uint32_t **d_ptr)
  2142. {
  2143. uint32_t addr, r_addr, c_addr, t_r_addr;
  2144. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  2145. unsigned long p_wait, w_time, p_mask;
  2146. uint32_t c_value_w, c_value_r;
  2147. struct qla8044_minidump_entry_cache *cache_hdr;
  2148. int rval = QLA_FUNCTION_FAILED;
  2149. uint32_t *data_ptr = *d_ptr;
  2150. ql_dbg(ql_dbg_p3p, vha, 0xb0f8, "Entering fn: %s\n", __func__);
  2151. cache_hdr = (struct qla8044_minidump_entry_cache *)entry_hdr;
  2152. loop_count = cache_hdr->op_count;
  2153. r_addr = cache_hdr->read_addr;
  2154. c_addr = cache_hdr->control_addr;
  2155. c_value_w = cache_hdr->cache_ctrl.write_value;
  2156. t_r_addr = cache_hdr->tag_reg_addr;
  2157. t_value = cache_hdr->addr_ctrl.init_tag_value;
  2158. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  2159. p_wait = cache_hdr->cache_ctrl.poll_wait;
  2160. p_mask = cache_hdr->cache_ctrl.poll_mask;
  2161. for (i = 0; i < loop_count; i++) {
  2162. qla8044_wr_reg_indirect(vha, t_r_addr, t_value);
  2163. if (c_value_w)
  2164. qla8044_wr_reg_indirect(vha, c_addr, c_value_w);
  2165. if (p_mask) {
  2166. w_time = jiffies + p_wait;
  2167. do {
  2168. qla8044_rd_reg_indirect(vha, c_addr,
  2169. &c_value_r);
  2170. if ((c_value_r & p_mask) == 0) {
  2171. break;
  2172. } else if (time_after_eq(jiffies, w_time)) {
  2173. /* capturing dump failed */
  2174. return rval;
  2175. }
  2176. } while (1);
  2177. }
  2178. addr = r_addr;
  2179. for (k = 0; k < r_cnt; k++) {
  2180. qla8044_rd_reg_indirect(vha, addr, &r_value);
  2181. *data_ptr++ = r_value;
  2182. addr += cache_hdr->read_ctrl.read_addr_stride;
  2183. }
  2184. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  2185. }
  2186. *d_ptr = data_ptr;
  2187. return QLA_SUCCESS;
  2188. }
  2189. static void
  2190. qla8044_minidump_process_l1cache(struct scsi_qla_host *vha,
  2191. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2192. {
  2193. uint32_t addr, r_addr, c_addr, t_r_addr;
  2194. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  2195. uint32_t c_value_w;
  2196. struct qla8044_minidump_entry_cache *cache_hdr;
  2197. uint32_t *data_ptr = *d_ptr;
  2198. cache_hdr = (struct qla8044_minidump_entry_cache *)entry_hdr;
  2199. loop_count = cache_hdr->op_count;
  2200. r_addr = cache_hdr->read_addr;
  2201. c_addr = cache_hdr->control_addr;
  2202. c_value_w = cache_hdr->cache_ctrl.write_value;
  2203. t_r_addr = cache_hdr->tag_reg_addr;
  2204. t_value = cache_hdr->addr_ctrl.init_tag_value;
  2205. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  2206. for (i = 0; i < loop_count; i++) {
  2207. qla8044_wr_reg_indirect(vha, t_r_addr, t_value);
  2208. qla8044_wr_reg_indirect(vha, c_addr, c_value_w);
  2209. addr = r_addr;
  2210. for (k = 0; k < r_cnt; k++) {
  2211. qla8044_rd_reg_indirect(vha, addr, &r_value);
  2212. *data_ptr++ = r_value;
  2213. addr += cache_hdr->read_ctrl.read_addr_stride;
  2214. }
  2215. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  2216. }
  2217. *d_ptr = data_ptr;
  2218. }
  2219. static void
  2220. qla8044_minidump_process_rdocm(struct scsi_qla_host *vha,
  2221. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2222. {
  2223. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  2224. struct qla8044_minidump_entry_rdocm *ocm_hdr;
  2225. uint32_t *data_ptr = *d_ptr;
  2226. struct qla_hw_data *ha = vha->hw;
  2227. ql_dbg(ql_dbg_p3p, vha, 0xb0f9, "Entering fn: %s\n", __func__);
  2228. ocm_hdr = (struct qla8044_minidump_entry_rdocm *)entry_hdr;
  2229. r_addr = ocm_hdr->read_addr;
  2230. r_stride = ocm_hdr->read_addr_stride;
  2231. loop_cnt = ocm_hdr->op_count;
  2232. ql_dbg(ql_dbg_p3p, vha, 0xb0fa,
  2233. "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
  2234. __func__, r_addr, r_stride, loop_cnt);
  2235. for (i = 0; i < loop_cnt; i++) {
  2236. r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
  2237. *data_ptr++ = r_value;
  2238. r_addr += r_stride;
  2239. }
  2240. ql_dbg(ql_dbg_p3p, vha, 0xb0fb, "Leaving fn: %s datacount: 0x%lx\n",
  2241. __func__, (long unsigned int) (loop_cnt * sizeof(uint32_t)));
  2242. *d_ptr = data_ptr;
  2243. }
  2244. static void
  2245. qla8044_minidump_process_rdmux(struct scsi_qla_host *vha,
  2246. struct qla8044_minidump_entry_hdr *entry_hdr,
  2247. uint32_t **d_ptr)
  2248. {
  2249. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value = 0;
  2250. struct qla8044_minidump_entry_mux *mux_hdr;
  2251. uint32_t *data_ptr = *d_ptr;
  2252. ql_dbg(ql_dbg_p3p, vha, 0xb0fc, "Entering fn: %s\n", __func__);
  2253. mux_hdr = (struct qla8044_minidump_entry_mux *)entry_hdr;
  2254. r_addr = mux_hdr->read_addr;
  2255. s_addr = mux_hdr->select_addr;
  2256. s_stride = mux_hdr->select_value_stride;
  2257. s_value = mux_hdr->select_value;
  2258. loop_cnt = mux_hdr->op_count;
  2259. for (i = 0; i < loop_cnt; i++) {
  2260. qla8044_wr_reg_indirect(vha, s_addr, s_value);
  2261. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2262. *data_ptr++ = s_value;
  2263. *data_ptr++ = r_value;
  2264. s_value += s_stride;
  2265. }
  2266. *d_ptr = data_ptr;
  2267. }
  2268. static void
  2269. qla8044_minidump_process_queue(struct scsi_qla_host *vha,
  2270. struct qla8044_minidump_entry_hdr *entry_hdr,
  2271. uint32_t **d_ptr)
  2272. {
  2273. uint32_t s_addr, r_addr;
  2274. uint32_t r_stride, r_value, r_cnt, qid = 0;
  2275. uint32_t i, k, loop_cnt;
  2276. struct qla8044_minidump_entry_queue *q_hdr;
  2277. uint32_t *data_ptr = *d_ptr;
  2278. ql_dbg(ql_dbg_p3p, vha, 0xb0fd, "Entering fn: %s\n", __func__);
  2279. q_hdr = (struct qla8044_minidump_entry_queue *)entry_hdr;
  2280. s_addr = q_hdr->select_addr;
  2281. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  2282. r_stride = q_hdr->rd_strd.read_addr_stride;
  2283. loop_cnt = q_hdr->op_count;
  2284. for (i = 0; i < loop_cnt; i++) {
  2285. qla8044_wr_reg_indirect(vha, s_addr, qid);
  2286. r_addr = q_hdr->read_addr;
  2287. for (k = 0; k < r_cnt; k++) {
  2288. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2289. *data_ptr++ = r_value;
  2290. r_addr += r_stride;
  2291. }
  2292. qid += q_hdr->q_strd.queue_id_stride;
  2293. }
  2294. *d_ptr = data_ptr;
  2295. }
  2296. /* ISP83xx functions to process new minidump entries... */
  2297. static uint32_t
  2298. qla8044_minidump_process_pollrd(struct scsi_qla_host *vha,
  2299. struct qla8044_minidump_entry_hdr *entry_hdr,
  2300. uint32_t **d_ptr)
  2301. {
  2302. uint32_t r_addr, s_addr, s_value, r_value, poll_wait, poll_mask;
  2303. uint16_t s_stride, i;
  2304. struct qla8044_minidump_entry_pollrd *pollrd_hdr;
  2305. uint32_t *data_ptr = *d_ptr;
  2306. pollrd_hdr = (struct qla8044_minidump_entry_pollrd *) entry_hdr;
  2307. s_addr = pollrd_hdr->select_addr;
  2308. r_addr = pollrd_hdr->read_addr;
  2309. s_value = pollrd_hdr->select_value;
  2310. s_stride = pollrd_hdr->select_value_stride;
  2311. poll_wait = pollrd_hdr->poll_wait;
  2312. poll_mask = pollrd_hdr->poll_mask;
  2313. for (i = 0; i < pollrd_hdr->op_count; i++) {
  2314. qla8044_wr_reg_indirect(vha, s_addr, s_value);
  2315. poll_wait = pollrd_hdr->poll_wait;
  2316. while (1) {
  2317. qla8044_rd_reg_indirect(vha, s_addr, &r_value);
  2318. if ((r_value & poll_mask) != 0) {
  2319. break;
  2320. } else {
  2321. usleep_range(1000, 1100);
  2322. if (--poll_wait == 0) {
  2323. ql_log(ql_log_fatal, vha, 0xb0fe,
  2324. "%s: TIMEOUT\n", __func__);
  2325. goto error;
  2326. }
  2327. }
  2328. }
  2329. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2330. *data_ptr++ = s_value;
  2331. *data_ptr++ = r_value;
  2332. s_value += s_stride;
  2333. }
  2334. *d_ptr = data_ptr;
  2335. return QLA_SUCCESS;
  2336. error:
  2337. return QLA_FUNCTION_FAILED;
  2338. }
  2339. static void
  2340. qla8044_minidump_process_rdmux2(struct scsi_qla_host *vha,
  2341. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2342. {
  2343. uint32_t sel_val1, sel_val2, t_sel_val, data, i;
  2344. uint32_t sel_addr1, sel_addr2, sel_val_mask, read_addr;
  2345. struct qla8044_minidump_entry_rdmux2 *rdmux2_hdr;
  2346. uint32_t *data_ptr = *d_ptr;
  2347. rdmux2_hdr = (struct qla8044_minidump_entry_rdmux2 *) entry_hdr;
  2348. sel_val1 = rdmux2_hdr->select_value_1;
  2349. sel_val2 = rdmux2_hdr->select_value_2;
  2350. sel_addr1 = rdmux2_hdr->select_addr_1;
  2351. sel_addr2 = rdmux2_hdr->select_addr_2;
  2352. sel_val_mask = rdmux2_hdr->select_value_mask;
  2353. read_addr = rdmux2_hdr->read_addr;
  2354. for (i = 0; i < rdmux2_hdr->op_count; i++) {
  2355. qla8044_wr_reg_indirect(vha, sel_addr1, sel_val1);
  2356. t_sel_val = sel_val1 & sel_val_mask;
  2357. *data_ptr++ = t_sel_val;
  2358. qla8044_wr_reg_indirect(vha, sel_addr2, t_sel_val);
  2359. qla8044_rd_reg_indirect(vha, read_addr, &data);
  2360. *data_ptr++ = data;
  2361. qla8044_wr_reg_indirect(vha, sel_addr1, sel_val2);
  2362. t_sel_val = sel_val2 & sel_val_mask;
  2363. *data_ptr++ = t_sel_val;
  2364. qla8044_wr_reg_indirect(vha, sel_addr2, t_sel_val);
  2365. qla8044_rd_reg_indirect(vha, read_addr, &data);
  2366. *data_ptr++ = data;
  2367. sel_val1 += rdmux2_hdr->select_value_stride;
  2368. sel_val2 += rdmux2_hdr->select_value_stride;
  2369. }
  2370. *d_ptr = data_ptr;
  2371. }
  2372. static uint32_t
  2373. qla8044_minidump_process_pollrdmwr(struct scsi_qla_host *vha,
  2374. struct qla8044_minidump_entry_hdr *entry_hdr,
  2375. uint32_t **d_ptr)
  2376. {
  2377. uint32_t poll_wait, poll_mask, r_value, data;
  2378. uint32_t addr_1, addr_2, value_1, value_2;
  2379. struct qla8044_minidump_entry_pollrdmwr *poll_hdr;
  2380. uint32_t *data_ptr = *d_ptr;
  2381. poll_hdr = (struct qla8044_minidump_entry_pollrdmwr *) entry_hdr;
  2382. addr_1 = poll_hdr->addr_1;
  2383. addr_2 = poll_hdr->addr_2;
  2384. value_1 = poll_hdr->value_1;
  2385. value_2 = poll_hdr->value_2;
  2386. poll_mask = poll_hdr->poll_mask;
  2387. qla8044_wr_reg_indirect(vha, addr_1, value_1);
  2388. poll_wait = poll_hdr->poll_wait;
  2389. while (1) {
  2390. qla8044_rd_reg_indirect(vha, addr_1, &r_value);
  2391. if ((r_value & poll_mask) != 0) {
  2392. break;
  2393. } else {
  2394. usleep_range(1000, 1100);
  2395. if (--poll_wait == 0) {
  2396. ql_log(ql_log_fatal, vha, 0xb0ff,
  2397. "%s: TIMEOUT\n", __func__);
  2398. goto error;
  2399. }
  2400. }
  2401. }
  2402. qla8044_rd_reg_indirect(vha, addr_2, &data);
  2403. data &= poll_hdr->modify_mask;
  2404. qla8044_wr_reg_indirect(vha, addr_2, data);
  2405. qla8044_wr_reg_indirect(vha, addr_1, value_2);
  2406. poll_wait = poll_hdr->poll_wait;
  2407. while (1) {
  2408. qla8044_rd_reg_indirect(vha, addr_1, &r_value);
  2409. if ((r_value & poll_mask) != 0) {
  2410. break;
  2411. } else {
  2412. usleep_range(1000, 1100);
  2413. if (--poll_wait == 0) {
  2414. ql_log(ql_log_fatal, vha, 0xb100,
  2415. "%s: TIMEOUT2\n", __func__);
  2416. goto error;
  2417. }
  2418. }
  2419. }
  2420. *data_ptr++ = addr_2;
  2421. *data_ptr++ = data;
  2422. *d_ptr = data_ptr;
  2423. return QLA_SUCCESS;
  2424. error:
  2425. return QLA_FUNCTION_FAILED;
  2426. }
  2427. #define ISP8044_PEX_DMA_ENGINE_INDEX 8
  2428. #define ISP8044_PEX_DMA_BASE_ADDRESS 0x77320000
  2429. #define ISP8044_PEX_DMA_NUM_OFFSET 0x10000UL
  2430. #define ISP8044_PEX_DMA_CMD_ADDR_LOW 0x0
  2431. #define ISP8044_PEX_DMA_CMD_ADDR_HIGH 0x04
  2432. #define ISP8044_PEX_DMA_CMD_STS_AND_CNTRL 0x08
  2433. #define ISP8044_PEX_DMA_READ_SIZE (16 * 1024)
  2434. #define ISP8044_PEX_DMA_MAX_WAIT (100 * 100) /* Max wait of 100 msecs */
  2435. static int
  2436. qla8044_check_dma_engine_state(struct scsi_qla_host *vha)
  2437. {
  2438. struct qla_hw_data *ha = vha->hw;
  2439. int rval = QLA_SUCCESS;
  2440. uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
  2441. uint64_t dma_base_addr = 0;
  2442. struct qla8044_minidump_template_hdr *tmplt_hdr = NULL;
  2443. tmplt_hdr = ha->md_tmplt_hdr;
  2444. dma_eng_num =
  2445. tmplt_hdr->saved_state_array[ISP8044_PEX_DMA_ENGINE_INDEX];
  2446. dma_base_addr = ISP8044_PEX_DMA_BASE_ADDRESS +
  2447. (dma_eng_num * ISP8044_PEX_DMA_NUM_OFFSET);
  2448. /* Read the pex-dma's command-status-and-control register. */
  2449. rval = qla8044_rd_reg_indirect(vha,
  2450. (dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL),
  2451. &cmd_sts_and_cntrl);
  2452. if (rval)
  2453. return QLA_FUNCTION_FAILED;
  2454. /* Check if requested pex-dma engine is available. */
  2455. if (cmd_sts_and_cntrl & BIT_31)
  2456. return QLA_SUCCESS;
  2457. return QLA_FUNCTION_FAILED;
  2458. }
  2459. static int
  2460. qla8044_start_pex_dma(struct scsi_qla_host *vha,
  2461. struct qla8044_minidump_entry_rdmem_pex_dma *m_hdr)
  2462. {
  2463. struct qla_hw_data *ha = vha->hw;
  2464. int rval = QLA_SUCCESS, wait = 0;
  2465. uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
  2466. uint64_t dma_base_addr = 0;
  2467. struct qla8044_minidump_template_hdr *tmplt_hdr = NULL;
  2468. tmplt_hdr = ha->md_tmplt_hdr;
  2469. dma_eng_num =
  2470. tmplt_hdr->saved_state_array[ISP8044_PEX_DMA_ENGINE_INDEX];
  2471. dma_base_addr = ISP8044_PEX_DMA_BASE_ADDRESS +
  2472. (dma_eng_num * ISP8044_PEX_DMA_NUM_OFFSET);
  2473. rval = qla8044_wr_reg_indirect(vha,
  2474. dma_base_addr + ISP8044_PEX_DMA_CMD_ADDR_LOW,
  2475. m_hdr->desc_card_addr);
  2476. if (rval)
  2477. goto error_exit;
  2478. rval = qla8044_wr_reg_indirect(vha,
  2479. dma_base_addr + ISP8044_PEX_DMA_CMD_ADDR_HIGH, 0);
  2480. if (rval)
  2481. goto error_exit;
  2482. rval = qla8044_wr_reg_indirect(vha,
  2483. dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL,
  2484. m_hdr->start_dma_cmd);
  2485. if (rval)
  2486. goto error_exit;
  2487. /* Wait for dma operation to complete. */
  2488. for (wait = 0; wait < ISP8044_PEX_DMA_MAX_WAIT; wait++) {
  2489. rval = qla8044_rd_reg_indirect(vha,
  2490. (dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL),
  2491. &cmd_sts_and_cntrl);
  2492. if (rval)
  2493. goto error_exit;
  2494. if ((cmd_sts_and_cntrl & BIT_1) == 0)
  2495. break;
  2496. udelay(10);
  2497. }
  2498. /* Wait a max of 100 ms, otherwise fallback to rdmem entry read */
  2499. if (wait >= ISP8044_PEX_DMA_MAX_WAIT) {
  2500. rval = QLA_FUNCTION_FAILED;
  2501. goto error_exit;
  2502. }
  2503. error_exit:
  2504. return rval;
  2505. }
  2506. static int
  2507. qla8044_minidump_pex_dma_read(struct scsi_qla_host *vha,
  2508. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2509. {
  2510. struct qla_hw_data *ha = vha->hw;
  2511. int rval = QLA_SUCCESS;
  2512. struct qla8044_minidump_entry_rdmem_pex_dma *m_hdr = NULL;
  2513. uint32_t chunk_size, read_size;
  2514. uint8_t *data_ptr = (uint8_t *)*d_ptr;
  2515. void *rdmem_buffer = NULL;
  2516. dma_addr_t rdmem_dma;
  2517. struct qla8044_pex_dma_descriptor dma_desc;
  2518. rval = qla8044_check_dma_engine_state(vha);
  2519. if (rval != QLA_SUCCESS) {
  2520. ql_dbg(ql_dbg_p3p, vha, 0xb147,
  2521. "DMA engine not available. Fallback to rdmem-read.\n");
  2522. return QLA_FUNCTION_FAILED;
  2523. }
  2524. m_hdr = (void *)entry_hdr;
  2525. rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev,
  2526. ISP8044_PEX_DMA_READ_SIZE, &rdmem_dma, GFP_KERNEL);
  2527. if (!rdmem_buffer) {
  2528. ql_dbg(ql_dbg_p3p, vha, 0xb148,
  2529. "Unable to allocate rdmem dma buffer\n");
  2530. return QLA_FUNCTION_FAILED;
  2531. }
  2532. /* Prepare pex-dma descriptor to be written to MS memory. */
  2533. /* dma-desc-cmd layout:
  2534. * 0-3: dma-desc-cmd 0-3
  2535. * 4-7: pcid function number
  2536. * 8-15: dma-desc-cmd 8-15
  2537. * dma_bus_addr: dma buffer address
  2538. * cmd.read_data_size: amount of data-chunk to be read.
  2539. */
  2540. dma_desc.cmd.dma_desc_cmd = (m_hdr->dma_desc_cmd & 0xff0f);
  2541. dma_desc.cmd.dma_desc_cmd |=
  2542. ((PCI_FUNC(ha->pdev->devfn) & 0xf) << 0x4);
  2543. dma_desc.dma_bus_addr = rdmem_dma;
  2544. dma_desc.cmd.read_data_size = chunk_size = ISP8044_PEX_DMA_READ_SIZE;
  2545. read_size = 0;
  2546. /*
  2547. * Perform rdmem operation using pex-dma.
  2548. * Prepare dma in chunks of ISP8044_PEX_DMA_READ_SIZE.
  2549. */
  2550. while (read_size < m_hdr->read_data_size) {
  2551. if (m_hdr->read_data_size - read_size <
  2552. ISP8044_PEX_DMA_READ_SIZE) {
  2553. chunk_size = (m_hdr->read_data_size - read_size);
  2554. dma_desc.cmd.read_data_size = chunk_size;
  2555. }
  2556. dma_desc.src_addr = m_hdr->read_addr + read_size;
  2557. /* Prepare: Write pex-dma descriptor to MS memory. */
  2558. rval = qla8044_ms_mem_write_128b(vha,
  2559. m_hdr->desc_card_addr, (uint32_t *)&dma_desc,
  2560. (sizeof(struct qla8044_pex_dma_descriptor)/16));
  2561. if (rval) {
  2562. ql_log(ql_log_warn, vha, 0xb14a,
  2563. "%s: Error writing rdmem-dma-init to MS !!!\n",
  2564. __func__);
  2565. goto error_exit;
  2566. }
  2567. ql_dbg(ql_dbg_p3p, vha, 0xb14b,
  2568. "%s: Dma-descriptor: Instruct for rdmem dma "
  2569. "(chunk_size 0x%x).\n", __func__, chunk_size);
  2570. /* Execute: Start pex-dma operation. */
  2571. rval = qla8044_start_pex_dma(vha, m_hdr);
  2572. if (rval)
  2573. goto error_exit;
  2574. memcpy(data_ptr, rdmem_buffer, chunk_size);
  2575. data_ptr += chunk_size;
  2576. read_size += chunk_size;
  2577. }
  2578. *d_ptr = (uint32_t *)data_ptr;
  2579. error_exit:
  2580. if (rdmem_buffer)
  2581. dma_free_coherent(&ha->pdev->dev, ISP8044_PEX_DMA_READ_SIZE,
  2582. rdmem_buffer, rdmem_dma);
  2583. return rval;
  2584. }
  2585. static uint32_t
  2586. qla8044_minidump_process_rddfe(struct scsi_qla_host *vha,
  2587. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2588. {
  2589. int loop_cnt;
  2590. uint32_t addr1, addr2, value, data, temp, wrVal;
  2591. uint8_t stride, stride2;
  2592. uint16_t count;
  2593. uint32_t poll, mask, modify_mask;
  2594. uint32_t wait_count = 0;
  2595. uint32_t *data_ptr = *d_ptr;
  2596. struct qla8044_minidump_entry_rddfe *rddfe;
  2597. rddfe = (struct qla8044_minidump_entry_rddfe *) entry_hdr;
  2598. addr1 = rddfe->addr_1;
  2599. value = rddfe->value;
  2600. stride = rddfe->stride;
  2601. stride2 = rddfe->stride2;
  2602. count = rddfe->count;
  2603. poll = rddfe->poll;
  2604. mask = rddfe->mask;
  2605. modify_mask = rddfe->modify_mask;
  2606. addr2 = addr1 + stride;
  2607. for (loop_cnt = 0x0; loop_cnt < count; loop_cnt++) {
  2608. qla8044_wr_reg_indirect(vha, addr1, (0x40000000 | value));
  2609. wait_count = 0;
  2610. while (wait_count < poll) {
  2611. qla8044_rd_reg_indirect(vha, addr1, &temp);
  2612. if ((temp & mask) != 0)
  2613. break;
  2614. wait_count++;
  2615. }
  2616. if (wait_count == poll) {
  2617. ql_log(ql_log_warn, vha, 0xb153,
  2618. "%s: TIMEOUT\n", __func__);
  2619. goto error;
  2620. } else {
  2621. qla8044_rd_reg_indirect(vha, addr2, &temp);
  2622. temp = temp & modify_mask;
  2623. temp = (temp | ((loop_cnt << 16) | loop_cnt));
  2624. wrVal = ((temp << 16) | temp);
  2625. qla8044_wr_reg_indirect(vha, addr2, wrVal);
  2626. qla8044_wr_reg_indirect(vha, addr1, value);
  2627. wait_count = 0;
  2628. while (wait_count < poll) {
  2629. qla8044_rd_reg_indirect(vha, addr1, &temp);
  2630. if ((temp & mask) != 0)
  2631. break;
  2632. wait_count++;
  2633. }
  2634. if (wait_count == poll) {
  2635. ql_log(ql_log_warn, vha, 0xb154,
  2636. "%s: TIMEOUT\n", __func__);
  2637. goto error;
  2638. }
  2639. qla8044_wr_reg_indirect(vha, addr1,
  2640. ((0x40000000 | value) + stride2));
  2641. wait_count = 0;
  2642. while (wait_count < poll) {
  2643. qla8044_rd_reg_indirect(vha, addr1, &temp);
  2644. if ((temp & mask) != 0)
  2645. break;
  2646. wait_count++;
  2647. }
  2648. if (wait_count == poll) {
  2649. ql_log(ql_log_warn, vha, 0xb155,
  2650. "%s: TIMEOUT\n", __func__);
  2651. goto error;
  2652. }
  2653. qla8044_rd_reg_indirect(vha, addr2, &data);
  2654. *data_ptr++ = wrVal;
  2655. *data_ptr++ = data;
  2656. }
  2657. }
  2658. *d_ptr = data_ptr;
  2659. return QLA_SUCCESS;
  2660. error:
  2661. return -1;
  2662. }
  2663. static uint32_t
  2664. qla8044_minidump_process_rdmdio(struct scsi_qla_host *vha,
  2665. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2666. {
  2667. int ret = 0;
  2668. uint32_t addr1, addr2, value1, value2, data, selVal;
  2669. uint8_t stride1, stride2;
  2670. uint32_t addr3, addr4, addr5, addr6, addr7;
  2671. uint16_t count, loop_cnt;
  2672. uint32_t mask;
  2673. uint32_t *data_ptr = *d_ptr;
  2674. struct qla8044_minidump_entry_rdmdio *rdmdio;
  2675. rdmdio = (struct qla8044_minidump_entry_rdmdio *) entry_hdr;
  2676. addr1 = rdmdio->addr_1;
  2677. addr2 = rdmdio->addr_2;
  2678. value1 = rdmdio->value_1;
  2679. stride1 = rdmdio->stride_1;
  2680. stride2 = rdmdio->stride_2;
  2681. count = rdmdio->count;
  2682. mask = rdmdio->mask;
  2683. value2 = rdmdio->value_2;
  2684. addr3 = addr1 + stride1;
  2685. for (loop_cnt = 0; loop_cnt < count; loop_cnt++) {
  2686. ret = qla8044_poll_wait_ipmdio_bus_idle(vha, addr1, addr2,
  2687. addr3, mask);
  2688. if (ret == -1)
  2689. goto error;
  2690. addr4 = addr2 - stride1;
  2691. ret = qla8044_ipmdio_wr_reg(vha, addr1, addr3, mask, addr4,
  2692. value2);
  2693. if (ret == -1)
  2694. goto error;
  2695. addr5 = addr2 - (2 * stride1);
  2696. ret = qla8044_ipmdio_wr_reg(vha, addr1, addr3, mask, addr5,
  2697. value1);
  2698. if (ret == -1)
  2699. goto error;
  2700. addr6 = addr2 - (3 * stride1);
  2701. ret = qla8044_ipmdio_wr_reg(vha, addr1, addr3, mask,
  2702. addr6, 0x2);
  2703. if (ret == -1)
  2704. goto error;
  2705. ret = qla8044_poll_wait_ipmdio_bus_idle(vha, addr1, addr2,
  2706. addr3, mask);
  2707. if (ret == -1)
  2708. goto error;
  2709. addr7 = addr2 - (4 * stride1);
  2710. data = qla8044_ipmdio_rd_reg(vha, addr1, addr3, mask, addr7);
  2711. if (data == -1)
  2712. goto error;
  2713. selVal = (value2 << 18) | (value1 << 2) | 2;
  2714. stride2 = rdmdio->stride_2;
  2715. *data_ptr++ = selVal;
  2716. *data_ptr++ = data;
  2717. value1 = value1 + stride2;
  2718. *d_ptr = data_ptr;
  2719. }
  2720. return 0;
  2721. error:
  2722. return -1;
  2723. }
  2724. static uint32_t qla8044_minidump_process_pollwr(struct scsi_qla_host *vha,
  2725. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2726. {
  2727. uint32_t addr1, addr2, value1, value2, poll, r_value;
  2728. uint32_t wait_count = 0;
  2729. struct qla8044_minidump_entry_pollwr *pollwr_hdr;
  2730. pollwr_hdr = (struct qla8044_minidump_entry_pollwr *)entry_hdr;
  2731. addr1 = pollwr_hdr->addr_1;
  2732. addr2 = pollwr_hdr->addr_2;
  2733. value1 = pollwr_hdr->value_1;
  2734. value2 = pollwr_hdr->value_2;
  2735. poll = pollwr_hdr->poll;
  2736. while (wait_count < poll) {
  2737. qla8044_rd_reg_indirect(vha, addr1, &r_value);
  2738. if ((r_value & poll) != 0)
  2739. break;
  2740. wait_count++;
  2741. }
  2742. if (wait_count == poll) {
  2743. ql_log(ql_log_warn, vha, 0xb156, "%s: TIMEOUT\n", __func__);
  2744. goto error;
  2745. }
  2746. qla8044_wr_reg_indirect(vha, addr2, value2);
  2747. qla8044_wr_reg_indirect(vha, addr1, value1);
  2748. wait_count = 0;
  2749. while (wait_count < poll) {
  2750. qla8044_rd_reg_indirect(vha, addr1, &r_value);
  2751. if ((r_value & poll) != 0)
  2752. break;
  2753. wait_count++;
  2754. }
  2755. return QLA_SUCCESS;
  2756. error:
  2757. return -1;
  2758. }
  2759. /*
  2760. *
  2761. * qla8044_collect_md_data - Retrieve firmware minidump data.
  2762. * @ha: pointer to adapter structure
  2763. **/
  2764. int
  2765. qla8044_collect_md_data(struct scsi_qla_host *vha)
  2766. {
  2767. int num_entry_hdr = 0;
  2768. struct qla8044_minidump_entry_hdr *entry_hdr;
  2769. struct qla8044_minidump_template_hdr *tmplt_hdr;
  2770. uint32_t *data_ptr;
  2771. uint32_t data_collected = 0, f_capture_mask;
  2772. int i, rval = QLA_FUNCTION_FAILED;
  2773. uint64_t now;
  2774. uint32_t timestamp, idc_control;
  2775. struct qla_hw_data *ha = vha->hw;
  2776. if (!ha->md_dump) {
  2777. ql_log(ql_log_info, vha, 0xb101,
  2778. "%s(%ld) No buffer to dump\n",
  2779. __func__, vha->host_no);
  2780. return rval;
  2781. }
  2782. if (ha->fw_dumped) {
  2783. ql_log(ql_log_warn, vha, 0xb10d,
  2784. "Firmware has been previously dumped (%p) "
  2785. "-- ignoring request.\n", ha->fw_dump);
  2786. goto md_failed;
  2787. }
  2788. ha->fw_dumped = false;
  2789. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  2790. ql_log(ql_log_warn, vha, 0xb10e,
  2791. "Memory not allocated for minidump capture\n");
  2792. goto md_failed;
  2793. }
  2794. qla8044_idc_lock(ha);
  2795. idc_control = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  2796. if (idc_control & GRACEFUL_RESET_BIT1) {
  2797. ql_log(ql_log_warn, vha, 0xb112,
  2798. "Forced reset from application, "
  2799. "ignore minidump capture\n");
  2800. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL,
  2801. (idc_control & ~GRACEFUL_RESET_BIT1));
  2802. qla8044_idc_unlock(ha);
  2803. goto md_failed;
  2804. }
  2805. qla8044_idc_unlock(ha);
  2806. if (qla82xx_validate_template_chksum(vha)) {
  2807. ql_log(ql_log_info, vha, 0xb109,
  2808. "Template checksum validation error\n");
  2809. goto md_failed;
  2810. }
  2811. tmplt_hdr = (struct qla8044_minidump_template_hdr *)
  2812. ha->md_tmplt_hdr;
  2813. data_ptr = (uint32_t *)((uint8_t *)ha->md_dump);
  2814. num_entry_hdr = tmplt_hdr->num_of_entries;
  2815. ql_dbg(ql_dbg_p3p, vha, 0xb11a,
  2816. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  2817. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  2818. /* Validate whether required debug level is set */
  2819. if ((f_capture_mask & 0x3) != 0x3) {
  2820. ql_log(ql_log_warn, vha, 0xb10f,
  2821. "Minimum required capture mask[0x%x] level not set\n",
  2822. f_capture_mask);
  2823. }
  2824. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  2825. ql_log(ql_log_info, vha, 0xb102,
  2826. "[%s]: starting data ptr: %p\n",
  2827. __func__, data_ptr);
  2828. ql_log(ql_log_info, vha, 0xb10b,
  2829. "[%s]: no of entry headers in Template: 0x%x\n",
  2830. __func__, num_entry_hdr);
  2831. ql_log(ql_log_info, vha, 0xb10c,
  2832. "[%s]: Total_data_size 0x%x, %d obtained\n",
  2833. __func__, ha->md_dump_size, ha->md_dump_size);
  2834. /* Update current timestamp before taking dump */
  2835. now = get_jiffies_64();
  2836. timestamp = (u32)(jiffies_to_msecs(now) / 1000);
  2837. tmplt_hdr->driver_timestamp = timestamp;
  2838. entry_hdr = (struct qla8044_minidump_entry_hdr *)
  2839. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  2840. tmplt_hdr->saved_state_array[QLA8044_SS_OCM_WNDREG_INDEX] =
  2841. tmplt_hdr->ocm_window_reg[ha->portnum];
  2842. /* Walk through the entry headers - validate/perform required action */
  2843. for (i = 0; i < num_entry_hdr; i++) {
  2844. if (data_collected > ha->md_dump_size) {
  2845. ql_log(ql_log_info, vha, 0xb103,
  2846. "Data collected: [0x%x], "
  2847. "Total Dump size: [0x%x]\n",
  2848. data_collected, ha->md_dump_size);
  2849. return rval;
  2850. }
  2851. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  2852. ql2xmdcapmask)) {
  2853. entry_hdr->d_ctrl.driver_flags |=
  2854. QLA82XX_DBG_SKIPPED_FLAG;
  2855. goto skip_nxt_entry;
  2856. }
  2857. ql_dbg(ql_dbg_p3p, vha, 0xb104,
  2858. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  2859. data_collected,
  2860. (ha->md_dump_size - data_collected));
  2861. /* Decode the entry type and take required action to capture
  2862. * debug data
  2863. */
  2864. switch (entry_hdr->entry_type) {
  2865. case QLA82XX_RDEND:
  2866. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2867. break;
  2868. case QLA82XX_CNTRL:
  2869. rval = qla8044_minidump_process_control(vha,
  2870. entry_hdr);
  2871. if (rval != QLA_SUCCESS) {
  2872. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2873. goto md_failed;
  2874. }
  2875. break;
  2876. case QLA82XX_RDCRB:
  2877. qla8044_minidump_process_rdcrb(vha,
  2878. entry_hdr, &data_ptr);
  2879. break;
  2880. case QLA82XX_RDMEM:
  2881. rval = qla8044_minidump_pex_dma_read(vha,
  2882. entry_hdr, &data_ptr);
  2883. if (rval != QLA_SUCCESS) {
  2884. rval = qla8044_minidump_process_rdmem(vha,
  2885. entry_hdr, &data_ptr);
  2886. if (rval != QLA_SUCCESS) {
  2887. qla8044_mark_entry_skipped(vha,
  2888. entry_hdr, i);
  2889. goto md_failed;
  2890. }
  2891. }
  2892. break;
  2893. case QLA82XX_BOARD:
  2894. case QLA82XX_RDROM:
  2895. rval = qla8044_minidump_process_rdrom(vha,
  2896. entry_hdr, &data_ptr);
  2897. if (rval != QLA_SUCCESS) {
  2898. qla8044_mark_entry_skipped(vha,
  2899. entry_hdr, i);
  2900. }
  2901. break;
  2902. case QLA82XX_L2DTG:
  2903. case QLA82XX_L2ITG:
  2904. case QLA82XX_L2DAT:
  2905. case QLA82XX_L2INS:
  2906. rval = qla8044_minidump_process_l2tag(vha,
  2907. entry_hdr, &data_ptr);
  2908. if (rval != QLA_SUCCESS) {
  2909. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2910. goto md_failed;
  2911. }
  2912. break;
  2913. case QLA8044_L1DTG:
  2914. case QLA8044_L1ITG:
  2915. case QLA82XX_L1DAT:
  2916. case QLA82XX_L1INS:
  2917. qla8044_minidump_process_l1cache(vha,
  2918. entry_hdr, &data_ptr);
  2919. break;
  2920. case QLA82XX_RDOCM:
  2921. qla8044_minidump_process_rdocm(vha,
  2922. entry_hdr, &data_ptr);
  2923. break;
  2924. case QLA82XX_RDMUX:
  2925. qla8044_minidump_process_rdmux(vha,
  2926. entry_hdr, &data_ptr);
  2927. break;
  2928. case QLA82XX_QUEUE:
  2929. qla8044_minidump_process_queue(vha,
  2930. entry_hdr, &data_ptr);
  2931. break;
  2932. case QLA8044_POLLRD:
  2933. rval = qla8044_minidump_process_pollrd(vha,
  2934. entry_hdr, &data_ptr);
  2935. if (rval != QLA_SUCCESS)
  2936. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2937. break;
  2938. case QLA8044_RDMUX2:
  2939. qla8044_minidump_process_rdmux2(vha,
  2940. entry_hdr, &data_ptr);
  2941. break;
  2942. case QLA8044_POLLRDMWR:
  2943. rval = qla8044_minidump_process_pollrdmwr(vha,
  2944. entry_hdr, &data_ptr);
  2945. if (rval != QLA_SUCCESS)
  2946. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2947. break;
  2948. case QLA8044_RDDFE:
  2949. rval = qla8044_minidump_process_rddfe(vha, entry_hdr,
  2950. &data_ptr);
  2951. if (rval != QLA_SUCCESS)
  2952. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2953. break;
  2954. case QLA8044_RDMDIO:
  2955. rval = qla8044_minidump_process_rdmdio(vha, entry_hdr,
  2956. &data_ptr);
  2957. if (rval != QLA_SUCCESS)
  2958. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2959. break;
  2960. case QLA8044_POLLWR:
  2961. rval = qla8044_minidump_process_pollwr(vha, entry_hdr,
  2962. &data_ptr);
  2963. if (rval != QLA_SUCCESS)
  2964. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2965. break;
  2966. case QLA82XX_RDNOP:
  2967. default:
  2968. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2969. break;
  2970. }
  2971. data_collected = (uint8_t *)data_ptr -
  2972. (uint8_t *)((uint8_t *)ha->md_dump);
  2973. skip_nxt_entry:
  2974. /*
  2975. * next entry in the template
  2976. */
  2977. entry_hdr = (struct qla8044_minidump_entry_hdr *)
  2978. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  2979. }
  2980. if (data_collected != ha->md_dump_size) {
  2981. ql_log(ql_log_info, vha, 0xb105,
  2982. "Dump data mismatch: Data collected: "
  2983. "[0x%x], total_data_size:[0x%x]\n",
  2984. data_collected, ha->md_dump_size);
  2985. rval = QLA_FUNCTION_FAILED;
  2986. goto md_failed;
  2987. }
  2988. ql_log(ql_log_info, vha, 0xb110,
  2989. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  2990. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  2991. ha->fw_dumped = true;
  2992. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  2993. ql_log(ql_log_info, vha, 0xb106,
  2994. "Leaving fn: %s Last entry: 0x%x\n",
  2995. __func__, i);
  2996. md_failed:
  2997. return rval;
  2998. }
  2999. void
  3000. qla8044_get_minidump(struct scsi_qla_host *vha)
  3001. {
  3002. struct qla_hw_data *ha = vha->hw;
  3003. if (!qla8044_collect_md_data(vha)) {
  3004. ha->fw_dumped = true;
  3005. ha->prev_minidump_failed = 0;
  3006. } else {
  3007. ql_log(ql_log_fatal, vha, 0xb0db,
  3008. "%s: Unable to collect minidump\n",
  3009. __func__);
  3010. ha->prev_minidump_failed = 1;
  3011. }
  3012. }
  3013. static int
  3014. qla8044_poll_flash_status_reg(struct scsi_qla_host *vha)
  3015. {
  3016. uint32_t flash_status;
  3017. int retries = QLA8044_FLASH_READ_RETRY_COUNT;
  3018. int ret_val = QLA_SUCCESS;
  3019. while (retries--) {
  3020. ret_val = qla8044_rd_reg_indirect(vha, QLA8044_FLASH_STATUS,
  3021. &flash_status);
  3022. if (ret_val) {
  3023. ql_log(ql_log_warn, vha, 0xb13c,
  3024. "%s: Failed to read FLASH_STATUS reg.\n",
  3025. __func__);
  3026. break;
  3027. }
  3028. if ((flash_status & QLA8044_FLASH_STATUS_READY) ==
  3029. QLA8044_FLASH_STATUS_READY)
  3030. break;
  3031. msleep(QLA8044_FLASH_STATUS_REG_POLL_DELAY);
  3032. }
  3033. if (!retries)
  3034. ret_val = QLA_FUNCTION_FAILED;
  3035. return ret_val;
  3036. }
  3037. static int
  3038. qla8044_write_flash_status_reg(struct scsi_qla_host *vha,
  3039. uint32_t data)
  3040. {
  3041. int ret_val = QLA_SUCCESS;
  3042. uint32_t cmd;
  3043. cmd = vha->hw->fdt_wrt_sts_reg_cmd;
  3044. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3045. QLA8044_FLASH_STATUS_WRITE_DEF_SIG | cmd);
  3046. if (ret_val) {
  3047. ql_log(ql_log_warn, vha, 0xb125,
  3048. "%s: Failed to write to FLASH_ADDR.\n", __func__);
  3049. goto exit_func;
  3050. }
  3051. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, data);
  3052. if (ret_val) {
  3053. ql_log(ql_log_warn, vha, 0xb126,
  3054. "%s: Failed to write to FLASH_WRDATA.\n", __func__);
  3055. goto exit_func;
  3056. }
  3057. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3058. QLA8044_FLASH_SECOND_ERASE_MS_VAL);
  3059. if (ret_val) {
  3060. ql_log(ql_log_warn, vha, 0xb127,
  3061. "%s: Failed to write to FLASH_CONTROL.\n", __func__);
  3062. goto exit_func;
  3063. }
  3064. ret_val = qla8044_poll_flash_status_reg(vha);
  3065. if (ret_val)
  3066. ql_log(ql_log_warn, vha, 0xb128,
  3067. "%s: Error polling flash status reg.\n", __func__);
  3068. exit_func:
  3069. return ret_val;
  3070. }
  3071. /*
  3072. * This function assumes that the flash lock is held.
  3073. */
  3074. static int
  3075. qla8044_unprotect_flash(scsi_qla_host_t *vha)
  3076. {
  3077. int ret_val;
  3078. struct qla_hw_data *ha = vha->hw;
  3079. ret_val = qla8044_write_flash_status_reg(vha, ha->fdt_wrt_enable);
  3080. if (ret_val)
  3081. ql_log(ql_log_warn, vha, 0xb139,
  3082. "%s: Write flash status failed.\n", __func__);
  3083. return ret_val;
  3084. }
  3085. /*
  3086. * This function assumes that the flash lock is held.
  3087. */
  3088. static int
  3089. qla8044_protect_flash(scsi_qla_host_t *vha)
  3090. {
  3091. int ret_val;
  3092. struct qla_hw_data *ha = vha->hw;
  3093. ret_val = qla8044_write_flash_status_reg(vha, ha->fdt_wrt_disable);
  3094. if (ret_val)
  3095. ql_log(ql_log_warn, vha, 0xb13b,
  3096. "%s: Write flash status failed.\n", __func__);
  3097. return ret_val;
  3098. }
  3099. static int
  3100. qla8044_erase_flash_sector(struct scsi_qla_host *vha,
  3101. uint32_t sector_start_addr)
  3102. {
  3103. uint32_t reversed_addr;
  3104. int ret_val = QLA_SUCCESS;
  3105. ret_val = qla8044_poll_flash_status_reg(vha);
  3106. if (ret_val) {
  3107. ql_log(ql_log_warn, vha, 0xb12e,
  3108. "%s: Poll flash status after erase failed..\n", __func__);
  3109. }
  3110. reversed_addr = (((sector_start_addr & 0xFF) << 16) |
  3111. (sector_start_addr & 0xFF00) |
  3112. ((sector_start_addr & 0xFF0000) >> 16));
  3113. ret_val = qla8044_wr_reg_indirect(vha,
  3114. QLA8044_FLASH_WRDATA, reversed_addr);
  3115. if (ret_val) {
  3116. ql_log(ql_log_warn, vha, 0xb12f,
  3117. "%s: Failed to write to FLASH_WRDATA.\n", __func__);
  3118. }
  3119. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3120. QLA8044_FLASH_ERASE_SIG | vha->hw->fdt_erase_cmd);
  3121. if (ret_val) {
  3122. ql_log(ql_log_warn, vha, 0xb130,
  3123. "%s: Failed to write to FLASH_ADDR.\n", __func__);
  3124. }
  3125. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3126. QLA8044_FLASH_LAST_ERASE_MS_VAL);
  3127. if (ret_val) {
  3128. ql_log(ql_log_warn, vha, 0xb131,
  3129. "%s: Failed write to FLASH_CONTROL.\n", __func__);
  3130. }
  3131. ret_val = qla8044_poll_flash_status_reg(vha);
  3132. if (ret_val) {
  3133. ql_log(ql_log_warn, vha, 0xb132,
  3134. "%s: Poll flash status failed.\n", __func__);
  3135. }
  3136. return ret_val;
  3137. }
  3138. /*
  3139. * qla8044_flash_write_u32 - Write data to flash
  3140. *
  3141. * @ha : Pointer to adapter structure
  3142. * addr : Flash address to write to
  3143. * p_data : Data to be written
  3144. *
  3145. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  3146. *
  3147. * NOTE: Lock should be held on entry
  3148. */
  3149. static int
  3150. qla8044_flash_write_u32(struct scsi_qla_host *vha, uint32_t addr,
  3151. uint32_t *p_data)
  3152. {
  3153. int ret_val = QLA_SUCCESS;
  3154. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3155. 0x00800000 | (addr >> 2));
  3156. if (ret_val) {
  3157. ql_log(ql_log_warn, vha, 0xb134,
  3158. "%s: Failed write to FLASH_ADDR.\n", __func__);
  3159. goto exit_func;
  3160. }
  3161. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *p_data);
  3162. if (ret_val) {
  3163. ql_log(ql_log_warn, vha, 0xb135,
  3164. "%s: Failed write to FLASH_WRDATA.\n", __func__);
  3165. goto exit_func;
  3166. }
  3167. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL, 0x3D);
  3168. if (ret_val) {
  3169. ql_log(ql_log_warn, vha, 0xb136,
  3170. "%s: Failed write to FLASH_CONTROL.\n", __func__);
  3171. goto exit_func;
  3172. }
  3173. ret_val = qla8044_poll_flash_status_reg(vha);
  3174. if (ret_val) {
  3175. ql_log(ql_log_warn, vha, 0xb137,
  3176. "%s: Poll flash status failed.\n", __func__);
  3177. }
  3178. exit_func:
  3179. return ret_val;
  3180. }
  3181. static int
  3182. qla8044_write_flash_buffer_mode(scsi_qla_host_t *vha, uint32_t *dwptr,
  3183. uint32_t faddr, uint32_t dwords)
  3184. {
  3185. int ret = QLA_FUNCTION_FAILED;
  3186. uint32_t spi_val;
  3187. if (dwords < QLA8044_MIN_OPTROM_BURST_DWORDS ||
  3188. dwords > QLA8044_MAX_OPTROM_BURST_DWORDS) {
  3189. ql_dbg(ql_dbg_user, vha, 0xb123,
  3190. "Got unsupported dwords = 0x%x.\n",
  3191. dwords);
  3192. return QLA_FUNCTION_FAILED;
  3193. }
  3194. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL, &spi_val);
  3195. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  3196. spi_val | QLA8044_FLASH_SPI_CTL);
  3197. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3198. QLA8044_FLASH_FIRST_TEMP_VAL);
  3199. /* First DWORD write to FLASH_WRDATA */
  3200. ret = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA,
  3201. *dwptr++);
  3202. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3203. QLA8044_FLASH_FIRST_MS_PATTERN);
  3204. ret = qla8044_poll_flash_status_reg(vha);
  3205. if (ret) {
  3206. ql_log(ql_log_warn, vha, 0xb124,
  3207. "%s: Failed.\n", __func__);
  3208. goto exit_func;
  3209. }
  3210. dwords--;
  3211. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3212. QLA8044_FLASH_SECOND_TEMP_VAL);
  3213. /* Second to N-1 DWORDS writes */
  3214. while (dwords != 1) {
  3215. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *dwptr++);
  3216. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3217. QLA8044_FLASH_SECOND_MS_PATTERN);
  3218. ret = qla8044_poll_flash_status_reg(vha);
  3219. if (ret) {
  3220. ql_log(ql_log_warn, vha, 0xb129,
  3221. "%s: Failed.\n", __func__);
  3222. goto exit_func;
  3223. }
  3224. dwords--;
  3225. }
  3226. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3227. QLA8044_FLASH_FIRST_TEMP_VAL | (faddr >> 2));
  3228. /* Last DWORD write */
  3229. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *dwptr++);
  3230. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3231. QLA8044_FLASH_LAST_MS_PATTERN);
  3232. ret = qla8044_poll_flash_status_reg(vha);
  3233. if (ret) {
  3234. ql_log(ql_log_warn, vha, 0xb12a,
  3235. "%s: Failed.\n", __func__);
  3236. goto exit_func;
  3237. }
  3238. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_STATUS, &spi_val);
  3239. if ((spi_val & QLA8044_FLASH_SPI_CTL) == QLA8044_FLASH_SPI_CTL) {
  3240. ql_log(ql_log_warn, vha, 0xb12b,
  3241. "%s: Failed.\n", __func__);
  3242. spi_val = 0;
  3243. /* Operation failed, clear error bit. */
  3244. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  3245. &spi_val);
  3246. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  3247. spi_val | QLA8044_FLASH_SPI_CTL);
  3248. }
  3249. exit_func:
  3250. return ret;
  3251. }
  3252. static int
  3253. qla8044_write_flash_dword_mode(scsi_qla_host_t *vha, uint32_t *dwptr,
  3254. uint32_t faddr, uint32_t dwords)
  3255. {
  3256. int ret = QLA_FUNCTION_FAILED;
  3257. uint32_t liter;
  3258. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  3259. ret = qla8044_flash_write_u32(vha, faddr, dwptr);
  3260. if (ret) {
  3261. ql_dbg(ql_dbg_p3p, vha, 0xb141,
  3262. "%s: flash address=%x data=%x.\n", __func__,
  3263. faddr, *dwptr);
  3264. break;
  3265. }
  3266. }
  3267. return ret;
  3268. }
  3269. int
  3270. qla8044_write_optrom_data(struct scsi_qla_host *vha, void *buf,
  3271. uint32_t offset, uint32_t length)
  3272. {
  3273. int rval = QLA_FUNCTION_FAILED, i, burst_iter_count;
  3274. int dword_count, erase_sec_count;
  3275. uint32_t erase_offset;
  3276. uint8_t *p_cache, *p_src;
  3277. erase_offset = offset;
  3278. p_cache = kcalloc(length, sizeof(uint8_t), GFP_KERNEL);
  3279. if (!p_cache)
  3280. return QLA_FUNCTION_FAILED;
  3281. memcpy(p_cache, buf, length);
  3282. p_src = p_cache;
  3283. dword_count = length / sizeof(uint32_t);
  3284. /* Since the offset and legth are sector aligned, it will be always
  3285. * multiple of burst_iter_count (64)
  3286. */
  3287. burst_iter_count = dword_count / QLA8044_MAX_OPTROM_BURST_DWORDS;
  3288. erase_sec_count = length / QLA8044_SECTOR_SIZE;
  3289. /* Suspend HBA. */
  3290. scsi_block_requests(vha->host);
  3291. /* Lock and enable write for whole operation. */
  3292. qla8044_flash_lock(vha);
  3293. qla8044_unprotect_flash(vha);
  3294. /* Erasing the sectors */
  3295. for (i = 0; i < erase_sec_count; i++) {
  3296. rval = qla8044_erase_flash_sector(vha, erase_offset);
  3297. ql_dbg(ql_dbg_user, vha, 0xb138,
  3298. "Done erase of sector=0x%x.\n",
  3299. erase_offset);
  3300. if (rval) {
  3301. ql_log(ql_log_warn, vha, 0xb121,
  3302. "Failed to erase the sector having address: "
  3303. "0x%x.\n", erase_offset);
  3304. goto out;
  3305. }
  3306. erase_offset += QLA8044_SECTOR_SIZE;
  3307. }
  3308. ql_dbg(ql_dbg_user, vha, 0xb13f,
  3309. "Got write for addr = 0x%x length=0x%x.\n",
  3310. offset, length);
  3311. for (i = 0; i < burst_iter_count; i++) {
  3312. /* Go with write. */
  3313. rval = qla8044_write_flash_buffer_mode(vha, (uint32_t *)p_src,
  3314. offset, QLA8044_MAX_OPTROM_BURST_DWORDS);
  3315. if (rval) {
  3316. /* Buffer Mode failed skip to dword mode */
  3317. ql_log(ql_log_warn, vha, 0xb122,
  3318. "Failed to write flash in buffer mode, "
  3319. "Reverting to slow-write.\n");
  3320. rval = qla8044_write_flash_dword_mode(vha,
  3321. (uint32_t *)p_src, offset,
  3322. QLA8044_MAX_OPTROM_BURST_DWORDS);
  3323. }
  3324. p_src += sizeof(uint32_t) * QLA8044_MAX_OPTROM_BURST_DWORDS;
  3325. offset += sizeof(uint32_t) * QLA8044_MAX_OPTROM_BURST_DWORDS;
  3326. }
  3327. ql_dbg(ql_dbg_user, vha, 0xb133,
  3328. "Done writing.\n");
  3329. out:
  3330. qla8044_protect_flash(vha);
  3331. qla8044_flash_unlock(vha);
  3332. scsi_unblock_requests(vha->host);
  3333. kfree(p_cache);
  3334. return rval;
  3335. }
  3336. #define LEG_INT_PTR_B31 (1 << 31)
  3337. #define LEG_INT_PTR_B30 (1 << 30)
  3338. #define PF_BITS_MASK (0xF << 16)
  3339. /**
  3340. * qla8044_intr_handler() - Process interrupts for the ISP8044
  3341. * @irq: interrupt number
  3342. * @dev_id: SCSI driver HA context
  3343. *
  3344. * Called by system whenever the host adapter generates an interrupt.
  3345. *
  3346. * Returns handled flag.
  3347. */
  3348. irqreturn_t
  3349. qla8044_intr_handler(int irq, void *dev_id)
  3350. {
  3351. scsi_qla_host_t *vha;
  3352. struct qla_hw_data *ha;
  3353. struct rsp_que *rsp;
  3354. struct device_reg_82xx __iomem *reg;
  3355. int status = 0;
  3356. unsigned long flags;
  3357. unsigned long iter;
  3358. uint32_t stat;
  3359. uint16_t mb[8];
  3360. uint32_t leg_int_ptr = 0, pf_bit;
  3361. rsp = (struct rsp_que *) dev_id;
  3362. if (!rsp) {
  3363. ql_log(ql_log_info, NULL, 0xb143,
  3364. "%s(): NULL response queue pointer\n", __func__);
  3365. return IRQ_NONE;
  3366. }
  3367. ha = rsp->hw;
  3368. vha = pci_get_drvdata(ha->pdev);
  3369. if (unlikely(pci_channel_offline(ha->pdev)))
  3370. return IRQ_HANDLED;
  3371. leg_int_ptr = qla8044_rd_reg(ha, LEG_INTR_PTR_OFFSET);
  3372. /* Legacy interrupt is valid if bit31 of leg_int_ptr is set */
  3373. if (!(leg_int_ptr & (LEG_INT_PTR_B31))) {
  3374. ql_dbg(ql_dbg_p3p, vha, 0xb144,
  3375. "%s: Legacy Interrupt Bit 31 not set, "
  3376. "spurious interrupt!\n", __func__);
  3377. return IRQ_NONE;
  3378. }
  3379. pf_bit = ha->portnum << 16;
  3380. /* Validate the PCIE function ID set in leg_int_ptr bits [19..16] */
  3381. if ((leg_int_ptr & (PF_BITS_MASK)) != pf_bit) {
  3382. ql_dbg(ql_dbg_p3p, vha, 0xb145,
  3383. "%s: Incorrect function ID 0x%x in "
  3384. "legacy interrupt register, "
  3385. "ha->pf_bit = 0x%x\n", __func__,
  3386. (leg_int_ptr & (PF_BITS_MASK)), pf_bit);
  3387. return IRQ_NONE;
  3388. }
  3389. /* To de-assert legacy interrupt, write 0 to Legacy Interrupt Trigger
  3390. * Control register and poll till Legacy Interrupt Pointer register
  3391. * bit32 is 0.
  3392. */
  3393. qla8044_wr_reg(ha, LEG_INTR_TRIG_OFFSET, 0);
  3394. do {
  3395. leg_int_ptr = qla8044_rd_reg(ha, LEG_INTR_PTR_OFFSET);
  3396. if ((leg_int_ptr & (PF_BITS_MASK)) != pf_bit)
  3397. break;
  3398. } while (leg_int_ptr & (LEG_INT_PTR_B30));
  3399. reg = &ha->iobase->isp82;
  3400. spin_lock_irqsave(&ha->hardware_lock, flags);
  3401. for (iter = 1; iter--; ) {
  3402. if (rd_reg_dword(&reg->host_int)) {
  3403. stat = rd_reg_dword(&reg->host_status);
  3404. if ((stat & HSRX_RISC_INT) == 0)
  3405. break;
  3406. switch (stat & 0xff) {
  3407. case 0x1:
  3408. case 0x2:
  3409. case 0x10:
  3410. case 0x11:
  3411. qla82xx_mbx_completion(vha, MSW(stat));
  3412. status |= MBX_INTERRUPT;
  3413. break;
  3414. case 0x12:
  3415. mb[0] = MSW(stat);
  3416. mb[1] = rd_reg_word(&reg->mailbox_out[1]);
  3417. mb[2] = rd_reg_word(&reg->mailbox_out[2]);
  3418. mb[3] = rd_reg_word(&reg->mailbox_out[3]);
  3419. qla2x00_async_event(vha, rsp, mb);
  3420. break;
  3421. case 0x13:
  3422. qla24xx_process_response_queue(vha, rsp);
  3423. break;
  3424. default:
  3425. ql_dbg(ql_dbg_p3p, vha, 0xb146,
  3426. "Unrecognized interrupt type "
  3427. "(%d).\n", stat & 0xff);
  3428. break;
  3429. }
  3430. }
  3431. wrt_reg_dword(&reg->host_int, 0);
  3432. }
  3433. qla2x00_handle_mbx_completion(ha, status);
  3434. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3435. return IRQ_HANDLED;
  3436. }
  3437. static int
  3438. qla8044_idc_dontreset(struct qla_hw_data *ha)
  3439. {
  3440. uint32_t idc_ctrl;
  3441. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  3442. return idc_ctrl & DONTRESET_BIT0;
  3443. }
  3444. static void
  3445. qla8044_clear_rst_ready(scsi_qla_host_t *vha)
  3446. {
  3447. uint32_t drv_state;
  3448. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  3449. /*
  3450. * For ISP8044, drv_active register has 1 bit per function,
  3451. * shift 1 by func_num to set a bit for the function.
  3452. * For ISP82xx, drv_active has 4 bits per function
  3453. */
  3454. drv_state &= ~(1 << vha->hw->portnum);
  3455. ql_dbg(ql_dbg_p3p, vha, 0xb13d,
  3456. "drv_state: 0x%08x\n", drv_state);
  3457. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, drv_state);
  3458. }
  3459. int
  3460. qla8044_abort_isp(scsi_qla_host_t *vha)
  3461. {
  3462. int rval;
  3463. uint32_t dev_state;
  3464. struct qla_hw_data *ha = vha->hw;
  3465. qla8044_idc_lock(ha);
  3466. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  3467. if (ql2xdontresethba)
  3468. qla8044_set_idc_dontreset(vha);
  3469. /* If device_state is NEED_RESET, go ahead with
  3470. * Reset,irrespective of ql2xdontresethba. This is to allow a
  3471. * non-reset-owner to force a reset. Non-reset-owner sets
  3472. * the IDC_CTRL BIT0 to prevent Reset-owner from doing a Reset
  3473. * and then forces a Reset by setting device_state to
  3474. * NEED_RESET. */
  3475. if (dev_state == QLA8XXX_DEV_READY) {
  3476. /* If IDC_CTRL DONTRESETHBA_BIT0 is set don't do reset
  3477. * recovery */
  3478. if (qla8044_idc_dontreset(ha) == DONTRESET_BIT0) {
  3479. ql_dbg(ql_dbg_p3p, vha, 0xb13e,
  3480. "Reset recovery disabled\n");
  3481. rval = QLA_FUNCTION_FAILED;
  3482. goto exit_isp_reset;
  3483. }
  3484. ql_dbg(ql_dbg_p3p, vha, 0xb140,
  3485. "HW State: NEED RESET\n");
  3486. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  3487. QLA8XXX_DEV_NEED_RESET);
  3488. }
  3489. /* For ISP8044, Reset owner is NIC, iSCSI or FCOE based on priority
  3490. * and which drivers are present. Unlike ISP82XX, the function setting
  3491. * NEED_RESET, may not be the Reset owner. */
  3492. qla83xx_reset_ownership(vha);
  3493. qla8044_idc_unlock(ha);
  3494. rval = qla8044_device_state_handler(vha);
  3495. qla8044_idc_lock(ha);
  3496. qla8044_clear_rst_ready(vha);
  3497. exit_isp_reset:
  3498. qla8044_idc_unlock(ha);
  3499. if (rval == QLA_SUCCESS) {
  3500. ha->flags.isp82xx_fw_hung = 0;
  3501. ha->flags.nic_core_reset_hdlr_active = 0;
  3502. rval = qla82xx_restart_isp(vha);
  3503. }
  3504. return rval;
  3505. }
  3506. void
  3507. qla8044_fw_dump(scsi_qla_host_t *vha)
  3508. {
  3509. struct qla_hw_data *ha = vha->hw;
  3510. if (!ha->allow_cna_fw_dump)
  3511. return;
  3512. scsi_block_requests(vha->host);
  3513. ha->flags.isp82xx_no_md_cap = 1;
  3514. qla8044_idc_lock(ha);
  3515. qla82xx_set_reset_owner(vha);
  3516. qla8044_idc_unlock(ha);
  3517. qla2x00_wait_for_chip_reset(vha);
  3518. scsi_unblock_requests(vha->host);
  3519. }