mv_94xx.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Marvell 88SE94xx hardware specific head file
  4. *
  5. * Copyright 2007 Red Hat, Inc.
  6. * Copyright 2008 Marvell. <[email protected]>
  7. * Copyright 2009-2011 Marvell. <[email protected]>
  8. */
  9. #ifndef _MVS94XX_REG_H_
  10. #define _MVS94XX_REG_H_
  11. #include <linux/types.h>
  12. #define MAX_LINK_RATE SAS_LINK_RATE_6_0_GBPS
  13. enum VANIR_REVISION_ID {
  14. VANIR_A0_REV = 0xA0,
  15. VANIR_B0_REV = 0x01,
  16. VANIR_C0_REV = 0x02,
  17. VANIR_C1_REV = 0x03,
  18. VANIR_C2_REV = 0xC2,
  19. };
  20. enum host_registers {
  21. MVS_HST_CHIP_CONFIG = 0x10104, /* chip configuration */
  22. };
  23. enum hw_registers {
  24. MVS_GBL_CTL = 0x04, /* global control */
  25. MVS_GBL_INT_STAT = 0x00, /* global irq status */
  26. MVS_GBL_PI = 0x0C, /* ports implemented bitmask */
  27. MVS_PHY_CTL = 0x40, /* SOC PHY Control */
  28. MVS_PORTS_IMP = 0x9C, /* SOC Port Implemented */
  29. MVS_GBL_PORT_TYPE = 0xa0, /* port type */
  30. MVS_CTL = 0x100, /* SAS/SATA port configuration */
  31. MVS_PCS = 0x104, /* SAS/SATA port control/status */
  32. MVS_CMD_LIST_LO = 0x108, /* cmd list addr */
  33. MVS_CMD_LIST_HI = 0x10C,
  34. MVS_RX_FIS_LO = 0x110, /* RX FIS list addr */
  35. MVS_RX_FIS_HI = 0x114,
  36. MVS_STP_REG_SET_0 = 0x118, /* STP/SATA Register Set Enable */
  37. MVS_STP_REG_SET_1 = 0x11C,
  38. MVS_TX_CFG = 0x120, /* TX configuration */
  39. MVS_TX_LO = 0x124, /* TX (delivery) ring addr */
  40. MVS_TX_HI = 0x128,
  41. MVS_TX_PROD_IDX = 0x12C, /* TX producer pointer */
  42. MVS_TX_CONS_IDX = 0x130, /* TX consumer pointer (RO) */
  43. MVS_RX_CFG = 0x134, /* RX configuration */
  44. MVS_RX_LO = 0x138, /* RX (completion) ring addr */
  45. MVS_RX_HI = 0x13C,
  46. MVS_RX_CONS_IDX = 0x140, /* RX consumer pointer (RO) */
  47. MVS_INT_COAL = 0x148, /* Int coalescing config */
  48. MVS_INT_COAL_TMOUT = 0x14C, /* Int coalescing timeout */
  49. MVS_INT_STAT = 0x150, /* Central int status */
  50. MVS_INT_MASK = 0x154, /* Central int enable */
  51. MVS_INT_STAT_SRS_0 = 0x158, /* SATA register set status */
  52. MVS_INT_MASK_SRS_0 = 0x15C,
  53. MVS_INT_STAT_SRS_1 = 0x160,
  54. MVS_INT_MASK_SRS_1 = 0x164,
  55. MVS_NON_NCQ_ERR_0 = 0x168, /* SRS Non-specific NCQ Error */
  56. MVS_NON_NCQ_ERR_1 = 0x16C,
  57. MVS_CMD_ADDR = 0x170, /* Command register port (addr) */
  58. MVS_CMD_DATA = 0x174, /* Command register port (data) */
  59. MVS_MEM_PARITY_ERR = 0x178, /* Memory parity error */
  60. /* ports 1-3 follow after this */
  61. MVS_P0_INT_STAT = 0x180, /* port0 interrupt status */
  62. MVS_P0_INT_MASK = 0x184, /* port0 interrupt mask */
  63. /* ports 5-7 follow after this */
  64. MVS_P4_INT_STAT = 0x1A0, /* Port4 interrupt status */
  65. MVS_P4_INT_MASK = 0x1A4, /* Port4 interrupt enable mask */
  66. /* ports 1-3 follow after this */
  67. MVS_P0_SER_CTLSTAT = 0x1D0, /* port0 serial control/status */
  68. /* ports 5-7 follow after this */
  69. MVS_P4_SER_CTLSTAT = 0x1E0, /* port4 serial control/status */
  70. /* ports 1-3 follow after this */
  71. MVS_P0_CFG_ADDR = 0x200, /* port0 phy register address */
  72. MVS_P0_CFG_DATA = 0x204, /* port0 phy register data */
  73. /* ports 5-7 follow after this */
  74. MVS_P4_CFG_ADDR = 0x220, /* Port4 config address */
  75. MVS_P4_CFG_DATA = 0x224, /* Port4 config data */
  76. /* phys 1-3 follow after this */
  77. MVS_P0_VSR_ADDR = 0x250, /* phy0 VSR address */
  78. MVS_P0_VSR_DATA = 0x254, /* phy0 VSR data */
  79. /* phys 1-3 follow after this */
  80. /* multiplexing */
  81. MVS_P4_VSR_ADDR = 0x250, /* phy4 VSR address */
  82. MVS_P4_VSR_DATA = 0x254, /* phy4 VSR data */
  83. MVS_PA_VSR_ADDR = 0x290, /* All port VSR addr */
  84. MVS_PA_VSR_PORT = 0x294, /* All port VSR data */
  85. MVS_COMMAND_ACTIVE = 0x300,
  86. };
  87. enum pci_cfg_registers {
  88. PCR_PHY_CTL = 0x40,
  89. PCR_PHY_CTL2 = 0x90,
  90. PCR_DEV_CTRL = 0x78,
  91. PCR_LINK_STAT = 0x82,
  92. };
  93. /* SAS/SATA Vendor Specific Port Registers */
  94. enum sas_sata_vsp_regs {
  95. VSR_PHY_STAT = 0x00 * 4, /* Phy Interrupt Status */
  96. VSR_PHY_MODE1 = 0x01 * 4, /* phy Interrupt Enable */
  97. VSR_PHY_MODE2 = 0x02 * 4, /* Phy Configuration */
  98. VSR_PHY_MODE3 = 0x03 * 4, /* Phy Status */
  99. VSR_PHY_MODE4 = 0x04 * 4, /* Phy Counter 0 */
  100. VSR_PHY_MODE5 = 0x05 * 4, /* Phy Counter 1 */
  101. VSR_PHY_MODE6 = 0x06 * 4, /* Event Counter Control */
  102. VSR_PHY_MODE7 = 0x07 * 4, /* Event Counter Select */
  103. VSR_PHY_MODE8 = 0x08 * 4, /* Event Counter 0 */
  104. VSR_PHY_MODE9 = 0x09 * 4, /* Event Counter 1 */
  105. VSR_PHY_MODE10 = 0x0A * 4, /* Event Counter 2 */
  106. VSR_PHY_MODE11 = 0x0B * 4, /* Event Counter 3 */
  107. VSR_PHY_ACT_LED = 0x0C * 4, /* Activity LED control */
  108. VSR_PHY_FFE_CONTROL = 0x10C,
  109. VSR_PHY_DFE_UPDATE_CRTL = 0x110,
  110. VSR_REF_CLOCK_CRTL = 0x1A0,
  111. };
  112. enum chip_register_bits {
  113. PHY_MIN_SPP_PHYS_LINK_RATE_MASK = (0x7 << 8),
  114. PHY_MAX_SPP_PHYS_LINK_RATE_MASK = (0x7 << 12),
  115. PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET = (16),
  116. PHY_NEG_SPP_PHYS_LINK_RATE_MASK =
  117. (0x3 << PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET),
  118. };
  119. enum pci_interrupt_cause {
  120. /* MAIN_IRQ_CAUSE (R10200) Bits*/
  121. MVS_IRQ_COM_IN_I2O_IOP0 = (1 << 0),
  122. MVS_IRQ_COM_IN_I2O_IOP1 = (1 << 1),
  123. MVS_IRQ_COM_IN_I2O_IOP2 = (1 << 2),
  124. MVS_IRQ_COM_IN_I2O_IOP3 = (1 << 3),
  125. MVS_IRQ_COM_OUT_I2O_HOS0 = (1 << 4),
  126. MVS_IRQ_COM_OUT_I2O_HOS1 = (1 << 5),
  127. MVS_IRQ_COM_OUT_I2O_HOS2 = (1 << 6),
  128. MVS_IRQ_COM_OUT_I2O_HOS3 = (1 << 7),
  129. MVS_IRQ_PCIF_TO_CPU_DRBL0 = (1 << 8),
  130. MVS_IRQ_PCIF_TO_CPU_DRBL1 = (1 << 9),
  131. MVS_IRQ_PCIF_TO_CPU_DRBL2 = (1 << 10),
  132. MVS_IRQ_PCIF_TO_CPU_DRBL3 = (1 << 11),
  133. MVS_IRQ_PCIF_DRBL0 = (1 << 12),
  134. MVS_IRQ_PCIF_DRBL1 = (1 << 13),
  135. MVS_IRQ_PCIF_DRBL2 = (1 << 14),
  136. MVS_IRQ_PCIF_DRBL3 = (1 << 15),
  137. MVS_IRQ_XOR_A = (1 << 16),
  138. MVS_IRQ_XOR_B = (1 << 17),
  139. MVS_IRQ_SAS_A = (1 << 18),
  140. MVS_IRQ_SAS_B = (1 << 19),
  141. MVS_IRQ_CPU_CNTRL = (1 << 20),
  142. MVS_IRQ_GPIO = (1 << 21),
  143. MVS_IRQ_UART = (1 << 22),
  144. MVS_IRQ_SPI = (1 << 23),
  145. MVS_IRQ_I2C = (1 << 24),
  146. MVS_IRQ_SGPIO = (1 << 25),
  147. MVS_IRQ_COM_ERR = (1 << 29),
  148. MVS_IRQ_I2O_ERR = (1 << 30),
  149. MVS_IRQ_PCIE_ERR = (1 << 31),
  150. };
  151. union reg_phy_cfg {
  152. u32 v;
  153. struct {
  154. u32 phy_reset:1;
  155. u32 sas_support:1;
  156. u32 sata_support:1;
  157. u32 sata_host_mode:1;
  158. /*
  159. * bit 2: 6Gbps support
  160. * bit 1: 3Gbps support
  161. * bit 0: 1.5Gbps support
  162. */
  163. u32 speed_support:3;
  164. u32 snw_3_support:1;
  165. u32 tx_lnk_parity:1;
  166. /*
  167. * bit 5: G1 (1.5Gbps) Without SSC
  168. * bit 4: G1 (1.5Gbps) with SSC
  169. * bit 3: G2 (3.0Gbps) Without SSC
  170. * bit 2: G2 (3.0Gbps) with SSC
  171. * bit 1: G3 (6.0Gbps) without SSC
  172. * bit 0: G3 (6.0Gbps) with SSC
  173. */
  174. u32 tx_spt_phs_lnk_rate:6;
  175. /* 8h: 1.5Gbps 9h: 3Gbps Ah: 6Gbps */
  176. u32 tx_lgcl_lnk_rate:4;
  177. u32 tx_ssc_type:1;
  178. u32 sata_spin_up_spt:1;
  179. u32 sata_spin_up_en:1;
  180. u32 bypass_oob:1;
  181. u32 disable_phy:1;
  182. u32 rsvd:8;
  183. } u;
  184. };
  185. #define MAX_SG_ENTRY 255
  186. struct mvs_prd_imt {
  187. #ifndef __BIG_ENDIAN
  188. __le32 len:22;
  189. u8 _r_a:2;
  190. u8 misc_ctl:4;
  191. u8 inter_sel:4;
  192. #else
  193. u32 inter_sel:4;
  194. u32 misc_ctl:4;
  195. u32 _r_a:2;
  196. u32 len:22;
  197. #endif
  198. };
  199. struct mvs_prd {
  200. /* 64-bit buffer address */
  201. __le64 addr;
  202. /* 22-bit length */
  203. __le32 im_len;
  204. } __attribute__ ((packed));
  205. enum sgpio_registers {
  206. MVS_SGPIO_HOST_OFFSET = 0x100, /* offset between hosts */
  207. MVS_SGPIO_CFG0 = 0xc200,
  208. MVS_SGPIO_CFG0_ENABLE = (1 << 0), /* enable pins */
  209. MVS_SGPIO_CFG0_BLINKB = (1 << 1), /* blink generators */
  210. MVS_SGPIO_CFG0_BLINKA = (1 << 2),
  211. MVS_SGPIO_CFG0_INVSCLK = (1 << 3), /* invert signal? */
  212. MVS_SGPIO_CFG0_INVSLOAD = (1 << 4),
  213. MVS_SGPIO_CFG0_INVSDOUT = (1 << 5),
  214. MVS_SGPIO_CFG0_SLOAD_FALLEDGE = (1 << 6), /* rise/fall edge? */
  215. MVS_SGPIO_CFG0_SDOUT_FALLEDGE = (1 << 7),
  216. MVS_SGPIO_CFG0_SDIN_RISEEDGE = (1 << 8),
  217. MVS_SGPIO_CFG0_MAN_BITLEN_SHIFT = 18, /* bits/frame manual mode */
  218. MVS_SGPIO_CFG0_AUT_BITLEN_SHIFT = 24, /* bits/frame auto mode */
  219. MVS_SGPIO_CFG1 = 0xc204, /* blink timing register */
  220. MVS_SGPIO_CFG1_LOWA_SHIFT = 0, /* A off time */
  221. MVS_SGPIO_CFG1_HIA_SHIFT = 4, /* A on time */
  222. MVS_SGPIO_CFG1_LOWB_SHIFT = 8, /* B off time */
  223. MVS_SGPIO_CFG1_HIB_SHIFT = 12, /* B on time */
  224. MVS_SGPIO_CFG1_MAXACTON_SHIFT = 16, /* max activity on time */
  225. /* force activity off time */
  226. MVS_SGPIO_CFG1_FORCEACTOFF_SHIFT = 20,
  227. /* stretch activity on time */
  228. MVS_SGPIO_CFG1_STRCHACTON_SHIFT = 24,
  229. /* stretch activiity off time */
  230. MVS_SGPIO_CFG1_STRCHACTOFF_SHIFT = 28,
  231. MVS_SGPIO_CFG2 = 0xc208, /* clock speed register */
  232. MVS_SGPIO_CFG2_CLK_SHIFT = 0,
  233. MVS_SGPIO_CFG2_BLINK_SHIFT = 20,
  234. MVS_SGPIO_CTRL = 0xc20c, /* SDOUT/SDIN mode control */
  235. MVS_SGPIO_CTRL_SDOUT_AUTO = 2,
  236. MVS_SGPIO_CTRL_SDOUT_SHIFT = 2,
  237. MVS_SGPIO_DSRC = 0xc220, /* map ODn bits to drives */
  238. MVS_SGPIO_DCTRL = 0xc238,
  239. MVS_SGPIO_DCTRL_ERR_SHIFT = 0,
  240. MVS_SGPIO_DCTRL_LOC_SHIFT = 3,
  241. MVS_SGPIO_DCTRL_ACT_SHIFT = 5,
  242. };
  243. enum sgpio_led_status {
  244. LED_OFF = 0,
  245. LED_ON = 1,
  246. LED_BLINKA = 2,
  247. LED_BLINKA_INV = 3,
  248. LED_BLINKA_SOF = 4,
  249. LED_BLINKA_EOF = 5,
  250. LED_BLINKB = 6,
  251. LED_BLINKB_INV = 7,
  252. };
  253. #define DEFAULT_SGPIO_BITS ((LED_BLINKA_SOF << \
  254. MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 3) | \
  255. (LED_BLINKA_SOF << \
  256. MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 2) | \
  257. (LED_BLINKA_SOF << \
  258. MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 1) | \
  259. (LED_BLINKA_SOF << \
  260. MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 0))
  261. /*
  262. * these registers are accessed through port vendor
  263. * specific address/data registers
  264. */
  265. enum sas_sata_phy_regs {
  266. GENERATION_1_SETTING = 0x118,
  267. GENERATION_1_2_SETTING = 0x11C,
  268. GENERATION_2_3_SETTING = 0x120,
  269. GENERATION_3_4_SETTING = 0x124,
  270. };
  271. #define SPI_CTRL_REG_94XX 0xc800
  272. #define SPI_ADDR_REG_94XX 0xc804
  273. #define SPI_WR_DATA_REG_94XX 0xc808
  274. #define SPI_RD_DATA_REG_94XX 0xc80c
  275. #define SPI_CTRL_READ_94XX (1U << 2)
  276. #define SPI_ADDR_VLD_94XX (1U << 1)
  277. #define SPI_CTRL_SpiStart_94XX (1U << 0)
  278. static inline int
  279. mv_ffc64(u64 v)
  280. {
  281. u64 x = ~v;
  282. return x ? __ffs64(x) : -1;
  283. }
  284. #define r_reg_set_enable(i) \
  285. (((i) > 31) ? mr32(MVS_STP_REG_SET_1) : \
  286. mr32(MVS_STP_REG_SET_0))
  287. #define w_reg_set_enable(i, tmp) \
  288. (((i) > 31) ? mw32(MVS_STP_REG_SET_1, tmp) : \
  289. mw32(MVS_STP_REG_SET_0, tmp))
  290. extern const struct mvs_dispatch mvs_94xx_dispatch;
  291. #endif