mv_64xx.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Marvell 88SE64xx hardware specific head file
  4. *
  5. * Copyright 2007 Red Hat, Inc.
  6. * Copyright 2008 Marvell. <[email protected]>
  7. * Copyright 2009-2011 Marvell. <[email protected]>
  8. */
  9. #ifndef _MVS64XX_REG_H_
  10. #define _MVS64XX_REG_H_
  11. #include <linux/types.h>
  12. #define MAX_LINK_RATE SAS_LINK_RATE_3_0_GBPS
  13. /* enhanced mode registers (BAR4) */
  14. enum hw_registers {
  15. MVS_GBL_CTL = 0x04, /* global control */
  16. MVS_GBL_INT_STAT = 0x08, /* global irq status */
  17. MVS_GBL_PI = 0x0C, /* ports implemented bitmask */
  18. MVS_PHY_CTL = 0x40, /* SOC PHY Control */
  19. MVS_PORTS_IMP = 0x9C, /* SOC Port Implemented */
  20. MVS_GBL_PORT_TYPE = 0xa0, /* port type */
  21. MVS_CTL = 0x100, /* SAS/SATA port configuration */
  22. MVS_PCS = 0x104, /* SAS/SATA port control/status */
  23. MVS_CMD_LIST_LO = 0x108, /* cmd list addr */
  24. MVS_CMD_LIST_HI = 0x10C,
  25. MVS_RX_FIS_LO = 0x110, /* RX FIS list addr */
  26. MVS_RX_FIS_HI = 0x114,
  27. MVS_TX_CFG = 0x120, /* TX configuration */
  28. MVS_TX_LO = 0x124, /* TX (delivery) ring addr */
  29. MVS_TX_HI = 0x128,
  30. MVS_TX_PROD_IDX = 0x12C, /* TX producer pointer */
  31. MVS_TX_CONS_IDX = 0x130, /* TX consumer pointer (RO) */
  32. MVS_RX_CFG = 0x134, /* RX configuration */
  33. MVS_RX_LO = 0x138, /* RX (completion) ring addr */
  34. MVS_RX_HI = 0x13C,
  35. MVS_RX_CONS_IDX = 0x140, /* RX consumer pointer (RO) */
  36. MVS_INT_COAL = 0x148, /* Int coalescing config */
  37. MVS_INT_COAL_TMOUT = 0x14C, /* Int coalescing timeout */
  38. MVS_INT_STAT = 0x150, /* Central int status */
  39. MVS_INT_MASK = 0x154, /* Central int enable */
  40. MVS_INT_STAT_SRS_0 = 0x158, /* SATA register set status */
  41. MVS_INT_MASK_SRS_0 = 0x15C,
  42. /* ports 1-3 follow after this */
  43. MVS_P0_INT_STAT = 0x160, /* port0 interrupt status */
  44. MVS_P0_INT_MASK = 0x164, /* port0 interrupt mask */
  45. /* ports 5-7 follow after this */
  46. MVS_P4_INT_STAT = 0x200, /* Port4 interrupt status */
  47. MVS_P4_INT_MASK = 0x204, /* Port4 interrupt enable mask */
  48. /* ports 1-3 follow after this */
  49. MVS_P0_SER_CTLSTAT = 0x180, /* port0 serial control/status */
  50. /* ports 5-7 follow after this */
  51. MVS_P4_SER_CTLSTAT = 0x220, /* port4 serial control/status */
  52. MVS_CMD_ADDR = 0x1B8, /* Command register port (addr) */
  53. MVS_CMD_DATA = 0x1BC, /* Command register port (data) */
  54. /* ports 1-3 follow after this */
  55. MVS_P0_CFG_ADDR = 0x1C0, /* port0 phy register address */
  56. MVS_P0_CFG_DATA = 0x1C4, /* port0 phy register data */
  57. /* ports 5-7 follow after this */
  58. MVS_P4_CFG_ADDR = 0x230, /* Port4 config address */
  59. MVS_P4_CFG_DATA = 0x234, /* Port4 config data */
  60. /* ports 1-3 follow after this */
  61. MVS_P0_VSR_ADDR = 0x1E0, /* port0 VSR address */
  62. MVS_P0_VSR_DATA = 0x1E4, /* port0 VSR data */
  63. /* ports 5-7 follow after this */
  64. MVS_P4_VSR_ADDR = 0x250, /* port4 VSR addr */
  65. MVS_P4_VSR_DATA = 0x254, /* port4 VSR data */
  66. };
  67. enum pci_cfg_registers {
  68. PCR_PHY_CTL = 0x40,
  69. PCR_PHY_CTL2 = 0x90,
  70. PCR_DEV_CTRL = 0xE8,
  71. PCR_LINK_STAT = 0xF2,
  72. };
  73. /* SAS/SATA Vendor Specific Port Registers */
  74. enum sas_sata_vsp_regs {
  75. VSR_PHY_STAT = 0x00, /* Phy Status */
  76. VSR_PHY_MODE1 = 0x01, /* phy tx */
  77. VSR_PHY_MODE2 = 0x02, /* tx scc */
  78. VSR_PHY_MODE3 = 0x03, /* pll */
  79. VSR_PHY_MODE4 = 0x04, /* VCO */
  80. VSR_PHY_MODE5 = 0x05, /* Rx */
  81. VSR_PHY_MODE6 = 0x06, /* CDR */
  82. VSR_PHY_MODE7 = 0x07, /* Impedance */
  83. VSR_PHY_MODE8 = 0x08, /* Voltage */
  84. VSR_PHY_MODE9 = 0x09, /* Test */
  85. VSR_PHY_MODE10 = 0x0A, /* Power */
  86. VSR_PHY_MODE11 = 0x0B, /* Phy Mode */
  87. VSR_PHY_VS0 = 0x0C, /* Vednor Specific 0 */
  88. VSR_PHY_VS1 = 0x0D, /* Vednor Specific 1 */
  89. };
  90. enum chip_register_bits {
  91. PHY_MIN_SPP_PHYS_LINK_RATE_MASK = (0xF << 8),
  92. PHY_MAX_SPP_PHYS_LINK_RATE_MASK = (0xF << 12),
  93. PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET = (16),
  94. PHY_NEG_SPP_PHYS_LINK_RATE_MASK =
  95. (0xF << PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET),
  96. };
  97. #define MAX_SG_ENTRY 64
  98. struct mvs_prd {
  99. __le64 addr; /* 64-bit buffer address */
  100. __le32 reserved;
  101. __le32 len; /* 16-bit length */
  102. };
  103. #define SPI_CTRL_REG 0xc0
  104. #define SPI_CTRL_VENDOR_ENABLE (1U<<29)
  105. #define SPI_CTRL_SPIRDY (1U<<22)
  106. #define SPI_CTRL_SPISTART (1U<<20)
  107. #define SPI_CMD_REG 0xc4
  108. #define SPI_DATA_REG 0xc8
  109. #define SPI_CTRL_REG_64XX 0x10
  110. #define SPI_CMD_REG_64XX 0x14
  111. #define SPI_DATA_REG_64XX 0x18
  112. #endif