mpi2_cnfg.h 172 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright 2000-2020 Broadcom Inc. All rights reserved.
  4. *
  5. *
  6. * Name: mpi2_cnfg.h
  7. * Title: MPI Configuration messages and pages
  8. * Creation Date: November 10, 2006
  9. *
  10. * mpi2_cnfg.h Version: 02.00.47
  11. *
  12. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  13. * prefix are for use only on MPI v2.5 products, and must not be used
  14. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  15. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  16. *
  17. * Version History
  18. * ---------------
  19. *
  20. * Date Version Description
  21. * -------- -------- ------------------------------------------------------
  22. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  23. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  24. * Added Manufacturing Page 11.
  25. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  26. * define.
  27. * 06-26-07 02.00.02 Adding generic structure for product-specific
  28. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  29. * Rework of BIOS Page 2 configuration page.
  30. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  31. * forms.
  32. * Added configuration pages IOC Page 8 and Driver
  33. * Persistent Mapping Page 0.
  34. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  35. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  36. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  37. * Page 0).
  38. * Added new value for AccessStatus field of SAS Device
  39. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  40. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  41. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  42. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  43. * NVDATA.
  44. * Modified IOC Page 7 to use masks and added field for
  45. * SASBroadcastPrimitiveMasks.
  46. * Added MPI2_CONFIG_PAGE_BIOS_4.
  47. * Added MPI2_CONFIG_PAGE_LOG_0.
  48. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  49. * Added SAS Device IDs.
  50. * Updated Integrated RAID configuration pages including
  51. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  52. * Page 0.
  53. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  54. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  55. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  56. * Added missing MaxNumRoutedSasAddresses field to
  57. * MPI2_CONFIG_PAGE_EXPANDER_0.
  58. * Added SAS Port Page 0.
  59. * Modified structure layout for
  60. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  61. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  62. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  63. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  64. * to 0x000000FF.
  65. * Added two new values for the Physical Disk Coercion Size
  66. * bits in the Flags field of Manufacturing Page 4.
  67. * Added product-specific Manufacturing pages 16 to 31.
  68. * Modified Flags bits for controlling write cache on SATA
  69. * drives in IO Unit Page 1.
  70. * Added new bit to AdditionalControlFlags of SAS IO Unit
  71. * Page 1 to control Invalid Topology Correction.
  72. * Added additional defines for RAID Volume Page 0
  73. * VolumeStatusFlags field.
  74. * Modified meaning of RAID Volume Page 0 VolumeSettings
  75. * define for auto-configure of hot-swap drives.
  76. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  77. * added related defines.
  78. * Added PhysDiskAttributes field (and related defines) to
  79. * RAID Physical Disk Page 0.
  80. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  81. * Added three new DiscoveryStatus bits for SAS IO Unit
  82. * Page 0 and SAS Expander Page 0.
  83. * Removed multiplexing information from SAS IO Unit pages.
  84. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  85. * Removed Zone Address Resolved bit from PhyInfo and from
  86. * Expander Page 0 Flags field.
  87. * Added two new AccessStatus values to SAS Device Page 0
  88. * for indicating routing problems. Added 3 reserved words
  89. * to this page.
  90. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  91. * Inserted missing reserved field into structure for IOC
  92. * Page 6.
  93. * Added more pending task bits to RAID Volume Page 0
  94. * VolumeStatusFlags defines.
  95. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  96. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  97. * and SAS Expander Page 0 to flag a downstream initiator
  98. * when in simplified routing mode.
  99. * Removed SATA Init Failure defines for DiscoveryStatus
  100. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  101. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  102. * Added PortGroups, DmaGroup, and ControlGroup fields to
  103. * SAS Device Page 0.
  104. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  105. * Unit Page 6.
  106. * Added expander reduced functionality data to SAS
  107. * Expander Page 0.
  108. * Added SAS PHY Page 2 and SAS PHY Page 3.
  109. * 07-30-09 02.00.12 Added IO Unit Page 7.
  110. * Added new device ids.
  111. * Added SAS IO Unit Page 5.
  112. * Added partial and slumber power management capable flags
  113. * to SAS Device Page 0 Flags field.
  114. * Added PhyInfo defines for power condition.
  115. * Added Ethernet configuration pages.
  116. * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
  117. * Added SAS PHY Page 4 structure and defines.
  118. * 02-10-10 02.00.14 Modified the comments for the configuration page
  119. * structures that contain an array of data. The host
  120. * should use the "count" field in the page data (e.g. the
  121. * NumPhys field) to determine the number of valid elements
  122. * in the array.
  123. * Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
  124. * Added PowerManagementCapabilities to IO Unit Page 7.
  125. * Added PortWidthModGroup field to
  126. * MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
  127. * Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
  128. * Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
  129. * Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
  130. * 05-12-10 02.00.15 Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
  131. * define.
  132. * Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
  133. * Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
  134. * 08-11-10 02.00.16 Removed IO Unit Page 1 device path (multi-pathing)
  135. * defines.
  136. * 11-10-10 02.00.17 Added ReceptacleID field (replacing Reserved1) to
  137. * MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
  138. * the Pinout field.
  139. * Added BoardTemperature and BoardTemperatureUnits fields
  140. * to MPI2_CONFIG_PAGE_IO_UNIT_7.
  141. * Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
  142. * and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
  143. * 02-23-11 02.00.18 Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
  144. * Added IO Unit Page 8, IO Unit Page 9,
  145. * and IO Unit Page 10.
  146. * Added SASNotifyPrimitiveMasks field to
  147. * MPI2_CONFIG_PAGE_IOC_7.
  148. * 03-09-11 02.00.19 Fixed IO Unit Page 10 (to match the spec).
  149. * 05-25-11 02.00.20 Cleaned up a few comments.
  150. * 08-24-11 02.00.21 Marked the IO Unit Page 7 PowerManagementCapabilities
  151. * for PCIe link as obsolete.
  152. * Added SpinupFlags field containing a Disable Spin-up bit
  153. * to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of SAS IO
  154. * Unit Page 4.
  155. * 11-18-11 02.00.22 Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
  156. * Added UEFIVersion field to BIOS Page 1 and defined new
  157. * BiosOptions bits.
  158. * Incorporating additions for MPI v2.5.
  159. * 11-27-12 02.00.23 Added MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER.
  160. * Added MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID.
  161. * 12-20-12 02.00.24 Marked MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION as
  162. * obsolete for MPI v2.5 and later.
  163. * Added some defines for 12G SAS speeds.
  164. * 04-09-13 02.00.25 Added MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK.
  165. * Fixed MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS to
  166. * match the specification.
  167. * 08-19-13 02.00.26 Added reserved words to MPI2_CONFIG_PAGE_IO_UNIT_7 for
  168. * future use.
  169. * 12-05-13 02.00.27 Added MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL for
  170. * MPI2_CONFIG_PAGE_MAN_7.
  171. * Added EnclosureLevel and ConnectorName fields to
  172. * MPI2_CONFIG_PAGE_SAS_DEV_0.
  173. * Added MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID for
  174. * MPI2_CONFIG_PAGE_SAS_DEV_0.
  175. * Added EnclosureLevel field to
  176. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  177. * Added MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID for
  178. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  179. * 01-08-14 02.00.28 Added more defines for the BiosOptions field of
  180. * MPI2_CONFIG_PAGE_BIOS_1.
  181. * 06-13-14 02.00.29 Added SSUTimeout field to MPI2_CONFIG_PAGE_BIOS_1, and
  182. * more defines for the BiosOptions field.
  183. * 11-18-14 02.00.30 Updated copyright information.
  184. * Added MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG.
  185. * Added AdapterOrderAux fields to BIOS Page 3.
  186. * 03-16-15 02.00.31 Updated for MPI v2.6.
  187. * Added Flags field to IO Unit Page 7.
  188. * Added new SAS Phy Event codes
  189. * 05-25-15 02.00.33 Added more defines for the BiosOptions field of
  190. * MPI2_CONFIG_PAGE_BIOS_1.
  191. * 08-25-15 02.00.34 Bumped Header Version.
  192. * 12-18-15 02.00.35 Added SATADeviceWaitTime to SAS IO Unit Page 4.
  193. * 01-21-16 02.00.36 Added/modified MPI2_MFGPAGE_DEVID_SAS defines.
  194. * Added Link field to PCIe Link Pages
  195. * Added EnclosureLevel and ConnectorName to PCIe
  196. * Device Page 0.
  197. * Added define for PCIE IoUnit page 1 max rate shift.
  198. * Added comment for reserved ExtPageTypes.
  199. * Added SAS 4 22.5 gbs speed support.
  200. * Added PCIe 4 16.0 GT/sec speec support.
  201. * Removed AHCI support.
  202. * Removed SOP support.
  203. * Added NegotiatedLinkRate and NegotiatedPortWidth to
  204. * PCIe device page 0.
  205. * 04-10-16 02.00.37 Fixed MPI2_MFGPAGE_DEVID_SAS3616/3708 defines
  206. * 07-01-16 02.00.38 Added Manufacturing page 7 Connector types.
  207. * Changed declaration of ConnectorName in PCIe DevicePage0
  208. * to match SAS DevicePage 0.
  209. * Added SATADeviceWaitTime to IO Unit Page 11.
  210. * Added MPI26_MFGPAGE_DEVID_SAS4008
  211. * Added x16 PCIe width to IO Unit Page 7
  212. * Added LINKFLAGS to control SRIS in PCIe IO Unit page 1
  213. * phy data.
  214. * Added InitStatus to PCIe IO Unit Page 1 header.
  215. * 09-01-16 02.00.39 Added MPI26_CONFIG_PAGE_ENCLOSURE_0 and related defines.
  216. * Added MPI26_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE and
  217. * MPI26_ENCLOS_PGAD_FORM_HANDLE page address formats.
  218. * 02-02-17 02.00.40 Added MPI2_MANPAGE7_SLOT_UNKNOWN.
  219. * Added ChassisSlot field to SAS Enclosure Page 0.
  220. * Added ChassisSlot Valid bit (bit 5) to the Flags field
  221. * in SAS Enclosure Page 0.
  222. * 06-13-17 02.00.41 Added MPI26_MFGPAGE_DEVID_SAS3816 and
  223. * MPI26_MFGPAGE_DEVID_SAS3916 defines.
  224. * Removed MPI26_MFGPAGE_DEVID_SAS4008 define.
  225. * Added MPI26_PCIEIOUNIT1_LINKFLAGS_SRNS_EN define.
  226. * Renamed PI26_PCIEIOUNIT1_LINKFLAGS_EN_SRIS to
  227. * PI26_PCIEIOUNIT1_LINKFLAGS_SRIS_EN.
  228. * Renamed MPI26_PCIEIOUNIT1_LINKFLAGS_DIS_SRIS to
  229. * MPI26_PCIEIOUNIT1_LINKFLAGS_DIS_SEPARATE_REFCLK.
  230. * 09-29-17 02.00.42 Added ControllerResetTO field to PCIe Device Page 2.
  231. * Added NOIOB field to PCIe Device Page 2.
  232. * Added MPI26_PCIEDEV2_CAP_DATA_BLK_ALIGN_AND_GRAN to
  233. * the Capabilities field of PCIe Device Page 2.
  234. * 07-22-18 02.00.43 Added defines for SAS3916 and SAS3816.
  235. * Added WRiteCache defines to IO Unit Page 1.
  236. * Added MaxEnclosureLevel to BIOS Page 1.
  237. * Added OEMRD to SAS Enclosure Page 1.
  238. * Added DMDReportPCIe to PCIe IO Unit Page 1.
  239. * Added Flags field and flags for Retimers to
  240. * PCIe Switch Page 1.
  241. * 08-02-18 02.00.44 Added Slotx2, Slotx4 to ManPage 7.
  242. * 08-15-18 02.00.45 Added ProductSpecific field at end of IOC Page 1
  243. * 08-28-18 02.00.46 Added NVMs Write Cache flag to IOUnitPage1
  244. * Added DMDReport Delay Time defines to
  245. * PCIeIOUnitPage1
  246. * --------------------------------------------------------------------------
  247. * 08-02-18 02.00.44 Added Slotx2, Slotx4 to ManPage 7.
  248. * 08-15-18 02.00.45 Added ProductSpecific field at end of IOC Page 1
  249. * 08-28-18 02.00.46 Added NVMs Write Cache flag to IOUnitPage1
  250. * Added DMDReport Delay Time defines to PCIeIOUnitPage1
  251. * 12-17-18 02.00.47 Swap locations of Slotx2 and Slotx4 in ManPage 7.
  252. * 08-01-19 02.00.49 Add MPI26_MANPAGE7_FLAG_X2_X4_SLOT_INFO_VALID
  253. * Add MPI26_IOUNITPAGE1_NVME_WRCACHE_SHIFT
  254. */
  255. #ifndef MPI2_CNFG_H
  256. #define MPI2_CNFG_H
  257. /*****************************************************************************
  258. * Configuration Page Header and defines
  259. *****************************************************************************/
  260. /*Config Page Header */
  261. typedef struct _MPI2_CONFIG_PAGE_HEADER {
  262. U8 PageVersion; /*0x00 */
  263. U8 PageLength; /*0x01 */
  264. U8 PageNumber; /*0x02 */
  265. U8 PageType; /*0x03 */
  266. } MPI2_CONFIG_PAGE_HEADER, *PTR_MPI2_CONFIG_PAGE_HEADER,
  267. Mpi2ConfigPageHeader_t, *pMpi2ConfigPageHeader_t;
  268. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION {
  269. MPI2_CONFIG_PAGE_HEADER Struct;
  270. U8 Bytes[4];
  271. U16 Word16[2];
  272. U32 Word32;
  273. } MPI2_CONFIG_PAGE_HEADER_UNION, *PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  274. Mpi2ConfigPageHeaderUnion, *pMpi2ConfigPageHeaderUnion;
  275. /*Extended Config Page Header */
  276. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER {
  277. U8 PageVersion; /*0x00 */
  278. U8 Reserved1; /*0x01 */
  279. U8 PageNumber; /*0x02 */
  280. U8 PageType; /*0x03 */
  281. U16 ExtPageLength; /*0x04 */
  282. U8 ExtPageType; /*0x06 */
  283. U8 Reserved2; /*0x07 */
  284. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  285. *PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  286. Mpi2ConfigExtendedPageHeader_t,
  287. *pMpi2ConfigExtendedPageHeader_t;
  288. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION {
  289. MPI2_CONFIG_PAGE_HEADER Struct;
  290. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  291. U8 Bytes[8];
  292. U16 Word16[4];
  293. U32 Word32[2];
  294. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  295. *PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  296. Mpi2ConfigPageExtendedHeaderUnion,
  297. *pMpi2ConfigPageExtendedHeaderUnion;
  298. /*PageType field values */
  299. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  300. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  301. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  302. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  303. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  304. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  305. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  306. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  307. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  308. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  309. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  310. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  311. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  312. /*ExtPageType field values */
  313. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  314. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  315. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  316. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  317. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  318. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  319. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  320. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  321. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  322. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  323. #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING (0x1A)
  324. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_IO_UNIT (0x1B)
  325. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_SWITCH (0x1C)
  326. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_DEVICE (0x1D)
  327. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_LINK (0x1E)
  328. /*****************************************************************************
  329. * PageAddress defines
  330. *****************************************************************************/
  331. /*RAID Volume PageAddress format */
  332. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  333. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  334. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  335. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  336. /*RAID Physical Disk PageAddress format */
  337. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  338. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  339. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  340. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  341. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  342. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  343. /*SAS Expander PageAddress format */
  344. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  345. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  346. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  347. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  348. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  349. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  350. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  351. /*SAS Device PageAddress format */
  352. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  353. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  354. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  355. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  356. /*SAS PHY PageAddress format */
  357. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  358. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  359. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  360. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  361. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  362. /*SAS Port PageAddress format */
  363. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  364. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  365. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  366. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  367. /*SAS Enclosure PageAddress format */
  368. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  369. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  370. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  371. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  372. /*Enclosure PageAddress format */
  373. #define MPI26_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  374. #define MPI26_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  375. #define MPI26_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  376. #define MPI26_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  377. /*RAID Configuration PageAddress format */
  378. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  379. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  380. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  381. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  382. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  383. /*Driver Persistent Mapping PageAddress format */
  384. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  385. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  386. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  387. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  388. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  389. /*Ethernet PageAddress format */
  390. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  391. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  392. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  393. /*PCIe Switch PageAddress format */
  394. #define MPI26_PCIE_SWITCH_PGAD_FORM_MASK (0xF0000000)
  395. #define MPI26_PCIE_SWITCH_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  396. #define MPI26_PCIE_SWITCH_PGAD_FORM_HNDL_PORTNUM (0x10000000)
  397. #define MPI26_PCIE_SWITCH_EXPAND_PGAD_FORM_HNDL (0x20000000)
  398. #define MPI26_PCIE_SWITCH_PGAD_HANDLE_MASK (0x0000FFFF)
  399. #define MPI26_PCIE_SWITCH_PGAD_PORTNUM_MASK (0x00FF0000)
  400. #define MPI26_PCIE_SWITCH_PGAD_PORTNUM_SHIFT (16)
  401. /*PCIe Device PageAddress format */
  402. #define MPI26_PCIE_DEVICE_PGAD_FORM_MASK (0xF0000000)
  403. #define MPI26_PCIE_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  404. #define MPI26_PCIE_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  405. #define MPI26_PCIE_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  406. /*PCIe Link PageAddress format */
  407. #define MPI26_PCIE_LINK_PGAD_FORM_MASK (0xF0000000)
  408. #define MPI26_PCIE_LINK_PGAD_FORM_GET_NEXT_LINK (0x00000000)
  409. #define MPI26_PCIE_LINK_PGAD_FORM_LINK_NUM (0x10000000)
  410. #define MPI26_PCIE_DEVICE_PGAD_LINKNUM_MASK (0x000000FF)
  411. /****************************************************************************
  412. * Configuration messages
  413. ****************************************************************************/
  414. /*Configuration Request Message */
  415. typedef struct _MPI2_CONFIG_REQUEST {
  416. U8 Action; /*0x00 */
  417. U8 SGLFlags; /*0x01 */
  418. U8 ChainOffset; /*0x02 */
  419. U8 Function; /*0x03 */
  420. U16 ExtPageLength; /*0x04 */
  421. U8 ExtPageType; /*0x06 */
  422. U8 MsgFlags; /*0x07 */
  423. U8 VP_ID; /*0x08 */
  424. U8 VF_ID; /*0x09 */
  425. U16 Reserved1; /*0x0A */
  426. U8 Reserved2; /*0x0C */
  427. U8 ProxyVF_ID; /*0x0D */
  428. U16 Reserved4; /*0x0E */
  429. U32 Reserved3; /*0x10 */
  430. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  431. U32 PageAddress; /*0x18 */
  432. MPI2_SGE_IO_UNION PageBufferSGE; /*0x1C */
  433. } MPI2_CONFIG_REQUEST, *PTR_MPI2_CONFIG_REQUEST,
  434. Mpi2ConfigRequest_t, *pMpi2ConfigRequest_t;
  435. /*values for the Action field */
  436. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  437. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  438. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  439. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  440. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  441. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  442. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  443. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  444. /*use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
  445. /*Config Reply Message */
  446. typedef struct _MPI2_CONFIG_REPLY {
  447. U8 Action; /*0x00 */
  448. U8 SGLFlags; /*0x01 */
  449. U8 MsgLength; /*0x02 */
  450. U8 Function; /*0x03 */
  451. U16 ExtPageLength; /*0x04 */
  452. U8 ExtPageType; /*0x06 */
  453. U8 MsgFlags; /*0x07 */
  454. U8 VP_ID; /*0x08 */
  455. U8 VF_ID; /*0x09 */
  456. U16 Reserved1; /*0x0A */
  457. U16 Reserved2; /*0x0C */
  458. U16 IOCStatus; /*0x0E */
  459. U32 IOCLogInfo; /*0x10 */
  460. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  461. } MPI2_CONFIG_REPLY, *PTR_MPI2_CONFIG_REPLY,
  462. Mpi2ConfigReply_t, *pMpi2ConfigReply_t;
  463. /*****************************************************************************
  464. *
  465. * C o n f i g u r a t i o n P a g e s
  466. *
  467. *****************************************************************************/
  468. /****************************************************************************
  469. * Manufacturing Config pages
  470. ****************************************************************************/
  471. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  472. #define MPI2_MFGPAGE_VENDORID_ATTO (0x117C)
  473. /*MPI v2.0 SAS products */
  474. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  475. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  476. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  477. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  478. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  479. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  480. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  481. #define MPI2_MFGPAGE_DEVID_SSS6200 (0x007E)
  482. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  483. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  484. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  485. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  486. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  487. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  488. #define MPI2_MFGPAGE_DEVID_SAS2308_1 (0x0086)
  489. #define MPI2_MFGPAGE_DEVID_SAS2308_2 (0x0087)
  490. #define MPI2_MFGPAGE_DEVID_SAS2308_3 (0x006E)
  491. #define MPI2_MFGPAGE_DEVID_SWITCH_MPI_EP (0x02B0)
  492. #define MPI2_MFGPAGE_DEVID_SWITCH_MPI_EP_1 (0x02B1)
  493. /*MPI v2.5 SAS products */
  494. #define MPI25_MFGPAGE_DEVID_SAS3004 (0x0096)
  495. #define MPI25_MFGPAGE_DEVID_SAS3008 (0x0097)
  496. #define MPI25_MFGPAGE_DEVID_SAS3108_1 (0x0090)
  497. #define MPI25_MFGPAGE_DEVID_SAS3108_2 (0x0091)
  498. #define MPI25_MFGPAGE_DEVID_SAS3108_5 (0x0094)
  499. #define MPI25_MFGPAGE_DEVID_SAS3108_6 (0x0095)
  500. /* MPI v2.6 SAS Products */
  501. #define MPI26_MFGPAGE_DEVID_SAS3216 (0x00C9)
  502. #define MPI26_MFGPAGE_DEVID_SAS3224 (0x00C4)
  503. #define MPI26_MFGPAGE_DEVID_SAS3316_1 (0x00C5)
  504. #define MPI26_MFGPAGE_DEVID_SAS3316_2 (0x00C6)
  505. #define MPI26_MFGPAGE_DEVID_SAS3316_3 (0x00C7)
  506. #define MPI26_MFGPAGE_DEVID_SAS3316_4 (0x00C8)
  507. #define MPI26_MFGPAGE_DEVID_SAS3324_1 (0x00C0)
  508. #define MPI26_MFGPAGE_DEVID_SAS3324_2 (0x00C1)
  509. #define MPI26_MFGPAGE_DEVID_SAS3324_3 (0x00C2)
  510. #define MPI26_MFGPAGE_DEVID_SAS3324_4 (0x00C3)
  511. #define MPI26_MFGPAGE_DEVID_SAS3516 (0x00AA)
  512. #define MPI26_MFGPAGE_DEVID_SAS3516_1 (0x00AB)
  513. #define MPI26_MFGPAGE_DEVID_SAS3416 (0x00AC)
  514. #define MPI26_MFGPAGE_DEVID_SAS3508 (0x00AD)
  515. #define MPI26_MFGPAGE_DEVID_SAS3508_1 (0x00AE)
  516. #define MPI26_MFGPAGE_DEVID_SAS3408 (0x00AF)
  517. #define MPI26_MFGPAGE_DEVID_SAS3716 (0x00D0)
  518. #define MPI26_MFGPAGE_DEVID_SAS3616 (0x00D1)
  519. #define MPI26_MFGPAGE_DEVID_SAS3708 (0x00D2)
  520. #define MPI26_MFGPAGE_DEVID_SEC_MASK_3916 (0x0003)
  521. #define MPI26_MFGPAGE_DEVID_INVALID0_3916 (0x00E0)
  522. #define MPI26_MFGPAGE_DEVID_CFG_SEC_3916 (0x00E1)
  523. #define MPI26_MFGPAGE_DEVID_HARD_SEC_3916 (0x00E2)
  524. #define MPI26_MFGPAGE_DEVID_INVALID1_3916 (0x00E3)
  525. #define MPI26_MFGPAGE_DEVID_SEC_MASK_3816 (0x0003)
  526. #define MPI26_MFGPAGE_DEVID_INVALID0_3816 (0x00E4)
  527. #define MPI26_MFGPAGE_DEVID_CFG_SEC_3816 (0x00E5)
  528. #define MPI26_MFGPAGE_DEVID_HARD_SEC_3816 (0x00E6)
  529. #define MPI26_MFGPAGE_DEVID_INVALID1_3816 (0x00E7)
  530. /*Manufacturing Page 0 */
  531. typedef struct _MPI2_CONFIG_PAGE_MAN_0 {
  532. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  533. U8 ChipName[16]; /*0x04 */
  534. U8 ChipRevision[8]; /*0x14 */
  535. U8 BoardName[16]; /*0x1C */
  536. U8 BoardAssembly[16]; /*0x2C */
  537. U8 BoardTracerNumber[16]; /*0x3C */
  538. } MPI2_CONFIG_PAGE_MAN_0,
  539. *PTR_MPI2_CONFIG_PAGE_MAN_0,
  540. Mpi2ManufacturingPage0_t,
  541. *pMpi2ManufacturingPage0_t;
  542. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  543. /*Manufacturing Page 1 */
  544. typedef struct _MPI2_CONFIG_PAGE_MAN_1 {
  545. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  546. U8 VPD[256]; /*0x04 */
  547. } MPI2_CONFIG_PAGE_MAN_1,
  548. *PTR_MPI2_CONFIG_PAGE_MAN_1,
  549. Mpi2ManufacturingPage1_t,
  550. *pMpi2ManufacturingPage1_t;
  551. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  552. typedef struct _MPI2_CHIP_REVISION_ID {
  553. U16 DeviceID; /*0x00 */
  554. U8 PCIRevisionID; /*0x02 */
  555. U8 Reserved; /*0x03 */
  556. } MPI2_CHIP_REVISION_ID, *PTR_MPI2_CHIP_REVISION_ID,
  557. Mpi2ChipRevisionId_t, *pMpi2ChipRevisionId_t;
  558. /*Manufacturing Page 2 */
  559. /*
  560. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  561. *one and check Header.PageLength at runtime.
  562. */
  563. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  564. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  565. #endif
  566. typedef struct _MPI2_CONFIG_PAGE_MAN_2 {
  567. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  568. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  569. U32
  570. HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/*0x08 */
  571. } MPI2_CONFIG_PAGE_MAN_2,
  572. *PTR_MPI2_CONFIG_PAGE_MAN_2,
  573. Mpi2ManufacturingPage2_t,
  574. *pMpi2ManufacturingPage2_t;
  575. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  576. /*Manufacturing Page 3 */
  577. /*
  578. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  579. *one and check Header.PageLength at runtime.
  580. */
  581. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  582. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  583. #endif
  584. typedef struct _MPI2_CONFIG_PAGE_MAN_3 {
  585. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  586. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  587. U32
  588. Info[MPI2_MAN_PAGE_3_INFO_WORDS];/*0x08 */
  589. } MPI2_CONFIG_PAGE_MAN_3,
  590. *PTR_MPI2_CONFIG_PAGE_MAN_3,
  591. Mpi2ManufacturingPage3_t,
  592. *pMpi2ManufacturingPage3_t;
  593. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  594. /*Manufacturing Page 4 */
  595. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS {
  596. U8 PowerSaveFlags; /*0x00 */
  597. U8 InternalOperationsSleepTime; /*0x01 */
  598. U8 InternalOperationsRunTime; /*0x02 */
  599. U8 HostIdleTime; /*0x03 */
  600. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  601. *PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  602. Mpi2ManPage4PwrSaveSettings_t,
  603. *pMpi2ManPage4PwrSaveSettings_t;
  604. /*defines for the PowerSaveFlags field */
  605. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  606. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  607. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  608. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  609. typedef struct _MPI2_CONFIG_PAGE_MAN_4 {
  610. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  611. U32 Reserved1; /*0x04 */
  612. U32 Flags; /*0x08 */
  613. U8 InquirySize; /*0x0C */
  614. U8 Reserved2; /*0x0D */
  615. U16 Reserved3; /*0x0E */
  616. U8 InquiryData[56]; /*0x10 */
  617. U32 RAID0VolumeSettings; /*0x48 */
  618. U32 RAID1EVolumeSettings; /*0x4C */
  619. U32 RAID1VolumeSettings; /*0x50 */
  620. U32 RAID10VolumeSettings; /*0x54 */
  621. U32 Reserved4; /*0x58 */
  622. U32 Reserved5; /*0x5C */
  623. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /*0x60 */
  624. U8 MaxOCEDisks; /*0x64 */
  625. U8 ResyncRate; /*0x65 */
  626. U16 DataScrubDuration; /*0x66 */
  627. U8 MaxHotSpares; /*0x68 */
  628. U8 MaxPhysDisksPerVol; /*0x69 */
  629. U8 MaxPhysDisks; /*0x6A */
  630. U8 MaxVolumes; /*0x6B */
  631. } MPI2_CONFIG_PAGE_MAN_4,
  632. *PTR_MPI2_CONFIG_PAGE_MAN_4,
  633. Mpi2ManufacturingPage4_t,
  634. *pMpi2ManufacturingPage4_t;
  635. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  636. /*Manufacturing Page 4 Flags field */
  637. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  638. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  639. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  640. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  641. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  642. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  643. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  644. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  645. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  646. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  647. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  648. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  649. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  650. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  651. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  652. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  653. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  654. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  655. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  656. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  657. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  658. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  659. /*Manufacturing Page 5 */
  660. /*
  661. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  662. *one and check the value returned for NumPhys at runtime.
  663. */
  664. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  665. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  666. #endif
  667. typedef struct _MPI2_MANUFACTURING5_ENTRY {
  668. U64 WWID; /*0x00 */
  669. U64 DeviceName; /*0x08 */
  670. } MPI2_MANUFACTURING5_ENTRY,
  671. *PTR_MPI2_MANUFACTURING5_ENTRY,
  672. Mpi2Manufacturing5Entry_t,
  673. *pMpi2Manufacturing5Entry_t;
  674. typedef struct _MPI2_CONFIG_PAGE_MAN_5 {
  675. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  676. U8 NumPhys; /*0x04 */
  677. U8 Reserved1; /*0x05 */
  678. U16 Reserved2; /*0x06 */
  679. U32 Reserved3; /*0x08 */
  680. U32 Reserved4; /*0x0C */
  681. MPI2_MANUFACTURING5_ENTRY
  682. Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/*0x08 */
  683. } MPI2_CONFIG_PAGE_MAN_5,
  684. *PTR_MPI2_CONFIG_PAGE_MAN_5,
  685. Mpi2ManufacturingPage5_t,
  686. *pMpi2ManufacturingPage5_t;
  687. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  688. /*Manufacturing Page 6 */
  689. typedef struct _MPI2_CONFIG_PAGE_MAN_6 {
  690. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  691. U32 ProductSpecificInfo;/*0x04 */
  692. } MPI2_CONFIG_PAGE_MAN_6,
  693. *PTR_MPI2_CONFIG_PAGE_MAN_6,
  694. Mpi2ManufacturingPage6_t,
  695. *pMpi2ManufacturingPage6_t;
  696. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  697. /*Manufacturing Page 7 */
  698. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO {
  699. U32 Pinout; /*0x00 */
  700. U8 Connector[16]; /*0x04 */
  701. U8 Location; /*0x14 */
  702. U8 ReceptacleID; /*0x15 */
  703. U16 Slot; /*0x16 */
  704. U16 Slotx2; /*0x18 */
  705. U16 Slotx4; /*0x1A */
  706. } MPI2_MANPAGE7_CONNECTOR_INFO,
  707. *PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  708. Mpi2ManPage7ConnectorInfo_t,
  709. *pMpi2ManPage7ConnectorInfo_t;
  710. /*defines for the Pinout field */
  711. #define MPI2_MANPAGE7_PINOUT_LANE_MASK (0x0000FF00)
  712. #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT (8)
  713. #define MPI2_MANPAGE7_PINOUT_TYPE_MASK (0x000000FF)
  714. #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN (0x00)
  715. #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE (0x01)
  716. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x02)
  717. #define MPI2_MANPAGE7_PINOUT_SFF_8486 (0x03)
  718. #define MPI2_MANPAGE7_PINOUT_SFF_8484 (0x04)
  719. #define MPI2_MANPAGE7_PINOUT_SFF_8087 (0x05)
  720. #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I (0x06)
  721. #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I (0x07)
  722. #define MPI2_MANPAGE7_PINOUT_SFF_8470 (0x08)
  723. #define MPI2_MANPAGE7_PINOUT_SFF_8088 (0x09)
  724. #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X (0x0A)
  725. #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X (0x0B)
  726. #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X (0x0C)
  727. #define MPI2_MANPAGE7_PINOUT_SFF_8436 (0x0D)
  728. #define MPI2_MANPAGE7_PINOUT_SFF_8088_A (0x0E)
  729. #define MPI2_MANPAGE7_PINOUT_SFF_8643_16i (0x0F)
  730. #define MPI2_MANPAGE7_PINOUT_SFF_8654_4i (0x10)
  731. #define MPI2_MANPAGE7_PINOUT_SFF_8654_8i (0x11)
  732. #define MPI2_MANPAGE7_PINOUT_SFF_8611_4i (0x12)
  733. #define MPI2_MANPAGE7_PINOUT_SFF_8611_8i (0x13)
  734. /*defines for the Location field */
  735. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  736. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  737. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  738. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  739. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  740. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  741. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  742. /*defines for the Slot field */
  743. #define MPI2_MANPAGE7_SLOT_UNKNOWN (0xFFFF)
  744. /*
  745. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  746. *one and check the value returned for NumPhys at runtime.
  747. */
  748. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  749. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  750. #endif
  751. typedef struct _MPI2_CONFIG_PAGE_MAN_7 {
  752. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  753. U32 Reserved1; /*0x04 */
  754. U32 Reserved2; /*0x08 */
  755. U32 Flags; /*0x0C */
  756. U8 EnclosureName[16]; /*0x10 */
  757. U8 NumPhys; /*0x20 */
  758. U8 Reserved3; /*0x21 */
  759. U16 Reserved4; /*0x22 */
  760. MPI2_MANPAGE7_CONNECTOR_INFO
  761. ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /*0x24 */
  762. } MPI2_CONFIG_PAGE_MAN_7,
  763. *PTR_MPI2_CONFIG_PAGE_MAN_7,
  764. Mpi2ManufacturingPage7_t,
  765. *pMpi2ManufacturingPage7_t;
  766. #define MPI2_MANUFACTURING7_PAGEVERSION (0x01)
  767. /*defines for the Flags field */
  768. #define MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL (0x00000008)
  769. #define MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER (0x00000002)
  770. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  771. #define MPI26_MANPAGE7_FLAG_CONN_LANE_USE_PINOUT (0x00000020)
  772. #define MPI26_MANPAGE7_FLAG_X2_X4_SLOT_INFO_VALID (0x00000010)
  773. /*
  774. *Generic structure to use for product-specific manufacturing pages
  775. *(currently Manufacturing Page 8 through Manufacturing Page 31).
  776. */
  777. typedef struct _MPI2_CONFIG_PAGE_MAN_PS {
  778. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  779. U32 ProductSpecificInfo;/*0x04 */
  780. } MPI2_CONFIG_PAGE_MAN_PS,
  781. *PTR_MPI2_CONFIG_PAGE_MAN_PS,
  782. Mpi2ManufacturingPagePS_t,
  783. *pMpi2ManufacturingPagePS_t;
  784. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  785. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  786. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  787. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  788. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  789. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  790. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  791. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  792. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  793. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  794. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  795. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  796. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  797. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  798. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  799. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  800. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  801. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  802. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  803. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  804. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  805. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  806. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  807. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  808. /****************************************************************************
  809. * IO Unit Config Pages
  810. ****************************************************************************/
  811. /*IO Unit Page 0 */
  812. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0 {
  813. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  814. U64 UniqueValue; /*0x04 */
  815. MPI2_VERSION_UNION NvdataVersionDefault; /*0x08 */
  816. MPI2_VERSION_UNION NvdataVersionPersistent; /*0x0A */
  817. } MPI2_CONFIG_PAGE_IO_UNIT_0,
  818. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  819. Mpi2IOUnitPage0_t, *pMpi2IOUnitPage0_t;
  820. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  821. /*IO Unit Page 1 */
  822. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1 {
  823. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  824. U32 Flags; /*0x04 */
  825. } MPI2_CONFIG_PAGE_IO_UNIT_1,
  826. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  827. Mpi2IOUnitPage1_t, *pMpi2IOUnitPage1_t;
  828. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  829. /* IO Unit Page 1 Flags defines */
  830. #define MPI26_IOUNITPAGE1_NVME_WRCACHE_MASK (0x00030000)
  831. #define MPI26_IOUNITPAGE1_NVME_WRCACHE_SHIFT (16)
  832. #define MPI26_IOUNITPAGE1_NVME_WRCACHE_NO_CHANGE (0x00000000)
  833. #define MPI26_IOUNITPAGE1_NVME_WRCACHE_ENABLE (0x00010000)
  834. #define MPI26_IOUNITPAGE1_NVME_WRCACHE_DISABLE (0x00020000)
  835. #define MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK (0x00004000)
  836. #define MPI25_IOUNITPAGE1_NEW_DEVICE_FAST_PATH_DISABLE (0x00002000)
  837. #define MPI25_IOUNITPAGE1_DISABLE_FAST_PATH (0x00001000)
  838. #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
  839. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  840. #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT (9)
  841. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  842. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  843. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  844. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  845. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  846. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  847. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  848. /*IO Unit Page 3 */
  849. /*
  850. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  851. *one and check the value returned for GPIOCount at runtime.
  852. */
  853. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  854. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (36)
  855. #endif
  856. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3 {
  857. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  858. U8 GPIOCount; /*0x04 */
  859. U8 Reserved1; /*0x05 */
  860. U16 Reserved2; /*0x06 */
  861. U16
  862. GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/*0x08 */
  863. } MPI2_CONFIG_PAGE_IO_UNIT_3,
  864. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  865. Mpi2IOUnitPage3_t, *pMpi2IOUnitPage3_t;
  866. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  867. /*defines for IO Unit Page 3 GPIOVal field */
  868. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  869. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  870. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  871. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  872. /*IO Unit Page 5 */
  873. /*
  874. *Upper layer code (drivers, utilities, etc.) should leave this define set to
  875. *one and check the value returned for NumDmaEngines at runtime.
  876. */
  877. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  878. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  879. #endif
  880. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  881. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  882. U64
  883. RaidAcceleratorBufferBaseAddress; /*0x04 */
  884. U64
  885. RaidAcceleratorBufferSize; /*0x0C */
  886. U64
  887. RaidAcceleratorControlBaseAddress; /*0x14 */
  888. U8 RAControlSize; /*0x1C */
  889. U8 NumDmaEngines; /*0x1D */
  890. U8 RAMinControlSize; /*0x1E */
  891. U8 RAMaxControlSize; /*0x1F */
  892. U32 Reserved1; /*0x20 */
  893. U32 Reserved2; /*0x24 */
  894. U32 Reserved3; /*0x28 */
  895. U32
  896. DmaEngineCapabilities[MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /*0x2C */
  897. } MPI2_CONFIG_PAGE_IO_UNIT_5,
  898. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  899. Mpi2IOUnitPage5_t, *pMpi2IOUnitPage5_t;
  900. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  901. /*defines for IO Unit Page 5 DmaEngineCapabilities field */
  902. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFFFF0000)
  903. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  904. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  905. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  906. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  907. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  908. /*IO Unit Page 6 */
  909. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  910. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  911. U16 Flags; /*0x04 */
  912. U8 RAHostControlSize; /*0x06 */
  913. U8 Reserved0; /*0x07 */
  914. U64
  915. RaidAcceleratorHostControlBaseAddress; /*0x08 */
  916. U32 Reserved1; /*0x10 */
  917. U32 Reserved2; /*0x14 */
  918. U32 Reserved3; /*0x18 */
  919. } MPI2_CONFIG_PAGE_IO_UNIT_6,
  920. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  921. Mpi2IOUnitPage6_t, *pMpi2IOUnitPage6_t;
  922. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  923. /*defines for IO Unit Page 6 Flags field */
  924. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  925. /*IO Unit Page 7 */
  926. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  927. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  928. U8 CurrentPowerMode; /*0x04 */
  929. U8 PreviousPowerMode; /*0x05 */
  930. U8 PCIeWidth; /*0x06 */
  931. U8 PCIeSpeed; /*0x07 */
  932. U32 ProcessorState; /*0x08 */
  933. U32
  934. PowerManagementCapabilities; /*0x0C */
  935. U16 IOCTemperature; /*0x10 */
  936. U8
  937. IOCTemperatureUnits; /*0x12 */
  938. U8 IOCSpeed; /*0x13 */
  939. U16 BoardTemperature; /*0x14 */
  940. U8
  941. BoardTemperatureUnits; /*0x16 */
  942. U8 Reserved3; /*0x17 */
  943. U32 BoardPowerRequirement; /*0x18 */
  944. U32 PCISlotPowerAllocation; /*0x1C */
  945. /* reserved prior to MPI v2.6 */
  946. U8 Flags; /* 0x20 */
  947. U8 Reserved6; /* 0x21 */
  948. U16 Reserved7; /* 0x22 */
  949. U32 Reserved8; /* 0x24 */
  950. } MPI2_CONFIG_PAGE_IO_UNIT_7,
  951. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  952. Mpi2IOUnitPage7_t, *pMpi2IOUnitPage7_t;
  953. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x05)
  954. /*defines for IO Unit Page 7 CurrentPowerMode and PreviousPowerMode fields */
  955. #define MPI25_IOUNITPAGE7_PM_INIT_MASK (0xC0)
  956. #define MPI25_IOUNITPAGE7_PM_INIT_UNAVAILABLE (0x00)
  957. #define MPI25_IOUNITPAGE7_PM_INIT_HOST (0x40)
  958. #define MPI25_IOUNITPAGE7_PM_INIT_IO_UNIT (0x80)
  959. #define MPI25_IOUNITPAGE7_PM_INIT_PCIE_DPA (0xC0)
  960. #define MPI25_IOUNITPAGE7_PM_MODE_MASK (0x07)
  961. #define MPI25_IOUNITPAGE7_PM_MODE_UNAVAILABLE (0x00)
  962. #define MPI25_IOUNITPAGE7_PM_MODE_UNKNOWN (0x01)
  963. #define MPI25_IOUNITPAGE7_PM_MODE_FULL_POWER (0x04)
  964. #define MPI25_IOUNITPAGE7_PM_MODE_REDUCED_POWER (0x05)
  965. #define MPI25_IOUNITPAGE7_PM_MODE_STANDBY (0x06)
  966. /*defines for IO Unit Page 7 PCIeWidth field */
  967. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  968. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  969. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  970. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  971. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X16 (0x10)
  972. /*defines for IO Unit Page 7 PCIeSpeed field */
  973. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  974. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  975. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  976. #define MPI2_IOUNITPAGE7_PCIE_SPEED_16_0_GBPS (0x03)
  977. /*defines for IO Unit Page 7 ProcessorState field */
  978. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  979. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  980. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  981. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  982. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  983. /*defines for IO Unit Page 7 PowerManagementCapabilities field */
  984. #define MPI25_IOUNITPAGE7_PMCAP_DPA_FULL_PWR_MODE (0x00400000)
  985. #define MPI25_IOUNITPAGE7_PMCAP_DPA_REDUCED_PWR_MODE (0x00200000)
  986. #define MPI25_IOUNITPAGE7_PMCAP_DPA_STANDBY_MODE (0x00100000)
  987. #define MPI25_IOUNITPAGE7_PMCAP_HOST_FULL_PWR_MODE (0x00040000)
  988. #define MPI25_IOUNITPAGE7_PMCAP_HOST_REDUCED_PWR_MODE (0x00020000)
  989. #define MPI25_IOUNITPAGE7_PMCAP_HOST_STANDBY_MODE (0x00010000)
  990. #define MPI25_IOUNITPAGE7_PMCAP_IO_FULL_PWR_MODE (0x00004000)
  991. #define MPI25_IOUNITPAGE7_PMCAP_IO_REDUCED_PWR_MODE (0x00002000)
  992. #define MPI25_IOUNITPAGE7_PMCAP_IO_STANDBY_MODE (0x00001000)
  993. #define MPI2_IOUNITPAGE7_PMCAP_HOST_12_5_PCT_IOCSPEED (0x00000400)
  994. #define MPI2_IOUNITPAGE7_PMCAP_HOST_25_0_PCT_IOCSPEED (0x00000200)
  995. #define MPI2_IOUNITPAGE7_PMCAP_HOST_50_0_PCT_IOCSPEED (0x00000100)
  996. #define MPI25_IOUNITPAGE7_PMCAP_IO_12_5_PCT_IOCSPEED (0x00000040)
  997. #define MPI25_IOUNITPAGE7_PMCAP_IO_25_0_PCT_IOCSPEED (0x00000020)
  998. #define MPI25_IOUNITPAGE7_PMCAP_IO_50_0_PCT_IOCSPEED (0x00000010)
  999. #define MPI2_IOUNITPAGE7_PMCAP_HOST_WIDTH_CHANGE_PCIE (0x00000008)
  1000. #define MPI2_IOUNITPAGE7_PMCAP_HOST_SPEED_CHANGE_PCIE (0x00000004)
  1001. #define MPI25_IOUNITPAGE7_PMCAP_IO_WIDTH_CHANGE_PCIE (0x00000002)
  1002. #define MPI25_IOUNITPAGE7_PMCAP_IO_SPEED_CHANGE_PCIE (0x00000001)
  1003. /*obsolete names for the PowerManagementCapabilities bits (above) */
  1004. #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED (0x00000400)
  1005. #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED (0x00000200)
  1006. #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED (0x00000100)
  1007. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE (0x00000008) /*obsolete */
  1008. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE (0x00000004) /*obsolete */
  1009. /*defines for IO Unit Page 7 IOCTemperatureUnits field */
  1010. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  1011. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  1012. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  1013. /*defines for IO Unit Page 7 IOCSpeed field */
  1014. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  1015. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  1016. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  1017. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  1018. /*defines for IO Unit Page 7 BoardTemperatureUnits field */
  1019. #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT (0x00)
  1020. #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT (0x01)
  1021. #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS (0x02)
  1022. /* defines for IO Unit Page 7 Flags field */
  1023. #define MPI2_IOUNITPAGE7_FLAG_CABLE_POWER_EXC (0x01)
  1024. /*IO Unit Page 8 */
  1025. #define MPI2_IOUNIT8_NUM_THRESHOLDS (4)
  1026. typedef struct _MPI2_IOUNIT8_SENSOR {
  1027. U16 Flags; /*0x00 */
  1028. U16 Reserved1; /*0x02 */
  1029. U16
  1030. Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /*0x04 */
  1031. U32 Reserved2; /*0x0C */
  1032. U32 Reserved3; /*0x10 */
  1033. U32 Reserved4; /*0x14 */
  1034. } MPI2_IOUNIT8_SENSOR, *PTR_MPI2_IOUNIT8_SENSOR,
  1035. Mpi2IOUnit8Sensor_t, *pMpi2IOUnit8Sensor_t;
  1036. /*defines for IO Unit Page 8 Sensor Flags field */
  1037. #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE (0x0008)
  1038. #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE (0x0004)
  1039. #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE (0x0002)
  1040. #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE (0x0001)
  1041. /*
  1042. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1043. *one and check the value returned for NumSensors at runtime.
  1044. */
  1045. #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
  1046. #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES (1)
  1047. #endif
  1048. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
  1049. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1050. U32 Reserved1; /*0x04 */
  1051. U32 Reserved2; /*0x08 */
  1052. U8 NumSensors; /*0x0C */
  1053. U8 PollingInterval; /*0x0D */
  1054. U16 Reserved3; /*0x0E */
  1055. MPI2_IOUNIT8_SENSOR
  1056. Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/*0x10 */
  1057. } MPI2_CONFIG_PAGE_IO_UNIT_8,
  1058. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
  1059. Mpi2IOUnitPage8_t, *pMpi2IOUnitPage8_t;
  1060. #define MPI2_IOUNITPAGE8_PAGEVERSION (0x00)
  1061. /*IO Unit Page 9 */
  1062. typedef struct _MPI2_IOUNIT9_SENSOR {
  1063. U16 CurrentTemperature; /*0x00 */
  1064. U16 Reserved1; /*0x02 */
  1065. U8 Flags; /*0x04 */
  1066. U8 Reserved2; /*0x05 */
  1067. U16 Reserved3; /*0x06 */
  1068. U32 Reserved4; /*0x08 */
  1069. U32 Reserved5; /*0x0C */
  1070. } MPI2_IOUNIT9_SENSOR, *PTR_MPI2_IOUNIT9_SENSOR,
  1071. Mpi2IOUnit9Sensor_t, *pMpi2IOUnit9Sensor_t;
  1072. /*defines for IO Unit Page 9 Sensor Flags field */
  1073. #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID (0x01)
  1074. /*
  1075. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1076. *one and check the value returned for NumSensors at runtime.
  1077. */
  1078. #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
  1079. #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES (1)
  1080. #endif
  1081. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
  1082. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1083. U32 Reserved1; /*0x04 */
  1084. U32 Reserved2; /*0x08 */
  1085. U8 NumSensors; /*0x0C */
  1086. U8 Reserved4; /*0x0D */
  1087. U16 Reserved3; /*0x0E */
  1088. MPI2_IOUNIT9_SENSOR
  1089. Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/*0x10 */
  1090. } MPI2_CONFIG_PAGE_IO_UNIT_9,
  1091. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
  1092. Mpi2IOUnitPage9_t, *pMpi2IOUnitPage9_t;
  1093. #define MPI2_IOUNITPAGE9_PAGEVERSION (0x00)
  1094. /*IO Unit Page 10 */
  1095. typedef struct _MPI2_IOUNIT10_FUNCTION {
  1096. U8 CreditPercent; /*0x00 */
  1097. U8 Reserved1; /*0x01 */
  1098. U16 Reserved2; /*0x02 */
  1099. } MPI2_IOUNIT10_FUNCTION,
  1100. *PTR_MPI2_IOUNIT10_FUNCTION,
  1101. Mpi2IOUnit10Function_t,
  1102. *pMpi2IOUnit10Function_t;
  1103. /*
  1104. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1105. *one and check the value returned for NumFunctions at runtime.
  1106. */
  1107. #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
  1108. #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES (1)
  1109. #endif
  1110. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
  1111. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1112. U8 NumFunctions; /*0x04 */
  1113. U8 Reserved1; /*0x05 */
  1114. U16 Reserved2; /*0x06 */
  1115. U32 Reserved3; /*0x08 */
  1116. U32 Reserved4; /*0x0C */
  1117. MPI2_IOUNIT10_FUNCTION
  1118. Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/*0x10 */
  1119. } MPI2_CONFIG_PAGE_IO_UNIT_10,
  1120. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
  1121. Mpi2IOUnitPage10_t, *pMpi2IOUnitPage10_t;
  1122. #define MPI2_IOUNITPAGE10_PAGEVERSION (0x01)
  1123. /* IO Unit Page 11 (for MPI v2.6 and later) */
  1124. typedef struct _MPI26_IOUNIT11_SPINUP_GROUP {
  1125. U8 MaxTargetSpinup; /* 0x00 */
  1126. U8 SpinupDelay; /* 0x01 */
  1127. U8 SpinupFlags; /* 0x02 */
  1128. U8 Reserved1; /* 0x03 */
  1129. } MPI26_IOUNIT11_SPINUP_GROUP,
  1130. *PTR_MPI26_IOUNIT11_SPINUP_GROUP,
  1131. Mpi26IOUnit11SpinupGroup_t,
  1132. *pMpi26IOUnit11SpinupGroup_t;
  1133. /* defines for IO Unit Page 11 SpinupFlags */
  1134. #define MPI26_IOUNITPAGE11_SPINUP_DISABLE_FLAG (0x01)
  1135. /*
  1136. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1137. * four and check the value returned for NumPhys at runtime.
  1138. */
  1139. #ifndef MPI26_IOUNITPAGE11_PHY_MAX
  1140. #define MPI26_IOUNITPAGE11_PHY_MAX (4)
  1141. #endif
  1142. typedef struct _MPI26_CONFIG_PAGE_IO_UNIT_11 {
  1143. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1144. U32 Reserved1; /*0x04 */
  1145. MPI26_IOUNIT11_SPINUP_GROUP SpinupGroupParameters[4]; /*0x08 */
  1146. U32 Reserved2; /*0x18 */
  1147. U32 Reserved3; /*0x1C */
  1148. U32 Reserved4; /*0x20 */
  1149. U8 BootDeviceWaitTime; /*0x24 */
  1150. U8 Reserved5; /*0x25 */
  1151. U16 Reserved6; /*0x26 */
  1152. U8 NumPhys; /*0x28 */
  1153. U8 PEInitialSpinupDelay; /*0x29 */
  1154. U8 PEReplyDelay; /*0x2A */
  1155. U8 Flags; /*0x2B */
  1156. U8 PHY[MPI26_IOUNITPAGE11_PHY_MAX];/*0x2C */
  1157. } MPI26_CONFIG_PAGE_IO_UNIT_11,
  1158. *PTR_MPI26_CONFIG_PAGE_IO_UNIT_11,
  1159. Mpi26IOUnitPage11_t,
  1160. *pMpi26IOUnitPage11_t;
  1161. #define MPI26_IOUNITPAGE11_PAGEVERSION (0x00)
  1162. /* defines for Flags field */
  1163. #define MPI26_IOUNITPAGE11_FLAGS_AUTO_PORTENABLE (0x01)
  1164. /* defines for PHY field */
  1165. #define MPI26_IOUNITPAGE11_PHY_SPINUP_GROUP_MASK (0x03)
  1166. /****************************************************************************
  1167. * IOC Config Pages
  1168. ****************************************************************************/
  1169. /*IOC Page 0 */
  1170. typedef struct _MPI2_CONFIG_PAGE_IOC_0 {
  1171. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1172. U32 Reserved1; /*0x04 */
  1173. U32 Reserved2; /*0x08 */
  1174. U16 VendorID; /*0x0C */
  1175. U16 DeviceID; /*0x0E */
  1176. U8 RevisionID; /*0x10 */
  1177. U8 Reserved3; /*0x11 */
  1178. U16 Reserved4; /*0x12 */
  1179. U32 ClassCode; /*0x14 */
  1180. U16 SubsystemVendorID; /*0x18 */
  1181. U16 SubsystemID; /*0x1A */
  1182. } MPI2_CONFIG_PAGE_IOC_0,
  1183. *PTR_MPI2_CONFIG_PAGE_IOC_0,
  1184. Mpi2IOCPage0_t, *pMpi2IOCPage0_t;
  1185. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  1186. /*IOC Page 1 */
  1187. typedef struct _MPI2_CONFIG_PAGE_IOC_1 {
  1188. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1189. U32 Flags; /*0x04 */
  1190. U32 CoalescingTimeout; /*0x08 */
  1191. U8 CoalescingDepth; /*0x0C */
  1192. U8 PCISlotNum; /*0x0D */
  1193. U8 PCIBusNum; /*0x0E */
  1194. U8 PCIDomainSegment; /*0x0F */
  1195. U32 Reserved1; /*0x10 */
  1196. U32 ProductSpecific; /* 0x14 */
  1197. } MPI2_CONFIG_PAGE_IOC_1,
  1198. *PTR_MPI2_CONFIG_PAGE_IOC_1,
  1199. Mpi2IOCPage1_t, *pMpi2IOCPage1_t;
  1200. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  1201. /*defines for IOC Page 1 Flags field */
  1202. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  1203. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  1204. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  1205. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  1206. /*IOC Page 6 */
  1207. typedef struct _MPI2_CONFIG_PAGE_IOC_6 {
  1208. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1209. U32
  1210. CapabilitiesFlags; /*0x04 */
  1211. U8 MaxDrivesRAID0; /*0x08 */
  1212. U8 MaxDrivesRAID1; /*0x09 */
  1213. U8
  1214. MaxDrivesRAID1E; /*0x0A */
  1215. U8
  1216. MaxDrivesRAID10; /*0x0B */
  1217. U8 MinDrivesRAID0; /*0x0C */
  1218. U8 MinDrivesRAID1; /*0x0D */
  1219. U8
  1220. MinDrivesRAID1E; /*0x0E */
  1221. U8
  1222. MinDrivesRAID10; /*0x0F */
  1223. U32 Reserved1; /*0x10 */
  1224. U8
  1225. MaxGlobalHotSpares; /*0x14 */
  1226. U8 MaxPhysDisks; /*0x15 */
  1227. U8 MaxVolumes; /*0x16 */
  1228. U8 MaxConfigs; /*0x17 */
  1229. U8 MaxOCEDisks; /*0x18 */
  1230. U8 Reserved2; /*0x19 */
  1231. U16 Reserved3; /*0x1A */
  1232. U32
  1233. SupportedStripeSizeMapRAID0; /*0x1C */
  1234. U32
  1235. SupportedStripeSizeMapRAID1E; /*0x20 */
  1236. U32
  1237. SupportedStripeSizeMapRAID10; /*0x24 */
  1238. U32 Reserved4; /*0x28 */
  1239. U32 Reserved5; /*0x2C */
  1240. U16
  1241. DefaultMetadataSize; /*0x30 */
  1242. U16 Reserved6; /*0x32 */
  1243. U16
  1244. MaxBadBlockTableEntries; /*0x34 */
  1245. U16 Reserved7; /*0x36 */
  1246. U32
  1247. IRNvsramVersion; /*0x38 */
  1248. } MPI2_CONFIG_PAGE_IOC_6,
  1249. *PTR_MPI2_CONFIG_PAGE_IOC_6,
  1250. Mpi2IOCPage6_t, *pMpi2IOCPage6_t;
  1251. #define MPI2_IOCPAGE6_PAGEVERSION (0x05)
  1252. /*defines for IOC Page 6 CapabilitiesFlags */
  1253. #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT (0x00000020)
  1254. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  1255. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  1256. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  1257. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  1258. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  1259. /*IOC Page 7 */
  1260. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  1261. typedef struct _MPI2_CONFIG_PAGE_IOC_7 {
  1262. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1263. U32 Reserved1; /*0x04 */
  1264. U32
  1265. EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/*0x08 */
  1266. U16 SASBroadcastPrimitiveMasks; /*0x18 */
  1267. U16 SASNotifyPrimitiveMasks; /*0x1A */
  1268. U32 Reserved3; /*0x1C */
  1269. } MPI2_CONFIG_PAGE_IOC_7,
  1270. *PTR_MPI2_CONFIG_PAGE_IOC_7,
  1271. Mpi2IOCPage7_t, *pMpi2IOCPage7_t;
  1272. #define MPI2_IOCPAGE7_PAGEVERSION (0x02)
  1273. /*IOC Page 8 */
  1274. typedef struct _MPI2_CONFIG_PAGE_IOC_8 {
  1275. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1276. U8 NumDevsPerEnclosure; /*0x04 */
  1277. U8 Reserved1; /*0x05 */
  1278. U16 Reserved2; /*0x06 */
  1279. U16 MaxPersistentEntries; /*0x08 */
  1280. U16 MaxNumPhysicalMappedIDs; /*0x0A */
  1281. U16 Flags; /*0x0C */
  1282. U16 Reserved3; /*0x0E */
  1283. U16 IRVolumeMappingFlags; /*0x10 */
  1284. U16 Reserved4; /*0x12 */
  1285. U32 Reserved5; /*0x14 */
  1286. } MPI2_CONFIG_PAGE_IOC_8,
  1287. *PTR_MPI2_CONFIG_PAGE_IOC_8,
  1288. Mpi2IOCPage8_t, *pMpi2IOCPage8_t;
  1289. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  1290. /*defines for IOC Page 8 Flags field */
  1291. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  1292. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  1293. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  1294. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  1295. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  1296. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  1297. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  1298. /*defines for IOC Page 8 IRVolumeMappingFlags */
  1299. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  1300. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  1301. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  1302. /****************************************************************************
  1303. * BIOS Config Pages
  1304. ****************************************************************************/
  1305. /*BIOS Page 1 */
  1306. typedef struct _MPI2_CONFIG_PAGE_BIOS_1 {
  1307. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1308. U32 BiosOptions; /*0x04 */
  1309. U32 IOCSettings; /*0x08 */
  1310. U8 SSUTimeout; /*0x0C */
  1311. U8 MaxEnclosureLevel; /*0x0D */
  1312. U16 Reserved2; /*0x0E */
  1313. U32 DeviceSettings; /*0x10 */
  1314. U16 NumberOfDevices; /*0x14 */
  1315. U16 UEFIVersion; /*0x16 */
  1316. U16 IOTimeoutBlockDevicesNonRM; /*0x18 */
  1317. U16 IOTimeoutSequential; /*0x1A */
  1318. U16 IOTimeoutOther; /*0x1C */
  1319. U16 IOTimeoutBlockDevicesRM; /*0x1E */
  1320. } MPI2_CONFIG_PAGE_BIOS_1,
  1321. *PTR_MPI2_CONFIG_PAGE_BIOS_1,
  1322. Mpi2BiosPage1_t, *pMpi2BiosPage1_t;
  1323. #define MPI2_BIOSPAGE1_PAGEVERSION (0x07)
  1324. /*values for BIOS Page 1 BiosOptions field */
  1325. #define MPI2_BIOSPAGE1_OPTIONS_BOOT_LIST_ADD_ALT_BOOT_DEVICE (0x00008000)
  1326. #define MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG (0x00004000)
  1327. #define MPI2_BIOSPAGE1_OPTIONS_PNS_MASK (0x00003800)
  1328. #define MPI2_BIOSPAGE1_OPTIONS_PNS_PBDHL (0x00000000)
  1329. #define MPI2_BIOSPAGE1_OPTIONS_PNS_ENCSLOSURE (0x00000800)
  1330. #define MPI2_BIOSPAGE1_OPTIONS_PNS_LWWID (0x00001000)
  1331. #define MPI2_BIOSPAGE1_OPTIONS_PNS_PSENS (0x00001800)
  1332. #define MPI2_BIOSPAGE1_OPTIONS_PNS_ESPHY (0x00002000)
  1333. #define MPI2_BIOSPAGE1_OPTIONS_X86_DISABLE_BIOS (0x00000400)
  1334. #define MPI2_BIOSPAGE1_OPTIONS_MASK_REGISTRATION_UEFI_BSD (0x00000300)
  1335. #define MPI2_BIOSPAGE1_OPTIONS_USE_BIT0_REGISTRATION_UEFI_BSD (0x00000000)
  1336. #define MPI2_BIOSPAGE1_OPTIONS_FULL_REGISTRATION_UEFI_BSD (0x00000100)
  1337. #define MPI2_BIOSPAGE1_OPTIONS_ADAPTER_REGISTRATION_UEFI_BSD (0x00000200)
  1338. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_REGISTRATION_UEFI_BSD (0x00000300)
  1339. #define MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID (0x000000F0)
  1340. #define MPI2_BIOSPAGE1_OPTIONS_LSI_OEM_ID (0x00000000)
  1341. #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION (0x00000006)
  1342. #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII (0x00000000)
  1343. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII (0x00000002)
  1344. #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII (0x00000004)
  1345. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  1346. /*values for BIOS Page 1 IOCSettings field */
  1347. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  1348. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  1349. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  1350. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  1351. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  1352. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  1353. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  1354. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  1355. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  1356. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  1357. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  1358. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  1359. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  1360. /*values for BIOS Page 1 DeviceSettings field */
  1361. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  1362. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  1363. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  1364. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  1365. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  1366. /*defines for BIOS Page 1 UEFIVersion field */
  1367. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK (0xFF00)
  1368. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT (8)
  1369. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK (0x00FF)
  1370. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT (0)
  1371. /*BIOS Page 2 */
  1372. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER {
  1373. U32 Reserved1; /*0x00 */
  1374. U32 Reserved2; /*0x04 */
  1375. U32 Reserved3; /*0x08 */
  1376. U32 Reserved4; /*0x0C */
  1377. U32 Reserved5; /*0x10 */
  1378. U32 Reserved6; /*0x14 */
  1379. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1380. *PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1381. Mpi2BootDeviceAdapterOrder_t,
  1382. *pMpi2BootDeviceAdapterOrder_t;
  1383. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID {
  1384. U64 SASAddress; /*0x00 */
  1385. U8 LUN[8]; /*0x08 */
  1386. U32 Reserved1; /*0x10 */
  1387. U32 Reserved2; /*0x14 */
  1388. } MPI2_BOOT_DEVICE_SAS_WWID,
  1389. *PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  1390. Mpi2BootDeviceSasWwid_t,
  1391. *pMpi2BootDeviceSasWwid_t;
  1392. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT {
  1393. U64 EnclosureLogicalID; /*0x00 */
  1394. U32 Reserved1; /*0x08 */
  1395. U32 Reserved2; /*0x0C */
  1396. U16 SlotNumber; /*0x10 */
  1397. U16 Reserved3; /*0x12 */
  1398. U32 Reserved4; /*0x14 */
  1399. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1400. *PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1401. Mpi2BootDeviceEnclosureSlot_t,
  1402. *pMpi2BootDeviceEnclosureSlot_t;
  1403. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME {
  1404. U64 DeviceName; /*0x00 */
  1405. U8 LUN[8]; /*0x08 */
  1406. U32 Reserved1; /*0x10 */
  1407. U32 Reserved2; /*0x14 */
  1408. } MPI2_BOOT_DEVICE_DEVICE_NAME,
  1409. *PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  1410. Mpi2BootDeviceDeviceName_t,
  1411. *pMpi2BootDeviceDeviceName_t;
  1412. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE {
  1413. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1414. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  1415. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1416. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  1417. } MPI2_BIOSPAGE2_BOOT_DEVICE,
  1418. *PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  1419. Mpi2BiosPage2BootDevice_t,
  1420. *pMpi2BiosPage2BootDevice_t;
  1421. typedef struct _MPI2_CONFIG_PAGE_BIOS_2 {
  1422. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1423. U32 Reserved1; /*0x04 */
  1424. U32 Reserved2; /*0x08 */
  1425. U32 Reserved3; /*0x0C */
  1426. U32 Reserved4; /*0x10 */
  1427. U32 Reserved5; /*0x14 */
  1428. U32 Reserved6; /*0x18 */
  1429. U8 ReqBootDeviceForm; /*0x1C */
  1430. U8 Reserved7; /*0x1D */
  1431. U16 Reserved8; /*0x1E */
  1432. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /*0x20 */
  1433. U8 ReqAltBootDeviceForm; /*0x38 */
  1434. U8 Reserved9; /*0x39 */
  1435. U16 Reserved10; /*0x3A */
  1436. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /*0x3C */
  1437. U8 CurrentBootDeviceForm; /*0x58 */
  1438. U8 Reserved11; /*0x59 */
  1439. U16 Reserved12; /*0x5A */
  1440. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /*0x58 */
  1441. } MPI2_CONFIG_PAGE_BIOS_2, *PTR_MPI2_CONFIG_PAGE_BIOS_2,
  1442. Mpi2BiosPage2_t, *pMpi2BiosPage2_t;
  1443. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  1444. /*values for BIOS Page 2 BootDeviceForm fields */
  1445. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  1446. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  1447. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  1448. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1449. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  1450. /*BIOS Page 3 */
  1451. #define MPI2_BIOSPAGE3_NUM_ADAPTER (4)
  1452. typedef struct _MPI2_ADAPTER_INFO {
  1453. U8 PciBusNumber; /*0x00 */
  1454. U8 PciDeviceAndFunctionNumber; /*0x01 */
  1455. U16 AdapterFlags; /*0x02 */
  1456. } MPI2_ADAPTER_INFO, *PTR_MPI2_ADAPTER_INFO,
  1457. Mpi2AdapterInfo_t, *pMpi2AdapterInfo_t;
  1458. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  1459. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  1460. typedef struct _MPI2_ADAPTER_ORDER_AUX {
  1461. U64 WWID; /* 0x00 */
  1462. U32 Reserved1; /* 0x08 */
  1463. U32 Reserved2; /* 0x0C */
  1464. } MPI2_ADAPTER_ORDER_AUX, *PTR_MPI2_ADAPTER_ORDER_AUX,
  1465. Mpi2AdapterOrderAux_t, *pMpi2AdapterOrderAux_t;
  1466. typedef struct _MPI2_CONFIG_PAGE_BIOS_3 {
  1467. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1468. U32 GlobalFlags; /*0x04 */
  1469. U32 BiosVersion; /*0x08 */
  1470. MPI2_ADAPTER_INFO AdapterOrder[MPI2_BIOSPAGE3_NUM_ADAPTER];
  1471. U32 Reserved1; /*0x1C */
  1472. MPI2_ADAPTER_ORDER_AUX AdapterOrderAux[MPI2_BIOSPAGE3_NUM_ADAPTER];
  1473. } MPI2_CONFIG_PAGE_BIOS_3,
  1474. *PTR_MPI2_CONFIG_PAGE_BIOS_3,
  1475. Mpi2BiosPage3_t, *pMpi2BiosPage3_t;
  1476. #define MPI2_BIOSPAGE3_PAGEVERSION (0x01)
  1477. /*values for BIOS Page 3 GlobalFlags */
  1478. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  1479. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  1480. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  1481. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  1482. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  1483. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  1484. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  1485. /*BIOS Page 4 */
  1486. /*
  1487. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1488. *one and check the value returned for NumPhys at runtime.
  1489. */
  1490. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  1491. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  1492. #endif
  1493. typedef struct _MPI2_BIOS4_ENTRY {
  1494. U64 ReassignmentWWID; /*0x00 */
  1495. U64 ReassignmentDeviceName; /*0x08 */
  1496. } MPI2_BIOS4_ENTRY, *PTR_MPI2_BIOS4_ENTRY,
  1497. Mpi2MBios4Entry_t, *pMpi2Bios4Entry_t;
  1498. typedef struct _MPI2_CONFIG_PAGE_BIOS_4 {
  1499. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1500. U8 NumPhys; /*0x04 */
  1501. U8 Reserved1; /*0x05 */
  1502. U16 Reserved2; /*0x06 */
  1503. MPI2_BIOS4_ENTRY
  1504. Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /*0x08 */
  1505. } MPI2_CONFIG_PAGE_BIOS_4, *PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1506. Mpi2BiosPage4_t, *pMpi2BiosPage4_t;
  1507. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1508. /****************************************************************************
  1509. * RAID Volume Config Pages
  1510. ****************************************************************************/
  1511. /*RAID Volume Page 0 */
  1512. typedef struct _MPI2_RAIDVOL0_PHYS_DISK {
  1513. U8 RAIDSetNum; /*0x00 */
  1514. U8 PhysDiskMap; /*0x01 */
  1515. U8 PhysDiskNum; /*0x02 */
  1516. U8 Reserved; /*0x03 */
  1517. } MPI2_RAIDVOL0_PHYS_DISK, *PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1518. Mpi2RaidVol0PhysDisk_t, *pMpi2RaidVol0PhysDisk_t;
  1519. /*defines for the PhysDiskMap field */
  1520. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1521. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1522. typedef struct _MPI2_RAIDVOL0_SETTINGS {
  1523. U16 Settings; /*0x00 */
  1524. U8 HotSparePool; /*0x01 */
  1525. U8 Reserved; /*0x02 */
  1526. } MPI2_RAIDVOL0_SETTINGS, *PTR_MPI2_RAIDVOL0_SETTINGS,
  1527. Mpi2RaidVol0Settings_t,
  1528. *pMpi2RaidVol0Settings_t;
  1529. /*RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1530. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1531. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1532. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1533. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1534. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1535. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1536. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1537. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1538. /*RAID Volume Page 0 VolumeSettings defines */
  1539. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1540. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1541. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1542. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1543. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1544. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1545. /*
  1546. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1547. *one and check the value returned for NumPhysDisks at runtime.
  1548. */
  1549. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1550. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1551. #endif
  1552. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0 {
  1553. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1554. U16 DevHandle; /*0x04 */
  1555. U8 VolumeState; /*0x06 */
  1556. U8 VolumeType; /*0x07 */
  1557. U32 VolumeStatusFlags; /*0x08 */
  1558. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /*0x0C */
  1559. U64 MaxLBA; /*0x10 */
  1560. U32 StripeSize; /*0x18 */
  1561. U16 BlockSize; /*0x1C */
  1562. U16 Reserved1; /*0x1E */
  1563. U8 SupportedPhysDisks;/*0x20 */
  1564. U8 ResyncRate; /*0x21 */
  1565. U16 DataScrubDuration; /*0x22 */
  1566. U8 NumPhysDisks; /*0x24 */
  1567. U8 Reserved2; /*0x25 */
  1568. U8 Reserved3; /*0x26 */
  1569. U8 InactiveStatus; /*0x27 */
  1570. MPI2_RAIDVOL0_PHYS_DISK
  1571. PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /*0x28 */
  1572. } MPI2_CONFIG_PAGE_RAID_VOL_0,
  1573. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1574. Mpi2RaidVolPage0_t, *pMpi2RaidVolPage0_t;
  1575. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1576. /*values for RAID VolumeState */
  1577. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1578. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1579. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1580. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1581. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1582. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1583. /*values for RAID VolumeType */
  1584. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1585. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1586. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1587. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1588. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1589. /*values for RAID Volume Page 0 VolumeStatusFlags field */
  1590. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1591. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1592. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1593. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1594. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1595. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1596. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1597. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1598. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1599. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1600. #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT (0x00000080)
  1601. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1602. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1603. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1604. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1605. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1606. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1607. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1608. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1609. /*values for RAID Volume Page 0 SupportedPhysDisks field */
  1610. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1611. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1612. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1613. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1614. /*values for RAID Volume Page 0 InactiveStatus field */
  1615. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1616. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1617. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1618. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1619. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1620. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1621. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1622. /*RAID Volume Page 1 */
  1623. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1 {
  1624. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1625. U16 DevHandle; /*0x04 */
  1626. U16 Reserved0; /*0x06 */
  1627. U8 GUID[24]; /*0x08 */
  1628. U8 Name[16]; /*0x20 */
  1629. U64 WWID; /*0x30 */
  1630. U32 Reserved1; /*0x38 */
  1631. U32 Reserved2; /*0x3C */
  1632. } MPI2_CONFIG_PAGE_RAID_VOL_1,
  1633. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1634. Mpi2RaidVolPage1_t, *pMpi2RaidVolPage1_t;
  1635. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1636. /****************************************************************************
  1637. * RAID Physical Disk Config Pages
  1638. ****************************************************************************/
  1639. /*RAID Physical Disk Page 0 */
  1640. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS {
  1641. U16 Reserved1; /*0x00 */
  1642. U8 HotSparePool; /*0x02 */
  1643. U8 Reserved2; /*0x03 */
  1644. } MPI2_RAIDPHYSDISK0_SETTINGS,
  1645. *PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1646. Mpi2RaidPhysDisk0Settings_t,
  1647. *pMpi2RaidPhysDisk0Settings_t;
  1648. /*use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1649. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA {
  1650. U8 VendorID[8]; /*0x00 */
  1651. U8 ProductID[16]; /*0x08 */
  1652. U8 ProductRevLevel[4]; /*0x18 */
  1653. U8 SerialNum[32]; /*0x1C */
  1654. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1655. *PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1656. Mpi2RaidPhysDisk0InquiryData_t,
  1657. *pMpi2RaidPhysDisk0InquiryData_t;
  1658. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0 {
  1659. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1660. U16 DevHandle; /*0x04 */
  1661. U8 Reserved1; /*0x06 */
  1662. U8 PhysDiskNum; /*0x07 */
  1663. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /*0x08 */
  1664. U32 Reserved2; /*0x0C */
  1665. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /*0x10 */
  1666. U32 Reserved3; /*0x4C */
  1667. U8 PhysDiskState; /*0x50 */
  1668. U8 OfflineReason; /*0x51 */
  1669. U8 IncompatibleReason; /*0x52 */
  1670. U8 PhysDiskAttributes; /*0x53 */
  1671. U32 PhysDiskStatusFlags;/*0x54 */
  1672. U64 DeviceMaxLBA; /*0x58 */
  1673. U64 HostMaxLBA; /*0x60 */
  1674. U64 CoercedMaxLBA; /*0x68 */
  1675. U16 BlockSize; /*0x70 */
  1676. U16 Reserved5; /*0x72 */
  1677. U32 Reserved6; /*0x74 */
  1678. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1679. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1680. Mpi2RaidPhysDiskPage0_t,
  1681. *pMpi2RaidPhysDiskPage0_t;
  1682. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1683. /*PhysDiskState defines */
  1684. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1685. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1686. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1687. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1688. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1689. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1690. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1691. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1692. /*OfflineReason defines */
  1693. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1694. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1695. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1696. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1697. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1698. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1699. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1700. /*IncompatibleReason defines */
  1701. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1702. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1703. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1704. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1705. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1706. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1707. #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE (0x06)
  1708. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1709. /*PhysDiskAttributes defines */
  1710. #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK (0x0C)
  1711. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1712. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1713. #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK (0x03)
  1714. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1715. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1716. /*PhysDiskStatusFlags defines */
  1717. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1718. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1719. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1720. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1721. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1722. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1723. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1724. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1725. /*RAID Physical Disk Page 1 */
  1726. /*
  1727. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1728. *one and check the value returned for NumPhysDiskPaths at runtime.
  1729. */
  1730. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1731. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1732. #endif
  1733. typedef struct _MPI2_RAIDPHYSDISK1_PATH {
  1734. U16 DevHandle; /*0x00 */
  1735. U16 Reserved1; /*0x02 */
  1736. U64 WWID; /*0x04 */
  1737. U64 OwnerWWID; /*0x0C */
  1738. U8 OwnerIdentifier; /*0x14 */
  1739. U8 Reserved2; /*0x15 */
  1740. U16 Flags; /*0x16 */
  1741. } MPI2_RAIDPHYSDISK1_PATH, *PTR_MPI2_RAIDPHYSDISK1_PATH,
  1742. Mpi2RaidPhysDisk1Path_t,
  1743. *pMpi2RaidPhysDisk1Path_t;
  1744. /*RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1745. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1746. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1747. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1748. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1 {
  1749. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1750. U8 NumPhysDiskPaths; /*0x04 */
  1751. U8 PhysDiskNum; /*0x05 */
  1752. U16 Reserved1; /*0x06 */
  1753. U32 Reserved2; /*0x08 */
  1754. MPI2_RAIDPHYSDISK1_PATH
  1755. PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/*0x0C */
  1756. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1757. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1758. Mpi2RaidPhysDiskPage1_t,
  1759. *pMpi2RaidPhysDiskPage1_t;
  1760. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1761. /****************************************************************************
  1762. * values for fields used by several types of SAS Config Pages
  1763. ****************************************************************************/
  1764. /*values for NegotiatedLinkRates fields */
  1765. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1766. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1767. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1768. /*link rates used for Negotiated Physical and Logical Link Rate */
  1769. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1770. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1771. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1772. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1773. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1774. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1775. #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
  1776. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1777. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1778. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1779. #define MPI25_SAS_NEG_LINK_RATE_12_0 (0x0B)
  1780. #define MPI26_SAS_NEG_LINK_RATE_22_5 (0x0C)
  1781. /*values for AttachedPhyInfo fields */
  1782. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1783. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1784. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1785. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1786. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1787. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1788. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1789. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1790. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1791. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1792. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1793. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1794. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1795. /*values for PhyInfo fields */
  1796. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1797. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1798. #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION (27)
  1799. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1800. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1801. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1802. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1803. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1804. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1805. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1806. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1807. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1808. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1809. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1810. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1811. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1812. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1813. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1814. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1815. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1816. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1817. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1818. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1819. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1820. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1821. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1822. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1823. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1824. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1825. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1826. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1827. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1828. /*values for SAS ProgrammedLinkRate fields */
  1829. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1830. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1831. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1832. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1833. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1834. #define MPI25_SAS_PRATE_MAX_RATE_12_0 (0xB0)
  1835. #define MPI26_SAS_PRATE_MAX_RATE_22_5 (0xC0)
  1836. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1837. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1838. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1839. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1840. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1841. #define MPI25_SAS_PRATE_MIN_RATE_12_0 (0x0B)
  1842. #define MPI26_SAS_PRATE_MIN_RATE_22_5 (0x0C)
  1843. /*values for SAS HwLinkRate fields */
  1844. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1845. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1846. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1847. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1848. #define MPI25_SAS_HWRATE_MAX_RATE_12_0 (0xB0)
  1849. #define MPI26_SAS_HWRATE_MAX_RATE_22_5 (0xC0)
  1850. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1851. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1852. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1853. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1854. #define MPI25_SAS_HWRATE_MIN_RATE_12_0 (0x0B)
  1855. #define MPI26_SAS_HWRATE_MIN_RATE_22_5 (0x0C)
  1856. /****************************************************************************
  1857. * SAS IO Unit Config Pages
  1858. ****************************************************************************/
  1859. /*SAS IO Unit Page 0 */
  1860. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA {
  1861. U8 Port; /*0x00 */
  1862. U8 PortFlags; /*0x01 */
  1863. U8 PhyFlags; /*0x02 */
  1864. U8 NegotiatedLinkRate; /*0x03 */
  1865. U32 ControllerPhyDeviceInfo;/*0x04 */
  1866. U16 AttachedDevHandle; /*0x08 */
  1867. U16 ControllerDevHandle; /*0x0A */
  1868. U32 DiscoveryStatus; /*0x0C */
  1869. U32 Reserved; /*0x10 */
  1870. } MPI2_SAS_IO_UNIT0_PHY_DATA,
  1871. *PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1872. Mpi2SasIOUnit0PhyData_t,
  1873. *pMpi2SasIOUnit0PhyData_t;
  1874. /*
  1875. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1876. *one and check the value returned for NumPhys at runtime.
  1877. */
  1878. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1879. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1880. #endif
  1881. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0 {
  1882. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1883. U32 Reserved1;/*0x08 */
  1884. U8 NumPhys; /*0x0C */
  1885. U8 Reserved2;/*0x0D */
  1886. U16 Reserved3;/*0x0E */
  1887. MPI2_SAS_IO_UNIT0_PHY_DATA
  1888. PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /*0x10 */
  1889. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1890. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1891. Mpi2SasIOUnitPage0_t, *pMpi2SasIOUnitPage0_t;
  1892. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1893. /*values for SAS IO Unit Page 0 PortFlags */
  1894. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1895. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1896. /*values for SAS IO Unit Page 0 PhyFlags */
  1897. #define MPI2_SASIOUNIT0_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
  1898. #define MPI2_SASIOUNIT0_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
  1899. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1900. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1901. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1902. /*see mpi2_sas.h for values for
  1903. *SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1904. /*values for SAS IO Unit Page 0 DiscoveryStatus */
  1905. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1906. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1907. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1908. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1909. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1910. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1911. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1912. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1913. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1914. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1915. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1916. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1917. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1918. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1919. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1920. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1921. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1922. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1923. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1924. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1925. /*SAS IO Unit Page 1 */
  1926. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA {
  1927. U8 Port; /*0x00 */
  1928. U8 PortFlags; /*0x01 */
  1929. U8 PhyFlags; /*0x02 */
  1930. U8 MaxMinLinkRate; /*0x03 */
  1931. U32 ControllerPhyDeviceInfo; /*0x04 */
  1932. U16 MaxTargetPortConnectTime; /*0x08 */
  1933. U16 Reserved1; /*0x0A */
  1934. } MPI2_SAS_IO_UNIT1_PHY_DATA,
  1935. *PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1936. Mpi2SasIOUnit1PhyData_t,
  1937. *pMpi2SasIOUnit1PhyData_t;
  1938. /*
  1939. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1940. *one and check the value returned for NumPhys at runtime.
  1941. */
  1942. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1943. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1944. #endif
  1945. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1 {
  1946. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1947. U16
  1948. ControlFlags; /*0x08 */
  1949. U16
  1950. SASNarrowMaxQueueDepth; /*0x0A */
  1951. U16
  1952. AdditionalControlFlags; /*0x0C */
  1953. U16
  1954. SASWideMaxQueueDepth; /*0x0E */
  1955. U8
  1956. NumPhys; /*0x10 */
  1957. U8
  1958. SATAMaxQDepth; /*0x11 */
  1959. U8
  1960. ReportDeviceMissingDelay; /*0x12 */
  1961. U8
  1962. IODeviceMissingDelay; /*0x13 */
  1963. MPI2_SAS_IO_UNIT1_PHY_DATA
  1964. PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /*0x14 */
  1965. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1966. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1967. Mpi2SasIOUnitPage1_t, *pMpi2SasIOUnitPage1_t;
  1968. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1969. /*values for SAS IO Unit Page 1 ControlFlags */
  1970. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1971. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1972. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1973. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1974. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1975. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1976. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1977. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1978. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1979. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1980. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1981. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1982. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1983. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1984. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1985. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1986. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1987. /*values for SAS IO Unit Page 1 AdditionalControlFlags */
  1988. #define MPI2_SASIOUNIT1_ACONTROL_DA_PERSIST_CONNECT (0x0100)
  1989. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1990. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1991. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1992. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1993. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1994. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1995. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1996. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1997. /*defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1998. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1999. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  2000. /*values for SAS IO Unit Page 1 PortFlags */
  2001. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  2002. /*values for SAS IO Unit Page 1 PhyFlags */
  2003. #define MPI2_SASIOUNIT1_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
  2004. #define MPI2_SASIOUNIT1_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
  2005. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  2006. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  2007. /*values for SAS IO Unit Page 1 MaxMinLinkRate */
  2008. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  2009. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  2010. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  2011. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  2012. #define MPI25_SASIOUNIT1_MAX_RATE_12_0 (0xB0)
  2013. #define MPI26_SASIOUNIT1_MAX_RATE_22_5 (0xC0)
  2014. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  2015. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  2016. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  2017. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  2018. #define MPI25_SASIOUNIT1_MIN_RATE_12_0 (0x0B)
  2019. #define MPI26_SASIOUNIT1_MIN_RATE_22_5 (0x0C)
  2020. /*see mpi2_sas.h for values for
  2021. *SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  2022. /*SAS IO Unit Page 4 (for MPI v2.5 and earlier) */
  2023. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP {
  2024. U8 MaxTargetSpinup; /*0x00 */
  2025. U8 SpinupDelay; /*0x01 */
  2026. U8 SpinupFlags; /*0x02 */
  2027. U8 Reserved1; /*0x03 */
  2028. } MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  2029. *PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  2030. Mpi2SasIOUnit4SpinupGroup_t,
  2031. *pMpi2SasIOUnit4SpinupGroup_t;
  2032. /*defines for SAS IO Unit Page 4 SpinupFlags */
  2033. #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG (0x01)
  2034. /*
  2035. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2036. *one and check the value returned for NumPhys at runtime.
  2037. */
  2038. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  2039. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  2040. #endif
  2041. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4 {
  2042. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header;/*0x00 */
  2043. MPI2_SAS_IOUNIT4_SPINUP_GROUP
  2044. SpinupGroupParameters[4]; /*0x08 */
  2045. U32
  2046. Reserved1; /*0x18 */
  2047. U32
  2048. Reserved2; /*0x1C */
  2049. U32
  2050. Reserved3; /*0x20 */
  2051. U8
  2052. BootDeviceWaitTime; /*0x24 */
  2053. U8
  2054. SATADeviceWaitTime; /*0x25 */
  2055. U16
  2056. Reserved5; /*0x26 */
  2057. U8
  2058. NumPhys; /*0x28 */
  2059. U8
  2060. PEInitialSpinupDelay; /*0x29 */
  2061. U8
  2062. PEReplyDelay; /*0x2A */
  2063. U8
  2064. Flags; /*0x2B */
  2065. U8
  2066. PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /*0x2C */
  2067. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  2068. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  2069. Mpi2SasIOUnitPage4_t, *pMpi2SasIOUnitPage4_t;
  2070. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  2071. /*defines for Flags field */
  2072. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  2073. /*defines for PHY field */
  2074. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  2075. /*SAS IO Unit Page 5 */
  2076. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  2077. U8 ControlFlags; /*0x00 */
  2078. U8 PortWidthModGroup; /*0x01 */
  2079. U16 InactivityTimerExponent; /*0x02 */
  2080. U8 SATAPartialTimeout; /*0x04 */
  2081. U8 Reserved2; /*0x05 */
  2082. U8 SATASlumberTimeout; /*0x06 */
  2083. U8 Reserved3; /*0x07 */
  2084. U8 SASPartialTimeout; /*0x08 */
  2085. U8 Reserved4; /*0x09 */
  2086. U8 SASSlumberTimeout; /*0x0A */
  2087. U8 Reserved5; /*0x0B */
  2088. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  2089. *PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  2090. Mpi2SasIOUnit5PhyPmSettings_t,
  2091. *pMpi2SasIOUnit5PhyPmSettings_t;
  2092. /*defines for ControlFlags field */
  2093. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  2094. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  2095. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  2096. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  2097. /*defines for PortWidthModeGroup field */
  2098. #define MPI2_SASIOUNIT5_PWMG_DISABLE (0xFF)
  2099. /*defines for InactivityTimerExponent field */
  2100. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  2101. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  2102. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  2103. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  2104. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  2105. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  2106. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  2107. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  2108. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  2109. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  2110. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  2111. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  2112. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  2113. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  2114. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  2115. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  2116. /*
  2117. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2118. *one and check the value returned for NumPhys at runtime.
  2119. */
  2120. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  2121. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  2122. #endif
  2123. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  2124. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2125. U8 NumPhys; /*0x08 */
  2126. U8 Reserved1;/*0x09 */
  2127. U16 Reserved2;/*0x0A */
  2128. U32 Reserved3;/*0x0C */
  2129. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS
  2130. SASPhyPowerManagementSettings[MPI2_SAS_IOUNIT5_PHY_MAX];/*0x10 */
  2131. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  2132. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  2133. Mpi2SasIOUnitPage5_t, *pMpi2SasIOUnitPage5_t;
  2134. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x01)
  2135. /*SAS IO Unit Page 6 */
  2136. typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
  2137. U8 CurrentStatus; /*0x00 */
  2138. U8 CurrentModulation; /*0x01 */
  2139. U8 CurrentUtilization; /*0x02 */
  2140. U8 Reserved1; /*0x03 */
  2141. U32 Reserved2; /*0x04 */
  2142. } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  2143. *PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  2144. Mpi2SasIOUnit6PortWidthModGroupStatus_t,
  2145. *pMpi2SasIOUnit6PortWidthModGroupStatus_t;
  2146. /*defines for CurrentStatus field */
  2147. #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE (0x00)
  2148. #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED (0x01)
  2149. #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG (0x02)
  2150. #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN (0x03)
  2151. #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY (0x04)
  2152. #define MPI2_SASIOUNIT6_STATUS_INACTIVE (0x05)
  2153. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT (0x06)
  2154. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST (0x07)
  2155. /*defines for CurrentModulation field */
  2156. #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT (0x00)
  2157. #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT (0x01)
  2158. #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT (0x02)
  2159. #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT (0x03)
  2160. /*
  2161. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2162. *one and check the value returned for NumGroups at runtime.
  2163. */
  2164. #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
  2165. #define MPI2_SAS_IOUNIT6_GROUP_MAX (1)
  2166. #endif
  2167. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
  2168. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2169. U32 Reserved1; /*0x08 */
  2170. U32 Reserved2; /*0x0C */
  2171. U8 NumGroups; /*0x10 */
  2172. U8 Reserved3; /*0x11 */
  2173. U16 Reserved4; /*0x12 */
  2174. MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
  2175. PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /*0x14 */
  2176. } MPI2_CONFIG_PAGE_SASIOUNIT_6,
  2177. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
  2178. Mpi2SasIOUnitPage6_t, *pMpi2SasIOUnitPage6_t;
  2179. #define MPI2_SASIOUNITPAGE6_PAGEVERSION (0x00)
  2180. /*SAS IO Unit Page 7 */
  2181. typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
  2182. U8 Flags; /*0x00 */
  2183. U8 Reserved1; /*0x01 */
  2184. U16 Reserved2; /*0x02 */
  2185. U8 Threshold75Pct; /*0x04 */
  2186. U8 Threshold50Pct; /*0x05 */
  2187. U8 Threshold25Pct; /*0x06 */
  2188. U8 Reserved3; /*0x07 */
  2189. } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  2190. *PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  2191. Mpi2SasIOUnit7PortWidthModGroupSettings_t,
  2192. *pMpi2SasIOUnit7PortWidthModGroupSettings_t;
  2193. /*defines for Flags field */
  2194. #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION (0x01)
  2195. /*
  2196. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2197. *one and check the value returned for NumGroups at runtime.
  2198. */
  2199. #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
  2200. #define MPI2_SAS_IOUNIT7_GROUP_MAX (1)
  2201. #endif
  2202. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
  2203. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2204. U8 SamplingInterval; /*0x08 */
  2205. U8 WindowLength; /*0x09 */
  2206. U16 Reserved1; /*0x0A */
  2207. U32 Reserved2; /*0x0C */
  2208. U32 Reserved3; /*0x10 */
  2209. U8 NumGroups; /*0x14 */
  2210. U8 Reserved4; /*0x15 */
  2211. U16 Reserved5; /*0x16 */
  2212. MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
  2213. PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX];/*0x18 */
  2214. } MPI2_CONFIG_PAGE_SASIOUNIT_7,
  2215. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
  2216. Mpi2SasIOUnitPage7_t, *pMpi2SasIOUnitPage7_t;
  2217. #define MPI2_SASIOUNITPAGE7_PAGEVERSION (0x00)
  2218. /*SAS IO Unit Page 8 */
  2219. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
  2220. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2221. Header; /*0x00 */
  2222. U32
  2223. Reserved1; /*0x08 */
  2224. U32
  2225. PowerManagementCapabilities; /*0x0C */
  2226. U8
  2227. TxRxSleepStatus; /*0x10 */
  2228. U8
  2229. Reserved2; /*0x11 */
  2230. U16
  2231. Reserved3; /*0x12 */
  2232. } MPI2_CONFIG_PAGE_SASIOUNIT_8,
  2233. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
  2234. Mpi2SasIOUnitPage8_t, *pMpi2SasIOUnitPage8_t;
  2235. #define MPI2_SASIOUNITPAGE8_PAGEVERSION (0x00)
  2236. /*defines for PowerManagementCapabilities field */
  2237. #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD (0x00001000)
  2238. #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
  2239. #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
  2240. #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
  2241. #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
  2242. #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD (0x00000010)
  2243. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
  2244. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
  2245. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
  2246. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
  2247. /*defines for TxRxSleepStatus field */
  2248. #define MPI25_SASIOUNIT8_TXRXSLEEP_UNSUPPORTED (0x00)
  2249. #define MPI25_SASIOUNIT8_TXRXSLEEP_DISENGAGED (0x01)
  2250. #define MPI25_SASIOUNIT8_TXRXSLEEP_ACTIVE (0x02)
  2251. #define MPI25_SASIOUNIT8_TXRXSLEEP_SHUTDOWN (0x03)
  2252. /*SAS IO Unit Page 16 */
  2253. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
  2254. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2255. Header; /*0x00 */
  2256. U64
  2257. TimeStamp; /*0x08 */
  2258. U32
  2259. Reserved1; /*0x10 */
  2260. U32
  2261. Reserved2; /*0x14 */
  2262. U32
  2263. FastPathPendedRequests; /*0x18 */
  2264. U32
  2265. FastPathUnPendedRequests; /*0x1C */
  2266. U32
  2267. FastPathHostRequestStarts; /*0x20 */
  2268. U32
  2269. FastPathFirmwareRequestStarts; /*0x24 */
  2270. U32
  2271. FastPathHostCompletions; /*0x28 */
  2272. U32
  2273. FastPathFirmwareCompletions; /*0x2C */
  2274. U32
  2275. NonFastPathRequestStarts; /*0x30 */
  2276. U32
  2277. NonFastPathHostCompletions; /*0x30 */
  2278. } MPI2_CONFIG_PAGE_SASIOUNIT16,
  2279. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
  2280. Mpi2SasIOUnitPage16_t, *pMpi2SasIOUnitPage16_t;
  2281. #define MPI2_SASIOUNITPAGE16_PAGEVERSION (0x00)
  2282. /****************************************************************************
  2283. * SAS Expander Config Pages
  2284. ****************************************************************************/
  2285. /*SAS Expander Page 0 */
  2286. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0 {
  2287. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2288. Header; /*0x00 */
  2289. U8
  2290. PhysicalPort; /*0x08 */
  2291. U8
  2292. ReportGenLength; /*0x09 */
  2293. U16
  2294. EnclosureHandle; /*0x0A */
  2295. U64
  2296. SASAddress; /*0x0C */
  2297. U32
  2298. DiscoveryStatus; /*0x14 */
  2299. U16
  2300. DevHandle; /*0x18 */
  2301. U16
  2302. ParentDevHandle; /*0x1A */
  2303. U16
  2304. ExpanderChangeCount; /*0x1C */
  2305. U16
  2306. ExpanderRouteIndexes; /*0x1E */
  2307. U8
  2308. NumPhys; /*0x20 */
  2309. U8
  2310. SASLevel; /*0x21 */
  2311. U16
  2312. Flags; /*0x22 */
  2313. U16
  2314. STPBusInactivityTimeLimit; /*0x24 */
  2315. U16
  2316. STPMaxConnectTimeLimit; /*0x26 */
  2317. U16
  2318. STP_SMP_NexusLossTime; /*0x28 */
  2319. U16
  2320. MaxNumRoutedSasAddresses; /*0x2A */
  2321. U64
  2322. ActiveZoneManagerSASAddress;/*0x2C */
  2323. U16
  2324. ZoneLockInactivityLimit; /*0x34 */
  2325. U16
  2326. Reserved1; /*0x36 */
  2327. U8
  2328. TimeToReducedFunc; /*0x38 */
  2329. U8
  2330. InitialTimeToReducedFunc; /*0x39 */
  2331. U8
  2332. MaxReducedFuncTime; /*0x3A */
  2333. U8
  2334. Reserved2; /*0x3B */
  2335. } MPI2_CONFIG_PAGE_EXPANDER_0,
  2336. *PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  2337. Mpi2ExpanderPage0_t, *pMpi2ExpanderPage0_t;
  2338. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  2339. /*values for SAS Expander Page 0 DiscoveryStatus field */
  2340. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  2341. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  2342. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  2343. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  2344. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  2345. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  2346. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  2347. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  2348. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  2349. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2350. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  2351. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  2352. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  2353. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2354. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  2355. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2356. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  2357. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  2358. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2359. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  2360. /*values for SAS Expander Page 0 Flags field */
  2361. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  2362. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  2363. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  2364. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  2365. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  2366. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  2367. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  2368. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  2369. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  2370. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  2371. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  2372. /*SAS Expander Page 1 */
  2373. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1 {
  2374. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2375. Header; /*0x00 */
  2376. U8
  2377. PhysicalPort; /*0x08 */
  2378. U8
  2379. Reserved1; /*0x09 */
  2380. U16
  2381. Reserved2; /*0x0A */
  2382. U8
  2383. NumPhys; /*0x0C */
  2384. U8
  2385. Phy; /*0x0D */
  2386. U16
  2387. NumTableEntriesProgrammed; /*0x0E */
  2388. U8
  2389. ProgrammedLinkRate; /*0x10 */
  2390. U8
  2391. HwLinkRate; /*0x11 */
  2392. U16
  2393. AttachedDevHandle; /*0x12 */
  2394. U32
  2395. PhyInfo; /*0x14 */
  2396. U32
  2397. AttachedDeviceInfo; /*0x18 */
  2398. U16
  2399. ExpanderDevHandle; /*0x1C */
  2400. U8
  2401. ChangeCount; /*0x1E */
  2402. U8
  2403. NegotiatedLinkRate; /*0x1F */
  2404. U8
  2405. PhyIdentifier; /*0x20 */
  2406. U8
  2407. AttachedPhyIdentifier; /*0x21 */
  2408. U8
  2409. Reserved3; /*0x22 */
  2410. U8
  2411. DiscoveryInfo; /*0x23 */
  2412. U32
  2413. AttachedPhyInfo; /*0x24 */
  2414. U8
  2415. ZoneGroup; /*0x28 */
  2416. U8
  2417. SelfConfigStatus; /*0x29 */
  2418. U16
  2419. Reserved4; /*0x2A */
  2420. } MPI2_CONFIG_PAGE_EXPANDER_1,
  2421. *PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  2422. Mpi2ExpanderPage1_t, *pMpi2ExpanderPage1_t;
  2423. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  2424. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2425. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2426. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2427. /*see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines
  2428. *used for the AttachedDeviceInfo field */
  2429. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2430. /*values for SAS Expander Page 1 DiscoveryInfo field */
  2431. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  2432. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  2433. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  2434. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2435. /****************************************************************************
  2436. * SAS Device Config Pages
  2437. ****************************************************************************/
  2438. /*SAS Device Page 0 */
  2439. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0 {
  2440. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2441. Header; /*0x00 */
  2442. U16
  2443. Slot; /*0x08 */
  2444. U16
  2445. EnclosureHandle; /*0x0A */
  2446. U64
  2447. SASAddress; /*0x0C */
  2448. U16
  2449. ParentDevHandle; /*0x14 */
  2450. U8
  2451. PhyNum; /*0x16 */
  2452. U8
  2453. AccessStatus; /*0x17 */
  2454. U16
  2455. DevHandle; /*0x18 */
  2456. U8
  2457. AttachedPhyIdentifier; /*0x1A */
  2458. U8
  2459. ZoneGroup; /*0x1B */
  2460. U32
  2461. DeviceInfo; /*0x1C */
  2462. U16
  2463. Flags; /*0x20 */
  2464. U8
  2465. PhysicalPort; /*0x22 */
  2466. U8
  2467. MaxPortConnections; /*0x23 */
  2468. U64
  2469. DeviceName; /*0x24 */
  2470. U8
  2471. PortGroups; /*0x2C */
  2472. U8
  2473. DmaGroup; /*0x2D */
  2474. U8
  2475. ControlGroup; /*0x2E */
  2476. U8
  2477. EnclosureLevel; /*0x2F */
  2478. U32
  2479. ConnectorName[4]; /*0x30 */
  2480. U32
  2481. Reserved3; /*0x34 */
  2482. } MPI2_CONFIG_PAGE_SAS_DEV_0,
  2483. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  2484. Mpi2SasDevicePage0_t,
  2485. *pMpi2SasDevicePage0_t;
  2486. #define MPI2_SASDEVICE0_PAGEVERSION (0x09)
  2487. /*values for SAS Device Page 0 AccessStatus field */
  2488. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2489. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2490. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2491. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  2492. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  2493. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  2494. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  2495. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  2496. /*specific values for SATA Init failures */
  2497. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  2498. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  2499. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  2500. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  2501. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  2502. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  2503. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  2504. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  2505. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  2506. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  2507. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  2508. /*see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2509. /*values for SAS Device Page 0 Flags field */
  2510. #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  2511. #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH (0x4000)
  2512. #define MPI25_SAS_DEVICE0_FLAGS_FAST_PATH_CAPABLE (0x2000)
  2513. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  2514. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  2515. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  2516. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2517. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2518. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2519. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2520. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2521. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2522. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2523. #define MPI2_SAS_DEVICE0_FLAGS_PERSIST_CAPABLE (0x0004)
  2524. #define MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID (0x0002)
  2525. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2526. /*SAS Device Page 1 */
  2527. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1 {
  2528. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2529. Header; /*0x00 */
  2530. U32
  2531. Reserved1; /*0x08 */
  2532. U64
  2533. SASAddress; /*0x0C */
  2534. U32
  2535. Reserved2; /*0x14 */
  2536. U16
  2537. DevHandle; /*0x18 */
  2538. U16
  2539. Reserved3; /*0x1A */
  2540. U8
  2541. InitialRegDeviceFIS[20];/*0x1C */
  2542. } MPI2_CONFIG_PAGE_SAS_DEV_1,
  2543. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  2544. Mpi2SasDevicePage1_t,
  2545. *pMpi2SasDevicePage1_t;
  2546. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  2547. /****************************************************************************
  2548. * SAS PHY Config Pages
  2549. ****************************************************************************/
  2550. /*SAS PHY Page 0 */
  2551. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0 {
  2552. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2553. Header; /*0x00 */
  2554. U16
  2555. OwnerDevHandle; /*0x08 */
  2556. U16
  2557. Reserved1; /*0x0A */
  2558. U16
  2559. AttachedDevHandle; /*0x0C */
  2560. U8
  2561. AttachedPhyIdentifier; /*0x0E */
  2562. U8
  2563. Reserved2; /*0x0F */
  2564. U32
  2565. AttachedPhyInfo; /*0x10 */
  2566. U8
  2567. ProgrammedLinkRate; /*0x14 */
  2568. U8
  2569. HwLinkRate; /*0x15 */
  2570. U8
  2571. ChangeCount; /*0x16 */
  2572. U8
  2573. Flags; /*0x17 */
  2574. U32
  2575. PhyInfo; /*0x18 */
  2576. U8
  2577. NegotiatedLinkRate; /*0x1C */
  2578. U8
  2579. Reserved3; /*0x1D */
  2580. U16
  2581. Reserved4; /*0x1E */
  2582. } MPI2_CONFIG_PAGE_SAS_PHY_0,
  2583. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  2584. Mpi2SasPhyPage0_t, *pMpi2SasPhyPage0_t;
  2585. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  2586. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2587. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2588. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2589. /*values for SAS PHY Page 0 Flags field */
  2590. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2591. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2592. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2593. /*SAS PHY Page 1 */
  2594. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1 {
  2595. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2596. Header; /*0x00 */
  2597. U32
  2598. Reserved1; /*0x08 */
  2599. U32
  2600. InvalidDwordCount; /*0x0C */
  2601. U32
  2602. RunningDisparityErrorCount; /*0x10 */
  2603. U32
  2604. LossDwordSynchCount; /*0x14 */
  2605. U32
  2606. PhyResetProblemCount; /*0x18 */
  2607. } MPI2_CONFIG_PAGE_SAS_PHY_1,
  2608. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  2609. Mpi2SasPhyPage1_t, *pMpi2SasPhyPage1_t;
  2610. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  2611. /*SAS PHY Page 2 */
  2612. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  2613. U8 PhyEventCode; /*0x00 */
  2614. U8 Reserved1; /*0x01 */
  2615. U16 Reserved2; /*0x02 */
  2616. U32 PhyEventInfo; /*0x04 */
  2617. } MPI2_SASPHY2_PHY_EVENT, *PTR_MPI2_SASPHY2_PHY_EVENT,
  2618. Mpi2SasPhy2PhyEvent_t, *pMpi2SasPhy2PhyEvent_t;
  2619. /*use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  2620. /*
  2621. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2622. *one and check the value returned for NumPhyEvents at runtime.
  2623. */
  2624. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  2625. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  2626. #endif
  2627. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  2628. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2629. Header; /*0x00 */
  2630. U32
  2631. Reserved1; /*0x08 */
  2632. U8
  2633. NumPhyEvents; /*0x0C */
  2634. U8
  2635. Reserved2; /*0x0D */
  2636. U16
  2637. Reserved3; /*0x0E */
  2638. MPI2_SASPHY2_PHY_EVENT
  2639. PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX]; /*0x10 */
  2640. } MPI2_CONFIG_PAGE_SAS_PHY_2,
  2641. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  2642. Mpi2SasPhyPage2_t,
  2643. *pMpi2SasPhyPage2_t;
  2644. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  2645. /*SAS PHY Page 3 */
  2646. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  2647. U8 PhyEventCode; /*0x00 */
  2648. U8 Reserved1; /*0x01 */
  2649. U16 Reserved2; /*0x02 */
  2650. U8 CounterType; /*0x04 */
  2651. U8 ThresholdWindow; /*0x05 */
  2652. U8 TimeUnits; /*0x06 */
  2653. U8 Reserved3; /*0x07 */
  2654. U32 EventThreshold; /*0x08 */
  2655. U16 ThresholdFlags; /*0x0C */
  2656. U16 Reserved4; /*0x0E */
  2657. } MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2658. *PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2659. Mpi2SasPhy3PhyEventConfig_t,
  2660. *pMpi2SasPhy3PhyEventConfig_t;
  2661. /*values for PhyEventCode field */
  2662. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  2663. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  2664. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  2665. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  2666. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  2667. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  2668. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  2669. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  2670. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  2671. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  2672. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  2673. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  2674. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  2675. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  2676. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  2677. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  2678. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  2679. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  2680. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  2681. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  2682. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  2683. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  2684. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  2685. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  2686. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  2687. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  2688. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  2689. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  2690. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  2691. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  2692. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  2693. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  2694. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  2695. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  2696. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  2697. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  2698. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  2699. /*Following codes are product specific and in MPI v2.6 and later */
  2700. #define MPI2_SASPHY3_EVENT_CODE_LCARB_WAIT_TIME (0xD3)
  2701. #define MPI2_SASPHY3_EVENT_CODE_RCVD_CONN_RESP_WAIT_TIME (0xD4)
  2702. #define MPI2_SASPHY3_EVENT_CODE_LCCONN_TIME (0xD5)
  2703. #define MPI2_SASPHY3_EVENT_CODE_SSP_TX_START_TRANSMIT (0xD6)
  2704. #define MPI2_SASPHY3_EVENT_CODE_SATA_TX_START (0xD7)
  2705. #define MPI2_SASPHY3_EVENT_CODE_SMP_TX_START_TRANSMT (0xD8)
  2706. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_BREAK_CONN (0xD9)
  2707. #define MPI2_SASPHY3_EVENT_CODE_SSP_RX_START_RECEIVE (0xDA)
  2708. #define MPI2_SASPHY3_EVENT_CODE_SATA_RX_START_RECEIVE (0xDB)
  2709. #define MPI2_SASPHY3_EVENT_CODE_SMP_RX_START_RECEIVE (0xDC)
  2710. /*values for the CounterType field */
  2711. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  2712. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  2713. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  2714. /*values for the TimeUnits field */
  2715. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  2716. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  2717. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  2718. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  2719. /*values for the ThresholdFlags field */
  2720. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  2721. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  2722. /*
  2723. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2724. *one and check the value returned for NumPhyEvents at runtime.
  2725. */
  2726. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  2727. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  2728. #endif
  2729. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  2730. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2731. Header; /*0x00 */
  2732. U32
  2733. Reserved1; /*0x08 */
  2734. U8
  2735. NumPhyEvents; /*0x0C */
  2736. U8
  2737. Reserved2; /*0x0D */
  2738. U16
  2739. Reserved3; /*0x0E */
  2740. MPI2_SASPHY3_PHY_EVENT_CONFIG
  2741. PhyEventConfig[MPI2_SASPHY3_PHY_EVENT_MAX]; /*0x10 */
  2742. } MPI2_CONFIG_PAGE_SAS_PHY_3,
  2743. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  2744. Mpi2SasPhyPage3_t, *pMpi2SasPhyPage3_t;
  2745. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  2746. /*SAS PHY Page 4 */
  2747. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
  2748. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2749. Header; /*0x00 */
  2750. U16
  2751. Reserved1; /*0x08 */
  2752. U8
  2753. Reserved2; /*0x0A */
  2754. U8
  2755. Flags; /*0x0B */
  2756. U8
  2757. InitialFrame[28]; /*0x0C */
  2758. } MPI2_CONFIG_PAGE_SAS_PHY_4,
  2759. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
  2760. Mpi2SasPhyPage4_t, *pMpi2SasPhyPage4_t;
  2761. #define MPI2_SASPHY4_PAGEVERSION (0x00)
  2762. /*values for the Flags field */
  2763. #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
  2764. #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
  2765. /****************************************************************************
  2766. * SAS Port Config Pages
  2767. ****************************************************************************/
  2768. /*SAS Port Page 0 */
  2769. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0 {
  2770. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2771. Header; /*0x00 */
  2772. U8
  2773. PortNumber; /*0x08 */
  2774. U8
  2775. PhysicalPort; /*0x09 */
  2776. U8
  2777. PortWidth; /*0x0A */
  2778. U8
  2779. PhysicalPortWidth; /*0x0B */
  2780. U8
  2781. ZoneGroup; /*0x0C */
  2782. U8
  2783. Reserved1; /*0x0D */
  2784. U16
  2785. Reserved2; /*0x0E */
  2786. U64
  2787. SASAddress; /*0x10 */
  2788. U32
  2789. DeviceInfo; /*0x18 */
  2790. U32
  2791. Reserved3; /*0x1C */
  2792. U32
  2793. Reserved4; /*0x20 */
  2794. } MPI2_CONFIG_PAGE_SAS_PORT_0,
  2795. *PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  2796. Mpi2SasPortPage0_t, *pMpi2SasPortPage0_t;
  2797. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  2798. /*see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  2799. /****************************************************************************
  2800. * SAS Enclosure Config Pages
  2801. ****************************************************************************/
  2802. /*SAS Enclosure Page 0 */
  2803. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0 {
  2804. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2805. U32 Reserved1; /*0x08 */
  2806. U64 EnclosureLogicalID; /*0x0C */
  2807. U16 Flags; /*0x14 */
  2808. U16 EnclosureHandle; /*0x16 */
  2809. U16 NumSlots; /*0x18 */
  2810. U16 StartSlot; /*0x1A */
  2811. U8 ChassisSlot; /*0x1C */
  2812. U8 EnclosureLevel; /*0x1D */
  2813. U16 SEPDevHandle; /*0x1E */
  2814. U8 OEMRD; /*0x20 */
  2815. U8 Reserved1a; /*0x21 */
  2816. U16 Reserved2; /*0x22 */
  2817. U32 Reserved3; /*0x24 */
  2818. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2819. *PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2820. Mpi2SasEnclosurePage0_t, *pMpi2SasEnclosurePage0_t,
  2821. MPI26_CONFIG_PAGE_ENCLOSURE_0,
  2822. *PTR_MPI26_CONFIG_PAGE_ENCLOSURE_0,
  2823. Mpi26EnclosurePage0_t, *pMpi26EnclosurePage0_t;
  2824. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x04)
  2825. /*values for SAS Enclosure Page 0 Flags field */
  2826. #define MPI26_SAS_ENCLS0_FLAGS_OEMRD_VALID (0x0080)
  2827. #define MPI26_SAS_ENCLS0_FLAGS_OEMRD_COLLECTING (0x0040)
  2828. #define MPI2_SAS_ENCLS0_FLAGS_CHASSIS_SLOT_VALID (0x0020)
  2829. #define MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID (0x0010)
  2830. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2831. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2832. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2833. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2834. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2835. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2836. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2837. #define MPI26_ENCLOSURE0_PAGEVERSION (0x04)
  2838. /*Values for Enclosure Page 0 Flags field */
  2839. #define MPI26_ENCLS0_FLAGS_OEMRD_VALID (0x0080)
  2840. #define MPI26_ENCLS0_FLAGS_OEMRD_COLLECTING (0x0040)
  2841. #define MPI26_ENCLS0_FLAGS_CHASSIS_SLOT_VALID (0x0020)
  2842. #define MPI26_ENCLS0_FLAGS_ENCL_LEVEL_VALID (0x0010)
  2843. #define MPI26_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2844. #define MPI26_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2845. #define MPI26_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2846. #define MPI26_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2847. #define MPI26_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2848. #define MPI26_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2849. #define MPI26_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2850. /****************************************************************************
  2851. * Log Config Page
  2852. ****************************************************************************/
  2853. /*Log Page 0 */
  2854. /*
  2855. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2856. *one and check the value returned for NumLogEntries at runtime.
  2857. */
  2858. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  2859. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  2860. #endif
  2861. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  2862. typedef struct _MPI2_LOG_0_ENTRY {
  2863. U64 TimeStamp; /*0x00 */
  2864. U32 Reserved1; /*0x08 */
  2865. U16 LogSequence; /*0x0C */
  2866. U16 LogEntryQualifier; /*0x0E */
  2867. U8 VP_ID; /*0x10 */
  2868. U8 VF_ID; /*0x11 */
  2869. U16 Reserved2; /*0x12 */
  2870. U8
  2871. LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/*0x14 */
  2872. } MPI2_LOG_0_ENTRY, *PTR_MPI2_LOG_0_ENTRY,
  2873. Mpi2Log0Entry_t, *pMpi2Log0Entry_t;
  2874. /*values for Log Page 0 LogEntry LogEntryQualifier field */
  2875. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2876. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2877. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  2878. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  2879. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  2880. typedef struct _MPI2_CONFIG_PAGE_LOG_0 {
  2881. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2882. U32 Reserved1; /*0x08 */
  2883. U32 Reserved2; /*0x0C */
  2884. U16 NumLogEntries;/*0x10 */
  2885. U16 Reserved3; /*0x12 */
  2886. MPI2_LOG_0_ENTRY
  2887. LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /*0x14 */
  2888. } MPI2_CONFIG_PAGE_LOG_0, *PTR_MPI2_CONFIG_PAGE_LOG_0,
  2889. Mpi2LogPage0_t, *pMpi2LogPage0_t;
  2890. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2891. /****************************************************************************
  2892. * RAID Config Page
  2893. ****************************************************************************/
  2894. /*RAID Page 0 */
  2895. /*
  2896. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2897. *one and check the value returned for NumElements at runtime.
  2898. */
  2899. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2900. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2901. #endif
  2902. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT {
  2903. U16 ElementFlags; /*0x00 */
  2904. U16 VolDevHandle; /*0x02 */
  2905. U8 HotSparePool; /*0x04 */
  2906. U8 PhysDiskNum; /*0x05 */
  2907. U16 PhysDiskDevHandle; /*0x06 */
  2908. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2909. *PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2910. Mpi2RaidConfig0ConfigElement_t,
  2911. *pMpi2RaidConfig0ConfigElement_t;
  2912. /*values for the ElementFlags field */
  2913. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2914. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2915. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2916. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2917. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2918. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0 {
  2919. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2920. U8 NumHotSpares; /*0x08 */
  2921. U8 NumPhysDisks; /*0x09 */
  2922. U8 NumVolumes; /*0x0A */
  2923. U8 ConfigNum; /*0x0B */
  2924. U32 Flags; /*0x0C */
  2925. U8 ConfigGUID[24]; /*0x10 */
  2926. U32 Reserved1; /*0x28 */
  2927. U8 NumElements; /*0x2C */
  2928. U8 Reserved2; /*0x2D */
  2929. U16 Reserved3; /*0x2E */
  2930. MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2931. ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /*0x30 */
  2932. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2933. *PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2934. Mpi2RaidConfigurationPage0_t,
  2935. *pMpi2RaidConfigurationPage0_t;
  2936. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2937. /*values for RAID Configuration Page 0 Flags field */
  2938. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2939. /****************************************************************************
  2940. * Driver Persistent Mapping Config Pages
  2941. ****************************************************************************/
  2942. /*Driver Persistent Mapping Page 0 */
  2943. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY {
  2944. U64 PhysicalIdentifier; /*0x00 */
  2945. U16 MappingInformation; /*0x08 */
  2946. U16 DeviceIndex; /*0x0A */
  2947. U32 PhysicalBitsMapping; /*0x0C */
  2948. U32 Reserved1; /*0x10 */
  2949. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2950. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2951. Mpi2DriverMap0Entry_t, *pMpi2DriverMap0Entry_t;
  2952. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0 {
  2953. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2954. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /*0x08 */
  2955. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2956. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2957. Mpi2DriverMappingPage0_t, *pMpi2DriverMappingPage0_t;
  2958. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2959. /*values for Driver Persistent Mapping Page 0 MappingInformation field */
  2960. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2961. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2962. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2963. /****************************************************************************
  2964. * Ethernet Config Pages
  2965. ****************************************************************************/
  2966. /*Ethernet Page 0 */
  2967. /*IP address (union of IPv4 and IPv6) */
  2968. typedef union _MPI2_ETHERNET_IP_ADDR {
  2969. U32 IPv4Addr;
  2970. U32 IPv6Addr[4];
  2971. } MPI2_ETHERNET_IP_ADDR, *PTR_MPI2_ETHERNET_IP_ADDR,
  2972. Mpi2EthernetIpAddr_t, *pMpi2EthernetIpAddr_t;
  2973. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2974. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2975. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2976. U8 NumInterfaces; /*0x08 */
  2977. U8 Reserved0; /*0x09 */
  2978. U16 Reserved1; /*0x0A */
  2979. U32 Status; /*0x0C */
  2980. U8 MediaState; /*0x10 */
  2981. U8 Reserved2; /*0x11 */
  2982. U16 Reserved3; /*0x12 */
  2983. U8 MacAddress[6]; /*0x14 */
  2984. U8 Reserved4; /*0x1A */
  2985. U8 Reserved5; /*0x1B */
  2986. MPI2_ETHERNET_IP_ADDR IpAddress; /*0x1C */
  2987. MPI2_ETHERNET_IP_ADDR SubnetMask; /*0x2C */
  2988. MPI2_ETHERNET_IP_ADDR GatewayIpAddress;/*0x3C */
  2989. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /*0x4C */
  2990. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /*0x5C */
  2991. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /*0x6C */
  2992. U8
  2993. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  2994. } MPI2_CONFIG_PAGE_ETHERNET_0,
  2995. *PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2996. Mpi2EthernetPage0_t, *pMpi2EthernetPage0_t;
  2997. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2998. /*values for Ethernet Page 0 Status field */
  2999. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  3000. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  3001. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  3002. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  3003. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  3004. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  3005. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  3006. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  3007. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  3008. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  3009. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  3010. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  3011. /*values for Ethernet Page 0 MediaState field */
  3012. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  3013. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  3014. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  3015. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  3016. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  3017. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  3018. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  3019. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  3020. /*Ethernet Page 1 */
  3021. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  3022. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  3023. Header; /*0x00 */
  3024. U32
  3025. Reserved0; /*0x08 */
  3026. U32
  3027. Flags; /*0x0C */
  3028. U8
  3029. MediaState; /*0x10 */
  3030. U8
  3031. Reserved1; /*0x11 */
  3032. U16
  3033. Reserved2; /*0x12 */
  3034. U8
  3035. MacAddress[6]; /*0x14 */
  3036. U8
  3037. Reserved3; /*0x1A */
  3038. U8
  3039. Reserved4; /*0x1B */
  3040. MPI2_ETHERNET_IP_ADDR
  3041. StaticIpAddress; /*0x1C */
  3042. MPI2_ETHERNET_IP_ADDR
  3043. StaticSubnetMask; /*0x2C */
  3044. MPI2_ETHERNET_IP_ADDR
  3045. StaticGatewayIpAddress; /*0x3C */
  3046. MPI2_ETHERNET_IP_ADDR
  3047. StaticDNS1IpAddress; /*0x4C */
  3048. MPI2_ETHERNET_IP_ADDR
  3049. StaticDNS2IpAddress; /*0x5C */
  3050. U32
  3051. Reserved5; /*0x6C */
  3052. U32
  3053. Reserved6; /*0x70 */
  3054. U32
  3055. Reserved7; /*0x74 */
  3056. U32
  3057. Reserved8; /*0x78 */
  3058. U8
  3059. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  3060. } MPI2_CONFIG_PAGE_ETHERNET_1,
  3061. *PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  3062. Mpi2EthernetPage1_t, *pMpi2EthernetPage1_t;
  3063. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  3064. /*values for Ethernet Page 1 Flags field */
  3065. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  3066. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  3067. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  3068. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  3069. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  3070. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  3071. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  3072. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  3073. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  3074. /*values for Ethernet Page 1 MediaState field */
  3075. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  3076. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  3077. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  3078. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  3079. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  3080. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  3081. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  3082. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  3083. /****************************************************************************
  3084. * Extended Manufacturing Config Pages
  3085. ****************************************************************************/
  3086. /*
  3087. *Generic structure to use for product-specific extended manufacturing pages
  3088. *(currently Extended Manufacturing Page 40 through Extended Manufacturing
  3089. *Page 60).
  3090. */
  3091. typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
  3092. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  3093. Header; /*0x00 */
  3094. U32
  3095. ProductSpecificInfo; /*0x08 */
  3096. } MPI2_CONFIG_PAGE_EXT_MAN_PS,
  3097. *PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
  3098. Mpi2ExtManufacturingPagePS_t,
  3099. *pMpi2ExtManufacturingPagePS_t;
  3100. /*PageVersion should be provided by product-specific code */
  3101. /****************************************************************************
  3102. * values for fields used by several types of PCIe Config Pages
  3103. ****************************************************************************/
  3104. /*values for NegotiatedLinkRates fields */
  3105. #define MPI26_PCIE_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  3106. /*link rates used for Negotiated Physical Link Rate */
  3107. #define MPI26_PCIE_NEG_LINK_RATE_UNKNOWN (0x00)
  3108. #define MPI26_PCIE_NEG_LINK_RATE_PHY_DISABLED (0x01)
  3109. #define MPI26_PCIE_NEG_LINK_RATE_2_5 (0x02)
  3110. #define MPI26_PCIE_NEG_LINK_RATE_5_0 (0x03)
  3111. #define MPI26_PCIE_NEG_LINK_RATE_8_0 (0x04)
  3112. #define MPI26_PCIE_NEG_LINK_RATE_16_0 (0x05)
  3113. /****************************************************************************
  3114. * PCIe IO Unit Config Pages (MPI v2.6 and later)
  3115. ****************************************************************************/
  3116. /*PCIe IO Unit Page 0 */
  3117. typedef struct _MPI26_PCIE_IO_UNIT0_PHY_DATA {
  3118. U8 Link; /*0x00 */
  3119. U8 LinkFlags; /*0x01 */
  3120. U8 PhyFlags; /*0x02 */
  3121. U8 NegotiatedLinkRate; /*0x03 */
  3122. U32 ControllerPhyDeviceInfo;/*0x04 */
  3123. U16 AttachedDevHandle; /*0x08 */
  3124. U16 ControllerDevHandle; /*0x0A */
  3125. U32 EnumerationStatus; /*0x0C */
  3126. U32 Reserved1; /*0x10 */
  3127. } MPI26_PCIE_IO_UNIT0_PHY_DATA,
  3128. *PTR_MPI26_PCIE_IO_UNIT0_PHY_DATA,
  3129. Mpi26PCIeIOUnit0PhyData_t, *pMpi26PCIeIOUnit0PhyData_t;
  3130. /*
  3131. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3132. *one and check the value returned for NumPhys at runtime.
  3133. */
  3134. #ifndef MPI26_PCIE_IOUNIT0_PHY_MAX
  3135. #define MPI26_PCIE_IOUNIT0_PHY_MAX (1)
  3136. #endif
  3137. typedef struct _MPI26_CONFIG_PAGE_PIOUNIT_0 {
  3138. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3139. U32 Reserved1; /*0x08 */
  3140. U8 NumPhys; /*0x0C */
  3141. U8 InitStatus; /*0x0D */
  3142. U16 Reserved3; /*0x0E */
  3143. MPI26_PCIE_IO_UNIT0_PHY_DATA
  3144. PhyData[MPI26_PCIE_IOUNIT0_PHY_MAX]; /*0x10 */
  3145. } MPI26_CONFIG_PAGE_PIOUNIT_0,
  3146. *PTR_MPI26_CONFIG_PAGE_PIOUNIT_0,
  3147. Mpi26PCIeIOUnitPage0_t, *pMpi26PCIeIOUnitPage0_t;
  3148. #define MPI26_PCIEIOUNITPAGE0_PAGEVERSION (0x00)
  3149. /*values for PCIe IO Unit Page 0 LinkFlags */
  3150. #define MPI26_PCIEIOUNIT0_LINKFLAGS_ENUMERATION_IN_PROGRESS (0x08)
  3151. /*values for PCIe IO Unit Page 0 PhyFlags */
  3152. #define MPI26_PCIEIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  3153. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3154. /*see mpi2_pci.h for values for PCIe IO Unit Page 0 ControllerPhyDeviceInfo
  3155. *values
  3156. */
  3157. /*values for PCIe IO Unit Page 0 EnumerationStatus */
  3158. #define MPI26_PCIEIOUNIT0_ES_MAX_SWITCHES_EXCEEDED (0x40000000)
  3159. #define MPI26_PCIEIOUNIT0_ES_MAX_DEVICES_EXCEEDED (0x20000000)
  3160. /*PCIe IO Unit Page 1 */
  3161. typedef struct _MPI26_PCIE_IO_UNIT1_PHY_DATA {
  3162. U8 Link; /*0x00 */
  3163. U8 LinkFlags; /*0x01 */
  3164. U8 PhyFlags; /*0x02 */
  3165. U8 MaxMinLinkRate; /*0x03 */
  3166. U32 ControllerPhyDeviceInfo; /*0x04 */
  3167. U32 Reserved1; /*0x08 */
  3168. } MPI26_PCIE_IO_UNIT1_PHY_DATA,
  3169. *PTR_MPI26_PCIE_IO_UNIT1_PHY_DATA,
  3170. Mpi26PCIeIOUnit1PhyData_t, *pMpi26PCIeIOUnit1PhyData_t;
  3171. /*values for LinkFlags */
  3172. #define MPI26_PCIEIOUNIT1_LINKFLAGS_DIS_SEPARATE_REFCLK (0x00)
  3173. #define MPI26_PCIEIOUNIT1_LINKFLAGS_SRIS_EN (0x01)
  3174. #define MPI26_PCIEIOUNIT1_LINKFLAGS_SRNS_EN (0x02)
  3175. /*
  3176. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3177. *one and check the value returned for NumPhys at runtime.
  3178. */
  3179. #ifndef MPI26_PCIE_IOUNIT1_PHY_MAX
  3180. #define MPI26_PCIE_IOUNIT1_PHY_MAX (1)
  3181. #endif
  3182. typedef struct _MPI26_CONFIG_PAGE_PIOUNIT_1 {
  3183. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3184. U16 ControlFlags; /*0x08 */
  3185. U16 Reserved; /*0x0A */
  3186. U16 AdditionalControlFlags; /*0x0C */
  3187. U16 NVMeMaxQueueDepth; /*0x0E */
  3188. U8 NumPhys; /*0x10 */
  3189. U8 DMDReportPCIe; /*0x11 */
  3190. U16 Reserved2; /*0x12 */
  3191. MPI26_PCIE_IO_UNIT1_PHY_DATA
  3192. PhyData[MPI26_PCIE_IOUNIT1_PHY_MAX];/*0x14 */
  3193. } MPI26_CONFIG_PAGE_PIOUNIT_1,
  3194. *PTR_MPI26_CONFIG_PAGE_PIOUNIT_1,
  3195. Mpi26PCIeIOUnitPage1_t, *pMpi26PCIeIOUnitPage1_t;
  3196. #define MPI26_PCIEIOUNITPAGE1_PAGEVERSION (0x00)
  3197. /*values for PCIe IO Unit Page 1 PhyFlags */
  3198. #define MPI26_PCIEIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  3199. #define MPI26_PCIEIOUNIT1_PHYFLAGS_ENDPOINT_ONLY (0x01)
  3200. /*values for PCIe IO Unit Page 1 MaxMinLinkRate */
  3201. #define MPI26_PCIEIOUNIT1_MAX_RATE_MASK (0xF0)
  3202. #define MPI26_PCIEIOUNIT1_MAX_RATE_SHIFT (4)
  3203. #define MPI26_PCIEIOUNIT1_MAX_RATE_2_5 (0x20)
  3204. #define MPI26_PCIEIOUNIT1_MAX_RATE_5_0 (0x30)
  3205. #define MPI26_PCIEIOUNIT1_MAX_RATE_8_0 (0x40)
  3206. #define MPI26_PCIEIOUNIT1_MAX_RATE_16_0 (0x50)
  3207. /*values for PCIe IO Unit Page 1 DMDReportPCIe */
  3208. #define MPI26_PCIEIOUNIT1_DMDRPT_UNIT_MASK (0x80)
  3209. #define MPI26_PCIEIOUNIT1_DMDRPT_UNIT_1_SEC (0x00)
  3210. #define MPI26_PCIEIOUNIT1_DMDRPT_UNIT_16_SEC (0x80)
  3211. #define MPI26_PCIEIOUNIT1_DMDRPT_DELAY_TIME_MASK (0x7F)
  3212. /*see mpi2_pci.h for values for PCIe IO Unit Page 0 ControllerPhyDeviceInfo
  3213. *values
  3214. */
  3215. /****************************************************************************
  3216. * PCIe Switch Config Pages (MPI v2.6 and later)
  3217. ****************************************************************************/
  3218. /*PCIe Switch Page 0 */
  3219. typedef struct _MPI26_CONFIG_PAGE_PSWITCH_0 {
  3220. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3221. U8 PhysicalPort; /*0x08 */
  3222. U8 Reserved1; /*0x09 */
  3223. U16 Reserved2; /*0x0A */
  3224. U16 DevHandle; /*0x0C */
  3225. U16 ParentDevHandle; /*0x0E */
  3226. U8 NumPorts; /*0x10 */
  3227. U8 PCIeLevel; /*0x11 */
  3228. U16 Reserved3; /*0x12 */
  3229. U32 Reserved4; /*0x14 */
  3230. U32 Reserved5; /*0x18 */
  3231. U32 Reserved6; /*0x1C */
  3232. } MPI26_CONFIG_PAGE_PSWITCH_0, *PTR_MPI26_CONFIG_PAGE_PSWITCH_0,
  3233. Mpi26PCIeSwitchPage0_t, *pMpi26PCIeSwitchPage0_t;
  3234. #define MPI26_PCIESWITCH0_PAGEVERSION (0x00)
  3235. /*PCIe Switch Page 1 */
  3236. typedef struct _MPI26_CONFIG_PAGE_PSWITCH_1 {
  3237. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3238. U8 PhysicalPort; /*0x08 */
  3239. U8 Reserved1; /*0x09 */
  3240. U16 Reserved2; /*0x0A */
  3241. U8 NumPorts; /*0x0C */
  3242. U8 PortNum; /*0x0D */
  3243. U16 AttachedDevHandle; /*0x0E */
  3244. U16 SwitchDevHandle; /*0x10 */
  3245. U8 NegotiatedPortWidth; /*0x12 */
  3246. U8 NegotiatedLinkRate; /*0x13 */
  3247. U32 Reserved4; /*0x14 */
  3248. U32 Reserved5; /*0x18 */
  3249. } MPI26_CONFIG_PAGE_PSWITCH_1, *PTR_MPI26_CONFIG_PAGE_PSWITCH_1,
  3250. Mpi26PCIeSwitchPage1_t, *pMpi26PCIeSwitchPage1_t;
  3251. #define MPI26_PCIESWITCH1_PAGEVERSION (0x00)
  3252. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3253. /* defines for the Flags field */
  3254. #define MPI26_PCIESWITCH1_2_RETIMER_PRESENCE (0x0002)
  3255. #define MPI26_PCIESWITCH1_RETIMER_PRESENCE (0x0001)
  3256. /****************************************************************************
  3257. * PCIe Device Config Pages (MPI v2.6 and later)
  3258. ****************************************************************************/
  3259. /*PCIe Device Page 0 */
  3260. typedef struct _MPI26_CONFIG_PAGE_PCIEDEV_0 {
  3261. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3262. U16 Slot; /*0x08 */
  3263. U16 EnclosureHandle; /*0x0A */
  3264. U64 WWID; /*0x0C */
  3265. U16 ParentDevHandle; /*0x14 */
  3266. U8 PortNum; /*0x16 */
  3267. U8 AccessStatus; /*0x17 */
  3268. U16 DevHandle; /*0x18 */
  3269. U8 PhysicalPort; /*0x1A */
  3270. U8 Reserved1; /*0x1B */
  3271. U32 DeviceInfo; /*0x1C */
  3272. U32 Flags; /*0x20 */
  3273. U8 SupportedLinkRates; /*0x24 */
  3274. U8 MaxPortWidth; /*0x25 */
  3275. U8 NegotiatedPortWidth; /*0x26 */
  3276. U8 NegotiatedLinkRate; /*0x27 */
  3277. U8 EnclosureLevel; /*0x28 */
  3278. U8 Reserved2; /*0x29 */
  3279. U16 Reserved3; /*0x2A */
  3280. U8 ConnectorName[4]; /*0x2C */
  3281. U32 Reserved4; /*0x30 */
  3282. U32 Reserved5; /*0x34 */
  3283. } MPI26_CONFIG_PAGE_PCIEDEV_0, *PTR_MPI26_CONFIG_PAGE_PCIEDEV_0,
  3284. Mpi26PCIeDevicePage0_t, *pMpi26PCIeDevicePage0_t;
  3285. #define MPI26_PCIEDEVICE0_PAGEVERSION (0x01)
  3286. /*values for PCIe Device Page 0 AccessStatus field */
  3287. #define MPI26_PCIEDEV0_ASTATUS_NO_ERRORS (0x00)
  3288. #define MPI26_PCIEDEV0_ASTATUS_NEEDS_INITIALIZATION (0x04)
  3289. #define MPI26_PCIEDEV0_ASTATUS_CAPABILITY_FAILED (0x02)
  3290. #define MPI26_PCIEDEV0_ASTATUS_DEVICE_BLOCKED (0x07)
  3291. #define MPI26_PCIEDEV0_ASTATUS_MEMORY_SPACE_ACCESS_FAILED (0x08)
  3292. #define MPI26_PCIEDEV0_ASTATUS_UNSUPPORTED_DEVICE (0x09)
  3293. #define MPI26_PCIEDEV0_ASTATUS_MSIX_REQUIRED (0x0A)
  3294. #define MPI26_PCIEDEV0_ASTATUS_UNKNOWN (0x10)
  3295. #define MPI26_PCIEDEV0_ASTATUS_NVME_READY_TIMEOUT (0x30)
  3296. #define MPI26_PCIEDEV0_ASTATUS_NVME_DEVCFG_UNSUPPORTED (0x31)
  3297. #define MPI26_PCIEDEV0_ASTATUS_NVME_IDENTIFY_FAILED (0x32)
  3298. #define MPI26_PCIEDEV0_ASTATUS_NVME_QCONFIG_FAILED (0x33)
  3299. #define MPI26_PCIEDEV0_ASTATUS_NVME_QCREATION_FAILED (0x34)
  3300. #define MPI26_PCIEDEV0_ASTATUS_NVME_EVENTCFG_FAILED (0x35)
  3301. #define MPI26_PCIEDEV0_ASTATUS_NVME_GET_FEATURE_STAT_FAILED (0x36)
  3302. #define MPI26_PCIEDEV0_ASTATUS_NVME_IDLE_TIMEOUT (0x37)
  3303. #define MPI26_PCIEDEV0_ASTATUS_NVME_FAILURE_STATUS (0x38)
  3304. #define MPI26_PCIEDEV0_ASTATUS_INIT_FAIL_MAX (0x3F)
  3305. /*see mpi2_pci.h for the MPI26_PCIE_DEVINFO_ defines used for the DeviceInfo
  3306. *field
  3307. */
  3308. /*values for PCIe Device Page 0 Flags field*/
  3309. #define MPI26_PCIEDEV0_FLAGS_2_RETIMER_PRESENCE (0x00020000)
  3310. #define MPI26_PCIEDEV0_FLAGS_RETIMER_PRESENCE (0x00010000)
  3311. #define MPI26_PCIEDEV0_FLAGS_UNAUTHORIZED_DEVICE (0x00008000)
  3312. #define MPI26_PCIEDEV0_FLAGS_ENABLED_FAST_PATH (0x00004000)
  3313. #define MPI26_PCIEDEV0_FLAGS_FAST_PATH_CAPABLE (0x00002000)
  3314. #define MPI26_PCIEDEV0_FLAGS_ASYNCHRONOUS_NOTIFICATION (0x00000400)
  3315. #define MPI26_PCIEDEV0_FLAGS_ATA_SW_PRESERVATION (0x00000200)
  3316. #define MPI26_PCIEDEV0_FLAGS_UNSUPPORTED_DEVICE (0x00000100)
  3317. #define MPI26_PCIEDEV0_FLAGS_ATA_48BIT_LBA_SUPPORTED (0x00000080)
  3318. #define MPI26_PCIEDEV0_FLAGS_ATA_SMART_SUPPORTED (0x00000040)
  3319. #define MPI26_PCIEDEV0_FLAGS_ATA_NCQ_SUPPORTED (0x00000020)
  3320. #define MPI26_PCIEDEV0_FLAGS_ATA_FUA_SUPPORTED (0x00000010)
  3321. #define MPI26_PCIEDEV0_FLAGS_ENCL_LEVEL_VALID (0x00000002)
  3322. #define MPI26_PCIEDEV0_FLAGS_DEVICE_PRESENT (0x00000001)
  3323. /* values for PCIe Device Page 0 SupportedLinkRates field */
  3324. #define MPI26_PCIEDEV0_LINK_RATE_16_0_SUPPORTED (0x08)
  3325. #define MPI26_PCIEDEV0_LINK_RATE_8_0_SUPPORTED (0x04)
  3326. #define MPI26_PCIEDEV0_LINK_RATE_5_0_SUPPORTED (0x02)
  3327. #define MPI26_PCIEDEV0_LINK_RATE_2_5_SUPPORTED (0x01)
  3328. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3329. /*PCIe Device Page 2 */
  3330. typedef struct _MPI26_CONFIG_PAGE_PCIEDEV_2 {
  3331. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3332. U16 DevHandle; /*0x08 */
  3333. U8 ControllerResetTO; /* 0x0A */
  3334. U8 Reserved1; /* 0x0B */
  3335. U32 MaximumDataTransferSize; /*0x0C */
  3336. U32 Capabilities; /*0x10 */
  3337. U16 NOIOB; /* 0x14 */
  3338. U16 ShutdownLatency; /* 0x16 */
  3339. U16 VendorID; /* 0x18 */
  3340. U16 DeviceID; /* 0x1A */
  3341. U16 SubsystemVendorID; /* 0x1C */
  3342. U16 SubsystemID; /* 0x1E */
  3343. U8 RevisionID; /* 0x20 */
  3344. U8 Reserved21[3]; /* 0x21 */
  3345. } MPI26_CONFIG_PAGE_PCIEDEV_2, *PTR_MPI26_CONFIG_PAGE_PCIEDEV_2,
  3346. Mpi26PCIeDevicePage2_t, *pMpi26PCIeDevicePage2_t;
  3347. #define MPI26_PCIEDEVICE2_PAGEVERSION (0x01)
  3348. /*defines for PCIe Device Page 2 Capabilities field */
  3349. #define MPI26_PCIEDEV2_CAP_DATA_BLK_ALIGN_AND_GRAN (0x00000008)
  3350. #define MPI26_PCIEDEV2_CAP_SGL_FORMAT (0x00000004)
  3351. #define MPI26_PCIEDEV2_CAP_BIT_BUCKET_SUPPORT (0x00000002)
  3352. #define MPI26_PCIEDEV2_CAP_SGL_SUPPORT (0x00000001)
  3353. /* Defines for the NOIOB field */
  3354. #define MPI26_PCIEDEV2_NOIOB_UNSUPPORTED (0x0000)
  3355. /****************************************************************************
  3356. * PCIe Link Config Pages (MPI v2.6 and later)
  3357. ****************************************************************************/
  3358. /*PCIe Link Page 1 */
  3359. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_1 {
  3360. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3361. U8 Link; /*0x08 */
  3362. U8 Reserved1; /*0x09 */
  3363. U16 Reserved2; /*0x0A */
  3364. U32 CorrectableErrorCount; /*0x0C */
  3365. U16 NonFatalErrorCount; /*0x10 */
  3366. U16 Reserved3; /*0x12 */
  3367. U16 FatalErrorCount; /*0x14 */
  3368. U16 Reserved4; /*0x16 */
  3369. } MPI26_CONFIG_PAGE_PCIELINK_1, *PTR_MPI26_CONFIG_PAGE_PCIELINK_1,
  3370. Mpi26PcieLinkPage1_t, *pMpi26PcieLinkPage1_t;
  3371. #define MPI26_PCIELINK1_PAGEVERSION (0x00)
  3372. /*PCIe Link Page 2 */
  3373. typedef struct _MPI26_PCIELINK2_LINK_EVENT {
  3374. U8 LinkEventCode; /*0x00 */
  3375. U8 Reserved1; /*0x01 */
  3376. U16 Reserved2; /*0x02 */
  3377. U32 LinkEventInfo; /*0x04 */
  3378. } MPI26_PCIELINK2_LINK_EVENT, *PTR_MPI26_PCIELINK2_LINK_EVENT,
  3379. Mpi26PcieLink2LinkEvent_t, *pMpi26PcieLink2LinkEvent_t;
  3380. /*use MPI26_PCIELINK3_EVTCODE_ for the LinkEventCode field */
  3381. /*
  3382. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3383. *one and check the value returned for NumLinkEvents at runtime.
  3384. */
  3385. #ifndef MPI26_PCIELINK2_LINK_EVENT_MAX
  3386. #define MPI26_PCIELINK2_LINK_EVENT_MAX (1)
  3387. #endif
  3388. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_2 {
  3389. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3390. U8 Link; /*0x08 */
  3391. U8 Reserved1; /*0x09 */
  3392. U16 Reserved2; /*0x0A */
  3393. U8 NumLinkEvents; /*0x0C */
  3394. U8 Reserved3; /*0x0D */
  3395. U16 Reserved4; /*0x0E */
  3396. MPI26_PCIELINK2_LINK_EVENT
  3397. LinkEvent[MPI26_PCIELINK2_LINK_EVENT_MAX]; /*0x10 */
  3398. } MPI26_CONFIG_PAGE_PCIELINK_2, *PTR_MPI26_CONFIG_PAGE_PCIELINK_2,
  3399. Mpi26PcieLinkPage2_t, *pMpi26PcieLinkPage2_t;
  3400. #define MPI26_PCIELINK2_PAGEVERSION (0x00)
  3401. /*PCIe Link Page 3 */
  3402. typedef struct _MPI26_PCIELINK3_LINK_EVENT_CONFIG {
  3403. U8 LinkEventCode; /*0x00 */
  3404. U8 Reserved1; /*0x01 */
  3405. U16 Reserved2; /*0x02 */
  3406. U8 CounterType; /*0x04 */
  3407. U8 ThresholdWindow; /*0x05 */
  3408. U8 TimeUnits; /*0x06 */
  3409. U8 Reserved3; /*0x07 */
  3410. U32 EventThreshold; /*0x08 */
  3411. U16 ThresholdFlags; /*0x0C */
  3412. U16 Reserved4; /*0x0E */
  3413. } MPI26_PCIELINK3_LINK_EVENT_CONFIG, *PTR_MPI26_PCIELINK3_LINK_EVENT_CONFIG,
  3414. Mpi26PcieLink3LinkEventConfig_t, *pMpi26PcieLink3LinkEventConfig_t;
  3415. /*values for LinkEventCode field */
  3416. #define MPI26_PCIELINK3_EVTCODE_NO_EVENT (0x00)
  3417. #define MPI26_PCIELINK3_EVTCODE_CORRECTABLE_ERROR_RECEIVED (0x01)
  3418. #define MPI26_PCIELINK3_EVTCODE_NON_FATAL_ERROR_RECEIVED (0x02)
  3419. #define MPI26_PCIELINK3_EVTCODE_FATAL_ERROR_RECEIVED (0x03)
  3420. #define MPI26_PCIELINK3_EVTCODE_DATA_LINK_ERROR_DETECTED (0x04)
  3421. #define MPI26_PCIELINK3_EVTCODE_TRANSACTION_LAYER_ERROR_DETECTED (0x05)
  3422. #define MPI26_PCIELINK3_EVTCODE_TLP_ECRC_ERROR_DETECTED (0x06)
  3423. #define MPI26_PCIELINK3_EVTCODE_POISONED_TLP (0x07)
  3424. #define MPI26_PCIELINK3_EVTCODE_RECEIVED_NAK_DLLP (0x08)
  3425. #define MPI26_PCIELINK3_EVTCODE_SENT_NAK_DLLP (0x09)
  3426. #define MPI26_PCIELINK3_EVTCODE_LTSSM_RECOVERY_STATE (0x0A)
  3427. #define MPI26_PCIELINK3_EVTCODE_LTSSM_RXL0S_STATE (0x0B)
  3428. #define MPI26_PCIELINK3_EVTCODE_LTSSM_TXL0S_STATE (0x0C)
  3429. #define MPI26_PCIELINK3_EVTCODE_LTSSM_L1_STATE (0x0D)
  3430. #define MPI26_PCIELINK3_EVTCODE_LTSSM_DISABLED_STATE (0x0E)
  3431. #define MPI26_PCIELINK3_EVTCODE_LTSSM_HOT_RESET_STATE (0x0F)
  3432. #define MPI26_PCIELINK3_EVTCODE_SYSTEM_ERROR (0x10)
  3433. #define MPI26_PCIELINK3_EVTCODE_DECODE_ERROR (0x11)
  3434. #define MPI26_PCIELINK3_EVTCODE_DISPARITY_ERROR (0x12)
  3435. /*values for the CounterType field */
  3436. #define MPI26_PCIELINK3_COUNTER_TYPE_WRAPPING (0x00)
  3437. #define MPI26_PCIELINK3_COUNTER_TYPE_SATURATING (0x01)
  3438. #define MPI26_PCIELINK3_COUNTER_TYPE_PEAK_VALUE (0x02)
  3439. /*values for the TimeUnits field */
  3440. #define MPI26_PCIELINK3_TM_UNITS_10_MICROSECONDS (0x00)
  3441. #define MPI26_PCIELINK3_TM_UNITS_100_MICROSECONDS (0x01)
  3442. #define MPI26_PCIELINK3_TM_UNITS_1_MILLISECOND (0x02)
  3443. #define MPI26_PCIELINK3_TM_UNITS_10_MILLISECONDS (0x03)
  3444. /*values for the ThresholdFlags field */
  3445. #define MPI26_PCIELINK3_TFLAGS_EVENT_NOTIFY (0x0001)
  3446. /*
  3447. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3448. *one and check the value returned for NumLinkEvents at runtime.
  3449. */
  3450. #ifndef MPI26_PCIELINK3_LINK_EVENT_MAX
  3451. #define MPI26_PCIELINK3_LINK_EVENT_MAX (1)
  3452. #endif
  3453. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_3 {
  3454. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3455. U8 Link; /*0x08 */
  3456. U8 Reserved1; /*0x09 */
  3457. U16 Reserved2; /*0x0A */
  3458. U8 NumLinkEvents; /*0x0C */
  3459. U8 Reserved3; /*0x0D */
  3460. U16 Reserved4; /*0x0E */
  3461. MPI26_PCIELINK3_LINK_EVENT_CONFIG
  3462. LinkEventConfig[MPI26_PCIELINK3_LINK_EVENT_MAX]; /*0x10 */
  3463. } MPI26_CONFIG_PAGE_PCIELINK_3, *PTR_MPI26_CONFIG_PAGE_PCIELINK_3,
  3464. Mpi26PcieLinkPage3_t, *pMpi26PcieLinkPage3_t;
  3465. #define MPI26_PCIELINK3_PAGEVERSION (0x00)
  3466. #endif