mpi2.h 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright 2000-2020 Broadcom Inc. All rights reserved.
  4. *
  5. *
  6. * Name: mpi2.h
  7. * Title: MPI Message independent structures and definitions
  8. * including System Interface Register Set and
  9. * scatter/gather formats.
  10. * Creation Date: June 21, 2006
  11. *
  12. * mpi2.h Version: 02.00.54
  13. *
  14. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  15. * prefix are for use only on MPI v2.5 products, and must not be used
  16. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  17. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  18. *
  19. * Version History
  20. * ---------------
  21. *
  22. * Date Version Description
  23. * -------- -------- ------------------------------------------------------
  24. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  25. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  26. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  27. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Moved ReplyPostHostIndex register to offset 0x6C of the
  29. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  30. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  31. * Added union of request descriptors.
  32. * Added union of reply descriptors.
  33. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  34. * Added define for MPI2_VERSION_02_00.
  35. * Fixed the size of the FunctionDependent5 field in the
  36. * MPI2_DEFAULT_REPLY structure.
  37. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  38. * Removed the MPI-defined Fault Codes and extended the
  39. * product specific codes up to 0xEFFF.
  40. * Added a sixth key value for the WriteSequence register
  41. * and changed the flush value to 0x0.
  42. * Added message function codes for Diagnostic Buffer Post
  43. * and Diagnsotic Release.
  44. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  45. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  46. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  47. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * Added #defines for marking a reply descriptor as unused.
  50. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  51. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  52. * Moved LUN field defines from mpi2_init.h.
  53. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  54. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  55. * In all request and reply descriptors, replaced VF_ID
  56. * field with MSIxIndex field.
  57. * Removed DevHandle field from
  58. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  59. * bytes reserved.
  60. * Added RAID Accelerator functionality.
  61. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  62. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  63. * Added MSI-x index mask and shift for Reply Post Host
  64. * Index register.
  65. * Added function code for Host Based Discovery Action.
  66. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  68. * Added defines for product-specific range of message
  69. * function codes, 0xF0 to 0xFF.
  70. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  71. * Added alternative defines for the SGE Direction bit.
  72. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  74. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  75. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  76. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  77. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  78. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  79. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  80. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  81. * Incorporating additions for MPI v2.5.
  82. * 02-06-12 02.00.24 Bumped MPI2_HEADER_VERSION_UNIT.
  83. * 03-29-12 02.00.25 Bumped MPI2_HEADER_VERSION_UNIT.
  84. * Added Hard Reset delay timings.
  85. * 07-10-12 02.00.26 Bumped MPI2_HEADER_VERSION_UNIT.
  86. * 07-26-12 02.00.27 Bumped MPI2_HEADER_VERSION_UNIT.
  87. * 11-27-12 02.00.28 Bumped MPI2_HEADER_VERSION_UNIT.
  88. * 12-20-12 02.00.29 Bumped MPI2_HEADER_VERSION_UNIT.
  89. * Added MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET.
  90. * 04-09-13 02.00.30 Bumped MPI2_HEADER_VERSION_UNIT.
  91. * 04-17-13 02.00.31 Bumped MPI2_HEADER_VERSION_UNIT.
  92. * 08-19-13 02.00.32 Bumped MPI2_HEADER_VERSION_UNIT.
  93. * 12-05-13 02.00.33 Bumped MPI2_HEADER_VERSION_UNIT.
  94. * 01-08-14 02.00.34 Bumped MPI2_HEADER_VERSION_UNIT
  95. * 06-13-14 02.00.35 Bumped MPI2_HEADER_VERSION_UNIT.
  96. * 11-18-14 02.00.36 Updated copyright information.
  97. * Bumped MPI2_HEADER_VERSION_UNIT.
  98. * 03-16-15 02.00.37 Bumped MPI2_HEADER_VERSION_UNIT.
  99. * Added Scratchpad registers to
  100. * MPI2_SYSTEM_INTERFACE_REGS.
  101. * Added MPI2_DIAG_SBR_RELOAD.
  102. * 03-19-15 02.00.38 Bumped MPI2_HEADER_VERSION_UNIT.
  103. * 05-25-15 02.00.39 Bumped MPI2_HEADER_VERSION_UNIT.
  104. * 08-25-15 02.00.40 Bumped MPI2_HEADER_VERSION_UNIT.
  105. * 12-15-15 02.00.41 Bumped MPI_HEADER_VERSION_UNIT
  106. * 01-01-16 02.00.42 Bumped MPI_HEADER_VERSION_UNIT
  107. * 04-05-16 02.00.43 Modified MPI26_DIAG_BOOT_DEVICE_SELECT defines
  108. * to be unique within first 32 characters.
  109. * Removed AHCI support.
  110. * Removed SOP support.
  111. * Bumped MPI2_HEADER_VERSION_UNIT.
  112. * 04-10-16 02.00.44 Bumped MPI2_HEADER_VERSION_UNIT.
  113. * 07-06-16 02.00.45 Bumped MPI2_HEADER_VERSION_UNIT.
  114. * 09-02-16 02.00.46 Bumped MPI2_HEADER_VERSION_UNIT.
  115. * 11-23-16 02.00.47 Bumped MPI2_HEADER_VERSION_UNIT.
  116. * 02-03-17 02.00.48 Bumped MPI2_HEADER_VERSION_UNIT.
  117. * 06-13-17 02.00.49 Bumped MPI2_HEADER_VERSION_UNIT.
  118. * 09-29-17 02.00.50 Bumped MPI2_HEADER_VERSION_UNIT.
  119. * 07-22-18 02.00.51 Added SECURE_BOOT define.
  120. * Bumped MPI2_HEADER_VERSION_UNIT
  121. * 08-15-18 02.00.52 Bumped MPI2_HEADER_VERSION_UNIT.
  122. * 08-28-18 02.00.53 Bumped MPI2_HEADER_VERSION_UNIT.
  123. * Added MPI2_IOCSTATUS_FAILURE
  124. * 12-17-18 02.00.54 Bumped MPI2_HEADER_VERSION_UNIT
  125. * 06-24-19 02.00.55 Bumped MPI2_HEADER_VERSION_UNIT
  126. * 08-01-19 02.00.56 Bumped MPI2_HEADER_VERSION_UNIT
  127. * 10-02-19 02.00.57 Bumped MPI2_HEADER_VERSION_UNIT
  128. * --------------------------------------------------------------------------
  129. */
  130. #ifndef MPI2_H
  131. #define MPI2_H
  132. /*****************************************************************************
  133. *
  134. * MPI Version Definitions
  135. *
  136. *****************************************************************************/
  137. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  138. #define MPI2_VERSION_MAJOR_SHIFT (8)
  139. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  140. #define MPI2_VERSION_MINOR_SHIFT (0)
  141. /*major version for all MPI v2.x */
  142. #define MPI2_VERSION_MAJOR (0x02)
  143. /*minor version for MPI v2.0 compatible products */
  144. #define MPI2_VERSION_MINOR (0x00)
  145. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  146. MPI2_VERSION_MINOR)
  147. #define MPI2_VERSION_02_00 (0x0200)
  148. /*minor version for MPI v2.5 compatible products */
  149. #define MPI25_VERSION_MINOR (0x05)
  150. #define MPI25_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  151. MPI25_VERSION_MINOR)
  152. #define MPI2_VERSION_02_05 (0x0205)
  153. /*minor version for MPI v2.6 compatible products */
  154. #define MPI26_VERSION_MINOR (0x06)
  155. #define MPI26_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  156. MPI26_VERSION_MINOR)
  157. #define MPI2_VERSION_02_06 (0x0206)
  158. /* Unit and Dev versioning for this MPI header set */
  159. #define MPI2_HEADER_VERSION_UNIT (0x39)
  160. #define MPI2_HEADER_VERSION_DEV (0x00)
  161. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  162. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  163. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  164. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  165. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | \
  166. MPI2_HEADER_VERSION_DEV)
  167. /*****************************************************************************
  168. *
  169. * IOC State Definitions
  170. *
  171. *****************************************************************************/
  172. #define MPI2_IOC_STATE_RESET (0x00000000)
  173. #define MPI2_IOC_STATE_READY (0x10000000)
  174. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  175. #define MPI2_IOC_STATE_FAULT (0x40000000)
  176. #define MPI2_IOC_STATE_COREDUMP (0x50000000)
  177. #define MPI2_IOC_STATE_MASK (0xF0000000)
  178. #define MPI2_IOC_STATE_SHIFT (28)
  179. /*Fault state range for prodcut specific codes */
  180. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  181. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  182. /*****************************************************************************
  183. *
  184. * System Interface Register Definitions
  185. *
  186. *****************************************************************************/
  187. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS {
  188. U32 Doorbell; /*0x00 */
  189. U32 WriteSequence; /*0x04 */
  190. U32 HostDiagnostic; /*0x08 */
  191. U32 Reserved1; /*0x0C */
  192. U32 DiagRWData; /*0x10 */
  193. U32 DiagRWAddressLow; /*0x14 */
  194. U32 DiagRWAddressHigh; /*0x18 */
  195. U32 Reserved2[5]; /*0x1C */
  196. U32 HostInterruptStatus; /*0x30 */
  197. U32 HostInterruptMask; /*0x34 */
  198. U32 DCRData; /*0x38 */
  199. U32 DCRAddress; /*0x3C */
  200. U32 Reserved3[2]; /*0x40 */
  201. U32 ReplyFreeHostIndex; /*0x48 */
  202. U32 Reserved4[8]; /*0x4C */
  203. U32 ReplyPostHostIndex; /*0x6C */
  204. U32 Reserved5; /*0x70 */
  205. U32 HCBSize; /*0x74 */
  206. U32 HCBAddressLow; /*0x78 */
  207. U32 HCBAddressHigh; /*0x7C */
  208. U32 Reserved6[12]; /*0x80 */
  209. U32 Scratchpad[4]; /*0xB0 */
  210. U32 RequestDescriptorPostLow; /*0xC0 */
  211. U32 RequestDescriptorPostHigh; /*0xC4 */
  212. U32 AtomicRequestDescriptorPost;/*0xC8 */
  213. U32 Reserved7[13]; /*0xCC */
  214. } MPI2_SYSTEM_INTERFACE_REGS,
  215. *PTR_MPI2_SYSTEM_INTERFACE_REGS,
  216. Mpi2SystemInterfaceRegs_t,
  217. *pMpi2SystemInterfaceRegs_t;
  218. /*
  219. *Defines for working with the Doorbell register.
  220. */
  221. #define MPI2_DOORBELL_OFFSET (0x00000000)
  222. /*IOC --> System values */
  223. #define MPI2_DOORBELL_USED (0x08000000)
  224. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  225. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  226. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  227. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  228. /*System --> IOC values */
  229. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  230. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  231. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  232. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  233. /*
  234. *Defines for the WriteSequence register
  235. */
  236. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  237. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  238. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  239. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  240. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  241. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  242. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  243. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  244. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  245. /*
  246. *Defines for the HostDiagnostic register
  247. */
  248. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  249. #define MPI26_DIAG_SECURE_BOOT (0x80000000)
  250. #define MPI2_DIAG_SBR_RELOAD (0x00002000)
  251. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  252. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  253. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  254. /* Defines for V7A/V7R HostDiagnostic Register */
  255. #define MPI26_DIAG_BOOT_DEVICE_SEL_64FLASH (0x00000000)
  256. #define MPI26_DIAG_BOOT_DEVICE_SEL_64HCDW (0x00000800)
  257. #define MPI26_DIAG_BOOT_DEVICE_SEL_32FLASH (0x00001000)
  258. #define MPI26_DIAG_BOOT_DEVICE_SEL_32HCDW (0x00001800)
  259. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  260. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  261. #define MPI2_DIAG_HCB_MODE (0x00000100)
  262. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  263. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  264. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  265. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  266. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  267. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  268. /*
  269. *Offsets for DiagRWData and address
  270. */
  271. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  272. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  273. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  274. /*
  275. *Defines for the HostInterruptStatus register
  276. */
  277. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  278. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  279. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  280. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  281. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  282. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  283. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  284. /*
  285. *Defines for the HostInterruptMask register
  286. */
  287. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  288. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  289. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  290. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  291. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  292. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  293. /*
  294. *Offsets for DCRData and address
  295. */
  296. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  297. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  298. /*
  299. *Offset for the Reply Free Queue
  300. */
  301. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  302. /*
  303. *Defines for the Reply Descriptor Post Queue
  304. */
  305. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  306. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  307. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  308. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  309. #define MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET (0x0000030C) /*MPI v2.5 only*/
  310. /*
  311. *Defines for the HCBSize and address
  312. */
  313. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  314. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  315. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  316. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  317. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  318. /*
  319. *Offsets for the Scratchpad registers
  320. */
  321. #define MPI26_SCRATCHPAD0_OFFSET (0x000000B0)
  322. #define MPI26_SCRATCHPAD1_OFFSET (0x000000B4)
  323. #define MPI26_SCRATCHPAD2_OFFSET (0x000000B8)
  324. #define MPI26_SCRATCHPAD3_OFFSET (0x000000BC)
  325. /*
  326. *Offsets for the Request Descriptor Post Queue
  327. */
  328. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  329. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  330. #define MPI26_ATOMIC_REQUEST_DESCRIPTOR_POST_OFFSET (0x000000C8)
  331. /*Hard Reset delay timings */
  332. #define MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC (50000)
  333. #define MPI2_HARD_RESET_PCIE_RESET_READ_WINDOW_MICRO_SEC (255000)
  334. #define MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC (256000)
  335. /*****************************************************************************
  336. *
  337. * Message Descriptors
  338. *
  339. *****************************************************************************/
  340. /*Request Descriptors */
  341. /*Default Request Descriptor */
  342. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR {
  343. U8 RequestFlags; /*0x00 */
  344. U8 MSIxIndex; /*0x01 */
  345. U16 SMID; /*0x02 */
  346. U16 LMID; /*0x04 */
  347. U16 DescriptorTypeDependent; /*0x06 */
  348. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  349. *PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  350. Mpi2DefaultRequestDescriptor_t,
  351. *pMpi2DefaultRequestDescriptor_t;
  352. /*defines for the RequestFlags field */
  353. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x1E)
  354. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_RSHIFT (1)
  355. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  356. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  357. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  358. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  359. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  360. #define MPI25_REQ_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO (0x0C)
  361. #define MPI26_REQ_DESCRIPT_FLAGS_PCIE_ENCAPSULATED (0x10)
  362. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  363. /*High Priority Request Descriptor */
  364. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR {
  365. U8 RequestFlags; /*0x00 */
  366. U8 MSIxIndex; /*0x01 */
  367. U16 SMID; /*0x02 */
  368. U16 LMID; /*0x04 */
  369. U16 Reserved1; /*0x06 */
  370. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  371. *PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  372. Mpi2HighPriorityRequestDescriptor_t,
  373. *pMpi2HighPriorityRequestDescriptor_t;
  374. /*SCSI IO Request Descriptor */
  375. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR {
  376. U8 RequestFlags; /*0x00 */
  377. U8 MSIxIndex; /*0x01 */
  378. U16 SMID; /*0x02 */
  379. U16 LMID; /*0x04 */
  380. U16 DevHandle; /*0x06 */
  381. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  382. *PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  383. Mpi2SCSIIORequestDescriptor_t,
  384. *pMpi2SCSIIORequestDescriptor_t;
  385. /*SCSI Target Request Descriptor */
  386. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR {
  387. U8 RequestFlags; /*0x00 */
  388. U8 MSIxIndex; /*0x01 */
  389. U16 SMID; /*0x02 */
  390. U16 LMID; /*0x04 */
  391. U16 IoIndex; /*0x06 */
  392. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  393. *PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  394. Mpi2SCSITargetRequestDescriptor_t,
  395. *pMpi2SCSITargetRequestDescriptor_t;
  396. /*RAID Accelerator Request Descriptor */
  397. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  398. U8 RequestFlags; /*0x00 */
  399. U8 MSIxIndex; /*0x01 */
  400. U16 SMID; /*0x02 */
  401. U16 LMID; /*0x04 */
  402. U16 Reserved; /*0x06 */
  403. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  404. *PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  405. Mpi2RAIDAcceleratorRequestDescriptor_t,
  406. *pMpi2RAIDAcceleratorRequestDescriptor_t;
  407. /*Fast Path SCSI IO Request Descriptor */
  408. typedef MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  409. MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR,
  410. *PTR_MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR,
  411. Mpi25FastPathSCSIIORequestDescriptor_t,
  412. *pMpi25FastPathSCSIIORequestDescriptor_t;
  413. /*PCIe Encapsulated Request Descriptor */
  414. typedef MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  415. MPI26_PCIE_ENCAPSULATED_REQUEST_DESCRIPTOR,
  416. *PTR_MPI26_PCIE_ENCAPSULATED_REQUEST_DESCRIPTOR,
  417. Mpi26PCIeEncapsulatedRequestDescriptor_t,
  418. *pMpi26PCIeEncapsulatedRequestDescriptor_t;
  419. /*union of Request Descriptors */
  420. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION {
  421. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  422. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  423. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  424. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  425. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  426. MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR FastPathSCSIIO;
  427. MPI26_PCIE_ENCAPSULATED_REQUEST_DESCRIPTOR PCIeEncapsulated;
  428. U64 Words;
  429. } MPI2_REQUEST_DESCRIPTOR_UNION,
  430. *PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  431. Mpi2RequestDescriptorUnion_t,
  432. *pMpi2RequestDescriptorUnion_t;
  433. /*Atomic Request Descriptors */
  434. /*
  435. * All Atomic Request Descriptors have the same format, so the following
  436. * structure is used for all Atomic Request Descriptors:
  437. * Atomic Default Request Descriptor
  438. * Atomic High Priority Request Descriptor
  439. * Atomic SCSI IO Request Descriptor
  440. * Atomic SCSI Target Request Descriptor
  441. * Atomic RAID Accelerator Request Descriptor
  442. * Atomic Fast Path SCSI IO Request Descriptor
  443. * Atomic PCIe Encapsulated Request Descriptor
  444. */
  445. /*Atomic Request Descriptor */
  446. typedef struct _MPI26_ATOMIC_REQUEST_DESCRIPTOR {
  447. U8 RequestFlags; /* 0x00 */
  448. U8 MSIxIndex; /* 0x01 */
  449. U16 SMID; /* 0x02 */
  450. } MPI26_ATOMIC_REQUEST_DESCRIPTOR,
  451. *PTR_MPI26_ATOMIC_REQUEST_DESCRIPTOR,
  452. Mpi26AtomicRequestDescriptor_t,
  453. *pMpi26AtomicRequestDescriptor_t;
  454. /*for the RequestFlags field, use the same
  455. *defines as MPI2_DEFAULT_REQUEST_DESCRIPTOR
  456. */
  457. /*Reply Descriptors */
  458. /*Default Reply Descriptor */
  459. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR {
  460. U8 ReplyFlags; /*0x00 */
  461. U8 MSIxIndex; /*0x01 */
  462. U16 DescriptorTypeDependent1; /*0x02 */
  463. U32 DescriptorTypeDependent2; /*0x04 */
  464. } MPI2_DEFAULT_REPLY_DESCRIPTOR,
  465. *PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  466. Mpi2DefaultReplyDescriptor_t,
  467. *pMpi2DefaultReplyDescriptor_t;
  468. /*defines for the ReplyFlags field */
  469. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  470. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  471. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  472. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  473. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  474. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  475. #define MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS (0x06)
  476. #define MPI26_RPY_DESCRIPT_FLAGS_PCIE_ENCAPSULATED_SUCCESS (0x08)
  477. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  478. /*values for marking a reply descriptor as unused */
  479. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  480. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  481. /*Address Reply Descriptor */
  482. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR {
  483. U8 ReplyFlags; /*0x00 */
  484. U8 MSIxIndex; /*0x01 */
  485. U16 SMID; /*0x02 */
  486. U32 ReplyFrameAddress; /*0x04 */
  487. } MPI2_ADDRESS_REPLY_DESCRIPTOR,
  488. *PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  489. Mpi2AddressReplyDescriptor_t,
  490. *pMpi2AddressReplyDescriptor_t;
  491. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  492. /*SCSI IO Success Reply Descriptor */
  493. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR {
  494. U8 ReplyFlags; /*0x00 */
  495. U8 MSIxIndex; /*0x01 */
  496. U16 SMID; /*0x02 */
  497. U16 TaskTag; /*0x04 */
  498. U16 Reserved1; /*0x06 */
  499. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  500. *PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  501. Mpi2SCSIIOSuccessReplyDescriptor_t,
  502. *pMpi2SCSIIOSuccessReplyDescriptor_t;
  503. /*TargetAssist Success Reply Descriptor */
  504. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR {
  505. U8 ReplyFlags; /*0x00 */
  506. U8 MSIxIndex; /*0x01 */
  507. U16 SMID; /*0x02 */
  508. U8 SequenceNumber; /*0x04 */
  509. U8 Reserved1; /*0x05 */
  510. U16 IoIndex; /*0x06 */
  511. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  512. *PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  513. Mpi2TargetAssistSuccessReplyDescriptor_t,
  514. *pMpi2TargetAssistSuccessReplyDescriptor_t;
  515. /*Target Command Buffer Reply Descriptor */
  516. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR {
  517. U8 ReplyFlags; /*0x00 */
  518. U8 MSIxIndex; /*0x01 */
  519. U8 VP_ID; /*0x02 */
  520. U8 Flags; /*0x03 */
  521. U16 InitiatorDevHandle; /*0x04 */
  522. U16 IoIndex; /*0x06 */
  523. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  524. *PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  525. Mpi2TargetCommandBufferReplyDescriptor_t,
  526. *pMpi2TargetCommandBufferReplyDescriptor_t;
  527. /*defines for Flags field */
  528. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  529. /*RAID Accelerator Success Reply Descriptor */
  530. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  531. U8 ReplyFlags; /*0x00 */
  532. U8 MSIxIndex; /*0x01 */
  533. U16 SMID; /*0x02 */
  534. U32 Reserved; /*0x04 */
  535. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  536. *PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  537. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  538. *pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  539. /*Fast Path SCSI IO Success Reply Descriptor */
  540. typedef MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  541. MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  542. *PTR_MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  543. Mpi25FastPathSCSIIOSuccessReplyDescriptor_t,
  544. *pMpi25FastPathSCSIIOSuccessReplyDescriptor_t;
  545. /*PCIe Encapsulated Success Reply Descriptor */
  546. typedef MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR
  547. MPI26_PCIE_ENCAPSULATED_SUCCESS_REPLY_DESCRIPTOR,
  548. *PTR_MPI26_PCIE_ENCAPSULATED_SUCCESS_REPLY_DESCRIPTOR,
  549. Mpi26PCIeEncapsulatedSuccessReplyDescriptor_t,
  550. *pMpi26PCIeEncapsulatedSuccessReplyDescriptor_t;
  551. /*union of Reply Descriptors */
  552. typedef union _MPI2_REPLY_DESCRIPTORS_UNION {
  553. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  554. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  555. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  556. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  557. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  558. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  559. MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR FastPathSCSIIOSuccess;
  560. MPI26_PCIE_ENCAPSULATED_SUCCESS_REPLY_DESCRIPTOR
  561. PCIeEncapsulatedSuccess;
  562. U64 Words;
  563. } MPI2_REPLY_DESCRIPTORS_UNION,
  564. *PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  565. Mpi2ReplyDescriptorsUnion_t,
  566. *pMpi2ReplyDescriptorsUnion_t;
  567. /*****************************************************************************
  568. *
  569. * Message Functions
  570. *
  571. *****************************************************************************/
  572. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00)
  573. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01)
  574. #define MPI2_FUNCTION_IOC_INIT (0x02)
  575. #define MPI2_FUNCTION_IOC_FACTS (0x03)
  576. #define MPI2_FUNCTION_CONFIG (0x04)
  577. #define MPI2_FUNCTION_PORT_FACTS (0x05)
  578. #define MPI2_FUNCTION_PORT_ENABLE (0x06)
  579. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07)
  580. #define MPI2_FUNCTION_EVENT_ACK (0x08)
  581. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09)
  582. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B)
  583. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C)
  584. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D)
  585. #define MPI2_FUNCTION_FW_UPLOAD (0x12)
  586. #define MPI2_FUNCTION_RAID_ACTION (0x15)
  587. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16)
  588. #define MPI2_FUNCTION_TOOLBOX (0x17)
  589. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18)
  590. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A)
  591. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B)
  592. #define MPI2_FUNCTION_IO_UNIT_CONTROL (0x1B)
  593. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C)
  594. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D)
  595. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E)
  596. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24)
  597. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25)
  598. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C)
  599. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  600. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  601. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  602. #define MPI2_FUNCTION_NVME_ENCAPSULATED (0x33)
  603. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  604. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  605. /*Doorbell functions */
  606. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  607. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  608. /*****************************************************************************
  609. *
  610. * IOC Status Values
  611. *
  612. *****************************************************************************/
  613. /*mask for IOCStatus status value */
  614. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  615. /****************************************************************************
  616. * Common IOCStatus values for all replies
  617. ****************************************************************************/
  618. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  619. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  620. #define MPI2_IOCSTATUS_BUSY (0x0002)
  621. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  622. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  623. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  624. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  625. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  626. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  627. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  628. /*MPI v2.6 and later */
  629. #define MPI2_IOCSTATUS_INSUFFICIENT_POWER (0x000A)
  630. #define MPI2_IOCSTATUS_FAILURE (0x000F)
  631. /****************************************************************************
  632. * Config IOCStatus values
  633. ****************************************************************************/
  634. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  635. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  636. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  637. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  638. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  639. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  640. /****************************************************************************
  641. * SCSI IO Reply
  642. ****************************************************************************/
  643. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  644. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  645. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  646. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  647. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  648. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  649. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  650. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  651. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  652. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  653. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  654. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  655. /****************************************************************************
  656. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  657. ****************************************************************************/
  658. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  659. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  660. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  661. /****************************************************************************
  662. * SCSI Target values
  663. ****************************************************************************/
  664. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  665. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  666. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  667. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  668. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  669. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  670. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  671. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  672. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  673. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  674. /****************************************************************************
  675. * Serial Attached SCSI values
  676. ****************************************************************************/
  677. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  678. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  679. /****************************************************************************
  680. * Diagnostic Buffer Post / Diagnostic Release values
  681. ****************************************************************************/
  682. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  683. /****************************************************************************
  684. * RAID Accelerator values
  685. ****************************************************************************/
  686. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  687. /****************************************************************************
  688. * IOCStatus flag to indicate that log info is available
  689. ****************************************************************************/
  690. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  691. /****************************************************************************
  692. * IOCLogInfo Types
  693. ****************************************************************************/
  694. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  695. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  696. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  697. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  698. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  699. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  700. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  701. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  702. /*****************************************************************************
  703. *
  704. * Standard Message Structures
  705. *
  706. *****************************************************************************/
  707. /****************************************************************************
  708. *Request Message Header for all request messages
  709. ****************************************************************************/
  710. typedef struct _MPI2_REQUEST_HEADER {
  711. U16 FunctionDependent1; /*0x00 */
  712. U8 ChainOffset; /*0x02 */
  713. U8 Function; /*0x03 */
  714. U16 FunctionDependent2; /*0x04 */
  715. U8 FunctionDependent3; /*0x06 */
  716. U8 MsgFlags; /*0x07 */
  717. U8 VP_ID; /*0x08 */
  718. U8 VF_ID; /*0x09 */
  719. U16 Reserved1; /*0x0A */
  720. } MPI2_REQUEST_HEADER, *PTR_MPI2_REQUEST_HEADER,
  721. MPI2RequestHeader_t, *pMPI2RequestHeader_t;
  722. /****************************************************************************
  723. * Default Reply
  724. ****************************************************************************/
  725. typedef struct _MPI2_DEFAULT_REPLY {
  726. U16 FunctionDependent1; /*0x00 */
  727. U8 MsgLength; /*0x02 */
  728. U8 Function; /*0x03 */
  729. U16 FunctionDependent2; /*0x04 */
  730. U8 FunctionDependent3; /*0x06 */
  731. U8 MsgFlags; /*0x07 */
  732. U8 VP_ID; /*0x08 */
  733. U8 VF_ID; /*0x09 */
  734. U16 Reserved1; /*0x0A */
  735. U16 FunctionDependent5; /*0x0C */
  736. U16 IOCStatus; /*0x0E */
  737. U32 IOCLogInfo; /*0x10 */
  738. } MPI2_DEFAULT_REPLY, *PTR_MPI2_DEFAULT_REPLY,
  739. MPI2DefaultReply_t, *pMPI2DefaultReply_t;
  740. /*common version structure/union used in messages and configuration pages */
  741. typedef struct _MPI2_VERSION_STRUCT {
  742. U8 Dev; /*0x00 */
  743. U8 Unit; /*0x01 */
  744. U8 Minor; /*0x02 */
  745. U8 Major; /*0x03 */
  746. } MPI2_VERSION_STRUCT;
  747. typedef union _MPI2_VERSION_UNION {
  748. MPI2_VERSION_STRUCT Struct;
  749. U32 Word;
  750. } MPI2_VERSION_UNION;
  751. /*LUN field defines, common to many structures */
  752. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  753. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  754. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  755. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  756. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  757. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  758. /*****************************************************************************
  759. *
  760. * Fusion-MPT MPI Scatter Gather Elements
  761. *
  762. *****************************************************************************/
  763. /****************************************************************************
  764. * MPI Simple Element structures
  765. ****************************************************************************/
  766. typedef struct _MPI2_SGE_SIMPLE32 {
  767. U32 FlagsLength;
  768. U32 Address;
  769. } MPI2_SGE_SIMPLE32, *PTR_MPI2_SGE_SIMPLE32,
  770. Mpi2SGESimple32_t, *pMpi2SGESimple32_t;
  771. typedef struct _MPI2_SGE_SIMPLE64 {
  772. U32 FlagsLength;
  773. U64 Address;
  774. } MPI2_SGE_SIMPLE64, *PTR_MPI2_SGE_SIMPLE64,
  775. Mpi2SGESimple64_t, *pMpi2SGESimple64_t;
  776. typedef struct _MPI2_SGE_SIMPLE_UNION {
  777. U32 FlagsLength;
  778. union {
  779. U32 Address32;
  780. U64 Address64;
  781. } u;
  782. } MPI2_SGE_SIMPLE_UNION,
  783. *PTR_MPI2_SGE_SIMPLE_UNION,
  784. Mpi2SGESimpleUnion_t,
  785. *pMpi2SGESimpleUnion_t;
  786. /****************************************************************************
  787. * MPI Chain Element structures - for MPI v2.0 products only
  788. ****************************************************************************/
  789. typedef struct _MPI2_SGE_CHAIN32 {
  790. U16 Length;
  791. U8 NextChainOffset;
  792. U8 Flags;
  793. U32 Address;
  794. } MPI2_SGE_CHAIN32, *PTR_MPI2_SGE_CHAIN32,
  795. Mpi2SGEChain32_t, *pMpi2SGEChain32_t;
  796. typedef struct _MPI2_SGE_CHAIN64 {
  797. U16 Length;
  798. U8 NextChainOffset;
  799. U8 Flags;
  800. U64 Address;
  801. } MPI2_SGE_CHAIN64, *PTR_MPI2_SGE_CHAIN64,
  802. Mpi2SGEChain64_t, *pMpi2SGEChain64_t;
  803. typedef struct _MPI2_SGE_CHAIN_UNION {
  804. U16 Length;
  805. U8 NextChainOffset;
  806. U8 Flags;
  807. union {
  808. U32 Address32;
  809. U64 Address64;
  810. } u;
  811. } MPI2_SGE_CHAIN_UNION,
  812. *PTR_MPI2_SGE_CHAIN_UNION,
  813. Mpi2SGEChainUnion_t,
  814. *pMpi2SGEChainUnion_t;
  815. /****************************************************************************
  816. * MPI Transaction Context Element structures - for MPI v2.0 products only
  817. ****************************************************************************/
  818. typedef struct _MPI2_SGE_TRANSACTION32 {
  819. U8 Reserved;
  820. U8 ContextSize;
  821. U8 DetailsLength;
  822. U8 Flags;
  823. U32 TransactionContext[1];
  824. U32 TransactionDetails[1];
  825. } MPI2_SGE_TRANSACTION32,
  826. *PTR_MPI2_SGE_TRANSACTION32,
  827. Mpi2SGETransaction32_t,
  828. *pMpi2SGETransaction32_t;
  829. typedef struct _MPI2_SGE_TRANSACTION64 {
  830. U8 Reserved;
  831. U8 ContextSize;
  832. U8 DetailsLength;
  833. U8 Flags;
  834. U32 TransactionContext[2];
  835. U32 TransactionDetails[1];
  836. } MPI2_SGE_TRANSACTION64,
  837. *PTR_MPI2_SGE_TRANSACTION64,
  838. Mpi2SGETransaction64_t,
  839. *pMpi2SGETransaction64_t;
  840. typedef struct _MPI2_SGE_TRANSACTION96 {
  841. U8 Reserved;
  842. U8 ContextSize;
  843. U8 DetailsLength;
  844. U8 Flags;
  845. U32 TransactionContext[3];
  846. U32 TransactionDetails[1];
  847. } MPI2_SGE_TRANSACTION96, *PTR_MPI2_SGE_TRANSACTION96,
  848. Mpi2SGETransaction96_t, *pMpi2SGETransaction96_t;
  849. typedef struct _MPI2_SGE_TRANSACTION128 {
  850. U8 Reserved;
  851. U8 ContextSize;
  852. U8 DetailsLength;
  853. U8 Flags;
  854. U32 TransactionContext[4];
  855. U32 TransactionDetails[1];
  856. } MPI2_SGE_TRANSACTION128, *PTR_MPI2_SGE_TRANSACTION128,
  857. Mpi2SGETransaction_t128, *pMpi2SGETransaction_t128;
  858. typedef struct _MPI2_SGE_TRANSACTION_UNION {
  859. U8 Reserved;
  860. U8 ContextSize;
  861. U8 DetailsLength;
  862. U8 Flags;
  863. union {
  864. U32 TransactionContext32[1];
  865. U32 TransactionContext64[2];
  866. U32 TransactionContext96[3];
  867. U32 TransactionContext128[4];
  868. } u;
  869. U32 TransactionDetails[1];
  870. } MPI2_SGE_TRANSACTION_UNION,
  871. *PTR_MPI2_SGE_TRANSACTION_UNION,
  872. Mpi2SGETransactionUnion_t,
  873. *pMpi2SGETransactionUnion_t;
  874. /****************************************************************************
  875. * MPI SGE union for IO SGL's - for MPI v2.0 products only
  876. ****************************************************************************/
  877. typedef struct _MPI2_MPI_SGE_IO_UNION {
  878. union {
  879. MPI2_SGE_SIMPLE_UNION Simple;
  880. MPI2_SGE_CHAIN_UNION Chain;
  881. } u;
  882. } MPI2_MPI_SGE_IO_UNION, *PTR_MPI2_MPI_SGE_IO_UNION,
  883. Mpi2MpiSGEIOUnion_t, *pMpi2MpiSGEIOUnion_t;
  884. /****************************************************************************
  885. * MPI SGE union for SGL's with Simple and Transaction elements - for MPI v2.0 products only
  886. ****************************************************************************/
  887. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION {
  888. union {
  889. MPI2_SGE_SIMPLE_UNION Simple;
  890. MPI2_SGE_TRANSACTION_UNION Transaction;
  891. } u;
  892. } MPI2_SGE_TRANS_SIMPLE_UNION,
  893. *PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  894. Mpi2SGETransSimpleUnion_t,
  895. *pMpi2SGETransSimpleUnion_t;
  896. /****************************************************************************
  897. * All MPI SGE types union
  898. ****************************************************************************/
  899. typedef struct _MPI2_MPI_SGE_UNION {
  900. union {
  901. MPI2_SGE_SIMPLE_UNION Simple;
  902. MPI2_SGE_CHAIN_UNION Chain;
  903. MPI2_SGE_TRANSACTION_UNION Transaction;
  904. } u;
  905. } MPI2_MPI_SGE_UNION, *PTR_MPI2_MPI_SGE_UNION,
  906. Mpi2MpiSgeUnion_t, *pMpi2MpiSgeUnion_t;
  907. /****************************************************************************
  908. * MPI SGE field definition and masks
  909. ****************************************************************************/
  910. /*Flags field bit definitions */
  911. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  912. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  913. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  914. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  915. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  916. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  917. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  918. #define MPI2_SGE_FLAGS_SHIFT (24)
  919. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  920. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  921. /*Element Type */
  922. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  923. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  924. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  925. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  926. /*Address location */
  927. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  928. /*Direction */
  929. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  930. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  931. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  932. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  933. /*Address Size */
  934. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  935. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  936. /*Context Size */
  937. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  938. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  939. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  940. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  941. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  942. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  943. /****************************************************************************
  944. * MPI SGE operation Macros
  945. ****************************************************************************/
  946. /*SIMPLE FlagsLength manipulations... */
  947. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  948. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> \
  949. MPI2_SGE_FLAGS_SHIFT)
  950. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  951. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  952. #define MPI2_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_SGE_SET_FLAGS(f) | \
  953. MPI2_SGE_LENGTH(l))
  954. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  955. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  956. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg, f, l) ((psg)->FlagsLength = \
  957. MPI2_SGE_SET_FLAGS_LENGTH(f, l))
  958. /*CAUTION - The following are READ-MODIFY-WRITE! */
  959. #define MPI2_pSGE_SET_FLAGS(psg, f) ((psg)->FlagsLength |= \
  960. MPI2_SGE_SET_FLAGS(f))
  961. #define MPI2_pSGE_SET_LENGTH(psg, l) ((psg)->FlagsLength |= \
  962. MPI2_SGE_LENGTH(l))
  963. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> \
  964. MPI2_SGE_CHAIN_OFFSET_SHIFT)
  965. /*****************************************************************************
  966. *
  967. * Fusion-MPT IEEE Scatter Gather Elements
  968. *
  969. *****************************************************************************/
  970. /****************************************************************************
  971. * IEEE Simple Element structures
  972. ****************************************************************************/
  973. /*MPI2_IEEE_SGE_SIMPLE32 is for MPI v2.0 products only */
  974. typedef struct _MPI2_IEEE_SGE_SIMPLE32 {
  975. U32 Address;
  976. U32 FlagsLength;
  977. } MPI2_IEEE_SGE_SIMPLE32, *PTR_MPI2_IEEE_SGE_SIMPLE32,
  978. Mpi2IeeeSgeSimple32_t, *pMpi2IeeeSgeSimple32_t;
  979. typedef struct _MPI2_IEEE_SGE_SIMPLE64 {
  980. U64 Address;
  981. U32 Length;
  982. U16 Reserved1;
  983. U8 Reserved2;
  984. U8 Flags;
  985. } MPI2_IEEE_SGE_SIMPLE64, *PTR_MPI2_IEEE_SGE_SIMPLE64,
  986. Mpi2IeeeSgeSimple64_t, *pMpi2IeeeSgeSimple64_t;
  987. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION {
  988. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  989. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  990. } MPI2_IEEE_SGE_SIMPLE_UNION,
  991. *PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  992. Mpi2IeeeSgeSimpleUnion_t,
  993. *pMpi2IeeeSgeSimpleUnion_t;
  994. /****************************************************************************
  995. * IEEE Chain Element structures
  996. ****************************************************************************/
  997. /*MPI2_IEEE_SGE_CHAIN32 is for MPI v2.0 products only */
  998. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  999. /*MPI2_IEEE_SGE_CHAIN64 is for MPI v2.0 products only */
  1000. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  1001. typedef union _MPI2_IEEE_SGE_CHAIN_UNION {
  1002. MPI2_IEEE_SGE_CHAIN32 Chain32;
  1003. MPI2_IEEE_SGE_CHAIN64 Chain64;
  1004. } MPI2_IEEE_SGE_CHAIN_UNION,
  1005. *PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  1006. Mpi2IeeeSgeChainUnion_t,
  1007. *pMpi2IeeeSgeChainUnion_t;
  1008. /*MPI25_IEEE_SGE_CHAIN64 is for MPI v2.5 and later */
  1009. typedef struct _MPI25_IEEE_SGE_CHAIN64 {
  1010. U64 Address;
  1011. U32 Length;
  1012. U16 Reserved1;
  1013. U8 NextChainOffset;
  1014. U8 Flags;
  1015. } MPI25_IEEE_SGE_CHAIN64,
  1016. *PTR_MPI25_IEEE_SGE_CHAIN64,
  1017. Mpi25IeeeSgeChain64_t,
  1018. *pMpi25IeeeSgeChain64_t;
  1019. /****************************************************************************
  1020. * All IEEE SGE types union
  1021. ****************************************************************************/
  1022. /*MPI2_IEEE_SGE_UNION is for MPI v2.0 products only */
  1023. typedef struct _MPI2_IEEE_SGE_UNION {
  1024. union {
  1025. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  1026. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  1027. } u;
  1028. } MPI2_IEEE_SGE_UNION, *PTR_MPI2_IEEE_SGE_UNION,
  1029. Mpi2IeeeSgeUnion_t, *pMpi2IeeeSgeUnion_t;
  1030. /****************************************************************************
  1031. * IEEE SGE union for IO SGL's
  1032. ****************************************************************************/
  1033. typedef union _MPI25_SGE_IO_UNION {
  1034. MPI2_IEEE_SGE_SIMPLE64 IeeeSimple;
  1035. MPI25_IEEE_SGE_CHAIN64 IeeeChain;
  1036. } MPI25_SGE_IO_UNION, *PTR_MPI25_SGE_IO_UNION,
  1037. Mpi25SGEIOUnion_t, *pMpi25SGEIOUnion_t;
  1038. /****************************************************************************
  1039. * IEEE SGE field definitions and masks
  1040. ****************************************************************************/
  1041. /*Flags field bit definitions */
  1042. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  1043. #define MPI25_IEEE_SGE_FLAGS_END_OF_LIST (0x40)
  1044. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  1045. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  1046. /*Element Type */
  1047. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  1048. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  1049. /*Next Segment Format */
  1050. #define MPI26_IEEE_SGE_FLAGS_NSF_MASK (0x1C)
  1051. #define MPI26_IEEE_SGE_FLAGS_NSF_MPI_IEEE (0x00)
  1052. #define MPI26_IEEE_SGE_FLAGS_NSF_NVME_PRP (0x08)
  1053. #define MPI26_IEEE_SGE_FLAGS_NSF_NVME_SGL (0x10)
  1054. /*Data Location Address Space */
  1055. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  1056. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  1057. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  1058. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  1059. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  1060. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  1061. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  1062. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR)
  1063. #define MPI26_IEEE_SGE_FLAGS_IOCCTL_ADDR (0x02)
  1064. /****************************************************************************
  1065. * IEEE SGE operation Macros
  1066. ****************************************************************************/
  1067. /*SIMPLE FlagsLength manipulations... */
  1068. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  1069. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) \
  1070. >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  1071. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  1072. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) |\
  1073. MPI2_IEEE32_SGE_LENGTH(l))
  1074. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) \
  1075. MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  1076. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) \
  1077. MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  1078. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg, f, l) ((psg)->FlagsLength = \
  1079. MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l))
  1080. /*CAUTION - The following are READ-MODIFY-WRITE! */
  1081. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg, f) ((psg)->FlagsLength |= \
  1082. MPI2_IEEE32_SGE_SET_FLAGS(f))
  1083. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg, l) ((psg)->FlagsLength |= \
  1084. MPI2_IEEE32_SGE_LENGTH(l))
  1085. /*****************************************************************************
  1086. *
  1087. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  1088. *
  1089. *****************************************************************************/
  1090. typedef union _MPI2_SIMPLE_SGE_UNION {
  1091. MPI2_SGE_SIMPLE_UNION MpiSimple;
  1092. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  1093. } MPI2_SIMPLE_SGE_UNION, *PTR_MPI2_SIMPLE_SGE_UNION,
  1094. Mpi2SimpleSgeUntion_t, *pMpi2SimpleSgeUntion_t;
  1095. typedef union _MPI2_SGE_IO_UNION {
  1096. MPI2_SGE_SIMPLE_UNION MpiSimple;
  1097. MPI2_SGE_CHAIN_UNION MpiChain;
  1098. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  1099. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  1100. } MPI2_SGE_IO_UNION, *PTR_MPI2_SGE_IO_UNION,
  1101. Mpi2SGEIOUnion_t, *pMpi2SGEIOUnion_t;
  1102. /****************************************************************************
  1103. *
  1104. * Values for SGLFlags field, used in many request messages with an SGL
  1105. *
  1106. ****************************************************************************/
  1107. /*values for MPI SGL Data Location Address Space subfield */
  1108. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  1109. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  1110. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  1111. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  1112. #define MPI26_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  1113. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  1114. /*values for SGL Type subfield */
  1115. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  1116. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  1117. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  1118. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  1119. #endif