rtc-max77686.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // RTC driver for Maxim MAX77686 and MAX77802
  4. //
  5. // Copyright (C) 2012 Samsung Electronics Co.Ltd
  6. //
  7. // based on rtc-max8997.c
  8. #include <linux/i2c.h>
  9. #include <linux/slab.h>
  10. #include <linux/rtc.h>
  11. #include <linux/delay.h>
  12. #include <linux/mutex.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mfd/max77686-private.h>
  16. #include <linux/irqdomain.h>
  17. #include <linux/regmap.h>
  18. #define MAX77686_I2C_ADDR_RTC (0x0C >> 1)
  19. #define MAX77620_I2C_ADDR_RTC 0x68
  20. #define MAX77714_I2C_ADDR_RTC 0x48
  21. #define MAX77686_INVALID_I2C_ADDR (-1)
  22. /* Define non existing register */
  23. #define MAX77686_INVALID_REG (-1)
  24. /* RTC Control Register */
  25. #define BCD_EN_SHIFT 0
  26. #define BCD_EN_MASK BIT(BCD_EN_SHIFT)
  27. #define MODEL24_SHIFT 1
  28. #define MODEL24_MASK BIT(MODEL24_SHIFT)
  29. /* RTC Update Register1 */
  30. #define RTC_UDR_SHIFT 0
  31. #define RTC_UDR_MASK BIT(RTC_UDR_SHIFT)
  32. #define RTC_RBUDR_SHIFT 4
  33. #define RTC_RBUDR_MASK BIT(RTC_RBUDR_SHIFT)
  34. /* RTC Alarm Enable */
  35. #define ALARM_ENABLE_SHIFT 7
  36. #define ALARM_ENABLE_MASK BIT(ALARM_ENABLE_SHIFT)
  37. #define REG_RTC_NONE 0xdeadbeef
  38. /*
  39. * MAX77802 has separate register (RTCAE1) for alarm enable instead
  40. * using 1 bit from registers RTC{SEC,MIN,HOUR,DAY,MONTH,YEAR,DATE}
  41. * as in done in MAX77686.
  42. */
  43. #define MAX77802_ALARM_ENABLE_VALUE 0x77
  44. enum {
  45. RTC_SEC = 0,
  46. RTC_MIN,
  47. RTC_HOUR,
  48. RTC_WEEKDAY,
  49. RTC_MONTH,
  50. RTC_YEAR,
  51. RTC_MONTHDAY,
  52. RTC_NR_TIME
  53. };
  54. /**
  55. * struct max77686_rtc_driver_data - model-specific configuration
  56. * @delay: Minimum usecs needed for a RTC update
  57. * @mask: Mask used to read RTC registers value
  58. * @map: Registers offset to I2C addresses map
  59. * @alarm_enable_reg: Has a separate alarm enable register?
  60. * @rtc_i2c_addr: I2C address for RTC block
  61. * @rtc_irq_from_platform: RTC interrupt via platform resource
  62. * @alarm_pending_status_reg: Pending alarm status register
  63. * @rtc_irq_chip: RTC IRQ CHIP for regmap
  64. * @regmap_config: regmap configuration for the chip
  65. */
  66. struct max77686_rtc_driver_data {
  67. unsigned long delay;
  68. u8 mask;
  69. const unsigned int *map;
  70. bool alarm_enable_reg;
  71. int rtc_i2c_addr;
  72. bool rtc_irq_from_platform;
  73. int alarm_pending_status_reg;
  74. const struct regmap_irq_chip *rtc_irq_chip;
  75. const struct regmap_config *regmap_config;
  76. };
  77. struct max77686_rtc_info {
  78. struct device *dev;
  79. struct i2c_client *rtc;
  80. struct rtc_device *rtc_dev;
  81. struct mutex lock;
  82. struct regmap *regmap;
  83. struct regmap *rtc_regmap;
  84. const struct max77686_rtc_driver_data *drv_data;
  85. struct regmap_irq_chip_data *rtc_irq_data;
  86. int rtc_irq;
  87. int virq;
  88. };
  89. enum MAX77686_RTC_OP {
  90. MAX77686_RTC_WRITE,
  91. MAX77686_RTC_READ,
  92. };
  93. /* These are not registers but just offsets that are mapped to addresses */
  94. enum max77686_rtc_reg_offset {
  95. REG_RTC_CONTROLM = 0,
  96. REG_RTC_CONTROL,
  97. REG_RTC_UPDATE0,
  98. REG_WTSR_SMPL_CNTL,
  99. REG_RTC_SEC,
  100. REG_RTC_MIN,
  101. REG_RTC_HOUR,
  102. REG_RTC_WEEKDAY,
  103. REG_RTC_MONTH,
  104. REG_RTC_YEAR,
  105. REG_RTC_MONTHDAY,
  106. REG_ALARM1_SEC,
  107. REG_ALARM1_MIN,
  108. REG_ALARM1_HOUR,
  109. REG_ALARM1_WEEKDAY,
  110. REG_ALARM1_MONTH,
  111. REG_ALARM1_YEAR,
  112. REG_ALARM1_DATE,
  113. REG_ALARM2_SEC,
  114. REG_ALARM2_MIN,
  115. REG_ALARM2_HOUR,
  116. REG_ALARM2_WEEKDAY,
  117. REG_ALARM2_MONTH,
  118. REG_ALARM2_YEAR,
  119. REG_ALARM2_DATE,
  120. REG_RTC_AE1,
  121. REG_RTC_END,
  122. };
  123. /* Maps RTC registers offset to the MAX77686 register addresses */
  124. static const unsigned int max77686_map[REG_RTC_END] = {
  125. [REG_RTC_CONTROLM] = MAX77686_RTC_CONTROLM,
  126. [REG_RTC_CONTROL] = MAX77686_RTC_CONTROL,
  127. [REG_RTC_UPDATE0] = MAX77686_RTC_UPDATE0,
  128. [REG_WTSR_SMPL_CNTL] = MAX77686_WTSR_SMPL_CNTL,
  129. [REG_RTC_SEC] = MAX77686_RTC_SEC,
  130. [REG_RTC_MIN] = MAX77686_RTC_MIN,
  131. [REG_RTC_HOUR] = MAX77686_RTC_HOUR,
  132. [REG_RTC_WEEKDAY] = MAX77686_RTC_WEEKDAY,
  133. [REG_RTC_MONTH] = MAX77686_RTC_MONTH,
  134. [REG_RTC_YEAR] = MAX77686_RTC_YEAR,
  135. [REG_RTC_MONTHDAY] = MAX77686_RTC_MONTHDAY,
  136. [REG_ALARM1_SEC] = MAX77686_ALARM1_SEC,
  137. [REG_ALARM1_MIN] = MAX77686_ALARM1_MIN,
  138. [REG_ALARM1_HOUR] = MAX77686_ALARM1_HOUR,
  139. [REG_ALARM1_WEEKDAY] = MAX77686_ALARM1_WEEKDAY,
  140. [REG_ALARM1_MONTH] = MAX77686_ALARM1_MONTH,
  141. [REG_ALARM1_YEAR] = MAX77686_ALARM1_YEAR,
  142. [REG_ALARM1_DATE] = MAX77686_ALARM1_DATE,
  143. [REG_ALARM2_SEC] = MAX77686_ALARM2_SEC,
  144. [REG_ALARM2_MIN] = MAX77686_ALARM2_MIN,
  145. [REG_ALARM2_HOUR] = MAX77686_ALARM2_HOUR,
  146. [REG_ALARM2_WEEKDAY] = MAX77686_ALARM2_WEEKDAY,
  147. [REG_ALARM2_MONTH] = MAX77686_ALARM2_MONTH,
  148. [REG_ALARM2_YEAR] = MAX77686_ALARM2_YEAR,
  149. [REG_ALARM2_DATE] = MAX77686_ALARM2_DATE,
  150. [REG_RTC_AE1] = REG_RTC_NONE,
  151. };
  152. static const struct regmap_irq max77686_rtc_irqs[] = {
  153. /* RTC interrupts */
  154. REGMAP_IRQ_REG(0, 0, MAX77686_RTCINT_RTC60S_MSK),
  155. REGMAP_IRQ_REG(1, 0, MAX77686_RTCINT_RTCA1_MSK),
  156. REGMAP_IRQ_REG(2, 0, MAX77686_RTCINT_RTCA2_MSK),
  157. REGMAP_IRQ_REG(3, 0, MAX77686_RTCINT_SMPL_MSK),
  158. REGMAP_IRQ_REG(4, 0, MAX77686_RTCINT_RTC1S_MSK),
  159. REGMAP_IRQ_REG(5, 0, MAX77686_RTCINT_WTSR_MSK),
  160. };
  161. static const struct regmap_irq_chip max77686_rtc_irq_chip = {
  162. .name = "max77686-rtc",
  163. .status_base = MAX77686_RTC_INT,
  164. .mask_base = MAX77686_RTC_INTM,
  165. .num_regs = 1,
  166. .irqs = max77686_rtc_irqs,
  167. .num_irqs = ARRAY_SIZE(max77686_rtc_irqs),
  168. };
  169. static const struct regmap_config max77686_rtc_regmap_config = {
  170. .reg_bits = 8,
  171. .val_bits = 8,
  172. };
  173. static const struct max77686_rtc_driver_data max77686_drv_data = {
  174. .delay = 16000,
  175. .mask = 0x7f,
  176. .map = max77686_map,
  177. .alarm_enable_reg = false,
  178. .rtc_irq_from_platform = false,
  179. .alarm_pending_status_reg = MAX77686_REG_STATUS2,
  180. .rtc_i2c_addr = MAX77686_I2C_ADDR_RTC,
  181. .rtc_irq_chip = &max77686_rtc_irq_chip,
  182. .regmap_config = &max77686_rtc_regmap_config,
  183. };
  184. static const struct regmap_irq_chip max77714_rtc_irq_chip = {
  185. .name = "max77714-rtc",
  186. .status_base = MAX77686_RTC_INT,
  187. .mask_base = MAX77686_RTC_INTM,
  188. .num_regs = 1,
  189. .irqs = max77686_rtc_irqs,
  190. .num_irqs = ARRAY_SIZE(max77686_rtc_irqs) - 1, /* no WTSR on 77714 */
  191. };
  192. static const struct max77686_rtc_driver_data max77714_drv_data = {
  193. .delay = 16000,
  194. .mask = 0x7f,
  195. .map = max77686_map,
  196. .alarm_enable_reg = false,
  197. .rtc_irq_from_platform = false,
  198. /* On MAX77714 RTCA1 is BIT 1 of RTCINT (0x00). Not supported by this driver. */
  199. .alarm_pending_status_reg = MAX77686_INVALID_REG,
  200. .rtc_i2c_addr = MAX77714_I2C_ADDR_RTC,
  201. .rtc_irq_chip = &max77714_rtc_irq_chip,
  202. .regmap_config = &max77686_rtc_regmap_config,
  203. };
  204. static const struct regmap_config max77620_rtc_regmap_config = {
  205. .reg_bits = 8,
  206. .val_bits = 8,
  207. .use_single_write = true,
  208. };
  209. static const struct max77686_rtc_driver_data max77620_drv_data = {
  210. .delay = 16000,
  211. .mask = 0x7f,
  212. .map = max77686_map,
  213. .alarm_enable_reg = false,
  214. .rtc_irq_from_platform = true,
  215. .alarm_pending_status_reg = MAX77686_INVALID_REG,
  216. .rtc_i2c_addr = MAX77620_I2C_ADDR_RTC,
  217. .rtc_irq_chip = &max77686_rtc_irq_chip,
  218. .regmap_config = &max77620_rtc_regmap_config,
  219. };
  220. static const unsigned int max77802_map[REG_RTC_END] = {
  221. [REG_RTC_CONTROLM] = MAX77802_RTC_CONTROLM,
  222. [REG_RTC_CONTROL] = MAX77802_RTC_CONTROL,
  223. [REG_RTC_UPDATE0] = MAX77802_RTC_UPDATE0,
  224. [REG_WTSR_SMPL_CNTL] = MAX77802_WTSR_SMPL_CNTL,
  225. [REG_RTC_SEC] = MAX77802_RTC_SEC,
  226. [REG_RTC_MIN] = MAX77802_RTC_MIN,
  227. [REG_RTC_HOUR] = MAX77802_RTC_HOUR,
  228. [REG_RTC_WEEKDAY] = MAX77802_RTC_WEEKDAY,
  229. [REG_RTC_MONTH] = MAX77802_RTC_MONTH,
  230. [REG_RTC_YEAR] = MAX77802_RTC_YEAR,
  231. [REG_RTC_MONTHDAY] = MAX77802_RTC_MONTHDAY,
  232. [REG_ALARM1_SEC] = MAX77802_ALARM1_SEC,
  233. [REG_ALARM1_MIN] = MAX77802_ALARM1_MIN,
  234. [REG_ALARM1_HOUR] = MAX77802_ALARM1_HOUR,
  235. [REG_ALARM1_WEEKDAY] = MAX77802_ALARM1_WEEKDAY,
  236. [REG_ALARM1_MONTH] = MAX77802_ALARM1_MONTH,
  237. [REG_ALARM1_YEAR] = MAX77802_ALARM1_YEAR,
  238. [REG_ALARM1_DATE] = MAX77802_ALARM1_DATE,
  239. [REG_ALARM2_SEC] = MAX77802_ALARM2_SEC,
  240. [REG_ALARM2_MIN] = MAX77802_ALARM2_MIN,
  241. [REG_ALARM2_HOUR] = MAX77802_ALARM2_HOUR,
  242. [REG_ALARM2_WEEKDAY] = MAX77802_ALARM2_WEEKDAY,
  243. [REG_ALARM2_MONTH] = MAX77802_ALARM2_MONTH,
  244. [REG_ALARM2_YEAR] = MAX77802_ALARM2_YEAR,
  245. [REG_ALARM2_DATE] = MAX77802_ALARM2_DATE,
  246. [REG_RTC_AE1] = MAX77802_RTC_AE1,
  247. };
  248. static const struct regmap_irq_chip max77802_rtc_irq_chip = {
  249. .name = "max77802-rtc",
  250. .status_base = MAX77802_RTC_INT,
  251. .mask_base = MAX77802_RTC_INTM,
  252. .num_regs = 1,
  253. .irqs = max77686_rtc_irqs, /* same masks as 77686 */
  254. .num_irqs = ARRAY_SIZE(max77686_rtc_irqs),
  255. };
  256. static const struct max77686_rtc_driver_data max77802_drv_data = {
  257. .delay = 200,
  258. .mask = 0xff,
  259. .map = max77802_map,
  260. .alarm_enable_reg = true,
  261. .rtc_irq_from_platform = false,
  262. .alarm_pending_status_reg = MAX77686_REG_STATUS2,
  263. .rtc_i2c_addr = MAX77686_INVALID_I2C_ADDR,
  264. .rtc_irq_chip = &max77802_rtc_irq_chip,
  265. };
  266. static void max77686_rtc_data_to_tm(u8 *data, struct rtc_time *tm,
  267. struct max77686_rtc_info *info)
  268. {
  269. u8 mask = info->drv_data->mask;
  270. tm->tm_sec = data[RTC_SEC] & mask;
  271. tm->tm_min = data[RTC_MIN] & mask;
  272. tm->tm_hour = data[RTC_HOUR] & 0x1f;
  273. /* Only a single bit is set in data[], so fls() would be equivalent */
  274. tm->tm_wday = ffs(data[RTC_WEEKDAY] & mask) - 1;
  275. tm->tm_mday = data[RTC_MONTHDAY] & 0x1f;
  276. tm->tm_mon = (data[RTC_MONTH] & 0x0f) - 1;
  277. tm->tm_year = data[RTC_YEAR] & mask;
  278. tm->tm_yday = 0;
  279. tm->tm_isdst = 0;
  280. /*
  281. * MAX77686 uses 1 bit from sec/min/hour/etc RTC registers and the
  282. * year values are just 0..99 so add 100 to support up to 2099.
  283. */
  284. if (!info->drv_data->alarm_enable_reg)
  285. tm->tm_year += 100;
  286. }
  287. static int max77686_rtc_tm_to_data(struct rtc_time *tm, u8 *data,
  288. struct max77686_rtc_info *info)
  289. {
  290. data[RTC_SEC] = tm->tm_sec;
  291. data[RTC_MIN] = tm->tm_min;
  292. data[RTC_HOUR] = tm->tm_hour;
  293. data[RTC_WEEKDAY] = 1 << tm->tm_wday;
  294. data[RTC_MONTHDAY] = tm->tm_mday;
  295. data[RTC_MONTH] = tm->tm_mon + 1;
  296. if (info->drv_data->alarm_enable_reg) {
  297. data[RTC_YEAR] = tm->tm_year;
  298. return 0;
  299. }
  300. data[RTC_YEAR] = tm->tm_year > 100 ? (tm->tm_year - 100) : 0;
  301. if (tm->tm_year < 100) {
  302. dev_err(info->dev, "RTC cannot handle the year %d.\n",
  303. 1900 + tm->tm_year);
  304. return -EINVAL;
  305. }
  306. return 0;
  307. }
  308. static int max77686_rtc_update(struct max77686_rtc_info *info,
  309. enum MAX77686_RTC_OP op)
  310. {
  311. int ret;
  312. unsigned int data;
  313. unsigned long delay = info->drv_data->delay;
  314. if (op == MAX77686_RTC_WRITE)
  315. data = 1 << RTC_UDR_SHIFT;
  316. else
  317. data = 1 << RTC_RBUDR_SHIFT;
  318. ret = regmap_update_bits(info->rtc_regmap,
  319. info->drv_data->map[REG_RTC_UPDATE0],
  320. data, data);
  321. if (ret < 0)
  322. dev_err(info->dev, "Fail to write update reg(ret=%d, data=0x%x)\n",
  323. ret, data);
  324. else {
  325. /* Minimum delay required before RTC update. */
  326. usleep_range(delay, delay * 2);
  327. }
  328. return ret;
  329. }
  330. static int max77686_rtc_read_time(struct device *dev, struct rtc_time *tm)
  331. {
  332. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  333. u8 data[RTC_NR_TIME];
  334. int ret;
  335. mutex_lock(&info->lock);
  336. ret = max77686_rtc_update(info, MAX77686_RTC_READ);
  337. if (ret < 0)
  338. goto out;
  339. ret = regmap_bulk_read(info->rtc_regmap,
  340. info->drv_data->map[REG_RTC_SEC],
  341. data, ARRAY_SIZE(data));
  342. if (ret < 0) {
  343. dev_err(info->dev, "Fail to read time reg(%d)\n", ret);
  344. goto out;
  345. }
  346. max77686_rtc_data_to_tm(data, tm, info);
  347. out:
  348. mutex_unlock(&info->lock);
  349. return ret;
  350. }
  351. static int max77686_rtc_set_time(struct device *dev, struct rtc_time *tm)
  352. {
  353. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  354. u8 data[RTC_NR_TIME];
  355. int ret;
  356. ret = max77686_rtc_tm_to_data(tm, data, info);
  357. if (ret < 0)
  358. return ret;
  359. mutex_lock(&info->lock);
  360. ret = regmap_bulk_write(info->rtc_regmap,
  361. info->drv_data->map[REG_RTC_SEC],
  362. data, ARRAY_SIZE(data));
  363. if (ret < 0) {
  364. dev_err(info->dev, "Fail to write time reg(%d)\n", ret);
  365. goto out;
  366. }
  367. ret = max77686_rtc_update(info, MAX77686_RTC_WRITE);
  368. out:
  369. mutex_unlock(&info->lock);
  370. return ret;
  371. }
  372. static int max77686_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  373. {
  374. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  375. u8 data[RTC_NR_TIME];
  376. unsigned int val;
  377. const unsigned int *map = info->drv_data->map;
  378. int i, ret;
  379. mutex_lock(&info->lock);
  380. ret = max77686_rtc_update(info, MAX77686_RTC_READ);
  381. if (ret < 0)
  382. goto out;
  383. ret = regmap_bulk_read(info->rtc_regmap, map[REG_ALARM1_SEC],
  384. data, ARRAY_SIZE(data));
  385. if (ret < 0) {
  386. dev_err(info->dev, "Fail to read alarm reg(%d)\n", ret);
  387. goto out;
  388. }
  389. max77686_rtc_data_to_tm(data, &alrm->time, info);
  390. alrm->enabled = 0;
  391. if (info->drv_data->alarm_enable_reg) {
  392. if (map[REG_RTC_AE1] == REG_RTC_NONE) {
  393. ret = -EINVAL;
  394. dev_err(info->dev,
  395. "alarm enable register not set(%d)\n", ret);
  396. goto out;
  397. }
  398. ret = regmap_read(info->rtc_regmap, map[REG_RTC_AE1], &val);
  399. if (ret < 0) {
  400. dev_err(info->dev,
  401. "fail to read alarm enable(%d)\n", ret);
  402. goto out;
  403. }
  404. if (val)
  405. alrm->enabled = 1;
  406. } else {
  407. for (i = 0; i < ARRAY_SIZE(data); i++) {
  408. if (data[i] & ALARM_ENABLE_MASK) {
  409. alrm->enabled = 1;
  410. break;
  411. }
  412. }
  413. }
  414. alrm->pending = 0;
  415. if (info->drv_data->alarm_pending_status_reg == MAX77686_INVALID_REG)
  416. goto out;
  417. ret = regmap_read(info->regmap,
  418. info->drv_data->alarm_pending_status_reg, &val);
  419. if (ret < 0) {
  420. dev_err(info->dev,
  421. "Fail to read alarm pending status reg(%d)\n", ret);
  422. goto out;
  423. }
  424. if (val & (1 << 4)) /* RTCA1 */
  425. alrm->pending = 1;
  426. out:
  427. mutex_unlock(&info->lock);
  428. return ret;
  429. }
  430. static int max77686_rtc_stop_alarm(struct max77686_rtc_info *info)
  431. {
  432. u8 data[RTC_NR_TIME];
  433. int ret, i;
  434. struct rtc_time tm;
  435. const unsigned int *map = info->drv_data->map;
  436. if (!mutex_is_locked(&info->lock))
  437. dev_warn(info->dev, "%s: should have mutex locked\n", __func__);
  438. ret = max77686_rtc_update(info, MAX77686_RTC_READ);
  439. if (ret < 0)
  440. goto out;
  441. if (info->drv_data->alarm_enable_reg) {
  442. if (map[REG_RTC_AE1] == REG_RTC_NONE) {
  443. ret = -EINVAL;
  444. dev_err(info->dev,
  445. "alarm enable register not set(%d)\n", ret);
  446. goto out;
  447. }
  448. ret = regmap_write(info->rtc_regmap, map[REG_RTC_AE1], 0);
  449. } else {
  450. ret = regmap_bulk_read(info->rtc_regmap, map[REG_ALARM1_SEC],
  451. data, ARRAY_SIZE(data));
  452. if (ret < 0) {
  453. dev_err(info->dev, "Fail to read alarm reg(%d)\n", ret);
  454. goto out;
  455. }
  456. max77686_rtc_data_to_tm(data, &tm, info);
  457. for (i = 0; i < ARRAY_SIZE(data); i++)
  458. data[i] &= ~ALARM_ENABLE_MASK;
  459. ret = regmap_bulk_write(info->rtc_regmap, map[REG_ALARM1_SEC],
  460. data, ARRAY_SIZE(data));
  461. }
  462. if (ret < 0) {
  463. dev_err(info->dev, "Fail to write alarm reg(%d)\n", ret);
  464. goto out;
  465. }
  466. ret = max77686_rtc_update(info, MAX77686_RTC_WRITE);
  467. out:
  468. return ret;
  469. }
  470. static int max77686_rtc_start_alarm(struct max77686_rtc_info *info)
  471. {
  472. u8 data[RTC_NR_TIME];
  473. int ret;
  474. struct rtc_time tm;
  475. const unsigned int *map = info->drv_data->map;
  476. if (!mutex_is_locked(&info->lock))
  477. dev_warn(info->dev, "%s: should have mutex locked\n", __func__);
  478. ret = max77686_rtc_update(info, MAX77686_RTC_READ);
  479. if (ret < 0)
  480. goto out;
  481. if (info->drv_data->alarm_enable_reg) {
  482. ret = regmap_write(info->rtc_regmap, map[REG_RTC_AE1],
  483. MAX77802_ALARM_ENABLE_VALUE);
  484. } else {
  485. ret = regmap_bulk_read(info->rtc_regmap, map[REG_ALARM1_SEC],
  486. data, ARRAY_SIZE(data));
  487. if (ret < 0) {
  488. dev_err(info->dev, "Fail to read alarm reg(%d)\n", ret);
  489. goto out;
  490. }
  491. max77686_rtc_data_to_tm(data, &tm, info);
  492. data[RTC_SEC] |= (1 << ALARM_ENABLE_SHIFT);
  493. data[RTC_MIN] |= (1 << ALARM_ENABLE_SHIFT);
  494. data[RTC_HOUR] |= (1 << ALARM_ENABLE_SHIFT);
  495. data[RTC_WEEKDAY] &= ~ALARM_ENABLE_MASK;
  496. if (data[RTC_MONTH] & 0xf)
  497. data[RTC_MONTH] |= (1 << ALARM_ENABLE_SHIFT);
  498. if (data[RTC_YEAR] & info->drv_data->mask)
  499. data[RTC_YEAR] |= (1 << ALARM_ENABLE_SHIFT);
  500. if (data[RTC_MONTHDAY] & 0x1f)
  501. data[RTC_MONTHDAY] |= (1 << ALARM_ENABLE_SHIFT);
  502. ret = regmap_bulk_write(info->rtc_regmap, map[REG_ALARM1_SEC],
  503. data, ARRAY_SIZE(data));
  504. }
  505. if (ret < 0) {
  506. dev_err(info->dev, "Fail to write alarm reg(%d)\n", ret);
  507. goto out;
  508. }
  509. ret = max77686_rtc_update(info, MAX77686_RTC_WRITE);
  510. out:
  511. return ret;
  512. }
  513. static int max77686_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  514. {
  515. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  516. u8 data[RTC_NR_TIME];
  517. int ret;
  518. ret = max77686_rtc_tm_to_data(&alrm->time, data, info);
  519. if (ret < 0)
  520. return ret;
  521. mutex_lock(&info->lock);
  522. ret = max77686_rtc_stop_alarm(info);
  523. if (ret < 0)
  524. goto out;
  525. ret = regmap_bulk_write(info->rtc_regmap,
  526. info->drv_data->map[REG_ALARM1_SEC],
  527. data, ARRAY_SIZE(data));
  528. if (ret < 0) {
  529. dev_err(info->dev, "Fail to write alarm reg(%d)\n", ret);
  530. goto out;
  531. }
  532. ret = max77686_rtc_update(info, MAX77686_RTC_WRITE);
  533. if (ret < 0)
  534. goto out;
  535. if (alrm->enabled)
  536. ret = max77686_rtc_start_alarm(info);
  537. out:
  538. mutex_unlock(&info->lock);
  539. return ret;
  540. }
  541. static int max77686_rtc_alarm_irq_enable(struct device *dev,
  542. unsigned int enabled)
  543. {
  544. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  545. int ret;
  546. mutex_lock(&info->lock);
  547. if (enabled)
  548. ret = max77686_rtc_start_alarm(info);
  549. else
  550. ret = max77686_rtc_stop_alarm(info);
  551. mutex_unlock(&info->lock);
  552. return ret;
  553. }
  554. static irqreturn_t max77686_rtc_alarm_irq(int irq, void *data)
  555. {
  556. struct max77686_rtc_info *info = data;
  557. dev_dbg(info->dev, "RTC alarm IRQ: %d\n", irq);
  558. rtc_update_irq(info->rtc_dev, 1, RTC_IRQF | RTC_AF);
  559. return IRQ_HANDLED;
  560. }
  561. static const struct rtc_class_ops max77686_rtc_ops = {
  562. .read_time = max77686_rtc_read_time,
  563. .set_time = max77686_rtc_set_time,
  564. .read_alarm = max77686_rtc_read_alarm,
  565. .set_alarm = max77686_rtc_set_alarm,
  566. .alarm_irq_enable = max77686_rtc_alarm_irq_enable,
  567. };
  568. static int max77686_rtc_init_reg(struct max77686_rtc_info *info)
  569. {
  570. u8 data[2];
  571. int ret;
  572. /* Set RTC control register : Binary mode, 24hour mdoe */
  573. data[0] = (1 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
  574. data[1] = (0 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
  575. ret = regmap_bulk_write(info->rtc_regmap,
  576. info->drv_data->map[REG_RTC_CONTROLM],
  577. data, ARRAY_SIZE(data));
  578. if (ret < 0) {
  579. dev_err(info->dev, "Fail to write controlm reg(%d)\n", ret);
  580. return ret;
  581. }
  582. ret = max77686_rtc_update(info, MAX77686_RTC_WRITE);
  583. return ret;
  584. }
  585. static int max77686_init_rtc_regmap(struct max77686_rtc_info *info)
  586. {
  587. struct device *parent = info->dev->parent;
  588. struct i2c_client *parent_i2c = to_i2c_client(parent);
  589. int ret;
  590. if (info->drv_data->rtc_irq_from_platform) {
  591. struct platform_device *pdev = to_platform_device(info->dev);
  592. info->rtc_irq = platform_get_irq(pdev, 0);
  593. if (info->rtc_irq < 0)
  594. return info->rtc_irq;
  595. } else {
  596. info->rtc_irq = parent_i2c->irq;
  597. }
  598. info->regmap = dev_get_regmap(parent, NULL);
  599. if (!info->regmap) {
  600. dev_err(info->dev, "Failed to get rtc regmap\n");
  601. return -ENODEV;
  602. }
  603. if (info->drv_data->rtc_i2c_addr == MAX77686_INVALID_I2C_ADDR) {
  604. info->rtc_regmap = info->regmap;
  605. goto add_rtc_irq;
  606. }
  607. info->rtc = devm_i2c_new_dummy_device(info->dev, parent_i2c->adapter,
  608. info->drv_data->rtc_i2c_addr);
  609. if (IS_ERR(info->rtc)) {
  610. dev_err(info->dev, "Failed to allocate I2C device for RTC\n");
  611. return PTR_ERR(info->rtc);
  612. }
  613. info->rtc_regmap = devm_regmap_init_i2c(info->rtc,
  614. info->drv_data->regmap_config);
  615. if (IS_ERR(info->rtc_regmap)) {
  616. ret = PTR_ERR(info->rtc_regmap);
  617. dev_err(info->dev, "Failed to allocate RTC regmap: %d\n", ret);
  618. return ret;
  619. }
  620. add_rtc_irq:
  621. ret = regmap_add_irq_chip(info->rtc_regmap, info->rtc_irq,
  622. IRQF_ONESHOT | IRQF_SHARED,
  623. 0, info->drv_data->rtc_irq_chip,
  624. &info->rtc_irq_data);
  625. if (ret < 0) {
  626. dev_err(info->dev, "Failed to add RTC irq chip: %d\n", ret);
  627. return ret;
  628. }
  629. return 0;
  630. }
  631. static int max77686_rtc_probe(struct platform_device *pdev)
  632. {
  633. struct max77686_rtc_info *info;
  634. const struct platform_device_id *id = platform_get_device_id(pdev);
  635. int ret;
  636. info = devm_kzalloc(&pdev->dev, sizeof(struct max77686_rtc_info),
  637. GFP_KERNEL);
  638. if (!info)
  639. return -ENOMEM;
  640. mutex_init(&info->lock);
  641. info->dev = &pdev->dev;
  642. info->drv_data = (const struct max77686_rtc_driver_data *)
  643. id->driver_data;
  644. ret = max77686_init_rtc_regmap(info);
  645. if (ret < 0)
  646. return ret;
  647. platform_set_drvdata(pdev, info);
  648. ret = max77686_rtc_init_reg(info);
  649. if (ret < 0) {
  650. dev_err(&pdev->dev, "Failed to initialize RTC reg:%d\n", ret);
  651. goto err_rtc;
  652. }
  653. device_init_wakeup(&pdev->dev, 1);
  654. info->rtc_dev = devm_rtc_device_register(&pdev->dev, id->name,
  655. &max77686_rtc_ops, THIS_MODULE);
  656. if (IS_ERR(info->rtc_dev)) {
  657. ret = PTR_ERR(info->rtc_dev);
  658. dev_err(&pdev->dev, "Failed to register RTC device: %d\n", ret);
  659. if (ret == 0)
  660. ret = -EINVAL;
  661. goto err_rtc;
  662. }
  663. info->virq = regmap_irq_get_virq(info->rtc_irq_data,
  664. MAX77686_RTCIRQ_RTCA1);
  665. if (info->virq <= 0) {
  666. ret = -ENXIO;
  667. goto err_rtc;
  668. }
  669. ret = request_threaded_irq(info->virq, NULL, max77686_rtc_alarm_irq, 0,
  670. "rtc-alarm1", info);
  671. if (ret < 0) {
  672. dev_err(&pdev->dev, "Failed to request alarm IRQ: %d: %d\n",
  673. info->virq, ret);
  674. goto err_rtc;
  675. }
  676. return 0;
  677. err_rtc:
  678. regmap_del_irq_chip(info->rtc_irq, info->rtc_irq_data);
  679. return ret;
  680. }
  681. static int max77686_rtc_remove(struct platform_device *pdev)
  682. {
  683. struct max77686_rtc_info *info = platform_get_drvdata(pdev);
  684. free_irq(info->virq, info);
  685. regmap_del_irq_chip(info->rtc_irq, info->rtc_irq_data);
  686. return 0;
  687. }
  688. #ifdef CONFIG_PM_SLEEP
  689. static int max77686_rtc_suspend(struct device *dev)
  690. {
  691. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  692. int ret = 0;
  693. if (device_may_wakeup(dev)) {
  694. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  695. ret = enable_irq_wake(info->virq);
  696. }
  697. /*
  698. * If the main IRQ (not virtual) is the parent IRQ, then it must be
  699. * disabled during suspend because if it happens while suspended it
  700. * will be handled before resuming I2C.
  701. *
  702. * Since Main IRQ is shared, all its users should disable it to be sure
  703. * it won't fire while one of them is still suspended.
  704. */
  705. if (!info->drv_data->rtc_irq_from_platform)
  706. disable_irq(info->rtc_irq);
  707. return ret;
  708. }
  709. static int max77686_rtc_resume(struct device *dev)
  710. {
  711. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  712. if (!info->drv_data->rtc_irq_from_platform)
  713. enable_irq(info->rtc_irq);
  714. if (device_may_wakeup(dev)) {
  715. struct max77686_rtc_info *info = dev_get_drvdata(dev);
  716. return disable_irq_wake(info->virq);
  717. }
  718. return 0;
  719. }
  720. #endif
  721. static SIMPLE_DEV_PM_OPS(max77686_rtc_pm_ops,
  722. max77686_rtc_suspend, max77686_rtc_resume);
  723. static const struct platform_device_id rtc_id[] = {
  724. { "max77686-rtc", .driver_data = (kernel_ulong_t)&max77686_drv_data, },
  725. { "max77802-rtc", .driver_data = (kernel_ulong_t)&max77802_drv_data, },
  726. { "max77620-rtc", .driver_data = (kernel_ulong_t)&max77620_drv_data, },
  727. { "max77714-rtc", .driver_data = (kernel_ulong_t)&max77714_drv_data, },
  728. {},
  729. };
  730. MODULE_DEVICE_TABLE(platform, rtc_id);
  731. static struct platform_driver max77686_rtc_driver = {
  732. .driver = {
  733. .name = "max77686-rtc",
  734. .pm = &max77686_rtc_pm_ops,
  735. },
  736. .probe = max77686_rtc_probe,
  737. .remove = max77686_rtc_remove,
  738. .id_table = rtc_id,
  739. };
  740. module_platform_driver(max77686_rtc_driver);
  741. MODULE_DESCRIPTION("Maxim MAX77686 RTC driver");
  742. MODULE_AUTHOR("Chiwoong Byun <[email protected]>");
  743. MODULE_LICENSE("GPL");