reset-stih407.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2014 STMicroelectronics (R&D) Limited
  4. * Author: Giuseppe Cavallaro <[email protected]>
  5. */
  6. #include <linux/module.h>
  7. #include <linux/of.h>
  8. #include <linux/of_platform.h>
  9. #include <linux/platform_device.h>
  10. #include <dt-bindings/reset/stih407-resets.h>
  11. #include "reset-syscfg.h"
  12. /* STiH407 Peripheral powerdown definitions. */
  13. static const char stih407_core[] = "st,stih407-core-syscfg";
  14. static const char stih407_sbc_reg[] = "st,stih407-sbc-reg-syscfg";
  15. static const char stih407_lpm[] = "st,stih407-lpm-syscfg";
  16. #define STIH407_PDN_0(_bit) \
  17. _SYSCFG_RST_CH(stih407_core, SYSCFG_5000, _bit, SYSSTAT_5500, _bit)
  18. #define STIH407_PDN_1(_bit) \
  19. _SYSCFG_RST_CH(stih407_core, SYSCFG_5001, _bit, SYSSTAT_5501, _bit)
  20. #define STIH407_PDN_ETH(_bit, _stat) \
  21. _SYSCFG_RST_CH(stih407_sbc_reg, SYSCFG_4032, _bit, SYSSTAT_4520, _stat)
  22. /* Powerdown requests control 0 */
  23. #define SYSCFG_5000 0x0
  24. #define SYSSTAT_5500 0x7d0
  25. /* Powerdown requests control 1 (High Speed Links) */
  26. #define SYSCFG_5001 0x4
  27. #define SYSSTAT_5501 0x7d4
  28. /* Ethernet powerdown/status/reset */
  29. #define SYSCFG_4032 0x80
  30. #define SYSSTAT_4520 0x820
  31. #define SYSCFG_4002 0x8
  32. static const struct syscfg_reset_channel_data stih407_powerdowns[] = {
  33. [STIH407_EMISS_POWERDOWN] = STIH407_PDN_0(1),
  34. [STIH407_NAND_POWERDOWN] = STIH407_PDN_0(0),
  35. [STIH407_USB3_POWERDOWN] = STIH407_PDN_1(6),
  36. [STIH407_USB2_PORT1_POWERDOWN] = STIH407_PDN_1(5),
  37. [STIH407_USB2_PORT0_POWERDOWN] = STIH407_PDN_1(4),
  38. [STIH407_PCIE1_POWERDOWN] = STIH407_PDN_1(3),
  39. [STIH407_PCIE0_POWERDOWN] = STIH407_PDN_1(2),
  40. [STIH407_SATA1_POWERDOWN] = STIH407_PDN_1(1),
  41. [STIH407_SATA0_POWERDOWN] = STIH407_PDN_1(0),
  42. [STIH407_ETH1_POWERDOWN] = STIH407_PDN_ETH(0, 2),
  43. };
  44. /* Reset Generator control 0/1 */
  45. #define SYSCFG_5128 0x200
  46. #define SYSCFG_5131 0x20c
  47. #define SYSCFG_5132 0x210
  48. #define LPM_SYSCFG_1 0x4 /* Softreset IRB & SBC UART */
  49. #define STIH407_SRST_CORE(_reg, _bit) \
  50. _SYSCFG_RST_CH_NO_ACK(stih407_core, _reg, _bit)
  51. #define STIH407_SRST_SBC(_reg, _bit) \
  52. _SYSCFG_RST_CH_NO_ACK(stih407_sbc_reg, _reg, _bit)
  53. #define STIH407_SRST_LPM(_reg, _bit) \
  54. _SYSCFG_RST_CH_NO_ACK(stih407_lpm, _reg, _bit)
  55. static const struct syscfg_reset_channel_data stih407_softresets[] = {
  56. [STIH407_ETH1_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 4),
  57. [STIH407_MMC1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 3),
  58. [STIH407_USB2_PORT0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 28),
  59. [STIH407_USB2_PORT1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 29),
  60. [STIH407_PICOPHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 30),
  61. [STIH407_IRB_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 6),
  62. [STIH407_PCIE0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 6),
  63. [STIH407_PCIE1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 15),
  64. [STIH407_SATA0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 7),
  65. [STIH407_SATA1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 16),
  66. [STIH407_MIPHY0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 4),
  67. [STIH407_MIPHY1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 13),
  68. [STIH407_MIPHY2_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 22),
  69. [STIH407_SATA0_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 5),
  70. [STIH407_SATA1_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 14),
  71. [STIH407_DELTA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 3),
  72. [STIH407_BLITTER_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 10),
  73. [STIH407_HDTVOUT_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 11),
  74. [STIH407_HDQVDP_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 12),
  75. [STIH407_VDP_AUX_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 14),
  76. [STIH407_COMPO_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 15),
  77. [STIH407_HDMI_TX_PHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 21),
  78. [STIH407_JPEG_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 23),
  79. [STIH407_VP8_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 24),
  80. [STIH407_GPU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 30),
  81. [STIH407_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 0),
  82. [STIH407_ERAM_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 1),
  83. [STIH407_LPM_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 2),
  84. [STIH407_KEYSCAN_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 8),
  85. [STIH407_ST231_AUD_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 26),
  86. [STIH407_ST231_DMU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 27),
  87. [STIH407_ST231_GP0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 28),
  88. [STIH407_ST231_GP1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5128, 2),
  89. };
  90. /* PicoPHY reset/control */
  91. #define SYSCFG_5061 0x0f4
  92. static const struct syscfg_reset_channel_data stih407_picophyresets[] = {
  93. [STIH407_PICOPHY0_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 5),
  94. [STIH407_PICOPHY1_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 6),
  95. [STIH407_PICOPHY2_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 7),
  96. };
  97. static const struct syscfg_reset_controller_data stih407_powerdown_controller = {
  98. .wait_for_ack = true,
  99. .nr_channels = ARRAY_SIZE(stih407_powerdowns),
  100. .channels = stih407_powerdowns,
  101. };
  102. static const struct syscfg_reset_controller_data stih407_softreset_controller = {
  103. .wait_for_ack = false,
  104. .active_low = true,
  105. .nr_channels = ARRAY_SIZE(stih407_softresets),
  106. .channels = stih407_softresets,
  107. };
  108. static const struct syscfg_reset_controller_data stih407_picophyreset_controller = {
  109. .wait_for_ack = false,
  110. .nr_channels = ARRAY_SIZE(stih407_picophyresets),
  111. .channels = stih407_picophyresets,
  112. };
  113. static const struct of_device_id stih407_reset_match[] = {
  114. {
  115. .compatible = "st,stih407-powerdown",
  116. .data = &stih407_powerdown_controller,
  117. },
  118. {
  119. .compatible = "st,stih407-softreset",
  120. .data = &stih407_softreset_controller,
  121. },
  122. {
  123. .compatible = "st,stih407-picophyreset",
  124. .data = &stih407_picophyreset_controller,
  125. },
  126. { /* sentinel */ },
  127. };
  128. static struct platform_driver stih407_reset_driver = {
  129. .probe = syscfg_reset_probe,
  130. .driver = {
  131. .name = "reset-stih407",
  132. .of_match_table = stih407_reset_match,
  133. },
  134. };
  135. static int __init stih407_reset_init(void)
  136. {
  137. return platform_driver_register(&stih407_reset_driver);
  138. }
  139. arch_initcall(stih407_reset_init);