mtk_common.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2019 MediaTek Inc.
  4. */
  5. #ifndef __RPROC_MTK_COMMON_H
  6. #define __RPROC_MTK_COMMON_H
  7. #include <linux/interrupt.h>
  8. #include <linux/kernel.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/remoteproc.h>
  11. #include <linux/remoteproc/mtk_scp.h>
  12. #define MT8183_SW_RSTN 0x0
  13. #define MT8183_SW_RSTN_BIT BIT(0)
  14. #define MT8183_SCP_TO_HOST 0x1C
  15. #define MT8183_SCP_IPC_INT_BIT BIT(0)
  16. #define MT8183_SCP_WDT_INT_BIT BIT(8)
  17. #define MT8183_HOST_TO_SCP 0x28
  18. #define MT8183_HOST_IPC_INT_BIT BIT(0)
  19. #define MT8183_WDT_CFG 0x84
  20. #define MT8183_SCP_CLK_SW_SEL 0x4000
  21. #define MT8183_SCP_CLK_DIV_SEL 0x4024
  22. #define MT8183_SCP_SRAM_PDN 0x402C
  23. #define MT8183_SCP_L1_SRAM_PD 0x4080
  24. #define MT8183_SCP_TCM_TAIL_SRAM_PD 0x4094
  25. #define MT8183_SCP_CACHE_SEL(x) (0x14000 + (x) * 0x3000)
  26. #define MT8183_SCP_CACHE_CON MT8183_SCP_CACHE_SEL(0)
  27. #define MT8183_SCP_DCACHE_CON MT8183_SCP_CACHE_SEL(1)
  28. #define MT8183_SCP_CACHESIZE_8KB BIT(8)
  29. #define MT8183_SCP_CACHE_CON_WAYEN BIT(10)
  30. #define MT8186_SCP_L1_SRAM_PD_P1 0x40B0
  31. #define MT8186_SCP_L1_SRAM_PD_p2 0x40B4
  32. #define MT8192_L2TCM_SRAM_PD_0 0x10C0
  33. #define MT8192_L2TCM_SRAM_PD_1 0x10C4
  34. #define MT8192_L2TCM_SRAM_PD_2 0x10C8
  35. #define MT8192_L1TCM_SRAM_PDN 0x102C
  36. #define MT8192_CPU0_SRAM_PD 0x1080
  37. #define MT8192_SCP2APMCU_IPC_SET 0x4080
  38. #define MT8192_SCP2APMCU_IPC_CLR 0x4084
  39. #define MT8192_SCP_IPC_INT_BIT BIT(0)
  40. #define MT8192_SCP2SPM_IPC_CLR 0x4094
  41. #define MT8192_GIPC_IN_SET 0x4098
  42. #define MT8192_HOST_IPC_INT_BIT BIT(0)
  43. #define MT8192_CORE0_SW_RSTN_CLR 0x10000
  44. #define MT8192_CORE0_SW_RSTN_SET 0x10004
  45. #define MT8192_CORE0_MEM_ATT_PREDEF 0x10008
  46. #define MT8192_CORE0_WDT_IRQ 0x10030
  47. #define MT8192_CORE0_WDT_CFG 0x10034
  48. #define MT8195_L1TCM_SRAM_PDN_RESERVED_RSI_BITS GENMASK(7, 4)
  49. #define SCP_FW_VER_LEN 32
  50. #define SCP_SHARE_BUFFER_SIZE 288
  51. struct scp_run {
  52. u32 signaled;
  53. s8 fw_ver[SCP_FW_VER_LEN];
  54. u32 dec_capability;
  55. u32 enc_capability;
  56. wait_queue_head_t wq;
  57. };
  58. struct scp_ipi_desc {
  59. /* For protecting handler. */
  60. struct mutex lock;
  61. scp_ipi_handler_t handler;
  62. void *priv;
  63. };
  64. struct mtk_scp;
  65. struct mtk_scp_of_data {
  66. int (*scp_clk_get)(struct mtk_scp *scp);
  67. int (*scp_before_load)(struct mtk_scp *scp);
  68. void (*scp_irq_handler)(struct mtk_scp *scp);
  69. void (*scp_reset_assert)(struct mtk_scp *scp);
  70. void (*scp_reset_deassert)(struct mtk_scp *scp);
  71. void (*scp_stop)(struct mtk_scp *scp);
  72. void *(*scp_da_to_va)(struct mtk_scp *scp, u64 da, size_t len);
  73. u32 host_to_scp_reg;
  74. u32 host_to_scp_int_bit;
  75. size_t ipi_buf_offset;
  76. };
  77. struct mtk_scp {
  78. struct device *dev;
  79. struct rproc *rproc;
  80. struct clk *clk;
  81. void __iomem *reg_base;
  82. void __iomem *sram_base;
  83. size_t sram_size;
  84. phys_addr_t sram_phys;
  85. void __iomem *l1tcm_base;
  86. size_t l1tcm_size;
  87. phys_addr_t l1tcm_phys;
  88. const struct mtk_scp_of_data *data;
  89. struct mtk_share_obj __iomem *recv_buf;
  90. struct mtk_share_obj __iomem *send_buf;
  91. struct scp_run run;
  92. /* To prevent multiple ipi_send run concurrently. */
  93. struct mutex send_lock;
  94. struct scp_ipi_desc ipi_desc[SCP_IPI_MAX];
  95. bool ipi_id_ack[SCP_IPI_MAX];
  96. wait_queue_head_t ack_wq;
  97. void *cpu_addr;
  98. dma_addr_t dma_addr;
  99. size_t dram_size;
  100. struct rproc_subdev *rpmsg_subdev;
  101. };
  102. /**
  103. * struct mtk_share_obj - SRAM buffer shared with AP and SCP
  104. *
  105. * @id: IPI id
  106. * @len: share buffer length
  107. * @share_buf: share buffer data
  108. */
  109. struct mtk_share_obj {
  110. u32 id;
  111. u32 len;
  112. u8 share_buf[SCP_SHARE_BUFFER_SIZE];
  113. };
  114. void scp_memcpy_aligned(void __iomem *dst, const void *src, unsigned int len);
  115. void scp_ipi_lock(struct mtk_scp *scp, u32 id);
  116. void scp_ipi_unlock(struct mtk_scp *scp, u32 id);
  117. #endif