mt6359-regulator.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright (c) 2021 MediaTek Inc.
  4. #include <linux/platform_device.h>
  5. #include <linux/mfd/mt6359/registers.h>
  6. #include <linux/mfd/mt6359p/registers.h>
  7. #include <linux/mfd/mt6397/core.h>
  8. #include <linux/module.h>
  9. #include <linux/of_device.h>
  10. #include <linux/regmap.h>
  11. #include <linux/regulator/driver.h>
  12. #include <linux/regulator/machine.h>
  13. #include <linux/regulator/mt6359-regulator.h>
  14. #include <linux/regulator/of_regulator.h>
  15. #define MT6359_BUCK_MODE_AUTO 0
  16. #define MT6359_BUCK_MODE_FORCE_PWM 1
  17. #define MT6359_BUCK_MODE_NORMAL 0
  18. #define MT6359_BUCK_MODE_LP 2
  19. /*
  20. * MT6359 regulators' information
  21. *
  22. * @desc: standard fields of regulator description.
  23. * @status_reg: for query status of regulators.
  24. * @qi: Mask for query enable signal status of regulators.
  25. * @modeset_reg: for operating AUTO/PWM mode register.
  26. * @modeset_mask: MASK for operating modeset register.
  27. */
  28. struct mt6359_regulator_info {
  29. struct regulator_desc desc;
  30. u32 status_reg;
  31. u32 qi;
  32. u32 modeset_reg;
  33. u32 modeset_mask;
  34. u32 lp_mode_reg;
  35. u32 lp_mode_mask;
  36. };
  37. #define MT6359_BUCK(match, _name, min, max, step, \
  38. _enable_reg, _status_reg, \
  39. _vsel_reg, _vsel_mask, \
  40. _lp_mode_reg, _lp_mode_shift, \
  41. _modeset_reg, _modeset_shift) \
  42. [MT6359_ID_##_name] = { \
  43. .desc = { \
  44. .name = #_name, \
  45. .of_match = of_match_ptr(match), \
  46. .regulators_node = of_match_ptr("regulators"), \
  47. .ops = &mt6359_volt_linear_ops, \
  48. .type = REGULATOR_VOLTAGE, \
  49. .id = MT6359_ID_##_name, \
  50. .owner = THIS_MODULE, \
  51. .uV_step = (step), \
  52. .n_voltages = ((max) - (min)) / (step) + 1, \
  53. .min_uV = (min), \
  54. .vsel_reg = _vsel_reg, \
  55. .vsel_mask = _vsel_mask, \
  56. .enable_reg = _enable_reg, \
  57. .enable_mask = BIT(0), \
  58. .of_map_mode = mt6359_map_mode, \
  59. }, \
  60. .status_reg = _status_reg, \
  61. .qi = BIT(0), \
  62. .lp_mode_reg = _lp_mode_reg, \
  63. .lp_mode_mask = BIT(_lp_mode_shift), \
  64. .modeset_reg = _modeset_reg, \
  65. .modeset_mask = BIT(_modeset_shift), \
  66. }
  67. #define MT6359_LDO_LINEAR(match, _name, min, max, step, \
  68. _enable_reg, _status_reg, _vsel_reg, _vsel_mask) \
  69. [MT6359_ID_##_name] = { \
  70. .desc = { \
  71. .name = #_name, \
  72. .of_match = of_match_ptr(match), \
  73. .regulators_node = of_match_ptr("regulators"), \
  74. .ops = &mt6359_volt_linear_ops, \
  75. .type = REGULATOR_VOLTAGE, \
  76. .id = MT6359_ID_##_name, \
  77. .owner = THIS_MODULE, \
  78. .uV_step = (step), \
  79. .n_voltages = ((max) - (min)) / (step) + 1, \
  80. .min_uV = (min), \
  81. .vsel_reg = _vsel_reg, \
  82. .vsel_mask = _vsel_mask, \
  83. .enable_reg = _enable_reg, \
  84. .enable_mask = BIT(0), \
  85. }, \
  86. .status_reg = _status_reg, \
  87. .qi = BIT(0), \
  88. }
  89. #define MT6359_LDO(match, _name, _volt_table, \
  90. _enable_reg, _enable_mask, _status_reg, \
  91. _vsel_reg, _vsel_mask, _en_delay) \
  92. [MT6359_ID_##_name] = { \
  93. .desc = { \
  94. .name = #_name, \
  95. .of_match = of_match_ptr(match), \
  96. .regulators_node = of_match_ptr("regulators"), \
  97. .ops = &mt6359_volt_table_ops, \
  98. .type = REGULATOR_VOLTAGE, \
  99. .id = MT6359_ID_##_name, \
  100. .owner = THIS_MODULE, \
  101. .n_voltages = ARRAY_SIZE(_volt_table), \
  102. .volt_table = _volt_table, \
  103. .vsel_reg = _vsel_reg, \
  104. .vsel_mask = _vsel_mask, \
  105. .enable_reg = _enable_reg, \
  106. .enable_mask = BIT(_enable_mask), \
  107. .enable_time = _en_delay, \
  108. }, \
  109. .status_reg = _status_reg, \
  110. .qi = BIT(0), \
  111. }
  112. #define MT6359_REG_FIXED(match, _name, _enable_reg, \
  113. _status_reg, _fixed_volt) \
  114. [MT6359_ID_##_name] = { \
  115. .desc = { \
  116. .name = #_name, \
  117. .of_match = of_match_ptr(match), \
  118. .regulators_node = of_match_ptr("regulators"), \
  119. .ops = &mt6359_volt_fixed_ops, \
  120. .type = REGULATOR_VOLTAGE, \
  121. .id = MT6359_ID_##_name, \
  122. .owner = THIS_MODULE, \
  123. .n_voltages = 1, \
  124. .enable_reg = _enable_reg, \
  125. .enable_mask = BIT(0), \
  126. .fixed_uV = (_fixed_volt), \
  127. }, \
  128. .status_reg = _status_reg, \
  129. .qi = BIT(0), \
  130. }
  131. #define MT6359P_LDO1(match, _name, _ops, _volt_table, \
  132. _enable_reg, _enable_mask, _status_reg, \
  133. _vsel_reg, _vsel_mask) \
  134. [MT6359_ID_##_name] = { \
  135. .desc = { \
  136. .name = #_name, \
  137. .of_match = of_match_ptr(match), \
  138. .regulators_node = of_match_ptr("regulators"), \
  139. .ops = &_ops, \
  140. .type = REGULATOR_VOLTAGE, \
  141. .id = MT6359_ID_##_name, \
  142. .owner = THIS_MODULE, \
  143. .n_voltages = ARRAY_SIZE(_volt_table), \
  144. .volt_table = _volt_table, \
  145. .vsel_reg = _vsel_reg, \
  146. .vsel_mask = _vsel_mask, \
  147. .enable_reg = _enable_reg, \
  148. .enable_mask = BIT(_enable_mask), \
  149. }, \
  150. .status_reg = _status_reg, \
  151. .qi = BIT(0), \
  152. }
  153. static const unsigned int vsim1_voltages[] = {
  154. 0, 0, 0, 1700000, 1800000, 0, 0, 0, 2700000, 0, 0, 3000000, 3100000,
  155. };
  156. static const unsigned int vibr_voltages[] = {
  157. 1200000, 1300000, 1500000, 0, 1800000, 2000000, 0, 0, 2700000, 2800000,
  158. 0, 3000000, 0, 3300000,
  159. };
  160. static const unsigned int vrf12_voltages[] = {
  161. 0, 0, 1100000, 1200000, 1300000,
  162. };
  163. static const unsigned int volt18_voltages[] = {
  164. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1700000, 1800000, 1900000,
  165. };
  166. static const unsigned int vcn13_voltages[] = {
  167. 900000, 1000000, 0, 1200000, 1300000,
  168. };
  169. static const unsigned int vcn33_voltages[] = {
  170. 0, 0, 0, 0, 0, 0, 0, 0, 0, 2800000, 0, 0, 0, 3300000, 3400000, 3500000,
  171. };
  172. static const unsigned int vefuse_voltages[] = {
  173. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1700000, 1800000, 1900000, 2000000,
  174. };
  175. static const unsigned int vxo22_voltages[] = {
  176. 1800000, 0, 0, 0, 2200000,
  177. };
  178. static const unsigned int vrfck_voltages[] = {
  179. 0, 0, 1500000, 0, 0, 0, 0, 1600000, 0, 0, 0, 0, 1700000,
  180. };
  181. static const unsigned int vrfck_voltages_1[] = {
  182. 1240000, 1600000,
  183. };
  184. static const unsigned int vio28_voltages[] = {
  185. 0, 0, 0, 0, 0, 0, 0, 0, 0, 2800000, 2900000, 3000000, 3100000, 3300000,
  186. };
  187. static const unsigned int vemc_voltages[] = {
  188. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 2900000, 3000000, 0, 3300000,
  189. };
  190. static const unsigned int vemc_voltages_1[] = {
  191. 0, 0, 0, 0, 0, 0, 0, 0, 2500000, 2800000, 2900000, 3000000, 3100000,
  192. 3300000,
  193. };
  194. static const unsigned int va12_voltages[] = {
  195. 0, 0, 0, 0, 0, 0, 1200000, 1300000,
  196. };
  197. static const unsigned int va09_voltages[] = {
  198. 0, 0, 800000, 900000, 0, 0, 1200000,
  199. };
  200. static const unsigned int vrf18_voltages[] = {
  201. 0, 0, 0, 0, 0, 1700000, 1800000, 1810000,
  202. };
  203. static const unsigned int vbbck_voltages[] = {
  204. 0, 0, 0, 0, 1100000, 0, 0, 0, 1150000, 0, 0, 0, 1200000,
  205. };
  206. static const unsigned int vsim2_voltages[] = {
  207. 0, 0, 0, 1700000, 1800000, 0, 0, 0, 2700000, 0, 0, 3000000, 3100000,
  208. };
  209. static inline unsigned int mt6359_map_mode(unsigned int mode)
  210. {
  211. switch (mode) {
  212. case MT6359_BUCK_MODE_NORMAL:
  213. return REGULATOR_MODE_NORMAL;
  214. case MT6359_BUCK_MODE_FORCE_PWM:
  215. return REGULATOR_MODE_FAST;
  216. case MT6359_BUCK_MODE_LP:
  217. return REGULATOR_MODE_IDLE;
  218. default:
  219. return REGULATOR_MODE_INVALID;
  220. }
  221. }
  222. static int mt6359_get_status(struct regulator_dev *rdev)
  223. {
  224. int ret;
  225. u32 regval;
  226. struct mt6359_regulator_info *info = rdev_get_drvdata(rdev);
  227. ret = regmap_read(rdev->regmap, info->status_reg, &regval);
  228. if (ret != 0) {
  229. dev_err(&rdev->dev, "Failed to get enable reg: %d\n", ret);
  230. return ret;
  231. }
  232. if (regval & info->qi)
  233. return REGULATOR_STATUS_ON;
  234. else
  235. return REGULATOR_STATUS_OFF;
  236. }
  237. static unsigned int mt6359_regulator_get_mode(struct regulator_dev *rdev)
  238. {
  239. struct mt6359_regulator_info *info = rdev_get_drvdata(rdev);
  240. int ret, regval;
  241. ret = regmap_read(rdev->regmap, info->modeset_reg, &regval);
  242. if (ret != 0) {
  243. dev_err(&rdev->dev,
  244. "Failed to get mt6359 buck mode: %d\n", ret);
  245. return ret;
  246. }
  247. regval &= info->modeset_mask;
  248. regval >>= ffs(info->modeset_mask) - 1;
  249. if (regval == MT6359_BUCK_MODE_FORCE_PWM)
  250. return REGULATOR_MODE_FAST;
  251. ret = regmap_read(rdev->regmap, info->lp_mode_reg, &regval);
  252. if (ret != 0) {
  253. dev_err(&rdev->dev,
  254. "Failed to get mt6359 buck lp mode: %d\n", ret);
  255. return ret;
  256. }
  257. if (regval & info->lp_mode_mask)
  258. return REGULATOR_MODE_IDLE;
  259. else
  260. return REGULATOR_MODE_NORMAL;
  261. }
  262. static int mt6359_regulator_set_mode(struct regulator_dev *rdev,
  263. unsigned int mode)
  264. {
  265. struct mt6359_regulator_info *info = rdev_get_drvdata(rdev);
  266. int ret = 0, val;
  267. int curr_mode;
  268. curr_mode = mt6359_regulator_get_mode(rdev);
  269. switch (mode) {
  270. case REGULATOR_MODE_FAST:
  271. val = MT6359_BUCK_MODE_FORCE_PWM;
  272. val <<= ffs(info->modeset_mask) - 1;
  273. ret = regmap_update_bits(rdev->regmap,
  274. info->modeset_reg,
  275. info->modeset_mask,
  276. val);
  277. break;
  278. case REGULATOR_MODE_NORMAL:
  279. if (curr_mode == REGULATOR_MODE_FAST) {
  280. val = MT6359_BUCK_MODE_AUTO;
  281. val <<= ffs(info->modeset_mask) - 1;
  282. ret = regmap_update_bits(rdev->regmap,
  283. info->modeset_reg,
  284. info->modeset_mask,
  285. val);
  286. } else if (curr_mode == REGULATOR_MODE_IDLE) {
  287. val = MT6359_BUCK_MODE_NORMAL;
  288. val <<= ffs(info->lp_mode_mask) - 1;
  289. ret = regmap_update_bits(rdev->regmap,
  290. info->lp_mode_reg,
  291. info->lp_mode_mask,
  292. val);
  293. udelay(100);
  294. }
  295. break;
  296. case REGULATOR_MODE_IDLE:
  297. val = MT6359_BUCK_MODE_LP >> 1;
  298. val <<= ffs(info->lp_mode_mask) - 1;
  299. ret = regmap_update_bits(rdev->regmap,
  300. info->lp_mode_reg,
  301. info->lp_mode_mask,
  302. val);
  303. break;
  304. default:
  305. return -EINVAL;
  306. }
  307. if (ret != 0) {
  308. dev_err(&rdev->dev,
  309. "Failed to set mt6359 buck mode: %d\n", ret);
  310. }
  311. return ret;
  312. }
  313. static int mt6359p_vemc_set_voltage_sel(struct regulator_dev *rdev,
  314. u32 sel)
  315. {
  316. struct mt6359_regulator_info *info = rdev_get_drvdata(rdev);
  317. int ret;
  318. u32 val = 0;
  319. sel <<= ffs(info->desc.vsel_mask) - 1;
  320. ret = regmap_write(rdev->regmap, MT6359P_TMA_KEY_ADDR, TMA_KEY);
  321. if (ret)
  322. return ret;
  323. ret = regmap_read(rdev->regmap, MT6359P_VM_MODE_ADDR, &val);
  324. if (ret)
  325. return ret;
  326. switch (val) {
  327. case 0:
  328. /* If HW trapping is 0, use VEMC_VOSEL_0 */
  329. ret = regmap_update_bits(rdev->regmap,
  330. info->desc.vsel_reg,
  331. info->desc.vsel_mask, sel);
  332. break;
  333. case 1:
  334. /* If HW trapping is 1, use VEMC_VOSEL_1 */
  335. ret = regmap_update_bits(rdev->regmap,
  336. info->desc.vsel_reg + 0x2,
  337. info->desc.vsel_mask, sel);
  338. break;
  339. default:
  340. return -EINVAL;
  341. }
  342. if (ret)
  343. return ret;
  344. ret = regmap_write(rdev->regmap, MT6359P_TMA_KEY_ADDR, 0);
  345. return ret;
  346. }
  347. static int mt6359p_vemc_get_voltage_sel(struct regulator_dev *rdev)
  348. {
  349. struct mt6359_regulator_info *info = rdev_get_drvdata(rdev);
  350. int ret;
  351. u32 val = 0;
  352. ret = regmap_read(rdev->regmap, MT6359P_VM_MODE_ADDR, &val);
  353. if (ret)
  354. return ret;
  355. switch (val) {
  356. case 0:
  357. /* If HW trapping is 0, use VEMC_VOSEL_0 */
  358. ret = regmap_read(rdev->regmap,
  359. info->desc.vsel_reg, &val);
  360. break;
  361. case 1:
  362. /* If HW trapping is 1, use VEMC_VOSEL_1 */
  363. ret = regmap_read(rdev->regmap,
  364. info->desc.vsel_reg + 0x2, &val);
  365. break;
  366. default:
  367. return -EINVAL;
  368. }
  369. if (ret)
  370. return ret;
  371. val &= info->desc.vsel_mask;
  372. val >>= ffs(info->desc.vsel_mask) - 1;
  373. return val;
  374. }
  375. static const struct regulator_ops mt6359_volt_linear_ops = {
  376. .list_voltage = regulator_list_voltage_linear,
  377. .map_voltage = regulator_map_voltage_linear,
  378. .set_voltage_sel = regulator_set_voltage_sel_regmap,
  379. .get_voltage_sel = regulator_get_voltage_sel_regmap,
  380. .set_voltage_time_sel = regulator_set_voltage_time_sel,
  381. .enable = regulator_enable_regmap,
  382. .disable = regulator_disable_regmap,
  383. .is_enabled = regulator_is_enabled_regmap,
  384. .get_status = mt6359_get_status,
  385. .set_mode = mt6359_regulator_set_mode,
  386. .get_mode = mt6359_regulator_get_mode,
  387. };
  388. static const struct regulator_ops mt6359_volt_table_ops = {
  389. .list_voltage = regulator_list_voltage_table,
  390. .map_voltage = regulator_map_voltage_iterate,
  391. .set_voltage_sel = regulator_set_voltage_sel_regmap,
  392. .get_voltage_sel = regulator_get_voltage_sel_regmap,
  393. .set_voltage_time_sel = regulator_set_voltage_time_sel,
  394. .enable = regulator_enable_regmap,
  395. .disable = regulator_disable_regmap,
  396. .is_enabled = regulator_is_enabled_regmap,
  397. .get_status = mt6359_get_status,
  398. };
  399. static const struct regulator_ops mt6359_volt_fixed_ops = {
  400. .enable = regulator_enable_regmap,
  401. .disable = regulator_disable_regmap,
  402. .is_enabled = regulator_is_enabled_regmap,
  403. .get_status = mt6359_get_status,
  404. };
  405. static const struct regulator_ops mt6359p_vemc_ops = {
  406. .list_voltage = regulator_list_voltage_table,
  407. .map_voltage = regulator_map_voltage_iterate,
  408. .set_voltage_sel = mt6359p_vemc_set_voltage_sel,
  409. .get_voltage_sel = mt6359p_vemc_get_voltage_sel,
  410. .set_voltage_time_sel = regulator_set_voltage_time_sel,
  411. .enable = regulator_enable_regmap,
  412. .disable = regulator_disable_regmap,
  413. .is_enabled = regulator_is_enabled_regmap,
  414. .get_status = mt6359_get_status,
  415. };
  416. /* The array is indexed by id(MT6359_ID_XXX) */
  417. static struct mt6359_regulator_info mt6359_regulators[] = {
  418. MT6359_BUCK("buck_vs1", VS1, 800000, 2200000, 12500,
  419. MT6359_RG_BUCK_VS1_EN_ADDR,
  420. MT6359_DA_VS1_EN_ADDR, MT6359_RG_BUCK_VS1_VOSEL_ADDR,
  421. MT6359_RG_BUCK_VS1_VOSEL_MASK <<
  422. MT6359_RG_BUCK_VS1_VOSEL_SHIFT,
  423. MT6359_RG_BUCK_VS1_LP_ADDR, MT6359_RG_BUCK_VS1_LP_SHIFT,
  424. MT6359_RG_VS1_FPWM_ADDR, MT6359_RG_VS1_FPWM_SHIFT),
  425. MT6359_BUCK("buck_vgpu11", VGPU11, 400000, 1193750, 6250,
  426. MT6359_RG_BUCK_VGPU11_EN_ADDR,
  427. MT6359_DA_VGPU11_EN_ADDR, MT6359_RG_BUCK_VGPU11_VOSEL_ADDR,
  428. MT6359_RG_BUCK_VGPU11_VOSEL_MASK <<
  429. MT6359_RG_BUCK_VGPU11_VOSEL_SHIFT,
  430. MT6359_RG_BUCK_VGPU11_LP_ADDR,
  431. MT6359_RG_BUCK_VGPU11_LP_SHIFT,
  432. MT6359_RG_VGPU11_FCCM_ADDR, MT6359_RG_VGPU11_FCCM_SHIFT),
  433. MT6359_BUCK("buck_vmodem", VMODEM, 400000, 1100000, 6250,
  434. MT6359_RG_BUCK_VMODEM_EN_ADDR,
  435. MT6359_DA_VMODEM_EN_ADDR, MT6359_RG_BUCK_VMODEM_VOSEL_ADDR,
  436. MT6359_RG_BUCK_VMODEM_VOSEL_MASK <<
  437. MT6359_RG_BUCK_VMODEM_VOSEL_SHIFT,
  438. MT6359_RG_BUCK_VMODEM_LP_ADDR,
  439. MT6359_RG_BUCK_VMODEM_LP_SHIFT,
  440. MT6359_RG_VMODEM_FCCM_ADDR, MT6359_RG_VMODEM_FCCM_SHIFT),
  441. MT6359_BUCK("buck_vpu", VPU, 400000, 1193750, 6250,
  442. MT6359_RG_BUCK_VPU_EN_ADDR,
  443. MT6359_DA_VPU_EN_ADDR, MT6359_RG_BUCK_VPU_VOSEL_ADDR,
  444. MT6359_RG_BUCK_VPU_VOSEL_MASK <<
  445. MT6359_RG_BUCK_VPU_VOSEL_SHIFT,
  446. MT6359_RG_BUCK_VPU_LP_ADDR, MT6359_RG_BUCK_VPU_LP_SHIFT,
  447. MT6359_RG_VPU_FCCM_ADDR, MT6359_RG_VPU_FCCM_SHIFT),
  448. MT6359_BUCK("buck_vcore", VCORE, 400000, 1193750, 6250,
  449. MT6359_RG_BUCK_VCORE_EN_ADDR,
  450. MT6359_DA_VCORE_EN_ADDR, MT6359_RG_BUCK_VCORE_VOSEL_ADDR,
  451. MT6359_RG_BUCK_VCORE_VOSEL_MASK <<
  452. MT6359_RG_BUCK_VCORE_VOSEL_SHIFT,
  453. MT6359_RG_BUCK_VCORE_LP_ADDR, MT6359_RG_BUCK_VCORE_LP_SHIFT,
  454. MT6359_RG_VCORE_FCCM_ADDR, MT6359_RG_VCORE_FCCM_SHIFT),
  455. MT6359_BUCK("buck_vs2", VS2, 800000, 1600000, 12500,
  456. MT6359_RG_BUCK_VS2_EN_ADDR,
  457. MT6359_DA_VS2_EN_ADDR, MT6359_RG_BUCK_VS2_VOSEL_ADDR,
  458. MT6359_RG_BUCK_VS2_VOSEL_MASK <<
  459. MT6359_RG_BUCK_VS2_VOSEL_SHIFT,
  460. MT6359_RG_BUCK_VS2_LP_ADDR, MT6359_RG_BUCK_VS2_LP_SHIFT,
  461. MT6359_RG_VS2_FPWM_ADDR, MT6359_RG_VS2_FPWM_SHIFT),
  462. MT6359_BUCK("buck_vpa", VPA, 500000, 3650000, 50000,
  463. MT6359_RG_BUCK_VPA_EN_ADDR,
  464. MT6359_DA_VPA_EN_ADDR, MT6359_RG_BUCK_VPA_VOSEL_ADDR,
  465. MT6359_RG_BUCK_VPA_VOSEL_MASK <<
  466. MT6359_RG_BUCK_VPA_VOSEL_SHIFT,
  467. MT6359_RG_BUCK_VPA_LP_ADDR, MT6359_RG_BUCK_VPA_LP_SHIFT,
  468. MT6359_RG_VPA_MODESET_ADDR, MT6359_RG_VPA_MODESET_SHIFT),
  469. MT6359_BUCK("buck_vproc2", VPROC2, 400000, 1193750, 6250,
  470. MT6359_RG_BUCK_VPROC2_EN_ADDR,
  471. MT6359_DA_VPROC2_EN_ADDR, MT6359_RG_BUCK_VPROC2_VOSEL_ADDR,
  472. MT6359_RG_BUCK_VPROC2_VOSEL_MASK <<
  473. MT6359_RG_BUCK_VPROC2_VOSEL_SHIFT,
  474. MT6359_RG_BUCK_VPROC2_LP_ADDR,
  475. MT6359_RG_BUCK_VPROC2_LP_SHIFT,
  476. MT6359_RG_VPROC2_FCCM_ADDR, MT6359_RG_VPROC2_FCCM_SHIFT),
  477. MT6359_BUCK("buck_vproc1", VPROC1, 400000, 1193750, 6250,
  478. MT6359_RG_BUCK_VPROC1_EN_ADDR,
  479. MT6359_DA_VPROC1_EN_ADDR, MT6359_RG_BUCK_VPROC1_VOSEL_ADDR,
  480. MT6359_RG_BUCK_VPROC1_VOSEL_MASK <<
  481. MT6359_RG_BUCK_VPROC1_VOSEL_SHIFT,
  482. MT6359_RG_BUCK_VPROC1_LP_ADDR,
  483. MT6359_RG_BUCK_VPROC1_LP_SHIFT,
  484. MT6359_RG_VPROC1_FCCM_ADDR, MT6359_RG_VPROC1_FCCM_SHIFT),
  485. MT6359_BUCK("buck_vcore_sshub", VCORE_SSHUB, 400000, 1193750, 6250,
  486. MT6359_RG_BUCK_VCORE_SSHUB_EN_ADDR,
  487. MT6359_DA_VCORE_EN_ADDR,
  488. MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_ADDR,
  489. MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_MASK <<
  490. MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_SHIFT,
  491. MT6359_RG_BUCK_VCORE_LP_ADDR, MT6359_RG_BUCK_VCORE_LP_SHIFT,
  492. MT6359_RG_VCORE_FCCM_ADDR, MT6359_RG_VCORE_FCCM_SHIFT),
  493. MT6359_REG_FIXED("ldo_vaud18", VAUD18, MT6359_RG_LDO_VAUD18_EN_ADDR,
  494. MT6359_DA_VAUD18_B_EN_ADDR, 1800000),
  495. MT6359_LDO("ldo_vsim1", VSIM1, vsim1_voltages,
  496. MT6359_RG_LDO_VSIM1_EN_ADDR, MT6359_RG_LDO_VSIM1_EN_SHIFT,
  497. MT6359_DA_VSIM1_B_EN_ADDR, MT6359_RG_VSIM1_VOSEL_ADDR,
  498. MT6359_RG_VSIM1_VOSEL_MASK << MT6359_RG_VSIM1_VOSEL_SHIFT,
  499. 480),
  500. MT6359_LDO("ldo_vibr", VIBR, vibr_voltages,
  501. MT6359_RG_LDO_VIBR_EN_ADDR, MT6359_RG_LDO_VIBR_EN_SHIFT,
  502. MT6359_DA_VIBR_B_EN_ADDR, MT6359_RG_VIBR_VOSEL_ADDR,
  503. MT6359_RG_VIBR_VOSEL_MASK << MT6359_RG_VIBR_VOSEL_SHIFT,
  504. 240),
  505. MT6359_LDO("ldo_vrf12", VRF12, vrf12_voltages,
  506. MT6359_RG_LDO_VRF12_EN_ADDR, MT6359_RG_LDO_VRF12_EN_SHIFT,
  507. MT6359_DA_VRF12_B_EN_ADDR, MT6359_RG_VRF12_VOSEL_ADDR,
  508. MT6359_RG_VRF12_VOSEL_MASK << MT6359_RG_VRF12_VOSEL_SHIFT,
  509. 120),
  510. MT6359_REG_FIXED("ldo_vusb", VUSB, MT6359_RG_LDO_VUSB_EN_0_ADDR,
  511. MT6359_DA_VUSB_B_EN_ADDR, 3000000),
  512. MT6359_LDO_LINEAR("ldo_vsram_proc2", VSRAM_PROC2, 500000, 1293750, 6250,
  513. MT6359_RG_LDO_VSRAM_PROC2_EN_ADDR,
  514. MT6359_DA_VSRAM_PROC2_B_EN_ADDR,
  515. MT6359_RG_LDO_VSRAM_PROC2_VOSEL_ADDR,
  516. MT6359_RG_LDO_VSRAM_PROC2_VOSEL_MASK <<
  517. MT6359_RG_LDO_VSRAM_PROC2_VOSEL_SHIFT),
  518. MT6359_LDO("ldo_vio18", VIO18, volt18_voltages,
  519. MT6359_RG_LDO_VIO18_EN_ADDR, MT6359_RG_LDO_VIO18_EN_SHIFT,
  520. MT6359_DA_VIO18_B_EN_ADDR, MT6359_RG_VIO18_VOSEL_ADDR,
  521. MT6359_RG_VIO18_VOSEL_MASK << MT6359_RG_VIO18_VOSEL_SHIFT,
  522. 960),
  523. MT6359_LDO("ldo_vcamio", VCAMIO, volt18_voltages,
  524. MT6359_RG_LDO_VCAMIO_EN_ADDR, MT6359_RG_LDO_VCAMIO_EN_SHIFT,
  525. MT6359_DA_VCAMIO_B_EN_ADDR, MT6359_RG_VCAMIO_VOSEL_ADDR,
  526. MT6359_RG_VCAMIO_VOSEL_MASK << MT6359_RG_VCAMIO_VOSEL_SHIFT,
  527. 1290),
  528. MT6359_REG_FIXED("ldo_vcn18", VCN18, MT6359_RG_LDO_VCN18_EN_ADDR,
  529. MT6359_DA_VCN18_B_EN_ADDR, 1800000),
  530. MT6359_REG_FIXED("ldo_vfe28", VFE28, MT6359_RG_LDO_VFE28_EN_ADDR,
  531. MT6359_DA_VFE28_B_EN_ADDR, 2800000),
  532. MT6359_LDO("ldo_vcn13", VCN13, vcn13_voltages,
  533. MT6359_RG_LDO_VCN13_EN_ADDR, MT6359_RG_LDO_VCN13_EN_SHIFT,
  534. MT6359_DA_VCN13_B_EN_ADDR, MT6359_RG_VCN13_VOSEL_ADDR,
  535. MT6359_RG_VCN13_VOSEL_MASK << MT6359_RG_VCN13_VOSEL_SHIFT,
  536. 240),
  537. MT6359_LDO("ldo_vcn33_1_bt", VCN33_1_BT, vcn33_voltages,
  538. MT6359_RG_LDO_VCN33_1_EN_0_ADDR,
  539. MT6359_RG_LDO_VCN33_1_EN_0_SHIFT,
  540. MT6359_DA_VCN33_1_B_EN_ADDR, MT6359_RG_VCN33_1_VOSEL_ADDR,
  541. MT6359_RG_VCN33_1_VOSEL_MASK <<
  542. MT6359_RG_VCN33_1_VOSEL_SHIFT, 240),
  543. MT6359_LDO("ldo_vcn33_1_wifi", VCN33_1_WIFI, vcn33_voltages,
  544. MT6359_RG_LDO_VCN33_1_EN_1_ADDR,
  545. MT6359_RG_LDO_VCN33_1_EN_1_SHIFT,
  546. MT6359_DA_VCN33_1_B_EN_ADDR, MT6359_RG_VCN33_1_VOSEL_ADDR,
  547. MT6359_RG_VCN33_1_VOSEL_MASK <<
  548. MT6359_RG_VCN33_1_VOSEL_SHIFT, 240),
  549. MT6359_REG_FIXED("ldo_vaux18", VAUX18, MT6359_RG_LDO_VAUX18_EN_ADDR,
  550. MT6359_DA_VAUX18_B_EN_ADDR, 1800000),
  551. MT6359_LDO_LINEAR("ldo_vsram_others", VSRAM_OTHERS, 500000, 1293750,
  552. 6250,
  553. MT6359_RG_LDO_VSRAM_OTHERS_EN_ADDR,
  554. MT6359_DA_VSRAM_OTHERS_B_EN_ADDR,
  555. MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_ADDR,
  556. MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_MASK <<
  557. MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_SHIFT),
  558. MT6359_LDO("ldo_vefuse", VEFUSE, vefuse_voltages,
  559. MT6359_RG_LDO_VEFUSE_EN_ADDR, MT6359_RG_LDO_VEFUSE_EN_SHIFT,
  560. MT6359_DA_VEFUSE_B_EN_ADDR, MT6359_RG_VEFUSE_VOSEL_ADDR,
  561. MT6359_RG_VEFUSE_VOSEL_MASK << MT6359_RG_VEFUSE_VOSEL_SHIFT,
  562. 240),
  563. MT6359_LDO("ldo_vxo22", VXO22, vxo22_voltages,
  564. MT6359_RG_LDO_VXO22_EN_ADDR, MT6359_RG_LDO_VXO22_EN_SHIFT,
  565. MT6359_DA_VXO22_B_EN_ADDR, MT6359_RG_VXO22_VOSEL_ADDR,
  566. MT6359_RG_VXO22_VOSEL_MASK << MT6359_RG_VXO22_VOSEL_SHIFT,
  567. 120),
  568. MT6359_LDO("ldo_vrfck", VRFCK, vrfck_voltages,
  569. MT6359_RG_LDO_VRFCK_EN_ADDR, MT6359_RG_LDO_VRFCK_EN_SHIFT,
  570. MT6359_DA_VRFCK_B_EN_ADDR, MT6359_RG_VRFCK_VOSEL_ADDR,
  571. MT6359_RG_VRFCK_VOSEL_MASK << MT6359_RG_VRFCK_VOSEL_SHIFT,
  572. 480),
  573. MT6359_REG_FIXED("ldo_vbif28", VBIF28, MT6359_RG_LDO_VBIF28_EN_ADDR,
  574. MT6359_DA_VBIF28_B_EN_ADDR, 2800000),
  575. MT6359_LDO("ldo_vio28", VIO28, vio28_voltages,
  576. MT6359_RG_LDO_VIO28_EN_ADDR, MT6359_RG_LDO_VIO28_EN_SHIFT,
  577. MT6359_DA_VIO28_B_EN_ADDR, MT6359_RG_VIO28_VOSEL_ADDR,
  578. MT6359_RG_VIO28_VOSEL_MASK << MT6359_RG_VIO28_VOSEL_SHIFT,
  579. 240),
  580. MT6359_LDO("ldo_vemc", VEMC, vemc_voltages,
  581. MT6359_RG_LDO_VEMC_EN_ADDR, MT6359_RG_LDO_VEMC_EN_SHIFT,
  582. MT6359_DA_VEMC_B_EN_ADDR, MT6359_RG_VEMC_VOSEL_ADDR,
  583. MT6359_RG_VEMC_VOSEL_MASK << MT6359_RG_VEMC_VOSEL_SHIFT,
  584. 240),
  585. MT6359_LDO("ldo_vcn33_2_bt", VCN33_2_BT, vcn33_voltages,
  586. MT6359_RG_LDO_VCN33_2_EN_0_ADDR,
  587. MT6359_RG_LDO_VCN33_2_EN_0_SHIFT,
  588. MT6359_DA_VCN33_2_B_EN_ADDR, MT6359_RG_VCN33_2_VOSEL_ADDR,
  589. MT6359_RG_VCN33_2_VOSEL_MASK <<
  590. MT6359_RG_VCN33_2_VOSEL_SHIFT, 240),
  591. MT6359_LDO("ldo_vcn33_2_wifi", VCN33_2_WIFI, vcn33_voltages,
  592. MT6359_RG_LDO_VCN33_2_EN_1_ADDR,
  593. MT6359_RG_LDO_VCN33_2_EN_1_SHIFT,
  594. MT6359_DA_VCN33_2_B_EN_ADDR, MT6359_RG_VCN33_2_VOSEL_ADDR,
  595. MT6359_RG_VCN33_2_VOSEL_MASK <<
  596. MT6359_RG_VCN33_2_VOSEL_SHIFT, 240),
  597. MT6359_LDO("ldo_va12", VA12, va12_voltages,
  598. MT6359_RG_LDO_VA12_EN_ADDR, MT6359_RG_LDO_VA12_EN_SHIFT,
  599. MT6359_DA_VA12_B_EN_ADDR, MT6359_RG_VA12_VOSEL_ADDR,
  600. MT6359_RG_VA12_VOSEL_MASK << MT6359_RG_VA12_VOSEL_SHIFT,
  601. 240),
  602. MT6359_LDO("ldo_va09", VA09, va09_voltages,
  603. MT6359_RG_LDO_VA09_EN_ADDR, MT6359_RG_LDO_VA09_EN_SHIFT,
  604. MT6359_DA_VA09_B_EN_ADDR, MT6359_RG_VA09_VOSEL_ADDR,
  605. MT6359_RG_VA09_VOSEL_MASK << MT6359_RG_VA09_VOSEL_SHIFT,
  606. 240),
  607. MT6359_LDO("ldo_vrf18", VRF18, vrf18_voltages,
  608. MT6359_RG_LDO_VRF18_EN_ADDR, MT6359_RG_LDO_VRF18_EN_SHIFT,
  609. MT6359_DA_VRF18_B_EN_ADDR, MT6359_RG_VRF18_VOSEL_ADDR,
  610. MT6359_RG_VRF18_VOSEL_MASK << MT6359_RG_VRF18_VOSEL_SHIFT,
  611. 120),
  612. MT6359_LDO_LINEAR("ldo_vsram_md", VSRAM_MD, 500000, 1100000, 6250,
  613. MT6359_RG_LDO_VSRAM_MD_EN_ADDR,
  614. MT6359_DA_VSRAM_MD_B_EN_ADDR,
  615. MT6359_RG_LDO_VSRAM_MD_VOSEL_ADDR,
  616. MT6359_RG_LDO_VSRAM_MD_VOSEL_MASK <<
  617. MT6359_RG_LDO_VSRAM_MD_VOSEL_SHIFT),
  618. MT6359_LDO("ldo_vufs", VUFS, volt18_voltages,
  619. MT6359_RG_LDO_VUFS_EN_ADDR, MT6359_RG_LDO_VUFS_EN_SHIFT,
  620. MT6359_DA_VUFS_B_EN_ADDR, MT6359_RG_VUFS_VOSEL_ADDR,
  621. MT6359_RG_VUFS_VOSEL_MASK << MT6359_RG_VUFS_VOSEL_SHIFT,
  622. 1920),
  623. MT6359_LDO("ldo_vm18", VM18, volt18_voltages,
  624. MT6359_RG_LDO_VM18_EN_ADDR, MT6359_RG_LDO_VM18_EN_SHIFT,
  625. MT6359_DA_VM18_B_EN_ADDR, MT6359_RG_VM18_VOSEL_ADDR,
  626. MT6359_RG_VM18_VOSEL_MASK << MT6359_RG_VM18_VOSEL_SHIFT,
  627. 1920),
  628. MT6359_LDO("ldo_vbbck", VBBCK, vbbck_voltages,
  629. MT6359_RG_LDO_VBBCK_EN_ADDR, MT6359_RG_LDO_VBBCK_EN_SHIFT,
  630. MT6359_DA_VBBCK_B_EN_ADDR, MT6359_RG_VBBCK_VOSEL_ADDR,
  631. MT6359_RG_VBBCK_VOSEL_MASK << MT6359_RG_VBBCK_VOSEL_SHIFT,
  632. 240),
  633. MT6359_LDO_LINEAR("ldo_vsram_proc1", VSRAM_PROC1, 500000, 1293750, 6250,
  634. MT6359_RG_LDO_VSRAM_PROC1_EN_ADDR,
  635. MT6359_DA_VSRAM_PROC1_B_EN_ADDR,
  636. MT6359_RG_LDO_VSRAM_PROC1_VOSEL_ADDR,
  637. MT6359_RG_LDO_VSRAM_PROC1_VOSEL_MASK <<
  638. MT6359_RG_LDO_VSRAM_PROC1_VOSEL_SHIFT),
  639. MT6359_LDO("ldo_vsim2", VSIM2, vsim2_voltages,
  640. MT6359_RG_LDO_VSIM2_EN_ADDR, MT6359_RG_LDO_VSIM2_EN_SHIFT,
  641. MT6359_DA_VSIM2_B_EN_ADDR, MT6359_RG_VSIM2_VOSEL_ADDR,
  642. MT6359_RG_VSIM2_VOSEL_MASK << MT6359_RG_VSIM2_VOSEL_SHIFT,
  643. 480),
  644. MT6359_LDO_LINEAR("ldo_vsram_others_sshub", VSRAM_OTHERS_SSHUB,
  645. 500000, 1293750, 6250,
  646. MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_EN_ADDR,
  647. MT6359_DA_VSRAM_OTHERS_B_EN_ADDR,
  648. MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_ADDR,
  649. MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_MASK <<
  650. MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_SHIFT),
  651. };
  652. static struct mt6359_regulator_info mt6359p_regulators[] = {
  653. MT6359_BUCK("buck_vs1", VS1, 800000, 2200000, 12500,
  654. MT6359_RG_BUCK_VS1_EN_ADDR,
  655. MT6359_DA_VS1_EN_ADDR, MT6359_RG_BUCK_VS1_VOSEL_ADDR,
  656. MT6359_RG_BUCK_VS1_VOSEL_MASK <<
  657. MT6359_RG_BUCK_VS1_VOSEL_SHIFT,
  658. MT6359_RG_BUCK_VS1_LP_ADDR, MT6359_RG_BUCK_VS1_LP_SHIFT,
  659. MT6359_RG_VS1_FPWM_ADDR, MT6359_RG_VS1_FPWM_SHIFT),
  660. MT6359_BUCK("buck_vgpu11", VGPU11, 400000, 1193750, 6250,
  661. MT6359_RG_BUCK_VGPU11_EN_ADDR,
  662. MT6359_DA_VGPU11_EN_ADDR, MT6359P_RG_BUCK_VGPU11_VOSEL_ADDR,
  663. MT6359_RG_BUCK_VGPU11_VOSEL_MASK <<
  664. MT6359_RG_BUCK_VGPU11_VOSEL_SHIFT,
  665. MT6359_RG_BUCK_VGPU11_LP_ADDR,
  666. MT6359_RG_BUCK_VGPU11_LP_SHIFT,
  667. MT6359_RG_VGPU11_FCCM_ADDR, MT6359_RG_VGPU11_FCCM_SHIFT),
  668. MT6359_BUCK("buck_vmodem", VMODEM, 400000, 1100000, 6250,
  669. MT6359_RG_BUCK_VMODEM_EN_ADDR,
  670. MT6359_DA_VMODEM_EN_ADDR, MT6359_RG_BUCK_VMODEM_VOSEL_ADDR,
  671. MT6359_RG_BUCK_VMODEM_VOSEL_MASK <<
  672. MT6359_RG_BUCK_VMODEM_VOSEL_SHIFT,
  673. MT6359_RG_BUCK_VMODEM_LP_ADDR,
  674. MT6359_RG_BUCK_VMODEM_LP_SHIFT,
  675. MT6359_RG_VMODEM_FCCM_ADDR, MT6359_RG_VMODEM_FCCM_SHIFT),
  676. MT6359_BUCK("buck_vpu", VPU, 400000, 1193750, 6250,
  677. MT6359_RG_BUCK_VPU_EN_ADDR,
  678. MT6359_DA_VPU_EN_ADDR, MT6359_RG_BUCK_VPU_VOSEL_ADDR,
  679. MT6359_RG_BUCK_VPU_VOSEL_MASK <<
  680. MT6359_RG_BUCK_VPU_VOSEL_SHIFT,
  681. MT6359_RG_BUCK_VPU_LP_ADDR, MT6359_RG_BUCK_VPU_LP_SHIFT,
  682. MT6359_RG_VPU_FCCM_ADDR, MT6359_RG_VPU_FCCM_SHIFT),
  683. MT6359_BUCK("buck_vcore", VCORE, 506250, 1300000, 6250,
  684. MT6359_RG_BUCK_VCORE_EN_ADDR,
  685. MT6359_DA_VCORE_EN_ADDR, MT6359P_RG_BUCK_VCORE_VOSEL_ADDR,
  686. MT6359_RG_BUCK_VCORE_VOSEL_MASK <<
  687. MT6359_RG_BUCK_VCORE_VOSEL_SHIFT,
  688. MT6359_RG_BUCK_VCORE_LP_ADDR, MT6359_RG_BUCK_VCORE_LP_SHIFT,
  689. MT6359_RG_VCORE_FCCM_ADDR, MT6359_RG_VCORE_FCCM_SHIFT),
  690. MT6359_BUCK("buck_vs2", VS2, 800000, 1600000, 12500,
  691. MT6359_RG_BUCK_VS2_EN_ADDR,
  692. MT6359_DA_VS2_EN_ADDR, MT6359_RG_BUCK_VS2_VOSEL_ADDR,
  693. MT6359_RG_BUCK_VS2_VOSEL_MASK <<
  694. MT6359_RG_BUCK_VS2_VOSEL_SHIFT,
  695. MT6359_RG_BUCK_VS2_LP_ADDR, MT6359_RG_BUCK_VS2_LP_SHIFT,
  696. MT6359_RG_VS2_FPWM_ADDR, MT6359_RG_VS2_FPWM_SHIFT),
  697. MT6359_BUCK("buck_vpa", VPA, 500000, 3650000, 50000,
  698. MT6359_RG_BUCK_VPA_EN_ADDR,
  699. MT6359_DA_VPA_EN_ADDR, MT6359_RG_BUCK_VPA_VOSEL_ADDR,
  700. MT6359_RG_BUCK_VPA_VOSEL_MASK <<
  701. MT6359_RG_BUCK_VPA_VOSEL_SHIFT,
  702. MT6359_RG_BUCK_VPA_LP_ADDR, MT6359_RG_BUCK_VPA_LP_SHIFT,
  703. MT6359_RG_VPA_MODESET_ADDR, MT6359_RG_VPA_MODESET_SHIFT),
  704. MT6359_BUCK("buck_vproc2", VPROC2, 400000, 1193750, 6250,
  705. MT6359_RG_BUCK_VPROC2_EN_ADDR,
  706. MT6359_DA_VPROC2_EN_ADDR, MT6359_RG_BUCK_VPROC2_VOSEL_ADDR,
  707. MT6359_RG_BUCK_VPROC2_VOSEL_MASK <<
  708. MT6359_RG_BUCK_VPROC2_VOSEL_SHIFT,
  709. MT6359_RG_BUCK_VPROC2_LP_ADDR,
  710. MT6359_RG_BUCK_VPROC2_LP_SHIFT,
  711. MT6359_RG_VPROC2_FCCM_ADDR, MT6359_RG_VPROC2_FCCM_SHIFT),
  712. MT6359_BUCK("buck_vproc1", VPROC1, 400000, 1193750, 6250,
  713. MT6359_RG_BUCK_VPROC1_EN_ADDR,
  714. MT6359_DA_VPROC1_EN_ADDR, MT6359_RG_BUCK_VPROC1_VOSEL_ADDR,
  715. MT6359_RG_BUCK_VPROC1_VOSEL_MASK <<
  716. MT6359_RG_BUCK_VPROC1_VOSEL_SHIFT,
  717. MT6359_RG_BUCK_VPROC1_LP_ADDR,
  718. MT6359_RG_BUCK_VPROC1_LP_SHIFT,
  719. MT6359_RG_VPROC1_FCCM_ADDR, MT6359_RG_VPROC1_FCCM_SHIFT),
  720. MT6359_BUCK("buck_vgpu11_sshub", VGPU11_SSHUB, 400000, 1193750, 6250,
  721. MT6359P_RG_BUCK_VGPU11_SSHUB_EN_ADDR,
  722. MT6359_DA_VGPU11_EN_ADDR,
  723. MT6359P_RG_BUCK_VGPU11_SSHUB_VOSEL_ADDR,
  724. MT6359P_RG_BUCK_VGPU11_SSHUB_VOSEL_MASK <<
  725. MT6359P_RG_BUCK_VGPU11_SSHUB_VOSEL_SHIFT,
  726. MT6359_RG_BUCK_VGPU11_LP_ADDR,
  727. MT6359_RG_BUCK_VGPU11_LP_SHIFT,
  728. MT6359_RG_VGPU11_FCCM_ADDR, MT6359_RG_VGPU11_FCCM_SHIFT),
  729. MT6359_REG_FIXED("ldo_vaud18", VAUD18, MT6359P_RG_LDO_VAUD18_EN_ADDR,
  730. MT6359P_DA_VAUD18_B_EN_ADDR, 1800000),
  731. MT6359_LDO("ldo_vsim1", VSIM1, vsim1_voltages,
  732. MT6359P_RG_LDO_VSIM1_EN_ADDR, MT6359P_RG_LDO_VSIM1_EN_SHIFT,
  733. MT6359P_DA_VSIM1_B_EN_ADDR, MT6359P_RG_VSIM1_VOSEL_ADDR,
  734. MT6359_RG_VSIM1_VOSEL_MASK << MT6359_RG_VSIM1_VOSEL_SHIFT,
  735. 480),
  736. MT6359_LDO("ldo_vibr", VIBR, vibr_voltages,
  737. MT6359P_RG_LDO_VIBR_EN_ADDR, MT6359P_RG_LDO_VIBR_EN_SHIFT,
  738. MT6359P_DA_VIBR_B_EN_ADDR, MT6359P_RG_VIBR_VOSEL_ADDR,
  739. MT6359_RG_VIBR_VOSEL_MASK << MT6359_RG_VIBR_VOSEL_SHIFT,
  740. 240),
  741. MT6359_LDO("ldo_vrf12", VRF12, vrf12_voltages,
  742. MT6359P_RG_LDO_VRF12_EN_ADDR, MT6359P_RG_LDO_VRF12_EN_SHIFT,
  743. MT6359P_DA_VRF12_B_EN_ADDR, MT6359P_RG_VRF12_VOSEL_ADDR,
  744. MT6359_RG_VRF12_VOSEL_MASK << MT6359_RG_VRF12_VOSEL_SHIFT,
  745. 480),
  746. MT6359_REG_FIXED("ldo_vusb", VUSB, MT6359P_RG_LDO_VUSB_EN_0_ADDR,
  747. MT6359P_DA_VUSB_B_EN_ADDR, 3000000),
  748. MT6359_LDO_LINEAR("ldo_vsram_proc2", VSRAM_PROC2, 500000, 1293750, 6250,
  749. MT6359P_RG_LDO_VSRAM_PROC2_EN_ADDR,
  750. MT6359P_DA_VSRAM_PROC2_B_EN_ADDR,
  751. MT6359P_RG_LDO_VSRAM_PROC2_VOSEL_ADDR,
  752. MT6359_RG_LDO_VSRAM_PROC2_VOSEL_MASK <<
  753. MT6359_RG_LDO_VSRAM_PROC2_VOSEL_SHIFT),
  754. MT6359_LDO("ldo_vio18", VIO18, volt18_voltages,
  755. MT6359P_RG_LDO_VIO18_EN_ADDR, MT6359P_RG_LDO_VIO18_EN_SHIFT,
  756. MT6359P_DA_VIO18_B_EN_ADDR, MT6359P_RG_VIO18_VOSEL_ADDR,
  757. MT6359_RG_VIO18_VOSEL_MASK << MT6359_RG_VIO18_VOSEL_SHIFT,
  758. 960),
  759. MT6359_LDO("ldo_vcamio", VCAMIO, volt18_voltages,
  760. MT6359P_RG_LDO_VCAMIO_EN_ADDR,
  761. MT6359P_RG_LDO_VCAMIO_EN_SHIFT,
  762. MT6359P_DA_VCAMIO_B_EN_ADDR, MT6359P_RG_VCAMIO_VOSEL_ADDR,
  763. MT6359_RG_VCAMIO_VOSEL_MASK << MT6359_RG_VCAMIO_VOSEL_SHIFT,
  764. 1290),
  765. MT6359_REG_FIXED("ldo_vcn18", VCN18, MT6359P_RG_LDO_VCN18_EN_ADDR,
  766. MT6359P_DA_VCN18_B_EN_ADDR, 1800000),
  767. MT6359_REG_FIXED("ldo_vfe28", VFE28, MT6359P_RG_LDO_VFE28_EN_ADDR,
  768. MT6359P_DA_VFE28_B_EN_ADDR, 2800000),
  769. MT6359_LDO("ldo_vcn13", VCN13, vcn13_voltages,
  770. MT6359P_RG_LDO_VCN13_EN_ADDR, MT6359P_RG_LDO_VCN13_EN_SHIFT,
  771. MT6359P_DA_VCN13_B_EN_ADDR, MT6359P_RG_VCN13_VOSEL_ADDR,
  772. MT6359_RG_VCN13_VOSEL_MASK << MT6359_RG_VCN13_VOSEL_SHIFT,
  773. 240),
  774. MT6359_LDO("ldo_vcn33_1_bt", VCN33_1_BT, vcn33_voltages,
  775. MT6359P_RG_LDO_VCN33_1_EN_0_ADDR,
  776. MT6359_RG_LDO_VCN33_1_EN_0_SHIFT,
  777. MT6359P_DA_VCN33_1_B_EN_ADDR, MT6359P_RG_VCN33_1_VOSEL_ADDR,
  778. MT6359_RG_VCN33_1_VOSEL_MASK <<
  779. MT6359_RG_VCN33_1_VOSEL_SHIFT, 240),
  780. MT6359_LDO("ldo_vcn33_1_wifi", VCN33_1_WIFI, vcn33_voltages,
  781. MT6359P_RG_LDO_VCN33_1_EN_1_ADDR,
  782. MT6359P_RG_LDO_VCN33_1_EN_1_SHIFT,
  783. MT6359P_DA_VCN33_1_B_EN_ADDR, MT6359P_RG_VCN33_1_VOSEL_ADDR,
  784. MT6359_RG_VCN33_1_VOSEL_MASK <<
  785. MT6359_RG_VCN33_1_VOSEL_SHIFT, 240),
  786. MT6359_REG_FIXED("ldo_vaux18", VAUX18, MT6359P_RG_LDO_VAUX18_EN_ADDR,
  787. MT6359P_DA_VAUX18_B_EN_ADDR, 1800000),
  788. MT6359_LDO_LINEAR("ldo_vsram_others", VSRAM_OTHERS, 500000, 1293750,
  789. 6250,
  790. MT6359P_RG_LDO_VSRAM_OTHERS_EN_ADDR,
  791. MT6359P_DA_VSRAM_OTHERS_B_EN_ADDR,
  792. MT6359P_RG_LDO_VSRAM_OTHERS_VOSEL_ADDR,
  793. MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_MASK <<
  794. MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_SHIFT),
  795. MT6359_LDO("ldo_vefuse", VEFUSE, vefuse_voltages,
  796. MT6359P_RG_LDO_VEFUSE_EN_ADDR,
  797. MT6359P_RG_LDO_VEFUSE_EN_SHIFT,
  798. MT6359P_DA_VEFUSE_B_EN_ADDR, MT6359P_RG_VEFUSE_VOSEL_ADDR,
  799. MT6359_RG_VEFUSE_VOSEL_MASK << MT6359_RG_VEFUSE_VOSEL_SHIFT,
  800. 240),
  801. MT6359_LDO("ldo_vxo22", VXO22, vxo22_voltages,
  802. MT6359P_RG_LDO_VXO22_EN_ADDR, MT6359P_RG_LDO_VXO22_EN_SHIFT,
  803. MT6359P_DA_VXO22_B_EN_ADDR, MT6359P_RG_VXO22_VOSEL_ADDR,
  804. MT6359_RG_VXO22_VOSEL_MASK << MT6359_RG_VXO22_VOSEL_SHIFT,
  805. 480),
  806. MT6359_LDO("ldo_vrfck_1", VRFCK, vrfck_voltages_1,
  807. MT6359P_RG_LDO_VRFCK_EN_ADDR, MT6359P_RG_LDO_VRFCK_EN_SHIFT,
  808. MT6359P_DA_VRFCK_B_EN_ADDR, MT6359P_RG_VRFCK_VOSEL_ADDR,
  809. MT6359_RG_VRFCK_VOSEL_MASK << MT6359_RG_VRFCK_VOSEL_SHIFT,
  810. 480),
  811. MT6359_REG_FIXED("ldo_vbif28", VBIF28, MT6359P_RG_LDO_VBIF28_EN_ADDR,
  812. MT6359P_DA_VBIF28_B_EN_ADDR, 2800000),
  813. MT6359_LDO("ldo_vio28", VIO28, vio28_voltages,
  814. MT6359P_RG_LDO_VIO28_EN_ADDR, MT6359P_RG_LDO_VIO28_EN_SHIFT,
  815. MT6359P_DA_VIO28_B_EN_ADDR, MT6359P_RG_VIO28_VOSEL_ADDR,
  816. MT6359_RG_VIO28_VOSEL_MASK << MT6359_RG_VIO28_VOSEL_SHIFT,
  817. 1920),
  818. MT6359P_LDO1("ldo_vemc_1", VEMC, mt6359p_vemc_ops, vemc_voltages_1,
  819. MT6359P_RG_LDO_VEMC_EN_ADDR, MT6359P_RG_LDO_VEMC_EN_SHIFT,
  820. MT6359P_DA_VEMC_B_EN_ADDR,
  821. MT6359P_RG_LDO_VEMC_VOSEL_0_ADDR,
  822. MT6359P_RG_LDO_VEMC_VOSEL_0_MASK <<
  823. MT6359P_RG_LDO_VEMC_VOSEL_0_SHIFT),
  824. MT6359_LDO("ldo_vcn33_2_bt", VCN33_2_BT, vcn33_voltages,
  825. MT6359P_RG_LDO_VCN33_2_EN_0_ADDR,
  826. MT6359P_RG_LDO_VCN33_2_EN_0_SHIFT,
  827. MT6359P_DA_VCN33_2_B_EN_ADDR, MT6359P_RG_VCN33_2_VOSEL_ADDR,
  828. MT6359_RG_VCN33_2_VOSEL_MASK <<
  829. MT6359_RG_VCN33_2_VOSEL_SHIFT, 240),
  830. MT6359_LDO("ldo_vcn33_2_wifi", VCN33_2_WIFI, vcn33_voltages,
  831. MT6359P_RG_LDO_VCN33_2_EN_1_ADDR,
  832. MT6359_RG_LDO_VCN33_2_EN_1_SHIFT,
  833. MT6359P_DA_VCN33_2_B_EN_ADDR, MT6359P_RG_VCN33_2_VOSEL_ADDR,
  834. MT6359_RG_VCN33_2_VOSEL_MASK <<
  835. MT6359_RG_VCN33_2_VOSEL_SHIFT, 240),
  836. MT6359_LDO("ldo_va12", VA12, va12_voltages,
  837. MT6359P_RG_LDO_VA12_EN_ADDR, MT6359P_RG_LDO_VA12_EN_SHIFT,
  838. MT6359P_DA_VA12_B_EN_ADDR, MT6359P_RG_VA12_VOSEL_ADDR,
  839. MT6359_RG_VA12_VOSEL_MASK << MT6359_RG_VA12_VOSEL_SHIFT,
  840. 960),
  841. MT6359_LDO("ldo_va09", VA09, va09_voltages,
  842. MT6359P_RG_LDO_VA09_EN_ADDR, MT6359P_RG_LDO_VA09_EN_SHIFT,
  843. MT6359P_DA_VA09_B_EN_ADDR, MT6359P_RG_VA09_VOSEL_ADDR,
  844. MT6359_RG_VA09_VOSEL_MASK << MT6359_RG_VA09_VOSEL_SHIFT,
  845. 960),
  846. MT6359_LDO("ldo_vrf18", VRF18, vrf18_voltages,
  847. MT6359P_RG_LDO_VRF18_EN_ADDR, MT6359P_RG_LDO_VRF18_EN_SHIFT,
  848. MT6359P_DA_VRF18_B_EN_ADDR, MT6359P_RG_VRF18_VOSEL_ADDR,
  849. MT6359_RG_VRF18_VOSEL_MASK << MT6359_RG_VRF18_VOSEL_SHIFT,
  850. 240),
  851. MT6359_LDO_LINEAR("ldo_vsram_md", VSRAM_MD, 500000, 1293750, 6250,
  852. MT6359P_RG_LDO_VSRAM_MD_EN_ADDR,
  853. MT6359P_DA_VSRAM_MD_B_EN_ADDR,
  854. MT6359P_RG_LDO_VSRAM_MD_VOSEL_ADDR,
  855. MT6359_RG_LDO_VSRAM_MD_VOSEL_MASK <<
  856. MT6359_RG_LDO_VSRAM_MD_VOSEL_SHIFT),
  857. MT6359_LDO("ldo_vufs", VUFS, volt18_voltages,
  858. MT6359P_RG_LDO_VUFS_EN_ADDR, MT6359P_RG_LDO_VUFS_EN_SHIFT,
  859. MT6359P_DA_VUFS_B_EN_ADDR, MT6359P_RG_VUFS_VOSEL_ADDR,
  860. MT6359_RG_VUFS_VOSEL_MASK << MT6359_RG_VUFS_VOSEL_SHIFT,
  861. 1920),
  862. MT6359_LDO("ldo_vm18", VM18, volt18_voltages,
  863. MT6359P_RG_LDO_VM18_EN_ADDR, MT6359P_RG_LDO_VM18_EN_SHIFT,
  864. MT6359P_DA_VM18_B_EN_ADDR, MT6359P_RG_VM18_VOSEL_ADDR,
  865. MT6359_RG_VM18_VOSEL_MASK << MT6359_RG_VM18_VOSEL_SHIFT,
  866. 1920),
  867. MT6359_LDO("ldo_vbbck", VBBCK, vbbck_voltages,
  868. MT6359P_RG_LDO_VBBCK_EN_ADDR, MT6359P_RG_LDO_VBBCK_EN_SHIFT,
  869. MT6359P_DA_VBBCK_B_EN_ADDR, MT6359P_RG_VBBCK_VOSEL_ADDR,
  870. MT6359P_RG_VBBCK_VOSEL_MASK << MT6359P_RG_VBBCK_VOSEL_SHIFT,
  871. 480),
  872. MT6359_LDO_LINEAR("ldo_vsram_proc1", VSRAM_PROC1, 500000, 1293750, 6250,
  873. MT6359P_RG_LDO_VSRAM_PROC1_EN_ADDR,
  874. MT6359P_DA_VSRAM_PROC1_B_EN_ADDR,
  875. MT6359P_RG_LDO_VSRAM_PROC1_VOSEL_ADDR,
  876. MT6359_RG_LDO_VSRAM_PROC1_VOSEL_MASK <<
  877. MT6359_RG_LDO_VSRAM_PROC1_VOSEL_SHIFT),
  878. MT6359_LDO("ldo_vsim2", VSIM2, vsim2_voltages,
  879. MT6359P_RG_LDO_VSIM2_EN_ADDR, MT6359P_RG_LDO_VSIM2_EN_SHIFT,
  880. MT6359P_DA_VSIM2_B_EN_ADDR, MT6359P_RG_VSIM2_VOSEL_ADDR,
  881. MT6359_RG_VSIM2_VOSEL_MASK << MT6359_RG_VSIM2_VOSEL_SHIFT,
  882. 480),
  883. MT6359_LDO_LINEAR("ldo_vsram_others_sshub", VSRAM_OTHERS_SSHUB,
  884. 500000, 1293750, 6250,
  885. MT6359P_RG_LDO_VSRAM_OTHERS_SSHUB_EN_ADDR,
  886. MT6359P_DA_VSRAM_OTHERS_B_EN_ADDR,
  887. MT6359P_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_ADDR,
  888. MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_MASK <<
  889. MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_SHIFT),
  890. };
  891. static int mt6359_regulator_probe(struct platform_device *pdev)
  892. {
  893. struct mt6397_chip *mt6397 = dev_get_drvdata(pdev->dev.parent);
  894. struct regulator_config config = {};
  895. struct regulator_dev *rdev;
  896. struct mt6359_regulator_info *mt6359_info;
  897. int i, hw_ver, ret;
  898. ret = regmap_read(mt6397->regmap, MT6359P_HWCID, &hw_ver);
  899. if (ret)
  900. return ret;
  901. if (hw_ver >= MT6359P_CHIP_VER)
  902. mt6359_info = mt6359p_regulators;
  903. else
  904. mt6359_info = mt6359_regulators;
  905. config.dev = mt6397->dev;
  906. config.regmap = mt6397->regmap;
  907. for (i = 0; i < MT6359_MAX_REGULATOR; i++, mt6359_info++) {
  908. config.driver_data = mt6359_info;
  909. rdev = devm_regulator_register(&pdev->dev, &mt6359_info->desc, &config);
  910. if (IS_ERR(rdev)) {
  911. dev_err(&pdev->dev, "failed to register %s\n", mt6359_info->desc.name);
  912. return PTR_ERR(rdev);
  913. }
  914. }
  915. return 0;
  916. }
  917. static const struct platform_device_id mt6359_platform_ids[] = {
  918. {"mt6359-regulator", 0},
  919. { /* sentinel */ },
  920. };
  921. MODULE_DEVICE_TABLE(platform, mt6359_platform_ids);
  922. static struct platform_driver mt6359_regulator_driver = {
  923. .driver = {
  924. .name = "mt6359-regulator",
  925. },
  926. .probe = mt6359_regulator_probe,
  927. .id_table = mt6359_platform_ids,
  928. };
  929. module_platform_driver(mt6359_regulator_driver);
  930. MODULE_AUTHOR("Wen Su <[email protected]>");
  931. MODULE_DESCRIPTION("Regulator Driver for MediaTek MT6359 PMIC");
  932. MODULE_LICENSE("GPL");