pinctrl-sun50i-h6-r.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Allwinner H6 R_PIO pin controller driver
  4. *
  5. * Copyright (C) 2017 Icenowy Zheng <[email protected]>
  6. *
  7. * Based on pinctrl-sun6i-a31-r.c, which is:
  8. * Copyright (C) 2014 Boris Brezillon
  9. * Boris Brezillon <[email protected]>
  10. * Copyright (C) 2014 Maxime Ripard
  11. * Maxime Ripard <[email protected]>
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/of.h>
  16. #include <linux/of_device.h>
  17. #include <linux/pinctrl/pinctrl.h>
  18. #include "pinctrl-sunxi.h"
  19. static const struct sunxi_desc_pin sun50i_h6_r_pins[] = {
  20. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 0),
  21. SUNXI_FUNCTION(0x0, "gpio_in"),
  22. SUNXI_FUNCTION(0x1, "gpio_out"),
  23. SUNXI_FUNCTION(0x2, "s_rsb"), /* SCK */
  24. SUNXI_FUNCTION(0x3, "s_i2c"), /* SCK */
  25. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PL_EINT0 */
  26. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 1),
  27. SUNXI_FUNCTION(0x0, "gpio_in"),
  28. SUNXI_FUNCTION(0x1, "gpio_out"),
  29. SUNXI_FUNCTION(0x2, "s_rsb"), /* SDA */
  30. SUNXI_FUNCTION(0x3, "s_i2c"), /* SDA */
  31. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)), /* PL_EINT1 */
  32. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 2),
  33. SUNXI_FUNCTION(0x0, "gpio_in"),
  34. SUNXI_FUNCTION(0x1, "gpio_out"),
  35. SUNXI_FUNCTION(0x2, "s_uart"), /* TX */
  36. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)), /* PL_EINT2 */
  37. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 3),
  38. SUNXI_FUNCTION(0x0, "gpio_in"),
  39. SUNXI_FUNCTION(0x1, "gpio_out"),
  40. SUNXI_FUNCTION(0x2, "s_uart"), /* RX */
  41. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)), /* PL_EINT3 */
  42. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 4),
  43. SUNXI_FUNCTION(0x0, "gpio_in"),
  44. SUNXI_FUNCTION(0x1, "gpio_out"),
  45. SUNXI_FUNCTION(0x2, "s_jtag"), /* MS */
  46. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)), /* PL_EINT4 */
  47. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 5),
  48. SUNXI_FUNCTION(0x0, "gpio_in"),
  49. SUNXI_FUNCTION(0x1, "gpio_out"),
  50. SUNXI_FUNCTION(0x2, "s_jtag"), /* CK */
  51. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)), /* PL_EINT5 */
  52. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 6),
  53. SUNXI_FUNCTION(0x0, "gpio_in"),
  54. SUNXI_FUNCTION(0x1, "gpio_out"),
  55. SUNXI_FUNCTION(0x2, "s_jtag"), /* DO */
  56. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)), /* PL_EINT6 */
  57. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 7),
  58. SUNXI_FUNCTION(0x0, "gpio_in"),
  59. SUNXI_FUNCTION(0x1, "gpio_out"),
  60. SUNXI_FUNCTION(0x2, "s_jtag"), /* DI */
  61. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)), /* PL_EINT7 */
  62. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 8),
  63. SUNXI_FUNCTION(0x0, "gpio_in"),
  64. SUNXI_FUNCTION(0x1, "gpio_out"),
  65. SUNXI_FUNCTION(0x2, "s_pwm"),
  66. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)), /* PL_EINT8 */
  67. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 9),
  68. SUNXI_FUNCTION(0x0, "gpio_in"),
  69. SUNXI_FUNCTION(0x1, "gpio_out"),
  70. SUNXI_FUNCTION(0x2, "s_cir_rx"),
  71. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)), /* PL_EINT9 */
  72. SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 10),
  73. SUNXI_FUNCTION(0x0, "gpio_in"),
  74. SUNXI_FUNCTION(0x1, "gpio_out"),
  75. SUNXI_FUNCTION(0x2, "s_w1"),
  76. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)), /* PL_EINT10 */
  77. /* Hole */
  78. SUNXI_PIN(SUNXI_PINCTRL_PIN(M, 0),
  79. SUNXI_FUNCTION(0x0, "gpio_in"),
  80. SUNXI_FUNCTION(0x1, "gpio_out"),
  81. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)), /* PM_EINT0 */
  82. SUNXI_PIN(SUNXI_PINCTRL_PIN(M, 1),
  83. SUNXI_FUNCTION(0x0, "gpio_in"),
  84. SUNXI_FUNCTION(0x1, "gpio_out"),
  85. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)), /* PM_EINT1 */
  86. SUNXI_PIN(SUNXI_PINCTRL_PIN(M, 2),
  87. SUNXI_FUNCTION(0x0, "gpio_in"),
  88. SUNXI_FUNCTION(0x1, "gpio_out"),
  89. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2), /* PM_EINT2 */
  90. SUNXI_FUNCTION(0x3, "1wire")),
  91. SUNXI_PIN(SUNXI_PINCTRL_PIN(M, 3),
  92. SUNXI_FUNCTION(0x0, "gpio_in"),
  93. SUNXI_FUNCTION(0x1, "gpio_out"),
  94. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)), /* PM_EINT3 */
  95. SUNXI_PIN(SUNXI_PINCTRL_PIN(M, 4),
  96. SUNXI_FUNCTION(0x0, "gpio_in"),
  97. SUNXI_FUNCTION(0x1, "gpio_out"),
  98. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)), /* PM_EINT4 */
  99. };
  100. static const struct sunxi_pinctrl_desc sun50i_h6_r_pinctrl_data = {
  101. .pins = sun50i_h6_r_pins,
  102. .npins = ARRAY_SIZE(sun50i_h6_r_pins),
  103. .pin_base = PL_BASE,
  104. .irq_banks = 2,
  105. .io_bias_cfg_variant = BIAS_VOLTAGE_PIO_POW_MODE_SEL,
  106. };
  107. static int sun50i_h6_r_pinctrl_probe(struct platform_device *pdev)
  108. {
  109. return sunxi_pinctrl_init(pdev,
  110. &sun50i_h6_r_pinctrl_data);
  111. }
  112. static const struct of_device_id sun50i_h6_r_pinctrl_match[] = {
  113. { .compatible = "allwinner,sun50i-h6-r-pinctrl", },
  114. {}
  115. };
  116. static struct platform_driver sun50i_h6_r_pinctrl_driver = {
  117. .probe = sun50i_h6_r_pinctrl_probe,
  118. .driver = {
  119. .name = "sun50i-h6-r-pinctrl",
  120. .of_match_table = sun50i_h6_r_pinctrl_match,
  121. },
  122. };
  123. builtin_platform_driver(sun50i_h6_r_pinctrl_driver);