pinctrl-sun50i-a100.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2020 Yangtao Li <[email protected]>
  4. *
  5. * Based on:
  6. * huangshuosheng <[email protected]>
  7. */
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/pinctrl/pinctrl.h>
  12. #include <linux/platform_device.h>
  13. #include "pinctrl-sunxi.h"
  14. static const struct sunxi_desc_pin a100_pins[] = {
  15. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0),
  16. SUNXI_FUNCTION(0x0, "gpio_in"),
  17. SUNXI_FUNCTION(0x1, "gpio_out"),
  18. SUNXI_FUNCTION(0x2, "uart2"), /* TX */
  19. SUNXI_FUNCTION(0x3, "spi2"), /* CS */
  20. SUNXI_FUNCTION(0x4, "jtag"), /* MS */
  21. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)),
  22. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 1),
  23. SUNXI_FUNCTION(0x0, "gpio_in"),
  24. SUNXI_FUNCTION(0x1, "gpio_out"),
  25. SUNXI_FUNCTION(0x2, "uart2"), /* RX */
  26. SUNXI_FUNCTION(0x3, "spi2"), /* CLK */
  27. SUNXI_FUNCTION(0x4, "jtag"), /* CK */
  28. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)),
  29. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 2),
  30. SUNXI_FUNCTION(0x0, "gpio_in"),
  31. SUNXI_FUNCTION(0x1, "gpio_out"),
  32. SUNXI_FUNCTION(0x2, "uart2"), /* RTS */
  33. SUNXI_FUNCTION(0x3, "spi2"), /* MOSI */
  34. SUNXI_FUNCTION(0x4, "jtag"), /* DO */
  35. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)),
  36. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 3),
  37. SUNXI_FUNCTION(0x0, "gpio_in"),
  38. SUNXI_FUNCTION(0x1, "gpio_out"),
  39. SUNXI_FUNCTION(0x2, "uart2"), /* CTS */
  40. SUNXI_FUNCTION(0x3, "spi2"), /* MISO */
  41. SUNXI_FUNCTION(0x4, "jtag"), /* DI */
  42. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)),
  43. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 4),
  44. SUNXI_FUNCTION(0x0, "gpio_in"),
  45. SUNXI_FUNCTION(0x1, "gpio_out"),
  46. SUNXI_FUNCTION(0x2, "i2c1"), /* SCK */
  47. SUNXI_FUNCTION(0x3, "i2s0"), /* MCLK */
  48. SUNXI_FUNCTION(0x4, "jtag_gpu"), /* MS_GPU */
  49. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)),
  50. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 5),
  51. SUNXI_FUNCTION(0x0, "gpio_in"),
  52. SUNXI_FUNCTION(0x1, "gpio_out"),
  53. SUNXI_FUNCTION(0x2, "i2c1"), /* SDA */
  54. SUNXI_FUNCTION(0x3, "i2s0"), /* BCLK */
  55. SUNXI_FUNCTION(0x4, "jtag_gpu"), /* CK_GPU */
  56. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)),
  57. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 6),
  58. SUNXI_FUNCTION(0x0, "gpio_in"),
  59. SUNXI_FUNCTION(0x1, "gpio_out"),
  60. SUNXI_FUNCTION(0x3, "i2s0"), /* LRCK */
  61. SUNXI_FUNCTION(0x4, "jtag_gpu"), /* DO_GPU */
  62. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)),
  63. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 7),
  64. SUNXI_FUNCTION(0x0, "gpio_in"),
  65. SUNXI_FUNCTION(0x1, "gpio_out"),
  66. SUNXI_FUNCTION(0x2, "spdif"), /* DIN */
  67. SUNXI_FUNCTION(0x3, "i2s0_dout0"), /* DOUT0 */
  68. SUNXI_FUNCTION(0x4, "i2s0_din1"), /* DIN1 */
  69. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)),
  70. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 8),
  71. SUNXI_FUNCTION(0x0, "gpio_in"),
  72. SUNXI_FUNCTION(0x1, "gpio_out"),
  73. SUNXI_FUNCTION(0x2, "spdif"), /* DOUT */
  74. SUNXI_FUNCTION(0x3, "i2s0_din0"), /* DIN0 */
  75. SUNXI_FUNCTION(0x4, "i2s0_dout1"), /* DOUT1 */
  76. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)),
  77. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 9),
  78. SUNXI_FUNCTION(0x0, "gpio_in"),
  79. SUNXI_FUNCTION(0x1, "gpio_out"),
  80. SUNXI_FUNCTION(0x2, "uart0"), /* TX */
  81. SUNXI_FUNCTION(0x3, "i2c0"), /* SCK */
  82. SUNXI_FUNCTION(0x4, "jtag_gpu"), /* DI_GPU */
  83. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)),
  84. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 10),
  85. SUNXI_FUNCTION(0x0, "gpio_in"),
  86. SUNXI_FUNCTION(0x1, "gpio_out"),
  87. SUNXI_FUNCTION(0x2, "uart0"), /* RX */
  88. SUNXI_FUNCTION(0x3, "i2c0"), /* SDA */
  89. SUNXI_FUNCTION(0x4, "pwm1"),
  90. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)),
  91. /* HOLE */
  92. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
  93. SUNXI_FUNCTION(0x0, "gpio_in"),
  94. SUNXI_FUNCTION(0x1, "gpio_out"),
  95. SUNXI_FUNCTION(0x2, "nand0"), /* WE */
  96. SUNXI_FUNCTION(0x3, "mmc2"), /* DS */
  97. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)),
  98. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
  99. SUNXI_FUNCTION(0x0, "gpio_in"),
  100. SUNXI_FUNCTION(0x1, "gpio_out"),
  101. SUNXI_FUNCTION(0x2, "nand0"), /* ALE */
  102. SUNXI_FUNCTION(0x3, "mmc2"), /* RST */
  103. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)),
  104. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
  105. SUNXI_FUNCTION(0x0, "gpio_in"),
  106. SUNXI_FUNCTION(0x1, "gpio_out"),
  107. SUNXI_FUNCTION(0x2, "nand0"), /* CLE */
  108. SUNXI_FUNCTION(0x4, "spi0"), /* MOSI */
  109. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2)),
  110. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
  111. SUNXI_FUNCTION(0x0, "gpio_in"),
  112. SUNXI_FUNCTION(0x1, "gpio_out"),
  113. SUNXI_FUNCTION(0x2, "nand0"), /* CE1 */
  114. SUNXI_FUNCTION(0x4, "spi0"), /* CS0 */
  115. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)),
  116. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
  117. SUNXI_FUNCTION(0x0, "gpio_in"),
  118. SUNXI_FUNCTION(0x1, "gpio_out"),
  119. SUNXI_FUNCTION(0x2, "nand0"), /* CE0 */
  120. SUNXI_FUNCTION(0x4, "spi0"), /* MISO */
  121. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)),
  122. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
  123. SUNXI_FUNCTION(0x0, "gpio_in"),
  124. SUNXI_FUNCTION(0x1, "gpio_out"),
  125. SUNXI_FUNCTION(0x2, "nand0"), /* RE */
  126. SUNXI_FUNCTION(0x3, "mmc2"), /* CLK */
  127. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)),
  128. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
  129. SUNXI_FUNCTION(0x0, "gpio_in"),
  130. SUNXI_FUNCTION(0x1, "gpio_out"),
  131. SUNXI_FUNCTION(0x2, "nand0"), /* RB0 */
  132. SUNXI_FUNCTION(0x3, "mmc2"), /* CMD */
  133. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 6)),
  134. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
  135. SUNXI_FUNCTION(0x0, "gpio_in"),
  136. SUNXI_FUNCTION(0x1, "gpio_out"),
  137. SUNXI_FUNCTION(0x2, "nand0"), /* RB1 */
  138. SUNXI_FUNCTION(0x4, "spi0"), /* CS1 */
  139. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 7)),
  140. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
  141. SUNXI_FUNCTION(0x0, "gpio_in"),
  142. SUNXI_FUNCTION(0x1, "gpio_out"),
  143. SUNXI_FUNCTION(0x2, "nand0"), /* DQ7 */
  144. SUNXI_FUNCTION(0x3, "mmc2"), /* D3 */
  145. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 8)),
  146. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
  147. SUNXI_FUNCTION(0x0, "gpio_in"),
  148. SUNXI_FUNCTION(0x1, "gpio_out"),
  149. SUNXI_FUNCTION(0x2, "nand0"), /* DQ6 */
  150. SUNXI_FUNCTION(0x3, "mmc2"), /* D4 */
  151. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 9)),
  152. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
  153. SUNXI_FUNCTION(0x0, "gpio_in"),
  154. SUNXI_FUNCTION(0x1, "gpio_out"),
  155. SUNXI_FUNCTION(0x2, "nand0"), /* DQ5 */
  156. SUNXI_FUNCTION(0x3, "mmc2"), /* D0 */
  157. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 10)),
  158. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
  159. SUNXI_FUNCTION(0x0, "gpio_in"),
  160. SUNXI_FUNCTION(0x1, "gpio_out"),
  161. SUNXI_FUNCTION(0x2, "nand0"), /* DQ4 */
  162. SUNXI_FUNCTION(0x3, "mmc2"), /* D5 */
  163. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 11)),
  164. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
  165. SUNXI_FUNCTION(0x0, "gpio_in"),
  166. SUNXI_FUNCTION(0x1, "gpio_out"),
  167. SUNXI_FUNCTION(0x2, "nand0"), /* DQS */
  168. SUNXI_FUNCTION(0x4, "spi0"), /* CLK */
  169. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 12)),
  170. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
  171. SUNXI_FUNCTION(0x0, "gpio_in"),
  172. SUNXI_FUNCTION(0x1, "gpio_out"),
  173. SUNXI_FUNCTION(0x2, "nand0"), /* DQ3 */
  174. SUNXI_FUNCTION(0x3, "mmc2"), /* D1 */
  175. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 13)),
  176. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
  177. SUNXI_FUNCTION(0x0, "gpio_in"),
  178. SUNXI_FUNCTION(0x1, "gpio_out"),
  179. SUNXI_FUNCTION(0x2, "nand0"), /* DQ2 */
  180. SUNXI_FUNCTION(0x3, "mmc2"), /* D6 */
  181. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 14)),
  182. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
  183. SUNXI_FUNCTION(0x0, "gpio_in"),
  184. SUNXI_FUNCTION(0x1, "gpio_out"),
  185. SUNXI_FUNCTION(0x2, "nand0"), /* DQ1 */
  186. SUNXI_FUNCTION(0x3, "mmc2"), /* D2 */
  187. SUNXI_FUNCTION(0x4, "spi0"), /* WP */
  188. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 15)),
  189. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 16),
  190. SUNXI_FUNCTION(0x0, "gpio_in"),
  191. SUNXI_FUNCTION(0x1, "gpio_out"),
  192. SUNXI_FUNCTION(0x2, "nand0"), /* DQ0 */
  193. SUNXI_FUNCTION(0x3, "mmc2"), /* D7 */
  194. SUNXI_FUNCTION(0x4, "spi0"), /* HOLD */
  195. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 16)),
  196. /* HOLE */
  197. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
  198. SUNXI_FUNCTION(0x0, "gpio_in"),
  199. SUNXI_FUNCTION(0x1, "gpio_out"),
  200. SUNXI_FUNCTION(0x2, "lcd0"), /* D2 */
  201. SUNXI_FUNCTION(0x3, "lvds0"), /* D0P */
  202. SUNXI_FUNCTION(0x4, "dsi0"), /* DP0 */
  203. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 0)),
  204. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
  205. SUNXI_FUNCTION(0x0, "gpio_in"),
  206. SUNXI_FUNCTION(0x1, "gpio_out"),
  207. SUNXI_FUNCTION(0x2, "lcd0"), /* D3 */
  208. SUNXI_FUNCTION(0x3, "lvds0"), /* D0N */
  209. SUNXI_FUNCTION(0x4, "dsi0"), /* DM0 */
  210. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 1)),
  211. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
  212. SUNXI_FUNCTION(0x0, "gpio_in"),
  213. SUNXI_FUNCTION(0x1, "gpio_out"),
  214. SUNXI_FUNCTION(0x2, "lcd0"), /* D4 */
  215. SUNXI_FUNCTION(0x3, "lvds0"), /* D1P */
  216. SUNXI_FUNCTION(0x4, "dsi0"), /* DP1 */
  217. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 2)),
  218. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
  219. SUNXI_FUNCTION(0x0, "gpio_in"),
  220. SUNXI_FUNCTION(0x1, "gpio_out"),
  221. SUNXI_FUNCTION(0x2, "lcd0"), /* D5 */
  222. SUNXI_FUNCTION(0x3, "lvds0"), /* D1N */
  223. SUNXI_FUNCTION(0x4, "dsi0"), /* DM1 */
  224. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 3)),
  225. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
  226. SUNXI_FUNCTION(0x0, "gpio_in"),
  227. SUNXI_FUNCTION(0x1, "gpio_out"),
  228. SUNXI_FUNCTION(0x2, "lcd0"), /* D6 */
  229. SUNXI_FUNCTION(0x3, "lvds0"), /* D2P */
  230. SUNXI_FUNCTION(0x4, "dsi0"), /* CKP */
  231. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 4)),
  232. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
  233. SUNXI_FUNCTION(0x0, "gpio_in"),
  234. SUNXI_FUNCTION(0x1, "gpio_out"),
  235. SUNXI_FUNCTION(0x2, "lcd0"), /* D7 */
  236. SUNXI_FUNCTION(0x3, "lvds0"), /* D2N */
  237. SUNXI_FUNCTION(0x4, "dsi0"), /* CKM */
  238. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 5)),
  239. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
  240. SUNXI_FUNCTION(0x0, "gpio_in"),
  241. SUNXI_FUNCTION(0x1, "gpio_out"),
  242. SUNXI_FUNCTION(0x2, "lcd0"), /* D10 */
  243. SUNXI_FUNCTION(0x3, "lvds0"), /* CKP */
  244. SUNXI_FUNCTION(0x4, "dsi0"), /* DP2 */
  245. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 6)),
  246. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
  247. SUNXI_FUNCTION(0x0, "gpio_in"),
  248. SUNXI_FUNCTION(0x1, "gpio_out"),
  249. SUNXI_FUNCTION(0x2, "lcd0"), /* D11 */
  250. SUNXI_FUNCTION(0x3, "lvds0"), /* CKN */
  251. SUNXI_FUNCTION(0x4, "dsi0"), /* DM2 */
  252. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 7)),
  253. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
  254. SUNXI_FUNCTION(0x0, "gpio_in"),
  255. SUNXI_FUNCTION(0x1, "gpio_out"),
  256. SUNXI_FUNCTION(0x2, "lcd0"), /* D12 */
  257. SUNXI_FUNCTION(0x4, "dsi0"), /* DP3 */
  258. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 8)),
  259. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
  260. SUNXI_FUNCTION(0x0, "gpio_in"),
  261. SUNXI_FUNCTION(0x1, "gpio_out"),
  262. SUNXI_FUNCTION(0x2, "lcd0"), /* D13 */
  263. SUNXI_FUNCTION(0x4, "dsi0"), /* DM3 */
  264. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 9)),
  265. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
  266. SUNXI_FUNCTION(0x0, "gpio_in"),
  267. SUNXI_FUNCTION(0x1, "gpio_out"),
  268. SUNXI_FUNCTION(0x2, "lcd0"), /* D14 */
  269. SUNXI_FUNCTION(0x4, "spi1"), /* CS */
  270. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 10)),
  271. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
  272. SUNXI_FUNCTION(0x0, "gpio_in"),
  273. SUNXI_FUNCTION(0x1, "gpio_out"),
  274. SUNXI_FUNCTION(0x2, "lcd0"), /* D15 */
  275. SUNXI_FUNCTION(0x4, "spi1"), /* CLK */
  276. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 11)),
  277. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
  278. SUNXI_FUNCTION(0x0, "gpio_in"),
  279. SUNXI_FUNCTION(0x1, "gpio_out"),
  280. SUNXI_FUNCTION(0x2, "lcd0"), /* D18 */
  281. SUNXI_FUNCTION(0x4, "spi1"), /* MOSI */
  282. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 12)),
  283. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
  284. SUNXI_FUNCTION(0x0, "gpio_in"),
  285. SUNXI_FUNCTION(0x1, "gpio_out"),
  286. SUNXI_FUNCTION(0x2, "lcd0"), /* D19 */
  287. SUNXI_FUNCTION(0x4, "spi1"), /* MISO */
  288. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 13)),
  289. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
  290. SUNXI_FUNCTION(0x0, "gpio_in"),
  291. SUNXI_FUNCTION(0x1, "gpio_out"),
  292. SUNXI_FUNCTION(0x2, "lcd0"), /* D20 */
  293. SUNXI_FUNCTION(0x4, "uart3"), /* TX */
  294. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 14)),
  295. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
  296. SUNXI_FUNCTION(0x0, "gpio_in"),
  297. SUNXI_FUNCTION(0x1, "gpio_out"),
  298. SUNXI_FUNCTION(0x2, "lcd0"), /* D21 */
  299. SUNXI_FUNCTION(0x4, "uart3"), /* RX */
  300. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 15)),
  301. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
  302. SUNXI_FUNCTION(0x0, "gpio_in"),
  303. SUNXI_FUNCTION(0x1, "gpio_out"),
  304. SUNXI_FUNCTION(0x2, "lcd0"), /* D22 */
  305. SUNXI_FUNCTION(0x4, "uart3"), /* RTS */
  306. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 16)),
  307. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
  308. SUNXI_FUNCTION(0x0, "gpio_in"),
  309. SUNXI_FUNCTION(0x1, "gpio_out"),
  310. SUNXI_FUNCTION(0x2, "lcd0"), /* D23 */
  311. SUNXI_FUNCTION(0x4, "uart3"), /* CTS */
  312. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 17)),
  313. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 18),
  314. SUNXI_FUNCTION(0x0, "gpio_in"),
  315. SUNXI_FUNCTION(0x1, "gpio_out"),
  316. SUNXI_FUNCTION(0x2, "lcd0"), /* CLK */
  317. SUNXI_FUNCTION(0x4, "uart4"), /* TX */
  318. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 18)),
  319. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 19),
  320. SUNXI_FUNCTION(0x0, "gpio_in"),
  321. SUNXI_FUNCTION(0x1, "gpio_out"),
  322. SUNXI_FUNCTION(0x2, "lcd0"), /* DE */
  323. SUNXI_FUNCTION(0x4, "uart4"), /* RX */
  324. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 19)),
  325. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 20),
  326. SUNXI_FUNCTION(0x0, "gpio_in"),
  327. SUNXI_FUNCTION(0x1, "gpio_out"),
  328. SUNXI_FUNCTION(0x2, "lcd0"), /* HSYNC */
  329. SUNXI_FUNCTION(0x3, "pwm2"),
  330. SUNXI_FUNCTION(0x4, "uart4"), /* RTS */
  331. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 20)),
  332. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 21),
  333. SUNXI_FUNCTION(0x0, "gpio_in"),
  334. SUNXI_FUNCTION(0x1, "gpio_out"),
  335. SUNXI_FUNCTION(0x2, "lcd0"), /* VSYNC */
  336. SUNXI_FUNCTION(0x3, "pwm3"),
  337. SUNXI_FUNCTION(0x4, "uart4"), /* CTS */
  338. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 21)),
  339. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 22),
  340. SUNXI_FUNCTION(0x0, "gpio_in"),
  341. SUNXI_FUNCTION(0x1, "gpio_out"),
  342. SUNXI_FUNCTION(0x2, "pwm1"),
  343. SUNXI_FUNCTION(0x4, "i2c0"), /* SCK */
  344. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 22)),
  345. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 23),
  346. SUNXI_FUNCTION(0x0, "gpio_in"),
  347. SUNXI_FUNCTION(0x1, "gpio_out"),
  348. SUNXI_FUNCTION(0x2, "pwm0"),
  349. SUNXI_FUNCTION(0x4, "i2c0"), /* SDA */
  350. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 23)),
  351. /* HOLE */
  352. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 0),
  353. SUNXI_FUNCTION(0x0, "gpio_in"),
  354. SUNXI_FUNCTION(0x1, "gpio_out"),
  355. SUNXI_FUNCTION(0x2, "csi"), /* MCLK */
  356. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 0)),
  357. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 1),
  358. SUNXI_FUNCTION(0x0, "gpio_in"),
  359. SUNXI_FUNCTION(0x1, "gpio_out"),
  360. SUNXI_FUNCTION(0x2, "i2c2"), /* SCK */
  361. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 1)),
  362. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 2),
  363. SUNXI_FUNCTION(0x0, "gpio_in"),
  364. SUNXI_FUNCTION(0x1, "gpio_out"),
  365. SUNXI_FUNCTION(0x2, "i2c2"), /* SDA */
  366. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 2)),
  367. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 3),
  368. SUNXI_FUNCTION(0x0, "gpio_in"),
  369. SUNXI_FUNCTION(0x1, "gpio_out"),
  370. SUNXI_FUNCTION(0x2, "i2c3"), /* SCK */
  371. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 3)),
  372. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 4),
  373. SUNXI_FUNCTION(0x0, "gpio_in"),
  374. SUNXI_FUNCTION(0x1, "gpio_out"),
  375. SUNXI_FUNCTION(0x2, "i2c3"), /* SDA */
  376. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 4)),
  377. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 5),
  378. SUNXI_FUNCTION(0x0, "gpio_in"),
  379. SUNXI_FUNCTION(0x1, "gpio_out"),
  380. SUNXI_FUNCTION(0x2, "csi"), /* MCLK */
  381. SUNXI_FUNCTION(0x3, "pll"), /* LOCK_DBG */
  382. SUNXI_FUNCTION(0x4, "i2s2"), /* MCLK */
  383. SUNXI_FUNCTION(0x5, "ledc"), /* LEDC */
  384. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 5)),
  385. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 6),
  386. SUNXI_FUNCTION(0x0, "gpio_in"),
  387. SUNXI_FUNCTION(0x1, "gpio_out"),
  388. SUNXI_FUNCTION(0x3, "bist0"), /* RESULT0 */
  389. SUNXI_FUNCTION(0x4, "i2s2"), /* BCLK */
  390. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 6)),
  391. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 7),
  392. SUNXI_FUNCTION(0x0, "gpio_in"),
  393. SUNXI_FUNCTION(0x1, "gpio_out"),
  394. SUNXI_FUNCTION(0x2, "csi"), /* SM_VS */
  395. SUNXI_FUNCTION(0x3, "bist0"), /* RESULT1 */
  396. SUNXI_FUNCTION(0x4, "i2s2"), /* LRCK */
  397. SUNXI_FUNCTION(0x5, "tcon0"), /* TRIG */
  398. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 7)),
  399. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 8),
  400. SUNXI_FUNCTION(0x0, "gpio_in"),
  401. SUNXI_FUNCTION(0x1, "gpio_out"),
  402. SUNXI_FUNCTION(0x3, "bist0"), /* RESULT2 */
  403. SUNXI_FUNCTION(0x4, "i2s2"), /* DOUT0 */
  404. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 8)),
  405. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 9),
  406. SUNXI_FUNCTION(0x0, "gpio_in"),
  407. SUNXI_FUNCTION(0x1, "gpio_out"),
  408. SUNXI_FUNCTION(0x3, "bist0"), /* RESULT3 */
  409. SUNXI_FUNCTION(0x4, "i2s2"), /* DIN0 */
  410. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 9)),
  411. /* HOLE */
  412. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
  413. SUNXI_FUNCTION(0x0, "gpio_in"),
  414. SUNXI_FUNCTION(0x1, "gpio_out"),
  415. SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
  416. SUNXI_FUNCTION(0x3, "jtag"), /* MS1 */
  417. SUNXI_FUNCTION(0x4, "jtag_gpu"), /* MS_GPU */
  418. SUNXI_FUNCTION_IRQ_BANK(0x6, 4, 0)),
  419. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
  420. SUNXI_FUNCTION(0x0, "gpio_in"),
  421. SUNXI_FUNCTION(0x1, "gpio_out"),
  422. SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
  423. SUNXI_FUNCTION(0x3, "jtag"), /* DI1 */
  424. SUNXI_FUNCTION(0x4, "jtag_gpu"), /* DI_GPU */
  425. SUNXI_FUNCTION_IRQ_BANK(0x6, 4, 1)),
  426. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
  427. SUNXI_FUNCTION(0x0, "gpio_in"),
  428. SUNXI_FUNCTION(0x1, "gpio_out"),
  429. SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
  430. SUNXI_FUNCTION(0x3, "uart0"), /* TX */
  431. SUNXI_FUNCTION_IRQ_BANK(0x6, 4, 2)),
  432. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
  433. SUNXI_FUNCTION(0x0, "gpio_in"),
  434. SUNXI_FUNCTION(0x1, "gpio_out"),
  435. SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
  436. SUNXI_FUNCTION(0x3, "jtag"), /* DO */
  437. SUNXI_FUNCTION(0x4, "jtag_gpu"), /* DO_GPU */
  438. SUNXI_FUNCTION_IRQ_BANK(0x6, 4, 3)),
  439. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
  440. SUNXI_FUNCTION(0x0, "gpio_in"),
  441. SUNXI_FUNCTION(0x1, "gpio_out"),
  442. SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
  443. SUNXI_FUNCTION(0x3, "uart0"), /* RX */
  444. SUNXI_FUNCTION_IRQ_BANK(0x6, 4, 4)),
  445. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
  446. SUNXI_FUNCTION(0x0, "gpio_in"),
  447. SUNXI_FUNCTION(0x1, "gpio_out"),
  448. SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
  449. SUNXI_FUNCTION(0x3, "jtag"), /* CK */
  450. SUNXI_FUNCTION(0x4, "jtag_gpu"), /* CK_GPU */
  451. SUNXI_FUNCTION_IRQ_BANK(0x6, 4, 5)),
  452. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 6),
  453. SUNXI_FUNCTION(0x0, "gpio_in"),
  454. SUNXI_FUNCTION(0x1, "gpio_out"),
  455. SUNXI_FUNCTION_IRQ_BANK(0x6, 4, 6)),
  456. /* HOLE */
  457. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
  458. SUNXI_FUNCTION(0x0, "gpio_in"),
  459. SUNXI_FUNCTION(0x1, "gpio_out"),
  460. SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
  461. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 0)),
  462. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
  463. SUNXI_FUNCTION(0x0, "gpio_in"),
  464. SUNXI_FUNCTION(0x1, "gpio_out"),
  465. SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
  466. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 1)),
  467. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
  468. SUNXI_FUNCTION(0x0, "gpio_in"),
  469. SUNXI_FUNCTION(0x1, "gpio_out"),
  470. SUNXI_FUNCTION(0x2, "mmc1"), /* D0 */
  471. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 2)),
  472. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
  473. SUNXI_FUNCTION(0x0, "gpio_in"),
  474. SUNXI_FUNCTION(0x1, "gpio_out"),
  475. SUNXI_FUNCTION(0x2, "mmc1"), /* D1 */
  476. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 3)),
  477. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
  478. SUNXI_FUNCTION(0x0, "gpio_in"),
  479. SUNXI_FUNCTION(0x1, "gpio_out"),
  480. SUNXI_FUNCTION(0x2, "mmc1"), /* D2 */
  481. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 4)),
  482. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
  483. SUNXI_FUNCTION(0x0, "gpio_in"),
  484. SUNXI_FUNCTION(0x1, "gpio_out"),
  485. SUNXI_FUNCTION(0x2, "mmc1"), /* D3 */
  486. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 5)),
  487. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
  488. SUNXI_FUNCTION(0x0, "gpio_in"),
  489. SUNXI_FUNCTION(0x1, "gpio_out"),
  490. SUNXI_FUNCTION(0x2, "uart1"), /* TX */
  491. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 6)),
  492. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
  493. SUNXI_FUNCTION(0x0, "gpio_in"),
  494. SUNXI_FUNCTION(0x1, "gpio_out"),
  495. SUNXI_FUNCTION(0x2, "uart1"), /* RX */
  496. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 7)),
  497. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
  498. SUNXI_FUNCTION(0x0, "gpio_in"),
  499. SUNXI_FUNCTION(0x1, "gpio_out"),
  500. SUNXI_FUNCTION(0x2, "uart1"), /* RTS */
  501. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 8)),
  502. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
  503. SUNXI_FUNCTION(0x0, "gpio_in"),
  504. SUNXI_FUNCTION(0x1, "gpio_out"),
  505. SUNXI_FUNCTION(0x2, "uart1"), /* CTS */
  506. SUNXI_FUNCTION(0x3, "i2s1"), /* MCLK */
  507. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 9)),
  508. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
  509. SUNXI_FUNCTION(0x0, "gpio_in"),
  510. SUNXI_FUNCTION(0x1, "gpio_out"),
  511. SUNXI_FUNCTION(0x3, "i2s1"), /* BCLK */
  512. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 10)),
  513. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
  514. SUNXI_FUNCTION(0x0, "gpio_in"),
  515. SUNXI_FUNCTION(0x1, "gpio_out"),
  516. SUNXI_FUNCTION(0x3, "i2s1"), /* LRCK */
  517. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 11)),
  518. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
  519. SUNXI_FUNCTION(0x0, "gpio_in"),
  520. SUNXI_FUNCTION(0x1, "gpio_out"),
  521. SUNXI_FUNCTION(0x3, "i2s1_dout0"), /* DOUT0 */
  522. SUNXI_FUNCTION(0x4, "i2s1_din1"), /* DIN1 */
  523. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 12)),
  524. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
  525. SUNXI_FUNCTION(0x0, "gpio_in"),
  526. SUNXI_FUNCTION(0x1, "gpio_out"),
  527. SUNXI_FUNCTION(0x3, "i2s1_din0"), /* DIN0 */
  528. SUNXI_FUNCTION(0x4, "i2s1_dout1"), /* DOUT1 */
  529. SUNXI_FUNCTION_IRQ_BANK(0x6, 5, 13)),
  530. /* HOLE */
  531. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 0),
  532. SUNXI_FUNCTION(0x0, "gpio_in"),
  533. SUNXI_FUNCTION(0x1, "gpio_out"),
  534. SUNXI_FUNCTION(0x2, "i2c0"), /* SCK */
  535. SUNXI_FUNCTION(0x5, "emac0"), /* RXD1 */
  536. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 0)),
  537. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 1),
  538. SUNXI_FUNCTION(0x0, "gpio_in"),
  539. SUNXI_FUNCTION(0x1, "gpio_out"),
  540. SUNXI_FUNCTION(0x2, "i2c0"), /* SDA */
  541. SUNXI_FUNCTION(0x5, "emac0"), /* RXD0 */
  542. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 1)),
  543. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 2),
  544. SUNXI_FUNCTION(0x0, "gpio_in"),
  545. SUNXI_FUNCTION(0x1, "gpio_out"),
  546. SUNXI_FUNCTION(0x2, "i2c1"), /* SCK */
  547. SUNXI_FUNCTION(0x5, "emac0"), /* RXCTL */
  548. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 2)),
  549. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 3),
  550. SUNXI_FUNCTION(0x0, "gpio_in"),
  551. SUNXI_FUNCTION(0x1, "gpio_out"),
  552. SUNXI_FUNCTION(0x2, "i2c1"), /* SDA */
  553. SUNXI_FUNCTION(0x3, "cir0"), /* OUT */
  554. SUNXI_FUNCTION(0x5, "emac0"), /* CLKIN */
  555. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 3)),
  556. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 4),
  557. SUNXI_FUNCTION(0x0, "gpio_in"),
  558. SUNXI_FUNCTION(0x1, "gpio_out"),
  559. SUNXI_FUNCTION(0x2, "uart3"), /* TX */
  560. SUNXI_FUNCTION(0x3, "spi1"), /* CS */
  561. SUNXI_FUNCTION(0x5, "emac0"), /* TXD1 */
  562. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 4)),
  563. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 5),
  564. SUNXI_FUNCTION(0x0, "gpio_in"),
  565. SUNXI_FUNCTION(0x1, "gpio_out"),
  566. SUNXI_FUNCTION(0x2, "uart3"), /* RX */
  567. SUNXI_FUNCTION(0x3, "spi1"), /* CLK */
  568. SUNXI_FUNCTION(0x4, "ledc"),
  569. SUNXI_FUNCTION(0x5, "emac0"), /* TXD0 */
  570. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 5)),
  571. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 6),
  572. SUNXI_FUNCTION(0x0, "gpio_in"),
  573. SUNXI_FUNCTION(0x1, "gpio_out"),
  574. SUNXI_FUNCTION(0x2, "uart3"), /* RTS */
  575. SUNXI_FUNCTION(0x3, "spi1"), /* MOSI */
  576. SUNXI_FUNCTION(0x5, "emac0"), /* TXCK */
  577. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 6)),
  578. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 7),
  579. SUNXI_FUNCTION(0x0, "gpio_in"),
  580. SUNXI_FUNCTION(0x1, "gpio_out"),
  581. SUNXI_FUNCTION(0x2, "uart3"), /* CTS */
  582. SUNXI_FUNCTION(0x3, "spi1"), /* MISO */
  583. SUNXI_FUNCTION(0x4, "spdif"), /* OUT */
  584. SUNXI_FUNCTION(0x5, "emac0"), /* TXCTL */
  585. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 7)),
  586. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 8),
  587. SUNXI_FUNCTION(0x0, "gpio_in"),
  588. SUNXI_FUNCTION(0x1, "gpio_out"),
  589. SUNXI_FUNCTION(0x2, "dmic"), /* CLK */
  590. SUNXI_FUNCTION(0x3, "spi2"), /* CS */
  591. SUNXI_FUNCTION(0x4, "i2s2"), /* MCLK */
  592. SUNXI_FUNCTION(0x5, "i2s2_din2"), /* DIN2 */
  593. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 8)),
  594. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 9),
  595. SUNXI_FUNCTION(0x0, "gpio_in"),
  596. SUNXI_FUNCTION(0x1, "gpio_out"),
  597. SUNXI_FUNCTION(0x2, "dmic"), /* DATA0 */
  598. SUNXI_FUNCTION(0x3, "spi2"), /* CLK */
  599. SUNXI_FUNCTION(0x4, "i2s2"), /* BCLK */
  600. SUNXI_FUNCTION(0x5, "emac0"), /* MDC */
  601. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 9)),
  602. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 10),
  603. SUNXI_FUNCTION(0x0, "gpio_in"),
  604. SUNXI_FUNCTION(0x1, "gpio_out"),
  605. SUNXI_FUNCTION(0x2, "dmic"), /* DATA1 */
  606. SUNXI_FUNCTION(0x3, "spi2"), /* MOSI */
  607. SUNXI_FUNCTION(0x4, "i2s2"), /* LRCK */
  608. SUNXI_FUNCTION(0x5, "emac0"), /* MDIO */
  609. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 10)),
  610. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 11),
  611. SUNXI_FUNCTION(0x0, "gpio_in"),
  612. SUNXI_FUNCTION(0x1, "gpio_out"),
  613. SUNXI_FUNCTION(0x2, "dmic"), /* DATA2 */
  614. SUNXI_FUNCTION(0x3, "spi2"), /* MISO */
  615. SUNXI_FUNCTION(0x4, "i2s2_dout0"), /* DOUT0 */
  616. SUNXI_FUNCTION(0x5, "i2s2_din1"), /* DIN1 */
  617. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 11)),
  618. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 12),
  619. SUNXI_FUNCTION(0x0, "gpio_in"),
  620. SUNXI_FUNCTION(0x1, "gpio_out"),
  621. SUNXI_FUNCTION(0x2, "dmic"), /* DATA3 */
  622. SUNXI_FUNCTION(0x3, "i2c3"), /* SCK */
  623. SUNXI_FUNCTION(0x4, "i2s2_din0"), /* DIN0 */
  624. SUNXI_FUNCTION(0x5, "i2s2_dout1"), /* DOUT1 */
  625. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 12)),
  626. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 13),
  627. SUNXI_FUNCTION(0x0, "gpio_in"),
  628. SUNXI_FUNCTION(0x1, "gpio_out"),
  629. SUNXI_FUNCTION(0x3, "i2c3"), /* SCK */
  630. SUNXI_FUNCTION(0x4, "i2s3"), /* MCLK */
  631. SUNXI_FUNCTION(0x5, "emac0"), /* EPHY */
  632. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 13)),
  633. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 14),
  634. SUNXI_FUNCTION(0x0, "gpio_in"),
  635. SUNXI_FUNCTION(0x1, "gpio_out"),
  636. SUNXI_FUNCTION(0x4, "i2s3"), /* BCLK */
  637. SUNXI_FUNCTION(0x5, "emac0"), /* RXD3 */
  638. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 14)),
  639. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 15),
  640. SUNXI_FUNCTION(0x0, "gpio_in"),
  641. SUNXI_FUNCTION(0x1, "gpio_out"),
  642. SUNXI_FUNCTION(0x4, "i2s3"), /* LRCK */
  643. SUNXI_FUNCTION(0x5, "emac0"), /* RXD2 */
  644. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 15)),
  645. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 16),
  646. SUNXI_FUNCTION(0x0, "gpio_in"),
  647. SUNXI_FUNCTION(0x1, "gpio_out"),
  648. SUNXI_FUNCTION(0x3, "i2s3_dout0"), /* DOUT0 */
  649. SUNXI_FUNCTION(0x4, "i2s3_din1"), /* DIN1 */
  650. SUNXI_FUNCTION(0x5, "emac0"), /* RXCK */
  651. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 16)),
  652. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 17),
  653. SUNXI_FUNCTION(0x0, "gpio_in"),
  654. SUNXI_FUNCTION(0x1, "gpio_out"),
  655. SUNXI_FUNCTION(0x3, "i2s3_dout1"), /* DOUT1 */
  656. SUNXI_FUNCTION(0x4, "i2s3_din0"), /* DIN0 */
  657. SUNXI_FUNCTION(0x5, "emac0"), /* TXD3 */
  658. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 17)),
  659. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 18),
  660. SUNXI_FUNCTION(0x0, "gpio_in"),
  661. SUNXI_FUNCTION(0x1, "gpio_out"),
  662. SUNXI_FUNCTION(0x2, "cir0"), /* OUT */
  663. SUNXI_FUNCTION(0x3, "i2s3_dout2"), /* DOUT2 */
  664. SUNXI_FUNCTION(0x4, "i2s3_din2"), /* DIN2 */
  665. SUNXI_FUNCTION(0x5, "emac0"), /* TXD2 */
  666. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 18)),
  667. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 19),
  668. SUNXI_FUNCTION(0x0, "gpio_in"),
  669. SUNXI_FUNCTION(0x1, "gpio_out"),
  670. SUNXI_FUNCTION(0x2, "cir0"), /* IN */
  671. SUNXI_FUNCTION(0x3, "i2s3_dout3"), /* DOUT3 */
  672. SUNXI_FUNCTION(0x4, "i2s3_din3"), /* DIN3 */
  673. SUNXI_FUNCTION(0x5, "ledc"),
  674. SUNXI_FUNCTION_IRQ_BANK(0x6, 6, 19)),
  675. };
  676. static const unsigned int a100_irq_bank_map[] = { 1, 2, 3, 4, 5, 6, 7};
  677. static const struct sunxi_pinctrl_desc a100_pinctrl_data = {
  678. .pins = a100_pins,
  679. .npins = ARRAY_SIZE(a100_pins),
  680. .irq_banks = 7,
  681. .irq_bank_map = a100_irq_bank_map,
  682. .io_bias_cfg_variant = BIAS_VOLTAGE_PIO_POW_MODE_CTL,
  683. };
  684. static int a100_pinctrl_probe(struct platform_device *pdev)
  685. {
  686. return sunxi_pinctrl_init(pdev, &a100_pinctrl_data);
  687. }
  688. static const struct of_device_id a100_pinctrl_match[] = {
  689. { .compatible = "allwinner,sun50i-a100-pinctrl", },
  690. {}
  691. };
  692. MODULE_DEVICE_TABLE(of, a100_pinctrl_match);
  693. static struct platform_driver a100_pinctrl_driver = {
  694. .probe = a100_pinctrl_probe,
  695. .driver = {
  696. .name = "sun50i-a100-pinctrl",
  697. .of_match_table = a100_pinctrl_match,
  698. },
  699. };
  700. module_platform_driver(a100_pinctrl_driver);