pinctrl-sun20i-d1.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Allwinner D1 SoC pinctrl driver.
  4. *
  5. * Copyright (c) 2020 [email protected]
  6. * Copyright (c) 2021-2022 Samuel Holland <[email protected]>
  7. */
  8. #include <linux/module.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/pinctrl/pinctrl.h>
  13. #include "pinctrl-sunxi.h"
  14. static const struct sunxi_desc_pin d1_pins[] = {
  15. /* PB */
  16. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0),
  17. SUNXI_FUNCTION(0x0, "gpio_in"),
  18. SUNXI_FUNCTION(0x1, "gpio_out"),
  19. SUNXI_FUNCTION(0x2, "pwm3"),
  20. SUNXI_FUNCTION(0x3, "ir"), /* TX */
  21. SUNXI_FUNCTION(0x4, "i2c2"), /* SCK */
  22. SUNXI_FUNCTION(0x5, "spi1"), /* WP */
  23. SUNXI_FUNCTION(0x6, "uart0"), /* TX */
  24. SUNXI_FUNCTION(0x7, "uart2"), /* TX */
  25. SUNXI_FUNCTION(0x8, "spdif"), /* OUT */
  26. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 0)),
  27. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 1),
  28. SUNXI_FUNCTION(0x0, "gpio_in"),
  29. SUNXI_FUNCTION(0x1, "gpio_out"),
  30. SUNXI_FUNCTION(0x2, "pwm4"),
  31. SUNXI_FUNCTION(0x3, "i2s2_dout"), /* DOUT3 */
  32. SUNXI_FUNCTION(0x4, "i2c2"), /* SDA */
  33. SUNXI_FUNCTION(0x5, "i2s2_din"), /* DIN3 */
  34. SUNXI_FUNCTION(0x6, "uart0"), /* RX */
  35. SUNXI_FUNCTION(0x7, "uart2"), /* RX */
  36. SUNXI_FUNCTION(0x8, "ir"), /* RX */
  37. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 1)),
  38. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 2),
  39. SUNXI_FUNCTION(0x0, "gpio_in"),
  40. SUNXI_FUNCTION(0x1, "gpio_out"),
  41. SUNXI_FUNCTION(0x2, "lcd0"), /* D0 */
  42. SUNXI_FUNCTION(0x3, "i2s2_dout"), /* DOUT2 */
  43. SUNXI_FUNCTION(0x4, "i2c0"), /* SDA */
  44. SUNXI_FUNCTION(0x5, "i2s2_din"), /* DIN2 */
  45. SUNXI_FUNCTION(0x6, "lcd0"), /* D18 */
  46. SUNXI_FUNCTION(0x7, "uart4"), /* TX */
  47. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 2)),
  48. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 3),
  49. SUNXI_FUNCTION(0x0, "gpio_in"),
  50. SUNXI_FUNCTION(0x1, "gpio_out"),
  51. SUNXI_FUNCTION(0x2, "lcd0"), /* D1 */
  52. SUNXI_FUNCTION(0x3, "i2s2_dout"), /* DOUT1 */
  53. SUNXI_FUNCTION(0x4, "i2c0"), /* SCK */
  54. SUNXI_FUNCTION(0x5, "i2s2_din"), /* DIN0 */
  55. SUNXI_FUNCTION(0x6, "lcd0"), /* D19 */
  56. SUNXI_FUNCTION(0x7, "uart4"), /* RX */
  57. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 3)),
  58. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 4),
  59. SUNXI_FUNCTION(0x0, "gpio_in"),
  60. SUNXI_FUNCTION(0x1, "gpio_out"),
  61. SUNXI_FUNCTION(0x2, "lcd0"), /* D8 */
  62. SUNXI_FUNCTION(0x3, "i2s2_dout"), /* DOUT0 */
  63. SUNXI_FUNCTION(0x4, "i2c1"), /* SCK */
  64. SUNXI_FUNCTION(0x5, "i2s2_din"), /* DIN1 */
  65. SUNXI_FUNCTION(0x6, "lcd0"), /* D20 */
  66. SUNXI_FUNCTION(0x7, "uart5"), /* TX */
  67. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 4)),
  68. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 5),
  69. SUNXI_FUNCTION(0x0, "gpio_in"),
  70. SUNXI_FUNCTION(0x1, "gpio_out"),
  71. SUNXI_FUNCTION(0x2, "lcd0"), /* D9 */
  72. SUNXI_FUNCTION(0x3, "i2s2"), /* BCLK */
  73. SUNXI_FUNCTION(0x4, "i2c1"), /* SDA */
  74. SUNXI_FUNCTION(0x5, "pwm0"),
  75. SUNXI_FUNCTION(0x6, "lcd0"), /* D21 */
  76. SUNXI_FUNCTION(0x7, "uart5"), /* RX */
  77. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 5)),
  78. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 6),
  79. SUNXI_FUNCTION(0x0, "gpio_in"),
  80. SUNXI_FUNCTION(0x1, "gpio_out"),
  81. SUNXI_FUNCTION(0x2, "lcd0"), /* D16 */
  82. SUNXI_FUNCTION(0x3, "i2s2"), /* LRCK */
  83. SUNXI_FUNCTION(0x4, "i2c3"), /* SCK */
  84. SUNXI_FUNCTION(0x5, "pwm1"),
  85. SUNXI_FUNCTION(0x6, "lcd0"), /* D22 */
  86. SUNXI_FUNCTION(0x7, "uart3"), /* TX */
  87. SUNXI_FUNCTION(0x8, "bist0"), /* BIST_RESULT0 */
  88. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 6)),
  89. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 7),
  90. SUNXI_FUNCTION(0x0, "gpio_in"),
  91. SUNXI_FUNCTION(0x1, "gpio_out"),
  92. SUNXI_FUNCTION(0x2, "lcd0"), /* D17 */
  93. SUNXI_FUNCTION(0x3, "i2s2"), /* MCLK */
  94. SUNXI_FUNCTION(0x4, "i2c3"), /* SDA */
  95. SUNXI_FUNCTION(0x5, "ir"), /* RX */
  96. SUNXI_FUNCTION(0x6, "lcd0"), /* D23 */
  97. SUNXI_FUNCTION(0x7, "uart3"), /* RX */
  98. SUNXI_FUNCTION(0x8, "bist1"), /* BIST_RESULT1 */
  99. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 7)),
  100. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 8),
  101. SUNXI_FUNCTION(0x0, "gpio_in"),
  102. SUNXI_FUNCTION(0x1, "gpio_out"),
  103. SUNXI_FUNCTION(0x2, "dmic"), /* DATA3 */
  104. SUNXI_FUNCTION(0x3, "pwm5"),
  105. SUNXI_FUNCTION(0x4, "i2c2"), /* SCK */
  106. SUNXI_FUNCTION(0x5, "spi1"), /* HOLD */
  107. SUNXI_FUNCTION(0x6, "uart0"), /* TX */
  108. SUNXI_FUNCTION(0x7, "uart1"), /* TX */
  109. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 8)),
  110. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 9),
  111. SUNXI_FUNCTION(0x0, "gpio_in"),
  112. SUNXI_FUNCTION(0x1, "gpio_out"),
  113. SUNXI_FUNCTION(0x2, "dmic"), /* DATA2 */
  114. SUNXI_FUNCTION(0x3, "pwm6"),
  115. SUNXI_FUNCTION(0x4, "i2c2"), /* SDA */
  116. SUNXI_FUNCTION(0x5, "spi1"), /* MISO */
  117. SUNXI_FUNCTION(0x6, "uart0"), /* RX */
  118. SUNXI_FUNCTION(0x7, "uart1"), /* RX */
  119. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 9)),
  120. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 10),
  121. SUNXI_FUNCTION(0x0, "gpio_in"),
  122. SUNXI_FUNCTION(0x1, "gpio_out"),
  123. SUNXI_FUNCTION(0x2, "dmic"), /* DATA1 */
  124. SUNXI_FUNCTION(0x3, "pwm7"),
  125. SUNXI_FUNCTION(0x4, "i2c0"), /* SCK */
  126. SUNXI_FUNCTION(0x5, "spi1"), /* MOSI */
  127. SUNXI_FUNCTION(0x6, "clk"), /* FANOUT0 */
  128. SUNXI_FUNCTION(0x7, "uart1"), /* RTS */
  129. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 10)),
  130. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 11),
  131. SUNXI_FUNCTION(0x0, "gpio_in"),
  132. SUNXI_FUNCTION(0x1, "gpio_out"),
  133. SUNXI_FUNCTION(0x2, "dmic"), /* DATA0 */
  134. SUNXI_FUNCTION(0x3, "pwm2"),
  135. SUNXI_FUNCTION(0x4, "i2c0"), /* SDA */
  136. SUNXI_FUNCTION(0x5, "spi1"), /* CLK */
  137. SUNXI_FUNCTION(0x6, "clk"), /* FANOUT1 */
  138. SUNXI_FUNCTION(0x7, "uart1"), /* CTS */
  139. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 11)),
  140. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 12),
  141. SUNXI_FUNCTION(0x0, "gpio_in"),
  142. SUNXI_FUNCTION(0x1, "gpio_out"),
  143. SUNXI_FUNCTION(0x2, "dmic"), /* CLK */
  144. SUNXI_FUNCTION(0x3, "pwm0"),
  145. SUNXI_FUNCTION(0x4, "spdif"), /* IN */
  146. SUNXI_FUNCTION(0x5, "spi1"), /* CS0 */
  147. SUNXI_FUNCTION(0x6, "clk"), /* FANOUT2 */
  148. SUNXI_FUNCTION(0x7, "ir"), /* RX */
  149. SUNXI_FUNCTION_IRQ_BANK(0xe, 0, 12)),
  150. /* PC */
  151. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
  152. SUNXI_FUNCTION(0x0, "gpio_in"),
  153. SUNXI_FUNCTION(0x1, "gpio_out"),
  154. SUNXI_FUNCTION(0x2, "uart2"), /* TX */
  155. SUNXI_FUNCTION(0x3, "i2c2"), /* SCK */
  156. SUNXI_FUNCTION(0x4, "ledc"),
  157. SUNXI_FUNCTION_IRQ_BANK(0xe, 1, 0)),
  158. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
  159. SUNXI_FUNCTION(0x0, "gpio_in"),
  160. SUNXI_FUNCTION(0x1, "gpio_out"),
  161. SUNXI_FUNCTION(0x2, "uart2"), /* RX */
  162. SUNXI_FUNCTION(0x3, "i2c2"), /* SDA */
  163. SUNXI_FUNCTION_IRQ_BANK(0xe, 1, 1)),
  164. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
  165. SUNXI_FUNCTION(0x0, "gpio_in"),
  166. SUNXI_FUNCTION(0x1, "gpio_out"),
  167. SUNXI_FUNCTION(0x2, "spi0"), /* CLK */
  168. SUNXI_FUNCTION(0x3, "mmc2"), /* CLK */
  169. SUNXI_FUNCTION_IRQ_BANK(0xe, 1, 2)),
  170. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
  171. SUNXI_FUNCTION(0x0, "gpio_in"),
  172. SUNXI_FUNCTION(0x1, "gpio_out"),
  173. SUNXI_FUNCTION(0x2, "spi0"), /* CS0 */
  174. SUNXI_FUNCTION(0x3, "mmc2"), /* CMD */
  175. SUNXI_FUNCTION_IRQ_BANK(0xe, 1, 3)),
  176. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
  177. SUNXI_FUNCTION(0x0, "gpio_in"),
  178. SUNXI_FUNCTION(0x1, "gpio_out"),
  179. SUNXI_FUNCTION(0x2, "spi0"), /* MOSI */
  180. SUNXI_FUNCTION(0x3, "mmc2"), /* D2 */
  181. SUNXI_FUNCTION(0x4, "boot"), /* SEL0 */
  182. SUNXI_FUNCTION_IRQ_BANK(0xe, 1, 4)),
  183. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
  184. SUNXI_FUNCTION(0x0, "gpio_in"),
  185. SUNXI_FUNCTION(0x1, "gpio_out"),
  186. SUNXI_FUNCTION(0x2, "spi0"), /* MISO */
  187. SUNXI_FUNCTION(0x3, "mmc2"), /* D1 */
  188. SUNXI_FUNCTION(0x4, "boot"), /* SEL1 */
  189. SUNXI_FUNCTION_IRQ_BANK(0xe, 1, 5)),
  190. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
  191. SUNXI_FUNCTION(0x0, "gpio_in"),
  192. SUNXI_FUNCTION(0x1, "gpio_out"),
  193. SUNXI_FUNCTION(0x2, "spi0"), /* WP */
  194. SUNXI_FUNCTION(0x3, "mmc2"), /* D0 */
  195. SUNXI_FUNCTION(0x4, "uart3"), /* TX */
  196. SUNXI_FUNCTION(0x5, "i2c3"), /* SCK */
  197. SUNXI_FUNCTION(0x6, "pll"), /* DBG-CLK */
  198. SUNXI_FUNCTION_IRQ_BANK(0xe, 1, 6)),
  199. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
  200. SUNXI_FUNCTION(0x0, "gpio_in"),
  201. SUNXI_FUNCTION(0x1, "gpio_out"),
  202. SUNXI_FUNCTION(0x2, "spi0"), /* HOLD */
  203. SUNXI_FUNCTION(0x3, "mmc2"), /* D3 */
  204. SUNXI_FUNCTION(0x4, "uart3"), /* RX */
  205. SUNXI_FUNCTION(0x5, "i2c3"), /* SDA */
  206. SUNXI_FUNCTION(0x6, "tcon"), /* TRIG0 */
  207. SUNXI_FUNCTION_IRQ_BANK(0xe, 1, 7)),
  208. /* PD */
  209. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
  210. SUNXI_FUNCTION(0x0, "gpio_in"),
  211. SUNXI_FUNCTION(0x1, "gpio_out"),
  212. SUNXI_FUNCTION(0x2, "lcd0"), /* D2 */
  213. SUNXI_FUNCTION(0x3, "lvds0"), /* V0P */
  214. SUNXI_FUNCTION(0x4, "dsi"), /* D0P */
  215. SUNXI_FUNCTION(0x5, "i2c0"), /* SCK */
  216. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 0)),
  217. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
  218. SUNXI_FUNCTION(0x0, "gpio_in"),
  219. SUNXI_FUNCTION(0x1, "gpio_out"),
  220. SUNXI_FUNCTION(0x2, "lcd0"), /* D3 */
  221. SUNXI_FUNCTION(0x3, "lvds0"), /* V0N */
  222. SUNXI_FUNCTION(0x4, "dsi"), /* D0N */
  223. SUNXI_FUNCTION(0x5, "uart2"), /* TX */
  224. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 1)),
  225. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
  226. SUNXI_FUNCTION(0x0, "gpio_in"),
  227. SUNXI_FUNCTION(0x1, "gpio_out"),
  228. SUNXI_FUNCTION(0x2, "lcd0"), /* D4 */
  229. SUNXI_FUNCTION(0x3, "lvds0"), /* V1P */
  230. SUNXI_FUNCTION(0x4, "dsi"), /* D1P */
  231. SUNXI_FUNCTION(0x5, "uart2"), /* RX */
  232. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 2)),
  233. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
  234. SUNXI_FUNCTION(0x0, "gpio_in"),
  235. SUNXI_FUNCTION(0x1, "gpio_out"),
  236. SUNXI_FUNCTION(0x2, "lcd0"), /* D5 */
  237. SUNXI_FUNCTION(0x3, "lvds0"), /* V1N */
  238. SUNXI_FUNCTION(0x4, "dsi"), /* D1N */
  239. SUNXI_FUNCTION(0x5, "uart2"), /* RTS */
  240. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 3)),
  241. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
  242. SUNXI_FUNCTION(0x0, "gpio_in"),
  243. SUNXI_FUNCTION(0x1, "gpio_out"),
  244. SUNXI_FUNCTION(0x2, "lcd0"), /* D6 */
  245. SUNXI_FUNCTION(0x3, "lvds0"), /* V2P */
  246. SUNXI_FUNCTION(0x4, "dsi"), /* CKP */
  247. SUNXI_FUNCTION(0x5, "uart2"), /* CTS */
  248. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 4)),
  249. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
  250. SUNXI_FUNCTION(0x0, "gpio_in"),
  251. SUNXI_FUNCTION(0x1, "gpio_out"),
  252. SUNXI_FUNCTION(0x2, "lcd0"), /* D7 */
  253. SUNXI_FUNCTION(0x3, "lvds0"), /* V2N */
  254. SUNXI_FUNCTION(0x4, "dsi"), /* CKN */
  255. SUNXI_FUNCTION(0x5, "uart5"), /* TX */
  256. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 5)),
  257. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
  258. SUNXI_FUNCTION(0x0, "gpio_in"),
  259. SUNXI_FUNCTION(0x1, "gpio_out"),
  260. SUNXI_FUNCTION(0x2, "lcd0"), /* D10 */
  261. SUNXI_FUNCTION(0x3, "lvds0"), /* CKP */
  262. SUNXI_FUNCTION(0x4, "dsi"), /* D2P */
  263. SUNXI_FUNCTION(0x5, "uart5"), /* RX */
  264. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 6)),
  265. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
  266. SUNXI_FUNCTION(0x0, "gpio_in"),
  267. SUNXI_FUNCTION(0x1, "gpio_out"),
  268. SUNXI_FUNCTION(0x2, "lcd0"), /* D11 */
  269. SUNXI_FUNCTION(0x3, "lvds0"), /* CKN */
  270. SUNXI_FUNCTION(0x4, "dsi"), /* D2N */
  271. SUNXI_FUNCTION(0x5, "uart4"), /* TX */
  272. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 7)),
  273. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
  274. SUNXI_FUNCTION(0x0, "gpio_in"),
  275. SUNXI_FUNCTION(0x1, "gpio_out"),
  276. SUNXI_FUNCTION(0x2, "lcd0"), /* D12 */
  277. SUNXI_FUNCTION(0x3, "lvds0"), /* V3P */
  278. SUNXI_FUNCTION(0x4, "dsi"), /* D3P */
  279. SUNXI_FUNCTION(0x5, "uart4"), /* RX */
  280. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 8)),
  281. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
  282. SUNXI_FUNCTION(0x0, "gpio_in"),
  283. SUNXI_FUNCTION(0x1, "gpio_out"),
  284. SUNXI_FUNCTION(0x2, "lcd0"), /* D13 */
  285. SUNXI_FUNCTION(0x3, "lvds0"), /* V3N */
  286. SUNXI_FUNCTION(0x4, "dsi"), /* D3N */
  287. SUNXI_FUNCTION(0x5, "pwm6"),
  288. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 9)),
  289. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
  290. SUNXI_FUNCTION(0x0, "gpio_in"),
  291. SUNXI_FUNCTION(0x1, "gpio_out"),
  292. SUNXI_FUNCTION(0x2, "lcd0"), /* D14 */
  293. SUNXI_FUNCTION(0x3, "lvds1"), /* V0P */
  294. SUNXI_FUNCTION(0x4, "spi1"), /* CS0 */
  295. SUNXI_FUNCTION(0x5, "uart3"), /* TX */
  296. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 10)),
  297. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
  298. SUNXI_FUNCTION(0x0, "gpio_in"),
  299. SUNXI_FUNCTION(0x1, "gpio_out"),
  300. SUNXI_FUNCTION(0x2, "lcd0"), /* D15 */
  301. SUNXI_FUNCTION(0x3, "lvds1"), /* V0N */
  302. SUNXI_FUNCTION(0x4, "spi1"), /* CLK */
  303. SUNXI_FUNCTION(0x5, "uart3"), /* RX */
  304. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 11)),
  305. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
  306. SUNXI_FUNCTION(0x0, "gpio_in"),
  307. SUNXI_FUNCTION(0x1, "gpio_out"),
  308. SUNXI_FUNCTION(0x2, "lcd0"), /* D18 */
  309. SUNXI_FUNCTION(0x3, "lvds1"), /* V1P */
  310. SUNXI_FUNCTION(0x4, "spi1"), /* MOSI */
  311. SUNXI_FUNCTION(0x5, "i2c0"), /* SDA */
  312. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 12)),
  313. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
  314. SUNXI_FUNCTION(0x0, "gpio_in"),
  315. SUNXI_FUNCTION(0x1, "gpio_out"),
  316. SUNXI_FUNCTION(0x2, "lcd0"), /* D19 */
  317. SUNXI_FUNCTION(0x3, "lvds1"), /* V1N */
  318. SUNXI_FUNCTION(0x4, "spi1"), /* MISO */
  319. SUNXI_FUNCTION(0x5, "uart3"), /* RTS */
  320. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 13)),
  321. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
  322. SUNXI_FUNCTION(0x0, "gpio_in"),
  323. SUNXI_FUNCTION(0x1, "gpio_out"),
  324. SUNXI_FUNCTION(0x2, "lcd0"), /* D20 */
  325. SUNXI_FUNCTION(0x3, "lvds1"), /* V2P */
  326. SUNXI_FUNCTION(0x4, "spi1"), /* HOLD */
  327. SUNXI_FUNCTION(0x5, "uart3"), /* CTS */
  328. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 14)),
  329. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
  330. SUNXI_FUNCTION(0x0, "gpio_in"),
  331. SUNXI_FUNCTION(0x1, "gpio_out"),
  332. SUNXI_FUNCTION(0x2, "lcd0"), /* D21 */
  333. SUNXI_FUNCTION(0x3, "lvds1"), /* V2N */
  334. SUNXI_FUNCTION(0x4, "spi1"), /* WP */
  335. SUNXI_FUNCTION(0x5, "ir"), /* RX */
  336. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 15)),
  337. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
  338. SUNXI_FUNCTION(0x0, "gpio_in"),
  339. SUNXI_FUNCTION(0x1, "gpio_out"),
  340. SUNXI_FUNCTION(0x2, "lcd0"), /* D22 */
  341. SUNXI_FUNCTION(0x3, "lvds1"), /* CKP */
  342. SUNXI_FUNCTION(0x4, "dmic"), /* DATA3 */
  343. SUNXI_FUNCTION(0x5, "pwm0"),
  344. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 16)),
  345. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
  346. SUNXI_FUNCTION(0x0, "gpio_in"),
  347. SUNXI_FUNCTION(0x1, "gpio_out"),
  348. SUNXI_FUNCTION(0x2, "lcd0"), /* D23 */
  349. SUNXI_FUNCTION(0x3, "lvds1"), /* CKN */
  350. SUNXI_FUNCTION(0x4, "dmic"), /* DATA2 */
  351. SUNXI_FUNCTION(0x5, "pwm1"),
  352. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 17)),
  353. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 18),
  354. SUNXI_FUNCTION(0x0, "gpio_in"),
  355. SUNXI_FUNCTION(0x1, "gpio_out"),
  356. SUNXI_FUNCTION(0x2, "lcd0"), /* CLK */
  357. SUNXI_FUNCTION(0x3, "lvds1"), /* V3P */
  358. SUNXI_FUNCTION(0x4, "dmic"), /* DATA1 */
  359. SUNXI_FUNCTION(0x5, "pwm2"),
  360. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 18)),
  361. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 19),
  362. SUNXI_FUNCTION(0x0, "gpio_in"),
  363. SUNXI_FUNCTION(0x1, "gpio_out"),
  364. SUNXI_FUNCTION(0x2, "lcd0"), /* DE */
  365. SUNXI_FUNCTION(0x3, "lvds1"), /* V3N */
  366. SUNXI_FUNCTION(0x4, "dmic"), /* DATA0 */
  367. SUNXI_FUNCTION(0x5, "pwm3"),
  368. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 19)),
  369. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 20),
  370. SUNXI_FUNCTION(0x0, "gpio_in"),
  371. SUNXI_FUNCTION(0x1, "gpio_out"),
  372. SUNXI_FUNCTION(0x2, "lcd0"), /* HSYNC */
  373. SUNXI_FUNCTION(0x3, "i2c2"), /* SCK */
  374. SUNXI_FUNCTION(0x4, "dmic"), /* CLK */
  375. SUNXI_FUNCTION(0x5, "pwm4"),
  376. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 20)),
  377. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 21),
  378. SUNXI_FUNCTION(0x0, "gpio_in"),
  379. SUNXI_FUNCTION(0x1, "gpio_out"),
  380. SUNXI_FUNCTION(0x2, "lcd0"), /* VSYNC */
  381. SUNXI_FUNCTION(0x3, "i2c2"), /* SDA */
  382. SUNXI_FUNCTION(0x4, "uart1"), /* TX */
  383. SUNXI_FUNCTION(0x5, "pwm5"),
  384. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 21)),
  385. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 22),
  386. SUNXI_FUNCTION(0x0, "gpio_in"),
  387. SUNXI_FUNCTION(0x1, "gpio_out"),
  388. SUNXI_FUNCTION(0x2, "spdif"), /* OUT */
  389. SUNXI_FUNCTION(0x3, "ir"), /* RX */
  390. SUNXI_FUNCTION(0x4, "uart1"), /* RX */
  391. SUNXI_FUNCTION(0x5, "pwm7"),
  392. SUNXI_FUNCTION_IRQ_BANK(0xe, 2, 22)),
  393. /* PE */
  394. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 0),
  395. SUNXI_FUNCTION(0x0, "gpio_in"),
  396. SUNXI_FUNCTION(0x1, "gpio_out"),
  397. SUNXI_FUNCTION(0x2, "ncsi0"), /* HSYNC */
  398. SUNXI_FUNCTION(0x3, "uart2"), /* RTS */
  399. SUNXI_FUNCTION(0x4, "i2c1"), /* SCK */
  400. SUNXI_FUNCTION(0x5, "lcd0"), /* HSYNC */
  401. SUNXI_FUNCTION(0x8, "emac"), /* RXCTL/CRS_DV */
  402. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 0)),
  403. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 1),
  404. SUNXI_FUNCTION(0x0, "gpio_in"),
  405. SUNXI_FUNCTION(0x1, "gpio_out"),
  406. SUNXI_FUNCTION(0x2, "ncsi0"), /* VSYNC */
  407. SUNXI_FUNCTION(0x3, "uart2"), /* CTS */
  408. SUNXI_FUNCTION(0x4, "i2c1"), /* SDA */
  409. SUNXI_FUNCTION(0x5, "lcd0"), /* VSYNC */
  410. SUNXI_FUNCTION(0x8, "emac"), /* RXD0 */
  411. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 1)),
  412. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 2),
  413. SUNXI_FUNCTION(0x0, "gpio_in"),
  414. SUNXI_FUNCTION(0x1, "gpio_out"),
  415. SUNXI_FUNCTION(0x2, "ncsi0"), /* PCLK */
  416. SUNXI_FUNCTION(0x3, "uart2"), /* TX */
  417. SUNXI_FUNCTION(0x4, "i2c0"), /* SCK */
  418. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT0 */
  419. SUNXI_FUNCTION(0x6, "uart0"), /* TX */
  420. SUNXI_FUNCTION(0x8, "emac"), /* RXD1 */
  421. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 2)),
  422. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 3),
  423. SUNXI_FUNCTION(0x0, "gpio_in"),
  424. SUNXI_FUNCTION(0x1, "gpio_out"),
  425. SUNXI_FUNCTION(0x2, "ncsi0"), /* MCLK */
  426. SUNXI_FUNCTION(0x3, "uart2"), /* RX */
  427. SUNXI_FUNCTION(0x4, "i2c0"), /* SDA */
  428. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT1 */
  429. SUNXI_FUNCTION(0x6, "uart0"), /* RX */
  430. SUNXI_FUNCTION(0x8, "emac"), /* TXCK */
  431. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 3)),
  432. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 4),
  433. SUNXI_FUNCTION(0x0, "gpio_in"),
  434. SUNXI_FUNCTION(0x1, "gpio_out"),
  435. SUNXI_FUNCTION(0x2, "ncsi0"), /* D0 */
  436. SUNXI_FUNCTION(0x3, "uart4"), /* TX */
  437. SUNXI_FUNCTION(0x4, "i2c2"), /* SCK */
  438. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT2 */
  439. SUNXI_FUNCTION(0x6, "d_jtag"), /* MS */
  440. SUNXI_FUNCTION(0x7, "r_jtag"), /* MS */
  441. SUNXI_FUNCTION(0x8, "emac"), /* TXD0 */
  442. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 4)),
  443. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 5),
  444. SUNXI_FUNCTION(0x0, "gpio_in"),
  445. SUNXI_FUNCTION(0x1, "gpio_out"),
  446. SUNXI_FUNCTION(0x2, "ncsi0"), /* D1 */
  447. SUNXI_FUNCTION(0x3, "uart4"), /* RX */
  448. SUNXI_FUNCTION(0x4, "i2c2"), /* SDA */
  449. SUNXI_FUNCTION(0x5, "ledc"),
  450. SUNXI_FUNCTION(0x6, "d_jtag"), /* DI */
  451. SUNXI_FUNCTION(0x7, "r_jtag"), /* DI */
  452. SUNXI_FUNCTION(0x8, "emac"), /* TXD1 */
  453. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 5)),
  454. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 6),
  455. SUNXI_FUNCTION(0x0, "gpio_in"),
  456. SUNXI_FUNCTION(0x1, "gpio_out"),
  457. SUNXI_FUNCTION(0x2, "ncsi0"), /* D2 */
  458. SUNXI_FUNCTION(0x3, "uart5"), /* TX */
  459. SUNXI_FUNCTION(0x4, "i2c3"), /* SCK */
  460. SUNXI_FUNCTION(0x5, "spdif"), /* IN */
  461. SUNXI_FUNCTION(0x6, "d_jtag"), /* DO */
  462. SUNXI_FUNCTION(0x7, "r_jtag"), /* DO */
  463. SUNXI_FUNCTION(0x8, "emac"), /* TXCTL/TXEN */
  464. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 6)),
  465. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 7),
  466. SUNXI_FUNCTION(0x0, "gpio_in"),
  467. SUNXI_FUNCTION(0x1, "gpio_out"),
  468. SUNXI_FUNCTION(0x2, "ncsi0"), /* D3 */
  469. SUNXI_FUNCTION(0x3, "uart5"), /* RX */
  470. SUNXI_FUNCTION(0x4, "i2c3"), /* SDA */
  471. SUNXI_FUNCTION(0x5, "spdif"), /* OUT */
  472. SUNXI_FUNCTION(0x6, "d_jtag"), /* CK */
  473. SUNXI_FUNCTION(0x7, "r_jtag"), /* CK */
  474. SUNXI_FUNCTION(0x8, "emac"), /* CK */
  475. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 7)),
  476. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 8),
  477. SUNXI_FUNCTION(0x0, "gpio_in"),
  478. SUNXI_FUNCTION(0x1, "gpio_out"),
  479. SUNXI_FUNCTION(0x2, "ncsi0"), /* D4 */
  480. SUNXI_FUNCTION(0x3, "uart1"), /* RTS */
  481. SUNXI_FUNCTION(0x4, "pwm2"),
  482. SUNXI_FUNCTION(0x5, "uart3"), /* TX */
  483. SUNXI_FUNCTION(0x6, "jtag"), /* MS */
  484. SUNXI_FUNCTION(0x8, "emac"), /* MDC */
  485. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 8)),
  486. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 9),
  487. SUNXI_FUNCTION(0x0, "gpio_in"),
  488. SUNXI_FUNCTION(0x1, "gpio_out"),
  489. SUNXI_FUNCTION(0x2, "ncsi0"), /* D5 */
  490. SUNXI_FUNCTION(0x3, "uart1"), /* CTS */
  491. SUNXI_FUNCTION(0x4, "pwm3"),
  492. SUNXI_FUNCTION(0x5, "uart3"), /* RX */
  493. SUNXI_FUNCTION(0x6, "jtag"), /* DI */
  494. SUNXI_FUNCTION(0x8, "emac"), /* MDIO */
  495. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 9)),
  496. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 10),
  497. SUNXI_FUNCTION(0x0, "gpio_in"),
  498. SUNXI_FUNCTION(0x1, "gpio_out"),
  499. SUNXI_FUNCTION(0x2, "ncsi0"), /* D6 */
  500. SUNXI_FUNCTION(0x3, "uart1"), /* TX */
  501. SUNXI_FUNCTION(0x4, "pwm4"),
  502. SUNXI_FUNCTION(0x5, "ir"), /* RX */
  503. SUNXI_FUNCTION(0x6, "jtag"), /* DO */
  504. SUNXI_FUNCTION(0x8, "emac"), /* EPHY-25M */
  505. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 10)),
  506. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 11),
  507. SUNXI_FUNCTION(0x0, "gpio_in"),
  508. SUNXI_FUNCTION(0x1, "gpio_out"),
  509. SUNXI_FUNCTION(0x2, "ncsi0"), /* D7 */
  510. SUNXI_FUNCTION(0x3, "uart1"), /* RX */
  511. SUNXI_FUNCTION(0x4, "i2s0_dout"), /* DOUT3 */
  512. SUNXI_FUNCTION(0x5, "i2s0_din"), /* DIN3 */
  513. SUNXI_FUNCTION(0x6, "jtag"), /* CK */
  514. SUNXI_FUNCTION(0x8, "emac"), /* TXD2 */
  515. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 11)),
  516. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 12),
  517. SUNXI_FUNCTION(0x0, "gpio_in"),
  518. SUNXI_FUNCTION(0x1, "gpio_out"),
  519. SUNXI_FUNCTION(0x2, "i2c2"), /* SCK */
  520. SUNXI_FUNCTION(0x3, "ncsi0"), /* FIELD */
  521. SUNXI_FUNCTION(0x4, "i2s0_dout"), /* DOUT2 */
  522. SUNXI_FUNCTION(0x5, "i2s0_din"), /* DIN2 */
  523. SUNXI_FUNCTION(0x8, "emac"), /* TXD3 */
  524. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 12)),
  525. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 13),
  526. SUNXI_FUNCTION(0x0, "gpio_in"),
  527. SUNXI_FUNCTION(0x1, "gpio_out"),
  528. SUNXI_FUNCTION(0x2, "i2c2"), /* SDA */
  529. SUNXI_FUNCTION(0x3, "pwm5"),
  530. SUNXI_FUNCTION(0x4, "i2s0_dout"), /* DOUT0 */
  531. SUNXI_FUNCTION(0x5, "i2s0_din"), /* DIN1 */
  532. SUNXI_FUNCTION(0x6, "dmic"), /* DATA3 */
  533. SUNXI_FUNCTION(0x8, "emac"), /* RXD2 */
  534. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 13)),
  535. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 14),
  536. SUNXI_FUNCTION(0x0, "gpio_in"),
  537. SUNXI_FUNCTION(0x1, "gpio_out"),
  538. SUNXI_FUNCTION(0x2, "i2c1"), /* SCK */
  539. SUNXI_FUNCTION(0x3, "d_jtag"), /* MS */
  540. SUNXI_FUNCTION(0x4, "i2s0_dout"), /* DOUT1 */
  541. SUNXI_FUNCTION(0x5, "i2s0_din"), /* DIN0 */
  542. SUNXI_FUNCTION(0x6, "dmic"), /* DATA2 */
  543. SUNXI_FUNCTION(0x8, "emac"), /* RXD3 */
  544. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 14)),
  545. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 15),
  546. SUNXI_FUNCTION(0x0, "gpio_in"),
  547. SUNXI_FUNCTION(0x1, "gpio_out"),
  548. SUNXI_FUNCTION(0x2, "i2c1"), /* SDA */
  549. SUNXI_FUNCTION(0x3, "d_jtag"), /* DI */
  550. SUNXI_FUNCTION(0x4, "pwm6"),
  551. SUNXI_FUNCTION(0x5, "i2s0"), /* LRCK */
  552. SUNXI_FUNCTION(0x6, "dmic"), /* DATA1 */
  553. SUNXI_FUNCTION(0x8, "emac"), /* RXCK */
  554. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 15)),
  555. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 16),
  556. SUNXI_FUNCTION(0x0, "gpio_in"),
  557. SUNXI_FUNCTION(0x1, "gpio_out"),
  558. SUNXI_FUNCTION(0x2, "i2c3"), /* SCK */
  559. SUNXI_FUNCTION(0x3, "d_jtag"), /* DO */
  560. SUNXI_FUNCTION(0x4, "pwm7"),
  561. SUNXI_FUNCTION(0x5, "i2s0"), /* BCLK */
  562. SUNXI_FUNCTION(0x6, "dmic"), /* DATA0 */
  563. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 16)),
  564. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 17),
  565. SUNXI_FUNCTION(0x0, "gpio_in"),
  566. SUNXI_FUNCTION(0x1, "gpio_out"),
  567. SUNXI_FUNCTION(0x2, "i2c3"), /* SDA */
  568. SUNXI_FUNCTION(0x3, "d_jtag"), /* CK */
  569. SUNXI_FUNCTION(0x4, "ir"), /* TX */
  570. SUNXI_FUNCTION(0x5, "i2s0"), /* MCLK */
  571. SUNXI_FUNCTION(0x6, "dmic"), /* CLK */
  572. SUNXI_FUNCTION_IRQ_BANK(0xe, 3, 17)),
  573. /* PF */
  574. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
  575. SUNXI_FUNCTION(0x0, "gpio_in"),
  576. SUNXI_FUNCTION(0x1, "gpio_out"),
  577. SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
  578. SUNXI_FUNCTION(0x3, "jtag"), /* MS */
  579. SUNXI_FUNCTION(0x4, "r_jtag"), /* MS */
  580. SUNXI_FUNCTION(0x5, "i2s2_dout"), /* DOUT1 */
  581. SUNXI_FUNCTION(0x6, "i2s2_din"), /* DIN0 */
  582. SUNXI_FUNCTION_IRQ_BANK(0xe, 4, 0)),
  583. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
  584. SUNXI_FUNCTION(0x0, "gpio_in"),
  585. SUNXI_FUNCTION(0x1, "gpio_out"),
  586. SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
  587. SUNXI_FUNCTION(0x3, "jtag"), /* DI */
  588. SUNXI_FUNCTION(0x4, "r_jtag"), /* DI */
  589. SUNXI_FUNCTION(0x5, "i2s2_dout"), /* DOUT0 */
  590. SUNXI_FUNCTION(0x6, "i2s2_din"), /* DIN1 */
  591. SUNXI_FUNCTION_IRQ_BANK(0xe, 4, 1)),
  592. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
  593. SUNXI_FUNCTION(0x0, "gpio_in"),
  594. SUNXI_FUNCTION(0x1, "gpio_out"),
  595. SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
  596. SUNXI_FUNCTION(0x3, "uart0"), /* TX */
  597. SUNXI_FUNCTION(0x4, "i2c0"), /* SCK */
  598. SUNXI_FUNCTION(0x5, "ledc"),
  599. SUNXI_FUNCTION(0x6, "spdif"), /* IN */
  600. SUNXI_FUNCTION_IRQ_BANK(0xe, 4, 2)),
  601. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
  602. SUNXI_FUNCTION(0x0, "gpio_in"),
  603. SUNXI_FUNCTION(0x1, "gpio_out"),
  604. SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
  605. SUNXI_FUNCTION(0x3, "jtag"), /* DO */
  606. SUNXI_FUNCTION(0x4, "r_jtag"), /* DO */
  607. SUNXI_FUNCTION(0x5, "i2s2"), /* BCLK */
  608. SUNXI_FUNCTION_IRQ_BANK(0xe, 4, 3)),
  609. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
  610. SUNXI_FUNCTION(0x0, "gpio_in"),
  611. SUNXI_FUNCTION(0x1, "gpio_out"),
  612. SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
  613. SUNXI_FUNCTION(0x3, "uart0"), /* RX */
  614. SUNXI_FUNCTION(0x4, "i2c0"), /* SDA */
  615. SUNXI_FUNCTION(0x5, "pwm6"),
  616. SUNXI_FUNCTION(0x6, "ir"), /* TX */
  617. SUNXI_FUNCTION_IRQ_BANK(0xe, 4, 4)),
  618. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
  619. SUNXI_FUNCTION(0x0, "gpio_in"),
  620. SUNXI_FUNCTION(0x1, "gpio_out"),
  621. SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
  622. SUNXI_FUNCTION(0x3, "jtag"), /* CK */
  623. SUNXI_FUNCTION(0x4, "r_jtag"), /* CK */
  624. SUNXI_FUNCTION(0x5, "i2s2"), /* LRCK */
  625. SUNXI_FUNCTION_IRQ_BANK(0xe, 4, 5)),
  626. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 6),
  627. SUNXI_FUNCTION(0x0, "gpio_in"),
  628. SUNXI_FUNCTION(0x1, "gpio_out"),
  629. SUNXI_FUNCTION(0x3, "spdif"), /* OUT */
  630. SUNXI_FUNCTION(0x4, "ir"), /* RX */
  631. SUNXI_FUNCTION(0x5, "i2s2"), /* MCLK */
  632. SUNXI_FUNCTION(0x6, "pwm5"),
  633. SUNXI_FUNCTION_IRQ_BANK(0xe, 4, 6)),
  634. /* PG */
  635. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
  636. SUNXI_FUNCTION(0x0, "gpio_in"),
  637. SUNXI_FUNCTION(0x1, "gpio_out"),
  638. SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
  639. SUNXI_FUNCTION(0x3, "uart3"), /* TX */
  640. SUNXI_FUNCTION(0x4, "emac"), /* RXCTRL/CRS_DV */
  641. SUNXI_FUNCTION(0x5, "pwm7"),
  642. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 0)),
  643. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
  644. SUNXI_FUNCTION(0x0, "gpio_in"),
  645. SUNXI_FUNCTION(0x1, "gpio_out"),
  646. SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
  647. SUNXI_FUNCTION(0x3, "uart3"), /* RX */
  648. SUNXI_FUNCTION(0x4, "emac"), /* RXD0 */
  649. SUNXI_FUNCTION(0x5, "pwm6"),
  650. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 1)),
  651. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
  652. SUNXI_FUNCTION(0x0, "gpio_in"),
  653. SUNXI_FUNCTION(0x1, "gpio_out"),
  654. SUNXI_FUNCTION(0x2, "mmc1"), /* D0 */
  655. SUNXI_FUNCTION(0x3, "uart3"), /* RTS */
  656. SUNXI_FUNCTION(0x4, "emac"), /* RXD1 */
  657. SUNXI_FUNCTION(0x5, "uart4"), /* TX */
  658. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 2)),
  659. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
  660. SUNXI_FUNCTION(0x0, "gpio_in"),
  661. SUNXI_FUNCTION(0x1, "gpio_out"),
  662. SUNXI_FUNCTION(0x2, "mmc1"), /* D1 */
  663. SUNXI_FUNCTION(0x3, "uart3"), /* CTS */
  664. SUNXI_FUNCTION(0x4, "emac"), /* TXCK */
  665. SUNXI_FUNCTION(0x5, "uart4"), /* RX */
  666. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 3)),
  667. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
  668. SUNXI_FUNCTION(0x0, "gpio_in"),
  669. SUNXI_FUNCTION(0x1, "gpio_out"),
  670. SUNXI_FUNCTION(0x2, "mmc1"), /* D2 */
  671. SUNXI_FUNCTION(0x3, "uart5"), /* TX */
  672. SUNXI_FUNCTION(0x4, "emac"), /* TXD0 */
  673. SUNXI_FUNCTION(0x5, "pwm5"),
  674. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 4)),
  675. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
  676. SUNXI_FUNCTION(0x0, "gpio_in"),
  677. SUNXI_FUNCTION(0x1, "gpio_out"),
  678. SUNXI_FUNCTION(0x2, "mmc1"), /* D3 */
  679. SUNXI_FUNCTION(0x3, "uart5"), /* RX */
  680. SUNXI_FUNCTION(0x4, "emac"), /* TXD1 */
  681. SUNXI_FUNCTION(0x5, "pwm4"),
  682. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 5)),
  683. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
  684. SUNXI_FUNCTION(0x0, "gpio_in"),
  685. SUNXI_FUNCTION(0x1, "gpio_out"),
  686. SUNXI_FUNCTION(0x2, "uart1"), /* TX */
  687. SUNXI_FUNCTION(0x3, "i2c2"), /* SCK */
  688. SUNXI_FUNCTION(0x4, "emac"), /* TXD2 */
  689. SUNXI_FUNCTION(0x5, "pwm1"),
  690. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 6)),
  691. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
  692. SUNXI_FUNCTION(0x0, "gpio_in"),
  693. SUNXI_FUNCTION(0x1, "gpio_out"),
  694. SUNXI_FUNCTION(0x2, "uart1"), /* RX */
  695. SUNXI_FUNCTION(0x3, "i2c2"), /* SDA */
  696. SUNXI_FUNCTION(0x4, "emac"), /* TXD3 */
  697. SUNXI_FUNCTION(0x5, "spdif"), /* IN */
  698. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 7)),
  699. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
  700. SUNXI_FUNCTION(0x0, "gpio_in"),
  701. SUNXI_FUNCTION(0x1, "gpio_out"),
  702. SUNXI_FUNCTION(0x2, "uart1"), /* RTS */
  703. SUNXI_FUNCTION(0x3, "i2c1"), /* SCK */
  704. SUNXI_FUNCTION(0x4, "emac"), /* RXD2 */
  705. SUNXI_FUNCTION(0x5, "uart3"), /* TX */
  706. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 8)),
  707. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
  708. SUNXI_FUNCTION(0x0, "gpio_in"),
  709. SUNXI_FUNCTION(0x1, "gpio_out"),
  710. SUNXI_FUNCTION(0x2, "uart1"), /* CTS */
  711. SUNXI_FUNCTION(0x3, "i2c1"), /* SDA */
  712. SUNXI_FUNCTION(0x4, "emac"), /* RXD3 */
  713. SUNXI_FUNCTION(0x5, "uart3"), /* RX */
  714. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 9)),
  715. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
  716. SUNXI_FUNCTION(0x0, "gpio_in"),
  717. SUNXI_FUNCTION(0x1, "gpio_out"),
  718. SUNXI_FUNCTION(0x2, "pwm3"),
  719. SUNXI_FUNCTION(0x3, "i2c3"), /* SCK */
  720. SUNXI_FUNCTION(0x4, "emac"), /* RXCK */
  721. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT0 */
  722. SUNXI_FUNCTION(0x6, "ir"), /* RX */
  723. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 10)),
  724. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
  725. SUNXI_FUNCTION(0x0, "gpio_in"),
  726. SUNXI_FUNCTION(0x1, "gpio_out"),
  727. SUNXI_FUNCTION(0x2, "i2s1"), /* MCLK */
  728. SUNXI_FUNCTION(0x3, "i2c3"), /* SDA */
  729. SUNXI_FUNCTION(0x4, "emac"), /* EPHY-25M */
  730. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT1 */
  731. SUNXI_FUNCTION(0x6, "tcon"), /* TRIG0 */
  732. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 11)),
  733. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
  734. SUNXI_FUNCTION(0x0, "gpio_in"),
  735. SUNXI_FUNCTION(0x1, "gpio_out"),
  736. SUNXI_FUNCTION(0x2, "i2s1"), /* LRCK */
  737. SUNXI_FUNCTION(0x3, "i2c0"), /* SCK */
  738. SUNXI_FUNCTION(0x4, "emac"), /* TXCTL/TXEN */
  739. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT2 */
  740. SUNXI_FUNCTION(0x6, "pwm0"),
  741. SUNXI_FUNCTION(0x7, "uart1"), /* TX */
  742. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 12)),
  743. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
  744. SUNXI_FUNCTION(0x0, "gpio_in"),
  745. SUNXI_FUNCTION(0x1, "gpio_out"),
  746. SUNXI_FUNCTION(0x2, "i2s1"), /* BCLK */
  747. SUNXI_FUNCTION(0x3, "i2c0"), /* SDA */
  748. SUNXI_FUNCTION(0x4, "emac"), /* CLKIN/RXER */
  749. SUNXI_FUNCTION(0x5, "pwm2"),
  750. SUNXI_FUNCTION(0x6, "ledc"),
  751. SUNXI_FUNCTION(0x7, "uart1"), /* RX */
  752. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 13)),
  753. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 14),
  754. SUNXI_FUNCTION(0x0, "gpio_in"),
  755. SUNXI_FUNCTION(0x1, "gpio_out"),
  756. SUNXI_FUNCTION(0x2, "i2s1_din"), /* DIN0 */
  757. SUNXI_FUNCTION(0x3, "i2c2"), /* SCK */
  758. SUNXI_FUNCTION(0x4, "emac"), /* MDC */
  759. SUNXI_FUNCTION(0x5, "i2s1_dout"), /* DOUT1 */
  760. SUNXI_FUNCTION(0x6, "spi0"), /* WP */
  761. SUNXI_FUNCTION(0x7, "uart1"), /* RTS */
  762. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 14)),
  763. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 15),
  764. SUNXI_FUNCTION(0x0, "gpio_in"),
  765. SUNXI_FUNCTION(0x1, "gpio_out"),
  766. SUNXI_FUNCTION(0x2, "i2s1_dout"), /* DOUT0 */
  767. SUNXI_FUNCTION(0x3, "i2c2"), /* SDA */
  768. SUNXI_FUNCTION(0x4, "emac"), /* MDIO */
  769. SUNXI_FUNCTION(0x5, "i2s1_din"), /* DIN1 */
  770. SUNXI_FUNCTION(0x6, "spi0"), /* HOLD */
  771. SUNXI_FUNCTION(0x7, "uart1"), /* CTS */
  772. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 15)),
  773. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 16),
  774. SUNXI_FUNCTION(0x0, "gpio_in"),
  775. SUNXI_FUNCTION(0x1, "gpio_out"),
  776. SUNXI_FUNCTION(0x2, "ir"), /* RX */
  777. SUNXI_FUNCTION(0x3, "tcon"), /* TRIG0 */
  778. SUNXI_FUNCTION(0x4, "pwm5"),
  779. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT2 */
  780. SUNXI_FUNCTION(0x6, "spdif"), /* IN */
  781. SUNXI_FUNCTION(0x7, "ledc"),
  782. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 16)),
  783. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 17),
  784. SUNXI_FUNCTION(0x0, "gpio_in"),
  785. SUNXI_FUNCTION(0x1, "gpio_out"),
  786. SUNXI_FUNCTION(0x2, "uart2"), /* TX */
  787. SUNXI_FUNCTION(0x3, "i2c3"), /* SCK */
  788. SUNXI_FUNCTION(0x4, "pwm7"),
  789. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT0 */
  790. SUNXI_FUNCTION(0x6, "ir"), /* TX */
  791. SUNXI_FUNCTION(0x7, "uart0"), /* TX */
  792. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 17)),
  793. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 18),
  794. SUNXI_FUNCTION(0x0, "gpio_in"),
  795. SUNXI_FUNCTION(0x1, "gpio_out"),
  796. SUNXI_FUNCTION(0x2, "uart2"), /* RX */
  797. SUNXI_FUNCTION(0x3, "i2c3"), /* SDA */
  798. SUNXI_FUNCTION(0x4, "pwm6"),
  799. SUNXI_FUNCTION(0x5, "clk"), /* FANOUT1 */
  800. SUNXI_FUNCTION(0x6, "spdif"), /* OUT */
  801. SUNXI_FUNCTION(0x7, "uart0"), /* RX */
  802. SUNXI_FUNCTION_IRQ_BANK(0xe, 5, 18)),
  803. };
  804. static const unsigned int d1_irq_bank_map[] = { 1, 2, 3, 4, 5, 6 };
  805. static const struct sunxi_pinctrl_desc d1_pinctrl_data = {
  806. .pins = d1_pins,
  807. .npins = ARRAY_SIZE(d1_pins),
  808. .irq_banks = ARRAY_SIZE(d1_irq_bank_map),
  809. .irq_bank_map = d1_irq_bank_map,
  810. .io_bias_cfg_variant = BIAS_VOLTAGE_PIO_POW_MODE_CTL,
  811. };
  812. static int d1_pinctrl_probe(struct platform_device *pdev)
  813. {
  814. unsigned long variant = (unsigned long)of_device_get_match_data(&pdev->dev);
  815. return sunxi_pinctrl_init_with_variant(pdev, &d1_pinctrl_data, variant);
  816. }
  817. static const struct of_device_id d1_pinctrl_match[] = {
  818. {
  819. .compatible = "allwinner,sun20i-d1-pinctrl",
  820. .data = (void *)PINCTRL_SUN20I_D1
  821. },
  822. {}
  823. };
  824. static struct platform_driver d1_pinctrl_driver = {
  825. .probe = d1_pinctrl_probe,
  826. .driver = {
  827. .name = "sun20i-d1-pinctrl",
  828. .of_match_table = d1_pinctrl_match,
  829. },
  830. };
  831. builtin_platform_driver(d1_pinctrl_driver);