pinctrl-exynos-arm64.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Exynos ARMv8 specific support for Samsung pinctrl/gpiolib driver
  4. // with eint support.
  5. //
  6. // Copyright (c) 2012 Samsung Electronics Co., Ltd.
  7. // http://www.samsung.com
  8. // Copyright (c) 2012 Linaro Ltd
  9. // http://www.linaro.org
  10. // Copyright (c) 2017 Krzysztof Kozlowski <[email protected]>
  11. //
  12. // This file contains the Samsung Exynos specific information required by the
  13. // the Samsung pinctrl/gpiolib driver. It also includes the implementation of
  14. // external gpio and wakeup interrupt support.
  15. #include <linux/slab.h>
  16. #include <linux/soc/samsung/exynos-regs-pmu.h>
  17. #include "pinctrl-samsung.h"
  18. #include "pinctrl-exynos.h"
  19. static const struct samsung_pin_bank_type bank_type_off = {
  20. .fld_width = { 4, 1, 2, 2, 2, 2, },
  21. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
  22. };
  23. static const struct samsung_pin_bank_type bank_type_alive = {
  24. .fld_width = { 4, 1, 2, 2, },
  25. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
  26. };
  27. /* Exynos5433 has the 4bit widths for PINCFG_TYPE_DRV bitfields. */
  28. static const struct samsung_pin_bank_type exynos5433_bank_type_off = {
  29. .fld_width = { 4, 1, 2, 4, 2, 2, },
  30. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
  31. };
  32. static const struct samsung_pin_bank_type exynos5433_bank_type_alive = {
  33. .fld_width = { 4, 1, 2, 4, },
  34. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
  35. };
  36. /*
  37. * Bank type for non-alive type. Bit fields:
  38. * CON: 4, DAT: 1, PUD: 4, DRV: 4, CONPDN: 2, PUDPDN: 4
  39. */
  40. static const struct samsung_pin_bank_type exynos850_bank_type_off = {
  41. .fld_width = { 4, 1, 4, 4, 2, 4, },
  42. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
  43. };
  44. /*
  45. * Bank type for alive type. Bit fields:
  46. * CON: 4, DAT: 1, PUD: 4, DRV: 4
  47. */
  48. static const struct samsung_pin_bank_type exynos850_bank_type_alive = {
  49. .fld_width = { 4, 1, 4, 4, },
  50. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
  51. };
  52. /* Pad retention control code for accessing PMU regmap */
  53. static atomic_t exynos_shared_retention_refcnt;
  54. /* pin banks of exynos5433 pin-controller - ALIVE */
  55. static const struct samsung_pin_bank_data exynos5433_pin_banks0[] __initconst = {
  56. /* Must start with EINTG banks, ordered by EINT group number. */
  57. EXYNOS5433_PIN_BANK_EINTW(8, 0x000, "gpa0", 0x00),
  58. EXYNOS5433_PIN_BANK_EINTW(8, 0x020, "gpa1", 0x04),
  59. EXYNOS5433_PIN_BANK_EINTW(8, 0x040, "gpa2", 0x08),
  60. EXYNOS5433_PIN_BANK_EINTW(8, 0x060, "gpa3", 0x0c),
  61. EXYNOS5433_PIN_BANK_EINTW_EXT(8, 0x020, "gpf1", 0x1004, 1),
  62. EXYNOS5433_PIN_BANK_EINTW_EXT(4, 0x040, "gpf2", 0x1008, 1),
  63. EXYNOS5433_PIN_BANK_EINTW_EXT(4, 0x060, "gpf3", 0x100c, 1),
  64. EXYNOS5433_PIN_BANK_EINTW_EXT(8, 0x080, "gpf4", 0x1010, 1),
  65. EXYNOS5433_PIN_BANK_EINTW_EXT(8, 0x0a0, "gpf5", 0x1014, 1),
  66. };
  67. /* pin banks of exynos5433 pin-controller - AUD */
  68. static const struct samsung_pin_bank_data exynos5433_pin_banks1[] __initconst = {
  69. /* Must start with EINTG banks, ordered by EINT group number. */
  70. EXYNOS5433_PIN_BANK_EINTG(7, 0x000, "gpz0", 0x00),
  71. EXYNOS5433_PIN_BANK_EINTG(4, 0x020, "gpz1", 0x04),
  72. };
  73. /* pin banks of exynos5433 pin-controller - CPIF */
  74. static const struct samsung_pin_bank_data exynos5433_pin_banks2[] __initconst = {
  75. /* Must start with EINTG banks, ordered by EINT group number. */
  76. EXYNOS5433_PIN_BANK_EINTG(2, 0x000, "gpv6", 0x00),
  77. };
  78. /* pin banks of exynos5433 pin-controller - eSE */
  79. static const struct samsung_pin_bank_data exynos5433_pin_banks3[] __initconst = {
  80. /* Must start with EINTG banks, ordered by EINT group number. */
  81. EXYNOS5433_PIN_BANK_EINTG(3, 0x000, "gpj2", 0x00),
  82. };
  83. /* pin banks of exynos5433 pin-controller - FINGER */
  84. static const struct samsung_pin_bank_data exynos5433_pin_banks4[] __initconst = {
  85. /* Must start with EINTG banks, ordered by EINT group number. */
  86. EXYNOS5433_PIN_BANK_EINTG(4, 0x000, "gpd5", 0x00),
  87. };
  88. /* pin banks of exynos5433 pin-controller - FSYS */
  89. static const struct samsung_pin_bank_data exynos5433_pin_banks5[] __initconst = {
  90. /* Must start with EINTG banks, ordered by EINT group number. */
  91. EXYNOS5433_PIN_BANK_EINTG(6, 0x000, "gph1", 0x00),
  92. EXYNOS5433_PIN_BANK_EINTG(7, 0x020, "gpr4", 0x04),
  93. EXYNOS5433_PIN_BANK_EINTG(5, 0x040, "gpr0", 0x08),
  94. EXYNOS5433_PIN_BANK_EINTG(8, 0x060, "gpr1", 0x0c),
  95. EXYNOS5433_PIN_BANK_EINTG(2, 0x080, "gpr2", 0x10),
  96. EXYNOS5433_PIN_BANK_EINTG(8, 0x0a0, "gpr3", 0x14),
  97. };
  98. /* pin banks of exynos5433 pin-controller - IMEM */
  99. static const struct samsung_pin_bank_data exynos5433_pin_banks6[] __initconst = {
  100. /* Must start with EINTG banks, ordered by EINT group number. */
  101. EXYNOS5433_PIN_BANK_EINTG(8, 0x000, "gpf0", 0x00),
  102. };
  103. /* pin banks of exynos5433 pin-controller - NFC */
  104. static const struct samsung_pin_bank_data exynos5433_pin_banks7[] __initconst = {
  105. /* Must start with EINTG banks, ordered by EINT group number. */
  106. EXYNOS5433_PIN_BANK_EINTG(3, 0x000, "gpj0", 0x00),
  107. };
  108. /* pin banks of exynos5433 pin-controller - PERIC */
  109. static const struct samsung_pin_bank_data exynos5433_pin_banks8[] __initconst = {
  110. /* Must start with EINTG banks, ordered by EINT group number. */
  111. EXYNOS5433_PIN_BANK_EINTG(6, 0x000, "gpv7", 0x00),
  112. EXYNOS5433_PIN_BANK_EINTG(5, 0x020, "gpb0", 0x04),
  113. EXYNOS5433_PIN_BANK_EINTG(8, 0x040, "gpc0", 0x08),
  114. EXYNOS5433_PIN_BANK_EINTG(2, 0x060, "gpc1", 0x0c),
  115. EXYNOS5433_PIN_BANK_EINTG(6, 0x080, "gpc2", 0x10),
  116. EXYNOS5433_PIN_BANK_EINTG(8, 0x0a0, "gpc3", 0x14),
  117. EXYNOS5433_PIN_BANK_EINTG(2, 0x0c0, "gpg0", 0x18),
  118. EXYNOS5433_PIN_BANK_EINTG(4, 0x0e0, "gpd0", 0x1c),
  119. EXYNOS5433_PIN_BANK_EINTG(6, 0x100, "gpd1", 0x20),
  120. EXYNOS5433_PIN_BANK_EINTG(8, 0x120, "gpd2", 0x24),
  121. EXYNOS5433_PIN_BANK_EINTG(5, 0x140, "gpd4", 0x28),
  122. EXYNOS5433_PIN_BANK_EINTG(2, 0x160, "gpd8", 0x2c),
  123. EXYNOS5433_PIN_BANK_EINTG(7, 0x180, "gpd6", 0x30),
  124. EXYNOS5433_PIN_BANK_EINTG(3, 0x1a0, "gpd7", 0x34),
  125. EXYNOS5433_PIN_BANK_EINTG(5, 0x1c0, "gpg1", 0x38),
  126. EXYNOS5433_PIN_BANK_EINTG(2, 0x1e0, "gpg2", 0x3c),
  127. EXYNOS5433_PIN_BANK_EINTG(8, 0x200, "gpg3", 0x40),
  128. };
  129. /* pin banks of exynos5433 pin-controller - TOUCH */
  130. static const struct samsung_pin_bank_data exynos5433_pin_banks9[] __initconst = {
  131. /* Must start with EINTG banks, ordered by EINT group number. */
  132. EXYNOS5433_PIN_BANK_EINTG(3, 0x000, "gpj1", 0x00),
  133. };
  134. /* PMU pin retention groups registers for Exynos5433 (without audio & fsys) */
  135. static const u32 exynos5433_retention_regs[] = {
  136. EXYNOS5433_PAD_RETENTION_TOP_OPTION,
  137. EXYNOS5433_PAD_RETENTION_UART_OPTION,
  138. EXYNOS5433_PAD_RETENTION_EBIA_OPTION,
  139. EXYNOS5433_PAD_RETENTION_EBIB_OPTION,
  140. EXYNOS5433_PAD_RETENTION_SPI_OPTION,
  141. EXYNOS5433_PAD_RETENTION_MIF_OPTION,
  142. EXYNOS5433_PAD_RETENTION_USBXTI_OPTION,
  143. EXYNOS5433_PAD_RETENTION_BOOTLDO_OPTION,
  144. EXYNOS5433_PAD_RETENTION_UFS_OPTION,
  145. EXYNOS5433_PAD_RETENTION_FSYSGENIO_OPTION,
  146. };
  147. static const struct samsung_retention_data exynos5433_retention_data __initconst = {
  148. .regs = exynos5433_retention_regs,
  149. .nr_regs = ARRAY_SIZE(exynos5433_retention_regs),
  150. .value = EXYNOS_WAKEUP_FROM_LOWPWR,
  151. .refcnt = &exynos_shared_retention_refcnt,
  152. .init = exynos_retention_init,
  153. };
  154. /* PMU retention control for audio pins can be tied to audio pin bank */
  155. static const u32 exynos5433_audio_retention_regs[] = {
  156. EXYNOS5433_PAD_RETENTION_AUD_OPTION,
  157. };
  158. static const struct samsung_retention_data exynos5433_audio_retention_data __initconst = {
  159. .regs = exynos5433_audio_retention_regs,
  160. .nr_regs = ARRAY_SIZE(exynos5433_audio_retention_regs),
  161. .value = EXYNOS_WAKEUP_FROM_LOWPWR,
  162. .init = exynos_retention_init,
  163. };
  164. /* PMU retention control for mmc pins can be tied to fsys pin bank */
  165. static const u32 exynos5433_fsys_retention_regs[] = {
  166. EXYNOS5433_PAD_RETENTION_MMC0_OPTION,
  167. EXYNOS5433_PAD_RETENTION_MMC1_OPTION,
  168. EXYNOS5433_PAD_RETENTION_MMC2_OPTION,
  169. };
  170. static const struct samsung_retention_data exynos5433_fsys_retention_data __initconst = {
  171. .regs = exynos5433_fsys_retention_regs,
  172. .nr_regs = ARRAY_SIZE(exynos5433_fsys_retention_regs),
  173. .value = EXYNOS_WAKEUP_FROM_LOWPWR,
  174. .init = exynos_retention_init,
  175. };
  176. /*
  177. * Samsung pinctrl driver data for Exynos5433 SoC. Exynos5433 SoC includes
  178. * ten gpio/pin-mux/pinconfig controllers.
  179. */
  180. static const struct samsung_pin_ctrl exynos5433_pin_ctrl[] __initconst = {
  181. {
  182. /* pin-controller instance 0 data */
  183. .pin_banks = exynos5433_pin_banks0,
  184. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks0),
  185. .eint_wkup_init = exynos_eint_wkup_init,
  186. .suspend = exynos_pinctrl_suspend,
  187. .resume = exynos_pinctrl_resume,
  188. .nr_ext_resources = 1,
  189. .retention_data = &exynos5433_retention_data,
  190. }, {
  191. /* pin-controller instance 1 data */
  192. .pin_banks = exynos5433_pin_banks1,
  193. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks1),
  194. .eint_gpio_init = exynos_eint_gpio_init,
  195. .suspend = exynos_pinctrl_suspend,
  196. .resume = exynos_pinctrl_resume,
  197. .retention_data = &exynos5433_audio_retention_data,
  198. }, {
  199. /* pin-controller instance 2 data */
  200. .pin_banks = exynos5433_pin_banks2,
  201. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks2),
  202. .eint_gpio_init = exynos_eint_gpio_init,
  203. .suspend = exynos_pinctrl_suspend,
  204. .resume = exynos_pinctrl_resume,
  205. .retention_data = &exynos5433_retention_data,
  206. }, {
  207. /* pin-controller instance 3 data */
  208. .pin_banks = exynos5433_pin_banks3,
  209. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks3),
  210. .eint_gpio_init = exynos_eint_gpio_init,
  211. .suspend = exynos_pinctrl_suspend,
  212. .resume = exynos_pinctrl_resume,
  213. .retention_data = &exynos5433_retention_data,
  214. }, {
  215. /* pin-controller instance 4 data */
  216. .pin_banks = exynos5433_pin_banks4,
  217. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks4),
  218. .eint_gpio_init = exynos_eint_gpio_init,
  219. .suspend = exynos_pinctrl_suspend,
  220. .resume = exynos_pinctrl_resume,
  221. .retention_data = &exynos5433_retention_data,
  222. }, {
  223. /* pin-controller instance 5 data */
  224. .pin_banks = exynos5433_pin_banks5,
  225. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks5),
  226. .eint_gpio_init = exynos_eint_gpio_init,
  227. .suspend = exynos_pinctrl_suspend,
  228. .resume = exynos_pinctrl_resume,
  229. .retention_data = &exynos5433_fsys_retention_data,
  230. }, {
  231. /* pin-controller instance 6 data */
  232. .pin_banks = exynos5433_pin_banks6,
  233. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks6),
  234. .eint_gpio_init = exynos_eint_gpio_init,
  235. .suspend = exynos_pinctrl_suspend,
  236. .resume = exynos_pinctrl_resume,
  237. .retention_data = &exynos5433_retention_data,
  238. }, {
  239. /* pin-controller instance 7 data */
  240. .pin_banks = exynos5433_pin_banks7,
  241. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks7),
  242. .eint_gpio_init = exynos_eint_gpio_init,
  243. .suspend = exynos_pinctrl_suspend,
  244. .resume = exynos_pinctrl_resume,
  245. .retention_data = &exynos5433_retention_data,
  246. }, {
  247. /* pin-controller instance 8 data */
  248. .pin_banks = exynos5433_pin_banks8,
  249. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks8),
  250. .eint_gpio_init = exynos_eint_gpio_init,
  251. .suspend = exynos_pinctrl_suspend,
  252. .resume = exynos_pinctrl_resume,
  253. .retention_data = &exynos5433_retention_data,
  254. }, {
  255. /* pin-controller instance 9 data */
  256. .pin_banks = exynos5433_pin_banks9,
  257. .nr_banks = ARRAY_SIZE(exynos5433_pin_banks9),
  258. .eint_gpio_init = exynos_eint_gpio_init,
  259. .suspend = exynos_pinctrl_suspend,
  260. .resume = exynos_pinctrl_resume,
  261. .retention_data = &exynos5433_retention_data,
  262. },
  263. };
  264. const struct samsung_pinctrl_of_match_data exynos5433_of_data __initconst = {
  265. .ctrl = exynos5433_pin_ctrl,
  266. .num_ctrl = ARRAY_SIZE(exynos5433_pin_ctrl),
  267. };
  268. /* pin banks of exynos7 pin-controller - ALIVE */
  269. static const struct samsung_pin_bank_data exynos7_pin_banks0[] __initconst = {
  270. /* Must start with EINTG banks, ordered by EINT group number. */
  271. EXYNOS_PIN_BANK_EINTW(8, 0x000, "gpa0", 0x00),
  272. EXYNOS_PIN_BANK_EINTW(8, 0x020, "gpa1", 0x04),
  273. EXYNOS_PIN_BANK_EINTW(8, 0x040, "gpa2", 0x08),
  274. EXYNOS_PIN_BANK_EINTW(8, 0x060, "gpa3", 0x0c),
  275. };
  276. /* pin banks of exynos7 pin-controller - BUS0 */
  277. static const struct samsung_pin_bank_data exynos7_pin_banks1[] __initconst = {
  278. /* Must start with EINTG banks, ordered by EINT group number. */
  279. EXYNOS_PIN_BANK_EINTG(5, 0x000, "gpb0", 0x00),
  280. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpc0", 0x04),
  281. EXYNOS_PIN_BANK_EINTG(2, 0x040, "gpc1", 0x08),
  282. EXYNOS_PIN_BANK_EINTG(6, 0x060, "gpc2", 0x0c),
  283. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpc3", 0x10),
  284. EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14),
  285. EXYNOS_PIN_BANK_EINTG(6, 0x0c0, "gpd1", 0x18),
  286. EXYNOS_PIN_BANK_EINTG(8, 0x0e0, "gpd2", 0x1c),
  287. EXYNOS_PIN_BANK_EINTG(5, 0x100, "gpd4", 0x20),
  288. EXYNOS_PIN_BANK_EINTG(4, 0x120, "gpd5", 0x24),
  289. EXYNOS_PIN_BANK_EINTG(6, 0x140, "gpd6", 0x28),
  290. EXYNOS_PIN_BANK_EINTG(3, 0x160, "gpd7", 0x2c),
  291. EXYNOS_PIN_BANK_EINTG(2, 0x180, "gpd8", 0x30),
  292. EXYNOS_PIN_BANK_EINTG(2, 0x1a0, "gpg0", 0x34),
  293. EXYNOS_PIN_BANK_EINTG(4, 0x1c0, "gpg3", 0x38),
  294. };
  295. /* pin banks of exynos7 pin-controller - NFC */
  296. static const struct samsung_pin_bank_data exynos7_pin_banks2[] __initconst = {
  297. /* Must start with EINTG banks, ordered by EINT group number. */
  298. EXYNOS_PIN_BANK_EINTG(3, 0x000, "gpj0", 0x00),
  299. };
  300. /* pin banks of exynos7 pin-controller - TOUCH */
  301. static const struct samsung_pin_bank_data exynos7_pin_banks3[] __initconst = {
  302. /* Must start with EINTG banks, ordered by EINT group number. */
  303. EXYNOS_PIN_BANK_EINTG(3, 0x000, "gpj1", 0x00),
  304. };
  305. /* pin banks of exynos7 pin-controller - FF */
  306. static const struct samsung_pin_bank_data exynos7_pin_banks4[] __initconst = {
  307. /* Must start with EINTG banks, ordered by EINT group number. */
  308. EXYNOS_PIN_BANK_EINTG(4, 0x000, "gpg4", 0x00),
  309. };
  310. /* pin banks of exynos7 pin-controller - ESE */
  311. static const struct samsung_pin_bank_data exynos7_pin_banks5[] __initconst = {
  312. /* Must start with EINTG banks, ordered by EINT group number. */
  313. EXYNOS_PIN_BANK_EINTG(5, 0x000, "gpv7", 0x00),
  314. };
  315. /* pin banks of exynos7 pin-controller - FSYS0 */
  316. static const struct samsung_pin_bank_data exynos7_pin_banks6[] __initconst = {
  317. /* Must start with EINTG banks, ordered by EINT group number. */
  318. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpr4", 0x00),
  319. };
  320. /* pin banks of exynos7 pin-controller - FSYS1 */
  321. static const struct samsung_pin_bank_data exynos7_pin_banks7[] __initconst = {
  322. /* Must start with EINTG banks, ordered by EINT group number. */
  323. EXYNOS_PIN_BANK_EINTG(4, 0x000, "gpr0", 0x00),
  324. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpr1", 0x04),
  325. EXYNOS_PIN_BANK_EINTG(5, 0x040, "gpr2", 0x08),
  326. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpr3", 0x0c),
  327. };
  328. /* pin banks of exynos7 pin-controller - BUS1 */
  329. static const struct samsung_pin_bank_data exynos7_pin_banks8[] __initconst = {
  330. /* Must start with EINTG banks, ordered by EINT group number. */
  331. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpf0", 0x00),
  332. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpf1", 0x04),
  333. EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpf2", 0x08),
  334. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpf3", 0x0c),
  335. EXYNOS_PIN_BANK_EINTG(8, 0x0a0, "gpf4", 0x10),
  336. EXYNOS_PIN_BANK_EINTG(8, 0x0c0, "gpf5", 0x14),
  337. EXYNOS_PIN_BANK_EINTG(5, 0x0e0, "gpg1", 0x18),
  338. EXYNOS_PIN_BANK_EINTG(5, 0x100, "gpg2", 0x1c),
  339. EXYNOS_PIN_BANK_EINTG(6, 0x120, "gph1", 0x20),
  340. EXYNOS_PIN_BANK_EINTG(3, 0x140, "gpv6", 0x24),
  341. };
  342. static const struct samsung_pin_bank_data exynos7_pin_banks9[] __initconst = {
  343. /* Must start with EINTG banks, ordered by EINT group number. */
  344. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz0", 0x00),
  345. EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpz1", 0x04),
  346. };
  347. static const struct samsung_pin_ctrl exynos7_pin_ctrl[] __initconst = {
  348. {
  349. /* pin-controller instance 0 Alive data */
  350. .pin_banks = exynos7_pin_banks0,
  351. .nr_banks = ARRAY_SIZE(exynos7_pin_banks0),
  352. .eint_wkup_init = exynos_eint_wkup_init,
  353. }, {
  354. /* pin-controller instance 1 BUS0 data */
  355. .pin_banks = exynos7_pin_banks1,
  356. .nr_banks = ARRAY_SIZE(exynos7_pin_banks1),
  357. .eint_gpio_init = exynos_eint_gpio_init,
  358. }, {
  359. /* pin-controller instance 2 NFC data */
  360. .pin_banks = exynos7_pin_banks2,
  361. .nr_banks = ARRAY_SIZE(exynos7_pin_banks2),
  362. .eint_gpio_init = exynos_eint_gpio_init,
  363. }, {
  364. /* pin-controller instance 3 TOUCH data */
  365. .pin_banks = exynos7_pin_banks3,
  366. .nr_banks = ARRAY_SIZE(exynos7_pin_banks3),
  367. .eint_gpio_init = exynos_eint_gpio_init,
  368. }, {
  369. /* pin-controller instance 4 FF data */
  370. .pin_banks = exynos7_pin_banks4,
  371. .nr_banks = ARRAY_SIZE(exynos7_pin_banks4),
  372. .eint_gpio_init = exynos_eint_gpio_init,
  373. }, {
  374. /* pin-controller instance 5 ESE data */
  375. .pin_banks = exynos7_pin_banks5,
  376. .nr_banks = ARRAY_SIZE(exynos7_pin_banks5),
  377. .eint_gpio_init = exynos_eint_gpio_init,
  378. }, {
  379. /* pin-controller instance 6 FSYS0 data */
  380. .pin_banks = exynos7_pin_banks6,
  381. .nr_banks = ARRAY_SIZE(exynos7_pin_banks6),
  382. .eint_gpio_init = exynos_eint_gpio_init,
  383. }, {
  384. /* pin-controller instance 7 FSYS1 data */
  385. .pin_banks = exynos7_pin_banks7,
  386. .nr_banks = ARRAY_SIZE(exynos7_pin_banks7),
  387. .eint_gpio_init = exynos_eint_gpio_init,
  388. }, {
  389. /* pin-controller instance 8 BUS1 data */
  390. .pin_banks = exynos7_pin_banks8,
  391. .nr_banks = ARRAY_SIZE(exynos7_pin_banks8),
  392. .eint_gpio_init = exynos_eint_gpio_init,
  393. }, {
  394. /* pin-controller instance 9 AUD data */
  395. .pin_banks = exynos7_pin_banks9,
  396. .nr_banks = ARRAY_SIZE(exynos7_pin_banks9),
  397. .eint_gpio_init = exynos_eint_gpio_init,
  398. },
  399. };
  400. const struct samsung_pinctrl_of_match_data exynos7_of_data __initconst = {
  401. .ctrl = exynos7_pin_ctrl,
  402. .num_ctrl = ARRAY_SIZE(exynos7_pin_ctrl),
  403. };
  404. /* pin banks of exynos7885 pin-controller 0 (ALIVE) */
  405. static const struct samsung_pin_bank_data exynos7885_pin_banks0[] __initconst = {
  406. EXYNOS_PIN_BANK_EINTN(3, 0x000, "etc0"),
  407. EXYNOS_PIN_BANK_EINTN(3, 0x020, "etc1"),
  408. EXYNOS850_PIN_BANK_EINTW(8, 0x040, "gpa0", 0x00),
  409. EXYNOS850_PIN_BANK_EINTW(8, 0x060, "gpa1", 0x04),
  410. EXYNOS850_PIN_BANK_EINTW(8, 0x080, "gpa2", 0x08),
  411. EXYNOS850_PIN_BANK_EINTW(5, 0x0a0, "gpq0", 0x0c),
  412. };
  413. /* pin banks of exynos7885 pin-controller 1 (DISPAUD) */
  414. static const struct samsung_pin_bank_data exynos7885_pin_banks1[] __initconst = {
  415. EXYNOS850_PIN_BANK_EINTG(5, 0x000, "gpb0", 0x00),
  416. EXYNOS850_PIN_BANK_EINTG(4, 0x020, "gpb1", 0x04),
  417. EXYNOS850_PIN_BANK_EINTG(5, 0x040, "gpb2", 0x08),
  418. };
  419. /* pin banks of exynos7885 pin-controller 2 (FSYS) */
  420. static const struct samsung_pin_bank_data exynos7885_pin_banks2[] __initconst = {
  421. EXYNOS850_PIN_BANK_EINTG(4, 0x000, "gpf0", 0x00),
  422. EXYNOS850_PIN_BANK_EINTG(8, 0x020, "gpf2", 0x04),
  423. EXYNOS850_PIN_BANK_EINTG(6, 0x040, "gpf3", 0x08),
  424. EXYNOS850_PIN_BANK_EINTG(6, 0x060, "gpf4", 0x0c),
  425. };
  426. /* pin banks of exynos7885 pin-controller 3 (TOP) */
  427. static const struct samsung_pin_bank_data exynos7885_pin_banks3[] __initconst = {
  428. EXYNOS850_PIN_BANK_EINTG(4, 0x000, "gpp0", 0x00),
  429. EXYNOS850_PIN_BANK_EINTG(3, 0x020, "gpg0", 0x04),
  430. EXYNOS850_PIN_BANK_EINTG(4, 0x040, "gpp1", 0x08),
  431. EXYNOS850_PIN_BANK_EINTG(4, 0x060, "gpp2", 0x0c),
  432. EXYNOS850_PIN_BANK_EINTG(3, 0x080, "gpp3", 0x10),
  433. EXYNOS850_PIN_BANK_EINTG(6, 0x0a0, "gpp4", 0x14),
  434. EXYNOS850_PIN_BANK_EINTG(4, 0x0c0, "gpp5", 0x18),
  435. EXYNOS850_PIN_BANK_EINTG(5, 0x0e0, "gpp6", 0x1c),
  436. EXYNOS850_PIN_BANK_EINTG(2, 0x100, "gpp7", 0x20),
  437. EXYNOS850_PIN_BANK_EINTG(2, 0x120, "gpp8", 0x24),
  438. EXYNOS850_PIN_BANK_EINTG(8, 0x140, "gpg1", 0x28),
  439. EXYNOS850_PIN_BANK_EINTG(8, 0x160, "gpg2", 0x2c),
  440. EXYNOS850_PIN_BANK_EINTG(8, 0x180, "gpg3", 0x30),
  441. EXYNOS850_PIN_BANK_EINTG(2, 0x1a0, "gpg4", 0x34),
  442. EXYNOS850_PIN_BANK_EINTG(4, 0x1c0, "gpc0", 0x38),
  443. EXYNOS850_PIN_BANK_EINTG(8, 0x1e0, "gpc1", 0x3c),
  444. EXYNOS850_PIN_BANK_EINTG(8, 0x200, "gpc2", 0x40),
  445. };
  446. static const struct samsung_pin_ctrl exynos7885_pin_ctrl[] __initconst = {
  447. {
  448. /* pin-controller instance 0 Alive data */
  449. .pin_banks = exynos7885_pin_banks0,
  450. .nr_banks = ARRAY_SIZE(exynos7885_pin_banks0),
  451. .eint_gpio_init = exynos_eint_gpio_init,
  452. .eint_wkup_init = exynos_eint_wkup_init,
  453. .suspend = exynos_pinctrl_suspend,
  454. .resume = exynos_pinctrl_resume,
  455. }, {
  456. /* pin-controller instance 1 DISPAUD data */
  457. .pin_banks = exynos7885_pin_banks1,
  458. .nr_banks = ARRAY_SIZE(exynos7885_pin_banks1),
  459. }, {
  460. /* pin-controller instance 2 FSYS data */
  461. .pin_banks = exynos7885_pin_banks2,
  462. .nr_banks = ARRAY_SIZE(exynos7885_pin_banks2),
  463. .eint_gpio_init = exynos_eint_gpio_init,
  464. .suspend = exynos_pinctrl_suspend,
  465. .resume = exynos_pinctrl_resume,
  466. }, {
  467. /* pin-controller instance 3 TOP data */
  468. .pin_banks = exynos7885_pin_banks3,
  469. .nr_banks = ARRAY_SIZE(exynos7885_pin_banks3),
  470. .eint_gpio_init = exynos_eint_gpio_init,
  471. .suspend = exynos_pinctrl_suspend,
  472. .resume = exynos_pinctrl_resume,
  473. },
  474. };
  475. const struct samsung_pinctrl_of_match_data exynos7885_of_data __initconst = {
  476. .ctrl = exynos7885_pin_ctrl,
  477. .num_ctrl = ARRAY_SIZE(exynos7885_pin_ctrl),
  478. };
  479. /* pin banks of exynos850 pin-controller 0 (ALIVE) */
  480. static const struct samsung_pin_bank_data exynos850_pin_banks0[] __initconst = {
  481. /* Must start with EINTG banks, ordered by EINT group number. */
  482. EXYNOS850_PIN_BANK_EINTW(8, 0x000, "gpa0", 0x00),
  483. EXYNOS850_PIN_BANK_EINTW(8, 0x020, "gpa1", 0x04),
  484. EXYNOS850_PIN_BANK_EINTW(8, 0x040, "gpa2", 0x08),
  485. EXYNOS850_PIN_BANK_EINTW(8, 0x060, "gpa3", 0x0c),
  486. EXYNOS850_PIN_BANK_EINTW(4, 0x080, "gpa4", 0x10),
  487. EXYNOS850_PIN_BANK_EINTN(3, 0x0a0, "gpq0"),
  488. };
  489. /* pin banks of exynos850 pin-controller 1 (CMGP) */
  490. static const struct samsung_pin_bank_data exynos850_pin_banks1[] __initconst = {
  491. /* Must start with EINTG banks, ordered by EINT group number. */
  492. EXYNOS850_PIN_BANK_EINTW(1, 0x000, "gpm0", 0x00),
  493. EXYNOS850_PIN_BANK_EINTW(1, 0x020, "gpm1", 0x04),
  494. EXYNOS850_PIN_BANK_EINTW(1, 0x040, "gpm2", 0x08),
  495. EXYNOS850_PIN_BANK_EINTW(1, 0x060, "gpm3", 0x0c),
  496. EXYNOS850_PIN_BANK_EINTW(1, 0x080, "gpm4", 0x10),
  497. EXYNOS850_PIN_BANK_EINTW(1, 0x0a0, "gpm5", 0x14),
  498. EXYNOS850_PIN_BANK_EINTW(1, 0x0c0, "gpm6", 0x18),
  499. EXYNOS850_PIN_BANK_EINTW(1, 0x0e0, "gpm7", 0x1c),
  500. };
  501. /* pin banks of exynos850 pin-controller 2 (AUD) */
  502. static const struct samsung_pin_bank_data exynos850_pin_banks2[] __initconst = {
  503. /* Must start with EINTG banks, ordered by EINT group number. */
  504. EXYNOS850_PIN_BANK_EINTG(5, 0x000, "gpb0", 0x00),
  505. EXYNOS850_PIN_BANK_EINTG(5, 0x020, "gpb1", 0x04),
  506. };
  507. /* pin banks of exynos850 pin-controller 3 (HSI) */
  508. static const struct samsung_pin_bank_data exynos850_pin_banks3[] __initconst = {
  509. /* Must start with EINTG banks, ordered by EINT group number. */
  510. EXYNOS850_PIN_BANK_EINTG(6, 0x000, "gpf2", 0x00),
  511. };
  512. /* pin banks of exynos850 pin-controller 4 (CORE) */
  513. static const struct samsung_pin_bank_data exynos850_pin_banks4[] __initconst = {
  514. /* Must start with EINTG banks, ordered by EINT group number. */
  515. EXYNOS850_PIN_BANK_EINTG(4, 0x000, "gpf0", 0x00),
  516. EXYNOS850_PIN_BANK_EINTG(8, 0x020, "gpf1", 0x04),
  517. };
  518. /* pin banks of exynos850 pin-controller 5 (PERI) */
  519. static const struct samsung_pin_bank_data exynos850_pin_banks5[] __initconst = {
  520. /* Must start with EINTG banks, ordered by EINT group number. */
  521. EXYNOS850_PIN_BANK_EINTG(2, 0x000, "gpg0", 0x00),
  522. EXYNOS850_PIN_BANK_EINTG(6, 0x020, "gpp0", 0x04),
  523. EXYNOS850_PIN_BANK_EINTG(4, 0x040, "gpp1", 0x08),
  524. EXYNOS850_PIN_BANK_EINTG(4, 0x060, "gpp2", 0x0c),
  525. EXYNOS850_PIN_BANK_EINTG(8, 0x080, "gpg1", 0x10),
  526. EXYNOS850_PIN_BANK_EINTG(8, 0x0a0, "gpg2", 0x14),
  527. EXYNOS850_PIN_BANK_EINTG(1, 0x0c0, "gpg3", 0x18),
  528. EXYNOS850_PIN_BANK_EINTG(3, 0x0e0, "gpc0", 0x1c),
  529. EXYNOS850_PIN_BANK_EINTG(6, 0x100, "gpc1", 0x20),
  530. };
  531. static const struct samsung_pin_ctrl exynos850_pin_ctrl[] __initconst = {
  532. {
  533. /* pin-controller instance 0 ALIVE data */
  534. .pin_banks = exynos850_pin_banks0,
  535. .nr_banks = ARRAY_SIZE(exynos850_pin_banks0),
  536. .eint_wkup_init = exynos_eint_wkup_init,
  537. }, {
  538. /* pin-controller instance 1 CMGP data */
  539. .pin_banks = exynos850_pin_banks1,
  540. .nr_banks = ARRAY_SIZE(exynos850_pin_banks1),
  541. .eint_wkup_init = exynos_eint_wkup_init,
  542. }, {
  543. /* pin-controller instance 2 AUD data */
  544. .pin_banks = exynos850_pin_banks2,
  545. .nr_banks = ARRAY_SIZE(exynos850_pin_banks2),
  546. }, {
  547. /* pin-controller instance 3 HSI data */
  548. .pin_banks = exynos850_pin_banks3,
  549. .nr_banks = ARRAY_SIZE(exynos850_pin_banks3),
  550. .eint_gpio_init = exynos_eint_gpio_init,
  551. }, {
  552. /* pin-controller instance 4 CORE data */
  553. .pin_banks = exynos850_pin_banks4,
  554. .nr_banks = ARRAY_SIZE(exynos850_pin_banks4),
  555. .eint_gpio_init = exynos_eint_gpio_init,
  556. }, {
  557. /* pin-controller instance 5 PERI data */
  558. .pin_banks = exynos850_pin_banks5,
  559. .nr_banks = ARRAY_SIZE(exynos850_pin_banks5),
  560. .eint_gpio_init = exynos_eint_gpio_init,
  561. },
  562. };
  563. const struct samsung_pinctrl_of_match_data exynos850_of_data __initconst = {
  564. .ctrl = exynos850_pin_ctrl,
  565. .num_ctrl = ARRAY_SIZE(exynos850_pin_ctrl),
  566. };
  567. /* pin banks of exynosautov9 pin-controller 0 (ALIVE) */
  568. static const struct samsung_pin_bank_data exynosautov9_pin_banks0[] __initconst = {
  569. EXYNOS850_PIN_BANK_EINTW(8, 0x000, "gpa0", 0x00),
  570. EXYNOS850_PIN_BANK_EINTW(2, 0x020, "gpa1", 0x04),
  571. EXYNOS850_PIN_BANK_EINTN(2, 0x040, "gpq0"),
  572. };
  573. /* pin banks of exynosautov9 pin-controller 1 (AUD) */
  574. static const struct samsung_pin_bank_data exynosautov9_pin_banks1[] __initconst = {
  575. EXYNOS850_PIN_BANK_EINTG(5, 0x000, "gpb0", 0x00),
  576. EXYNOS850_PIN_BANK_EINTG(8, 0x020, "gpb1", 0x04),
  577. EXYNOS850_PIN_BANK_EINTG(8, 0x040, "gpb2", 0x08),
  578. EXYNOS850_PIN_BANK_EINTG(8, 0x060, "gpb3", 0x0C),
  579. };
  580. /* pin banks of exynosautov9 pin-controller 2 (FSYS0) */
  581. static const struct samsung_pin_bank_data exynosautov9_pin_banks2[] __initconst = {
  582. EXYNOS850_PIN_BANK_EINTG(6, 0x000, "gpf0", 0x00),
  583. EXYNOS850_PIN_BANK_EINTG(6, 0x020, "gpf1", 0x04),
  584. };
  585. /* pin banks of exynosautov9 pin-controller 3 (FSYS1) */
  586. static const struct samsung_pin_bank_data exynosautov9_pin_banks3[] __initconst = {
  587. EXYNOS850_PIN_BANK_EINTG(6, 0x000, "gpf8", 0x00),
  588. };
  589. /* pin banks of exynosautov9 pin-controller 4 (FSYS2) */
  590. static const struct samsung_pin_bank_data exynosautov9_pin_banks4[] __initconst = {
  591. EXYNOS850_PIN_BANK_EINTG(4, 0x000, "gpf2", 0x00),
  592. EXYNOS850_PIN_BANK_EINTG(8, 0x020, "gpf3", 0x04),
  593. EXYNOS850_PIN_BANK_EINTG(7, 0x040, "gpf4", 0x08),
  594. EXYNOS850_PIN_BANK_EINTG(8, 0x060, "gpf5", 0x0C),
  595. EXYNOS850_PIN_BANK_EINTG(7, 0x080, "gpf6", 0x10),
  596. };
  597. /* pin banks of exynosautov9 pin-controller 5 (PERIC0) */
  598. static const struct samsung_pin_bank_data exynosautov9_pin_banks5[] __initconst = {
  599. EXYNOS850_PIN_BANK_EINTG(8, 0x000, "gpp0", 0x00),
  600. EXYNOS850_PIN_BANK_EINTG(8, 0x020, "gpp1", 0x04),
  601. EXYNOS850_PIN_BANK_EINTG(8, 0x040, "gpp2", 0x08),
  602. EXYNOS850_PIN_BANK_EINTG(5, 0x060, "gpg0", 0x0C),
  603. };
  604. /* pin banks of exynosautov9 pin-controller 6 (PERIC1) */
  605. static const struct samsung_pin_bank_data exynosautov9_pin_banks6[] __initconst = {
  606. EXYNOS850_PIN_BANK_EINTG(8, 0x000, "gpp3", 0x00),
  607. EXYNOS850_PIN_BANK_EINTG(8, 0x020, "gpp4", 0x04),
  608. EXYNOS850_PIN_BANK_EINTG(8, 0x040, "gpp5", 0x08),
  609. EXYNOS850_PIN_BANK_EINTG(8, 0x060, "gpg1", 0x0C),
  610. EXYNOS850_PIN_BANK_EINTG(8, 0x080, "gpg2", 0x10),
  611. EXYNOS850_PIN_BANK_EINTG(4, 0x0A0, "gpg3", 0x14),
  612. };
  613. static const struct samsung_pin_ctrl exynosautov9_pin_ctrl[] __initconst = {
  614. {
  615. /* pin-controller instance 0 ALIVE data */
  616. .pin_banks = exynosautov9_pin_banks0,
  617. .nr_banks = ARRAY_SIZE(exynosautov9_pin_banks0),
  618. .eint_wkup_init = exynos_eint_wkup_init,
  619. .suspend = exynos_pinctrl_suspend,
  620. .resume = exynos_pinctrl_resume,
  621. }, {
  622. /* pin-controller instance 1 AUD data */
  623. .pin_banks = exynosautov9_pin_banks1,
  624. .nr_banks = ARRAY_SIZE(exynosautov9_pin_banks1),
  625. }, {
  626. /* pin-controller instance 2 FSYS0 data */
  627. .pin_banks = exynosautov9_pin_banks2,
  628. .nr_banks = ARRAY_SIZE(exynosautov9_pin_banks2),
  629. .eint_gpio_init = exynos_eint_gpio_init,
  630. .suspend = exynos_pinctrl_suspend,
  631. .resume = exynos_pinctrl_resume,
  632. }, {
  633. /* pin-controller instance 3 FSYS1 data */
  634. .pin_banks = exynosautov9_pin_banks3,
  635. .nr_banks = ARRAY_SIZE(exynosautov9_pin_banks3),
  636. .eint_gpio_init = exynos_eint_gpio_init,
  637. .suspend = exynos_pinctrl_suspend,
  638. .resume = exynos_pinctrl_resume,
  639. }, {
  640. /* pin-controller instance 4 FSYS2 data */
  641. .pin_banks = exynosautov9_pin_banks4,
  642. .nr_banks = ARRAY_SIZE(exynosautov9_pin_banks4),
  643. .eint_gpio_init = exynos_eint_gpio_init,
  644. .suspend = exynos_pinctrl_suspend,
  645. .resume = exynos_pinctrl_resume,
  646. }, {
  647. /* pin-controller instance 5 PERIC0 data */
  648. .pin_banks = exynosautov9_pin_banks5,
  649. .nr_banks = ARRAY_SIZE(exynosautov9_pin_banks5),
  650. .eint_gpio_init = exynos_eint_gpio_init,
  651. .suspend = exynos_pinctrl_suspend,
  652. .resume = exynos_pinctrl_resume,
  653. }, {
  654. /* pin-controller instance 6 PERIC1 data */
  655. .pin_banks = exynosautov9_pin_banks6,
  656. .nr_banks = ARRAY_SIZE(exynosautov9_pin_banks6),
  657. .eint_gpio_init = exynos_eint_gpio_init,
  658. .suspend = exynos_pinctrl_suspend,
  659. .resume = exynos_pinctrl_resume,
  660. },
  661. };
  662. const struct samsung_pinctrl_of_match_data exynosautov9_of_data __initconst = {
  663. .ctrl = exynosautov9_pin_ctrl,
  664. .num_ctrl = ARRAY_SIZE(exynosautov9_pin_ctrl),
  665. };
  666. /*
  667. * Pinctrl driver data for Tesla FSD SoC. FSD SoC includes three
  668. * gpio/pin-mux/pinconfig controllers.
  669. */
  670. /* pin banks of FSD pin-controller 0 (FSYS) */
  671. static const struct samsung_pin_bank_data fsd_pin_banks0[] __initconst = {
  672. EXYNOS850_PIN_BANK_EINTG(7, 0x00, "gpf0", 0x00),
  673. EXYNOS850_PIN_BANK_EINTG(8, 0x20, "gpf1", 0x04),
  674. EXYNOS850_PIN_BANK_EINTG(3, 0x40, "gpf6", 0x08),
  675. EXYNOS850_PIN_BANK_EINTG(2, 0x60, "gpf4", 0x0c),
  676. EXYNOS850_PIN_BANK_EINTG(6, 0x80, "gpf5", 0x10),
  677. };
  678. /* pin banks of FSD pin-controller 1 (PERIC) */
  679. static const struct samsung_pin_bank_data fsd_pin_banks1[] __initconst = {
  680. EXYNOS850_PIN_BANK_EINTG(4, 0x000, "gpc8", 0x00),
  681. EXYNOS850_PIN_BANK_EINTG(7, 0x020, "gpf2", 0x04),
  682. EXYNOS850_PIN_BANK_EINTG(8, 0x040, "gpf3", 0x08),
  683. EXYNOS850_PIN_BANK_EINTG(8, 0x060, "gpd0", 0x0c),
  684. EXYNOS850_PIN_BANK_EINTG(8, 0x080, "gpb0", 0x10),
  685. EXYNOS850_PIN_BANK_EINTG(8, 0x0a0, "gpb1", 0x14),
  686. EXYNOS850_PIN_BANK_EINTG(8, 0x0c0, "gpb4", 0x18),
  687. EXYNOS850_PIN_BANK_EINTG(4, 0x0e0, "gpb5", 0x1c),
  688. EXYNOS850_PIN_BANK_EINTG(8, 0x100, "gpb6", 0x20),
  689. EXYNOS850_PIN_BANK_EINTG(8, 0x120, "gpb7", 0x24),
  690. EXYNOS850_PIN_BANK_EINTG(5, 0x140, "gpd1", 0x28),
  691. EXYNOS850_PIN_BANK_EINTG(5, 0x160, "gpd2", 0x2c),
  692. EXYNOS850_PIN_BANK_EINTG(7, 0x180, "gpd3", 0x30),
  693. EXYNOS850_PIN_BANK_EINTG(8, 0x1a0, "gpg0", 0x34),
  694. EXYNOS850_PIN_BANK_EINTG(8, 0x1c0, "gpg1", 0x38),
  695. EXYNOS850_PIN_BANK_EINTG(8, 0x1e0, "gpg2", 0x3c),
  696. EXYNOS850_PIN_BANK_EINTG(8, 0x200, "gpg3", 0x40),
  697. EXYNOS850_PIN_BANK_EINTG(8, 0x220, "gpg4", 0x44),
  698. EXYNOS850_PIN_BANK_EINTG(8, 0x240, "gpg5", 0x48),
  699. EXYNOS850_PIN_BANK_EINTG(8, 0x260, "gpg6", 0x4c),
  700. EXYNOS850_PIN_BANK_EINTG(8, 0x280, "gpg7", 0x50),
  701. };
  702. /* pin banks of FSD pin-controller 2 (PMU) */
  703. static const struct samsung_pin_bank_data fsd_pin_banks2[] __initconst = {
  704. EXYNOS850_PIN_BANK_EINTN(3, 0x00, "gpq0"),
  705. };
  706. static const struct samsung_pin_ctrl fsd_pin_ctrl[] __initconst = {
  707. {
  708. /* pin-controller instance 0 FSYS0 data */
  709. .pin_banks = fsd_pin_banks0,
  710. .nr_banks = ARRAY_SIZE(fsd_pin_banks0),
  711. .eint_gpio_init = exynos_eint_gpio_init,
  712. .suspend = exynos_pinctrl_suspend,
  713. .resume = exynos_pinctrl_resume,
  714. }, {
  715. /* pin-controller instance 1 PERIC data */
  716. .pin_banks = fsd_pin_banks1,
  717. .nr_banks = ARRAY_SIZE(fsd_pin_banks1),
  718. .eint_gpio_init = exynos_eint_gpio_init,
  719. .suspend = exynos_pinctrl_suspend,
  720. .resume = exynos_pinctrl_resume,
  721. }, {
  722. /* pin-controller instance 2 PMU data */
  723. .pin_banks = fsd_pin_banks2,
  724. .nr_banks = ARRAY_SIZE(fsd_pin_banks2),
  725. },
  726. };
  727. const struct samsung_pinctrl_of_match_data fsd_of_data __initconst = {
  728. .ctrl = fsd_pin_ctrl,
  729. .num_ctrl = ARRAY_SIZE(fsd_pin_ctrl),
  730. };