pfc-r8a779g0.c 154 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A779A0 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2021 Renesas Electronics Corp.
  6. *
  7. * This file is based on the drivers/pinctrl/renesas/pfc-r8a779a0.c
  8. */
  9. #include <linux/errno.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include "sh_pfc.h"
  13. #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
  14. #define CPU_ALL_GP(fn, sfx) \
  15. PORT_GP_CFG_19(0, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  16. PORT_GP_CFG_23(1, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  17. PORT_GP_CFG_1(1, 23, fn, sfx, CFG_FLAGS), \
  18. PORT_GP_CFG_1(1, 24, fn, sfx, CFG_FLAGS), \
  19. PORT_GP_CFG_1(1, 25, fn, sfx, CFG_FLAGS), \
  20. PORT_GP_CFG_1(1, 26, fn, sfx, CFG_FLAGS), \
  21. PORT_GP_CFG_1(1, 27, fn, sfx, CFG_FLAGS), \
  22. PORT_GP_CFG_1(1, 28, fn, sfx, CFG_FLAGS), \
  23. PORT_GP_CFG_20(2, fn, sfx, CFG_FLAGS), \
  24. PORT_GP_CFG_13(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  25. PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
  26. PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
  27. PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
  28. PORT_GP_CFG_1(3, 16, fn, sfx, CFG_FLAGS), \
  29. PORT_GP_CFG_1(3, 17, fn, sfx, CFG_FLAGS), \
  30. PORT_GP_CFG_1(3, 18, fn, sfx, CFG_FLAGS), \
  31. PORT_GP_CFG_1(3, 19, fn, sfx, CFG_FLAGS), \
  32. PORT_GP_CFG_1(3, 20, fn, sfx, CFG_FLAGS), \
  33. PORT_GP_CFG_1(3, 21, fn, sfx, CFG_FLAGS), \
  34. PORT_GP_CFG_1(3, 22, fn, sfx, CFG_FLAGS), \
  35. PORT_GP_CFG_1(3, 23, fn, sfx, CFG_FLAGS), \
  36. PORT_GP_CFG_1(3, 24, fn, sfx, CFG_FLAGS), \
  37. PORT_GP_CFG_1(3, 25, fn, sfx, CFG_FLAGS), \
  38. PORT_GP_CFG_1(3, 26, fn, sfx, CFG_FLAGS), \
  39. PORT_GP_CFG_1(3, 27, fn, sfx, CFG_FLAGS), \
  40. PORT_GP_CFG_1(3, 28, fn, sfx, CFG_FLAGS), \
  41. PORT_GP_CFG_1(3, 29, fn, sfx, CFG_FLAGS), \
  42. PORT_GP_CFG_25(4, fn, sfx, CFG_FLAGS), \
  43. PORT_GP_CFG_21(5, fn, sfx, CFG_FLAGS), \
  44. PORT_GP_CFG_21(6, fn, sfx, CFG_FLAGS), \
  45. PORT_GP_CFG_21(7, fn, sfx, CFG_FLAGS), \
  46. PORT_GP_CFG_14(8, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33)
  47. /* GPSR0 */
  48. #define GPSR0_18 F_(MSIOF2_RXD, IP2SR0_11_8)
  49. #define GPSR0_17 F_(MSIOF2_SCK, IP2SR0_7_4)
  50. #define GPSR0_16 F_(MSIOF2_TXD, IP2SR0_3_0)
  51. #define GPSR0_15 F_(MSIOF2_SYNC, IP1SR0_31_28)
  52. #define GPSR0_14 F_(MSIOF2_SS1, IP1SR0_27_24)
  53. #define GPSR0_13 F_(MSIOF2_SS2, IP1SR0_23_20)
  54. #define GPSR0_12 F_(MSIOF5_RXD, IP1SR0_19_16)
  55. #define GPSR0_11 F_(MSIOF5_SCK, IP1SR0_15_12)
  56. #define GPSR0_10 F_(MSIOF5_TXD, IP1SR0_11_8)
  57. #define GPSR0_9 F_(MSIOF5_SYNC, IP1SR0_7_4)
  58. #define GPSR0_8 F_(MSIOF5_SS1, IP1SR0_3_0)
  59. #define GPSR0_7 F_(MSIOF5_SS2, IP0SR0_31_28)
  60. #define GPSR0_6 F_(IRQ0, IP0SR0_27_24)
  61. #define GPSR0_5 F_(IRQ1, IP0SR0_23_20)
  62. #define GPSR0_4 F_(IRQ2, IP0SR0_19_16)
  63. #define GPSR0_3 F_(IRQ3, IP0SR0_15_12)
  64. #define GPSR0_2 F_(GP0_02, IP0SR0_11_8)
  65. #define GPSR0_1 F_(GP0_01, IP0SR0_7_4)
  66. #define GPSR0_0 F_(GP0_00, IP0SR0_3_0)
  67. /* GPSR1 */
  68. #define GPSR1_28 F_(HTX3, IP3SR1_19_16)
  69. #define GPSR1_27 F_(HCTS3_N, IP3SR1_15_12)
  70. #define GPSR1_26 F_(HRTS3_N, IP3SR1_11_8)
  71. #define GPSR1_25 F_(HSCK3, IP3SR1_7_4)
  72. #define GPSR1_24 F_(HRX3, IP3SR1_3_0)
  73. #define GPSR1_23 F_(GP1_23, IP2SR1_31_28)
  74. #define GPSR1_22 F_(AUDIO_CLKIN, IP2SR1_27_24)
  75. #define GPSR1_21 F_(AUDIO_CLKOUT, IP2SR1_23_20)
  76. #define GPSR1_20 F_(SSI_SD, IP2SR1_19_16)
  77. #define GPSR1_19 F_(SSI_WS, IP2SR1_15_12)
  78. #define GPSR1_18 F_(SSI_SCK, IP2SR1_11_8)
  79. #define GPSR1_17 F_(SCIF_CLK, IP2SR1_7_4)
  80. #define GPSR1_16 F_(HRX0, IP2SR1_3_0)
  81. #define GPSR1_15 F_(HSCK0, IP1SR1_31_28)
  82. #define GPSR1_14 F_(HRTS0_N, IP1SR1_27_24)
  83. #define GPSR1_13 F_(HCTS0_N, IP1SR1_23_20)
  84. #define GPSR1_12 F_(HTX0, IP1SR1_19_16)
  85. #define GPSR1_11 F_(MSIOF0_RXD, IP1SR1_15_12)
  86. #define GPSR1_10 F_(MSIOF0_SCK, IP1SR1_11_8)
  87. #define GPSR1_9 F_(MSIOF0_TXD, IP1SR1_7_4)
  88. #define GPSR1_8 F_(MSIOF0_SYNC, IP1SR1_3_0)
  89. #define GPSR1_7 F_(MSIOF0_SS1, IP0SR1_31_28)
  90. #define GPSR1_6 F_(MSIOF0_SS2, IP0SR1_27_24)
  91. #define GPSR1_5 F_(MSIOF1_RXD, IP0SR1_23_20)
  92. #define GPSR1_4 F_(MSIOF1_TXD, IP0SR1_19_16)
  93. #define GPSR1_3 F_(MSIOF1_SCK, IP0SR1_15_12)
  94. #define GPSR1_2 F_(MSIOF1_SYNC, IP0SR1_11_8)
  95. #define GPSR1_1 F_(MSIOF1_SS1, IP0SR1_7_4)
  96. #define GPSR1_0 F_(MSIOF1_SS2, IP0SR1_3_0)
  97. /* GPSR2 */
  98. #define GPSR2_19 F_(CANFD7_RX, IP2SR2_15_12)
  99. #define GPSR2_18 F_(CANFD7_TX, IP2SR2_11_8)
  100. #define GPSR2_17 F_(CANFD4_RX, IP2SR2_7_4)
  101. #define GPSR2_16 F_(CANFD4_TX, IP2SR2_3_0)
  102. #define GPSR2_15 F_(CANFD3_RX, IP1SR2_31_28)
  103. #define GPSR2_14 F_(CANFD3_TX, IP1SR2_27_24)
  104. #define GPSR2_13 F_(CANFD2_RX, IP1SR2_23_20)
  105. #define GPSR2_12 F_(CANFD2_TX, IP1SR2_19_16)
  106. #define GPSR2_11 F_(CANFD0_RX, IP1SR2_15_12)
  107. #define GPSR2_10 F_(CANFD0_TX, IP1SR2_11_8)
  108. #define GPSR2_9 F_(CAN_CLK, IP1SR2_7_4)
  109. #define GPSR2_8 F_(TPU0TO0, IP1SR2_3_0)
  110. #define GPSR2_7 F_(TPU0TO1, IP0SR2_31_28)
  111. #define GPSR2_6 F_(FXR_TXDB, IP0SR2_27_24)
  112. #define GPSR2_5 F_(FXR_TXENB_N, IP0SR2_23_20)
  113. #define GPSR2_4 F_(RXDB_EXTFXR, IP0SR2_19_16)
  114. #define GPSR2_3 F_(CLK_EXTFXR, IP0SR2_15_12)
  115. #define GPSR2_2 F_(RXDA_EXTFXR, IP0SR2_11_8)
  116. #define GPSR2_1 F_(FXR_TXENA_N, IP0SR2_7_4)
  117. #define GPSR2_0 F_(FXR_TXDA, IP0SR2_3_0)
  118. /* GPSR3 */
  119. #define GPSR3_29 F_(RPC_INT_N, IP3SR3_23_20)
  120. #define GPSR3_28 F_(RPC_WP_N, IP3SR3_19_16)
  121. #define GPSR3_27 F_(RPC_RESET_N, IP3SR3_15_12)
  122. #define GPSR3_26 F_(QSPI1_IO3, IP3SR3_11_8)
  123. #define GPSR3_25 F_(QSPI1_SSL, IP3SR3_7_4)
  124. #define GPSR3_24 F_(QSPI1_IO2, IP3SR3_3_0)
  125. #define GPSR3_23 F_(QSPI1_MISO_IO1, IP2SR3_31_28)
  126. #define GPSR3_22 F_(QSPI1_SPCLK, IP2SR3_27_24)
  127. #define GPSR3_21 F_(QSPI1_MOSI_IO0, IP2SR3_23_20)
  128. #define GPSR3_20 F_(QSPI0_SPCLK, IP2SR3_19_16)
  129. #define GPSR3_19 F_(QSPI0_MOSI_IO0, IP2SR3_15_12)
  130. #define GPSR3_18 F_(QSPI0_MISO_IO1, IP2SR3_11_8)
  131. #define GPSR3_17 F_(QSPI0_IO2, IP2SR3_7_4)
  132. #define GPSR3_16 F_(QSPI0_IO3, IP2SR3_3_0)
  133. #define GPSR3_15 F_(QSPI0_SSL, IP1SR3_31_28)
  134. #define GPSR3_14 F_(IPC_CLKOUT, IP1SR3_27_24)
  135. #define GPSR3_13 F_(IPC_CLKIN, IP1SR3_23_20)
  136. #define GPSR3_12 F_(SD_WP, IP1SR3_19_16)
  137. #define GPSR3_11 F_(SD_CD, IP1SR3_15_12)
  138. #define GPSR3_10 F_(MMC_SD_CMD, IP1SR3_11_8)
  139. #define GPSR3_9 F_(MMC_D6, IP1SR3_7_4)
  140. #define GPSR3_8 F_(MMC_D7, IP1SR3_3_0)
  141. #define GPSR3_7 F_(MMC_D4, IP0SR3_31_28)
  142. #define GPSR3_6 F_(MMC_D5, IP0SR3_27_24)
  143. #define GPSR3_5 F_(MMC_SD_D3, IP0SR3_23_20)
  144. #define GPSR3_4 F_(MMC_DS, IP0SR3_19_16)
  145. #define GPSR3_3 F_(MMC_SD_CLK, IP0SR3_15_12)
  146. #define GPSR3_2 F_(MMC_SD_D2, IP0SR3_11_8)
  147. #define GPSR3_1 F_(MMC_SD_D0, IP0SR3_7_4)
  148. #define GPSR3_0 F_(MMC_SD_D1, IP0SR3_3_0)
  149. /* GPSR4 */
  150. #define GPSR4_24 F_(AVS1, IP3SR4_3_0)
  151. #define GPSR4_23 F_(AVS0, IP2SR4_31_28)
  152. #define GPSR4_22 F_(PCIE1_CLKREQ_N, IP2SR4_27_24)
  153. #define GPSR4_21 F_(PCIE0_CLKREQ_N, IP2SR4_23_20)
  154. #define GPSR4_20 F_(TSN0_TXCREFCLK, IP2SR4_19_16)
  155. #define GPSR4_19 F_(TSN0_TD2, IP2SR4_15_12)
  156. #define GPSR4_18 F_(TSN0_TD3, IP2SR4_11_8)
  157. #define GPSR4_17 F_(TSN0_RD2, IP2SR4_7_4)
  158. #define GPSR4_16 F_(TSN0_RD3, IP2SR4_3_0)
  159. #define GPSR4_15 F_(TSN0_TD0, IP1SR4_31_28)
  160. #define GPSR4_14 F_(TSN0_TD1, IP1SR4_27_24)
  161. #define GPSR4_13 F_(TSN0_RD1, IP1SR4_23_20)
  162. #define GPSR4_12 F_(TSN0_TXC, IP1SR4_19_16)
  163. #define GPSR4_11 F_(TSN0_RXC, IP1SR4_15_12)
  164. #define GPSR4_10 F_(TSN0_RD0, IP1SR4_11_8)
  165. #define GPSR4_9 F_(TSN0_TX_CTL, IP1SR4_7_4)
  166. #define GPSR4_8 F_(TSN0_AVTP_PPS0, IP1SR4_3_0)
  167. #define GPSR4_7 F_(TSN0_RX_CTL, IP0SR4_31_28)
  168. #define GPSR4_6 F_(TSN0_AVTP_CAPTURE, IP0SR4_27_24)
  169. #define GPSR4_5 F_(TSN0_AVTP_MATCH, IP0SR4_23_20)
  170. #define GPSR4_4 F_(TSN0_LINK, IP0SR4_19_16)
  171. #define GPSR4_3 F_(TSN0_PHY_INT, IP0SR4_15_12)
  172. #define GPSR4_2 F_(TSN0_AVTP_PPS1, IP0SR4_11_8)
  173. #define GPSR4_1 F_(TSN0_MDC, IP0SR4_7_4)
  174. #define GPSR4_0 F_(TSN0_MDIO, IP0SR4_3_0)
  175. /* GPSR 5 */
  176. #define GPSR5_20 F_(AVB2_RX_CTL, IP2SR5_19_16)
  177. #define GPSR5_19 F_(AVB2_TX_CTL, IP2SR5_15_12)
  178. #define GPSR5_18 F_(AVB2_RXC, IP2SR5_11_8)
  179. #define GPSR5_17 F_(AVB2_RD0, IP2SR5_7_4)
  180. #define GPSR5_16 F_(AVB2_TXC, IP2SR5_3_0)
  181. #define GPSR5_15 F_(AVB2_TD0, IP1SR5_31_28)
  182. #define GPSR5_14 F_(AVB2_RD1, IP1SR5_27_24)
  183. #define GPSR5_13 F_(AVB2_RD2, IP1SR5_23_20)
  184. #define GPSR5_12 F_(AVB2_TD1, IP1SR5_19_16)
  185. #define GPSR5_11 F_(AVB2_TD2, IP1SR5_15_12)
  186. #define GPSR5_10 F_(AVB2_MDIO, IP1SR5_11_8)
  187. #define GPSR5_9 F_(AVB2_RD3, IP1SR5_7_4)
  188. #define GPSR5_8 F_(AVB2_TD3, IP1SR5_3_0)
  189. #define GPSR5_7 F_(AVB2_TXCREFCLK, IP0SR5_31_28)
  190. #define GPSR5_6 F_(AVB2_MDC, IP0SR5_27_24)
  191. #define GPSR5_5 F_(AVB2_MAGIC, IP0SR5_23_20)
  192. #define GPSR5_4 F_(AVB2_PHY_INT, IP0SR5_19_16)
  193. #define GPSR5_3 F_(AVB2_LINK, IP0SR5_15_12)
  194. #define GPSR5_2 F_(AVB2_AVTP_MATCH, IP0SR5_11_8)
  195. #define GPSR5_1 F_(AVB2_AVTP_CAPTURE, IP0SR5_7_4)
  196. #define GPSR5_0 F_(AVB2_AVTP_PPS, IP0SR5_3_0)
  197. /* GPSR 6 */
  198. #define GPSR6_20 F_(AVB1_TXCREFCLK, IP2SR6_19_16)
  199. #define GPSR6_19 F_(AVB1_RD3, IP2SR6_15_12)
  200. #define GPSR6_18 F_(AVB1_TD3, IP2SR6_11_8)
  201. #define GPSR6_17 F_(AVB1_RD2, IP2SR6_7_4)
  202. #define GPSR6_16 F_(AVB1_TD2, IP2SR6_3_0)
  203. #define GPSR6_15 F_(AVB1_RD0, IP1SR6_31_28)
  204. #define GPSR6_14 F_(AVB1_RD1, IP1SR6_27_24)
  205. #define GPSR6_13 F_(AVB1_TD0, IP1SR6_23_20)
  206. #define GPSR6_12 F_(AVB1_TD1, IP1SR6_19_16)
  207. #define GPSR6_11 F_(AVB1_AVTP_CAPTURE, IP1SR6_15_12)
  208. #define GPSR6_10 F_(AVB1_AVTP_PPS, IP1SR6_11_8)
  209. #define GPSR6_9 F_(AVB1_RX_CTL, IP1SR6_7_4)
  210. #define GPSR6_8 F_(AVB1_RXC, IP1SR6_3_0)
  211. #define GPSR6_7 F_(AVB1_TX_CTL, IP0SR6_31_28)
  212. #define GPSR6_6 F_(AVB1_TXC, IP0SR6_27_24)
  213. #define GPSR6_5 F_(AVB1_AVTP_MATCH, IP0SR6_23_20)
  214. #define GPSR6_4 F_(AVB1_LINK, IP0SR6_19_16)
  215. #define GPSR6_3 F_(AVB1_PHY_INT, IP0SR6_15_12)
  216. #define GPSR6_2 F_(AVB1_MDC, IP0SR6_11_8)
  217. #define GPSR6_1 F_(AVB1_MAGIC, IP0SR6_7_4)
  218. #define GPSR6_0 F_(AVB1_MDIO, IP0SR6_3_0)
  219. /* GPSR7 */
  220. #define GPSR7_20 F_(AVB0_RX_CTL, IP2SR7_19_16)
  221. #define GPSR7_19 F_(AVB0_RXC, IP2SR7_15_12)
  222. #define GPSR7_18 F_(AVB0_RD0, IP2SR7_11_8)
  223. #define GPSR7_17 F_(AVB0_RD1, IP2SR7_7_4)
  224. #define GPSR7_16 F_(AVB0_TX_CTL, IP2SR7_3_0)
  225. #define GPSR7_15 F_(AVB0_TXC, IP1SR7_31_28)
  226. #define GPSR7_14 F_(AVB0_MDIO, IP1SR7_27_24)
  227. #define GPSR7_13 F_(AVB0_MDC, IP1SR7_23_20)
  228. #define GPSR7_12 F_(AVB0_RD2, IP1SR7_19_16)
  229. #define GPSR7_11 F_(AVB0_TD0, IP1SR7_15_12)
  230. #define GPSR7_10 F_(AVB0_MAGIC, IP1SR7_11_8)
  231. #define GPSR7_9 F_(AVB0_TXCREFCLK, IP1SR7_7_4)
  232. #define GPSR7_8 F_(AVB0_RD3, IP1SR7_3_0)
  233. #define GPSR7_7 F_(AVB0_TD1, IP0SR7_31_28)
  234. #define GPSR7_6 F_(AVB0_TD2, IP0SR7_27_24)
  235. #define GPSR7_5 F_(AVB0_PHY_INT, IP0SR7_23_20)
  236. #define GPSR7_4 F_(AVB0_LINK, IP0SR7_19_16)
  237. #define GPSR7_3 F_(AVB0_TD3, IP0SR7_15_12)
  238. #define GPSR7_2 F_(AVB0_AVTP_MATCH, IP0SR7_11_8)
  239. #define GPSR7_1 F_(AVB0_AVTP_CAPTURE, IP0SR7_7_4)
  240. #define GPSR7_0 F_(AVB0_AVTP_PPS, IP0SR7_3_0)
  241. /* GPSR8 */
  242. #define GPSR8_13 F_(GP8_13, IP1SR8_23_20)
  243. #define GPSR8_12 F_(GP8_12, IP1SR8_19_16)
  244. #define GPSR8_11 F_(SDA5, IP1SR8_15_12)
  245. #define GPSR8_10 F_(SCL5, IP1SR8_11_8)
  246. #define GPSR8_9 F_(SDA4, IP1SR8_7_4)
  247. #define GPSR8_8 F_(SCL4, IP1SR8_3_0)
  248. #define GPSR8_7 F_(SDA3, IP0SR8_31_28)
  249. #define GPSR8_6 F_(SCL3, IP0SR8_27_24)
  250. #define GPSR8_5 F_(SDA2, IP0SR8_23_20)
  251. #define GPSR8_4 F_(SCL2, IP0SR8_19_16)
  252. #define GPSR8_3 F_(SDA1, IP0SR8_15_12)
  253. #define GPSR8_2 F_(SCL1, IP0SR8_11_8)
  254. #define GPSR8_1 F_(SDA0, IP0SR8_7_4)
  255. #define GPSR8_0 F_(SCL0, IP0SR8_3_0)
  256. /* SR0 */
  257. /* IP0SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  258. #define IP0SR0_3_0 F_(0, 0) FM(ERROROUTC_N_B) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  259. #define IP0SR0_7_4 F_(0, 0) FM(MSIOF3_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  260. #define IP0SR0_11_8 F_(0, 0) FM(MSIOF3_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  261. #define IP0SR0_15_12 FM(IRQ3) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  262. #define IP0SR0_19_16 FM(IRQ2) FM(MSIOF3_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  263. #define IP0SR0_23_20 FM(IRQ1) FM(MSIOF3_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  264. #define IP0SR0_27_24 FM(IRQ0) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  265. #define IP0SR0_31_28 FM(MSIOF5_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  266. /* IP1SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  267. #define IP1SR0_3_0 FM(MSIOF5_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  268. #define IP1SR0_7_4 FM(MSIOF5_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  269. #define IP1SR0_11_8 FM(MSIOF5_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  270. #define IP1SR0_15_12 FM(MSIOF5_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  271. #define IP1SR0_19_16 FM(MSIOF5_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  272. #define IP1SR0_23_20 FM(MSIOF2_SS2) FM(TCLK1) FM(IRQ2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  273. #define IP1SR0_27_24 FM(MSIOF2_SS1) FM(HTX1) FM(TX1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  274. #define IP1SR0_31_28 FM(MSIOF2_SYNC) FM(HRX1) FM(RX1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  275. /* IP2SR0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  276. #define IP2SR0_3_0 FM(MSIOF2_TXD) FM(HCTS1_N) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  277. #define IP2SR0_7_4 FM(MSIOF2_SCK) FM(HRTS1_N) FM(RTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  278. #define IP2SR0_11_8 FM(MSIOF2_RXD) FM(HSCK1) FM(SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  279. /* SR1 */
  280. /* IP0SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  281. #define IP0SR1_3_0 FM(MSIOF1_SS2) FM(HTX3_A) FM(TX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  282. #define IP0SR1_7_4 FM(MSIOF1_SS1) FM(HCTS3_N_A) FM(RX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  283. #define IP0SR1_11_8 FM(MSIOF1_SYNC) FM(HRTS3_N_A) FM(RTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  284. #define IP0SR1_15_12 FM(MSIOF1_SCK) FM(HSCK3_A) FM(CTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  285. #define IP0SR1_19_16 FM(MSIOF1_TXD) FM(HRX3_A) FM(SCK3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  286. #define IP0SR1_23_20 FM(MSIOF1_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  287. #define IP0SR1_27_24 FM(MSIOF0_SS2) FM(HTX1_X) FM(TX1_X) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  288. #define IP0SR1_31_28 FM(MSIOF0_SS1) FM(HRX1_X) FM(RX1_X) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  289. /* IP1SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  290. #define IP1SR1_3_0 FM(MSIOF0_SYNC) FM(HCTS1_N_X) FM(CTS1_N_X) FM(CANFD5_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  291. #define IP1SR1_7_4 FM(MSIOF0_TXD) FM(HRTS1_N_X) FM(RTS1_N_X) FM(CANFD5_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  292. #define IP1SR1_11_8 FM(MSIOF0_SCK) FM(HSCK1_X) FM(SCK1_X) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  293. #define IP1SR1_15_12 FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  294. #define IP1SR1_19_16 FM(HTX0) FM(TX0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  295. #define IP1SR1_23_20 FM(HCTS0_N) FM(CTS0_N) FM(PWM8_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  296. #define IP1SR1_27_24 FM(HRTS0_N) FM(RTS0_N) FM(PWM9_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  297. #define IP1SR1_31_28 FM(HSCK0) FM(SCK0) FM(PWM0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  298. /* IP2SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  299. #define IP2SR1_3_0 FM(HRX0) FM(RX0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  300. #define IP2SR1_7_4 FM(SCIF_CLK) FM(IRQ4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  301. #define IP2SR1_11_8 FM(SSI_SCK) FM(TCLK3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  302. #define IP2SR1_15_12 FM(SSI_WS) FM(TCLK4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  303. #define IP2SR1_19_16 FM(SSI_SD) FM(IRQ0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  304. #define IP2SR1_23_20 FM(AUDIO_CLKOUT) FM(IRQ1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  305. #define IP2SR1_27_24 FM(AUDIO_CLKIN) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  306. #define IP2SR1_31_28 F_(0, 0) FM(TCLK2) FM(MSIOF4_SS1) FM(IRQ3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  307. /* IP3SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  308. #define IP3SR1_3_0 FM(HRX3) FM(SCK3_A) FM(MSIOF4_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  309. #define IP3SR1_7_4 FM(HSCK3) FM(CTS3_N_A) FM(MSIOF4_SCK) FM(TPU0TO0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  310. #define IP3SR1_11_8 FM(HRTS3_N) FM(RTS3_N_A) FM(MSIOF4_TXD) FM(TPU0TO1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  311. #define IP3SR1_15_12 FM(HCTS3_N) FM(RX3_A) FM(MSIOF4_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  312. #define IP3SR1_19_16 FM(HTX3) FM(TX3_A) FM(MSIOF4_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  313. /* SR2 */
  314. /* IP0SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  315. #define IP0SR2_3_0 FM(FXR_TXDA) FM(CANFD1_TX) FM(TPU0TO2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  316. #define IP0SR2_7_4 FM(FXR_TXENA_N) FM(CANFD1_RX) FM(TPU0TO3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  317. #define IP0SR2_11_8 FM(RXDA_EXTFXR) FM(CANFD5_TX) FM(IRQ5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  318. #define IP0SR2_15_12 FM(CLK_EXTFXR) FM(CANFD5_RX) FM(IRQ4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  319. #define IP0SR2_19_16 FM(RXDB_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  320. #define IP0SR2_23_20 FM(FXR_TXENB_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  321. #define IP0SR2_27_24 FM(FXR_TXDB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  322. #define IP0SR2_31_28 FM(TPU0TO1) FM(CANFD6_TX) F_(0, 0) FM(TCLK2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  323. /* IP1SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  324. #define IP1SR2_3_0 FM(TPU0TO0) FM(CANFD6_RX) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  325. #define IP1SR2_7_4 FM(CAN_CLK) FM(FXR_TXENA_N_X) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  326. #define IP1SR2_11_8 FM(CANFD0_TX) FM(FXR_TXENB_N_X) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  327. #define IP1SR2_15_12 FM(CANFD0_RX) FM(STPWT_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  328. #define IP1SR2_19_16 FM(CANFD2_TX) FM(TPU0TO2) F_(0, 0) FM(TCLK3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  329. #define IP1SR2_23_20 FM(CANFD2_RX) FM(TPU0TO3) FM(PWM1_B) FM(TCLK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  330. #define IP1SR2_27_24 FM(CANFD3_TX) F_(0, 0) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  331. #define IP1SR2_31_28 FM(CANFD3_RX) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  332. /* IP2SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  333. #define IP2SR2_3_0 FM(CANFD4_TX) F_(0, 0) FM(PWM4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  334. #define IP2SR2_7_4 FM(CANFD4_RX) F_(0, 0) FM(PWM5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  335. #define IP2SR2_11_8 FM(CANFD7_TX) F_(0, 0) FM(PWM6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  336. #define IP2SR2_15_12 FM(CANFD7_RX) F_(0, 0) FM(PWM7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  337. /* SR3 */
  338. /* IP0SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  339. #define IP0SR3_3_0 FM(MMC_SD_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  340. #define IP0SR3_7_4 FM(MMC_SD_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  341. #define IP0SR3_11_8 FM(MMC_SD_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  342. #define IP0SR3_15_12 FM(MMC_SD_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  343. #define IP0SR3_19_16 FM(MMC_DS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  344. #define IP0SR3_23_20 FM(MMC_SD_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  345. #define IP0SR3_27_24 FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  346. #define IP0SR3_31_28 FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  347. /* IP1SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  348. #define IP1SR3_3_0 FM(MMC_D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  349. #define IP1SR3_7_4 FM(MMC_D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  350. #define IP1SR3_11_8 FM(MMC_SD_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  351. #define IP1SR3_15_12 FM(SD_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  352. #define IP1SR3_19_16 FM(SD_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  353. #define IP1SR3_23_20 FM(IPC_CLKIN) FM(IPC_CLKEN_IN) FM(PWM1_A) FM(TCLK3_X) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  354. #define IP1SR3_27_24 FM(IPC_CLKOUT) FM(IPC_CLKEN_OUT) FM(ERROROUTC_N_A) FM(TCLK4_X) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  355. #define IP1SR3_31_28 FM(QSPI0_SSL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  356. /* IP2SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  357. #define IP2SR3_3_0 FM(QSPI0_IO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  358. #define IP2SR3_7_4 FM(QSPI0_IO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  359. #define IP2SR3_11_8 FM(QSPI0_MISO_IO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  360. #define IP2SR3_15_12 FM(QSPI0_MOSI_IO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  361. #define IP2SR3_19_16 FM(QSPI0_SPCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  362. #define IP2SR3_23_20 FM(QSPI1_MOSI_IO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  363. #define IP2SR3_27_24 FM(QSPI1_SPCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  364. #define IP2SR3_31_28 FM(QSPI1_MISO_IO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  365. /* IP3SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  366. #define IP3SR3_3_0 FM(QSPI1_IO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  367. #define IP3SR3_7_4 FM(QSPI1_SSL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  368. #define IP3SR3_11_8 FM(QSPI1_IO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  369. #define IP3SR3_15_12 FM(RPC_RESET_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  370. #define IP3SR3_19_16 FM(RPC_WP_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  371. #define IP3SR3_23_20 FM(RPC_INT_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  372. /* SR4 */
  373. /* IP0SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  374. #define IP0SR4_3_0 FM(TSN0_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  375. #define IP0SR4_7_4 FM(TSN0_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  376. #define IP0SR4_11_8 FM(TSN0_AVTP_PPS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  377. #define IP0SR4_15_12 FM(TSN0_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  378. #define IP0SR4_19_16 FM(TSN0_LINK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  379. #define IP0SR4_23_20 FM(TSN0_AVTP_MATCH) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  380. #define IP0SR4_27_24 FM(TSN0_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  381. #define IP0SR4_31_28 FM(TSN0_RX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  382. /* IP1SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  383. #define IP1SR4_3_0 FM(TSN0_AVTP_PPS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  384. #define IP1SR4_7_4 FM(TSN0_TX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  385. #define IP1SR4_11_8 FM(TSN0_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  386. #define IP1SR4_15_12 FM(TSN0_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  387. #define IP1SR4_19_16 FM(TSN0_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  388. #define IP1SR4_23_20 FM(TSN0_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  389. #define IP1SR4_27_24 FM(TSN0_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  390. #define IP1SR4_31_28 FM(TSN0_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  391. /* IP2SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  392. #define IP2SR4_3_0 FM(TSN0_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  393. #define IP2SR4_7_4 FM(TSN0_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  394. #define IP2SR4_11_8 FM(TSN0_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  395. #define IP2SR4_15_12 FM(TSN0_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  396. #define IP2SR4_19_16 FM(TSN0_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  397. #define IP2SR4_23_20 FM(PCIE0_CLKREQ_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  398. #define IP2SR4_27_24 FM(PCIE1_CLKREQ_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  399. #define IP2SR4_31_28 FM(AVS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  400. /* IP3SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  401. #define IP3SR4_3_0 FM(AVS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  402. /* SR5 */
  403. /* IP0SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  404. #define IP0SR5_3_0 FM(AVB2_AVTP_PPS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  405. #define IP0SR5_7_4 FM(AVB2_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  406. #define IP0SR5_11_8 FM(AVB2_AVTP_MATCH) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  407. #define IP0SR5_15_12 FM(AVB2_LINK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  408. #define IP0SR5_19_16 FM(AVB2_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  409. #define IP0SR5_23_20 FM(AVB2_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  410. #define IP0SR5_27_24 FM(AVB2_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  411. #define IP0SR5_31_28 FM(AVB2_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  412. /* IP1SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  413. #define IP1SR5_3_0 FM(AVB2_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  414. #define IP1SR5_7_4 FM(AVB2_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  415. #define IP1SR5_11_8 FM(AVB2_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  416. #define IP1SR5_15_12 FM(AVB2_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  417. #define IP1SR5_19_16 FM(AVB2_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  418. #define IP1SR5_23_20 FM(AVB2_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  419. #define IP1SR5_27_24 FM(AVB2_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  420. #define IP1SR5_31_28 FM(AVB2_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  421. /* IP2SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  422. #define IP2SR5_3_0 FM(AVB2_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  423. #define IP2SR5_7_4 FM(AVB2_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  424. #define IP2SR5_11_8 FM(AVB2_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  425. #define IP2SR5_15_12 FM(AVB2_TX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  426. #define IP2SR5_19_16 FM(AVB2_RX_CTL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  427. /* SR6 */
  428. /* IP0SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  429. #define IP0SR6_3_0 FM(AVB1_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  430. #define IP0SR6_7_4 FM(AVB1_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  431. #define IP0SR6_11_8 FM(AVB1_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  432. #define IP0SR6_15_12 FM(AVB1_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  433. #define IP0SR6_19_16 FM(AVB1_LINK) FM(AVB1_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  434. #define IP0SR6_23_20 FM(AVB1_AVTP_MATCH) FM(AVB1_MII_RX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  435. #define IP0SR6_27_24 FM(AVB1_TXC) FM(AVB1_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  436. #define IP0SR6_31_28 FM(AVB1_TX_CTL) FM(AVB1_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  437. /* IP1SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  438. #define IP1SR6_3_0 FM(AVB1_RXC) FM(AVB1_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  439. #define IP1SR6_7_4 FM(AVB1_RX_CTL) FM(AVB1_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  440. #define IP1SR6_11_8 FM(AVB1_AVTP_PPS) FM(AVB1_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  441. #define IP1SR6_15_12 FM(AVB1_AVTP_CAPTURE) FM(AVB1_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  442. #define IP1SR6_19_16 FM(AVB1_TD1) FM(AVB1_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  443. #define IP1SR6_23_20 FM(AVB1_TD0) FM(AVB1_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  444. #define IP1SR6_27_24 FM(AVB1_RD1) FM(AVB1_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  445. #define IP1SR6_31_28 FM(AVB1_RD0) FM(AVB1_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  446. /* IP2SR6 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  447. #define IP2SR6_3_0 FM(AVB1_TD2) FM(AVB1_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  448. #define IP2SR6_7_4 FM(AVB1_RD2) FM(AVB1_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  449. #define IP2SR6_11_8 FM(AVB1_TD3) FM(AVB1_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  450. #define IP2SR6_15_12 FM(AVB1_RD3) FM(AVB1_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  451. #define IP2SR6_19_16 FM(AVB1_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  452. /* SR7 */
  453. /* IP0SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  454. #define IP0SR7_3_0 FM(AVB0_AVTP_PPS) FM(AVB0_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  455. #define IP0SR7_7_4 FM(AVB0_AVTP_CAPTURE) FM(AVB0_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  456. #define IP0SR7_11_8 FM(AVB0_AVTP_MATCH) FM(AVB0_MII_RX_ER) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  457. #define IP0SR7_15_12 FM(AVB0_TD3) FM(AVB0_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  458. #define IP0SR7_19_16 FM(AVB0_LINK) FM(AVB0_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  459. #define IP0SR7_23_20 FM(AVB0_PHY_INT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  460. #define IP0SR7_27_24 FM(AVB0_TD2) FM(AVB0_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  461. #define IP0SR7_31_28 FM(AVB0_TD1) FM(AVB0_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  462. /* IP1SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  463. #define IP1SR7_3_0 FM(AVB0_RD3) FM(AVB0_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  464. #define IP1SR7_7_4 FM(AVB0_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  465. #define IP1SR7_11_8 FM(AVB0_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  466. #define IP1SR7_15_12 FM(AVB0_TD0) FM(AVB0_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  467. #define IP1SR7_19_16 FM(AVB0_RD2) FM(AVB0_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  468. #define IP1SR7_23_20 FM(AVB0_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  469. #define IP1SR7_27_24 FM(AVB0_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  470. #define IP1SR7_31_28 FM(AVB0_TXC) FM(AVB0_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  471. /* IP2SR7 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  472. #define IP2SR7_3_0 FM(AVB0_TX_CTL) FM(AVB0_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  473. #define IP2SR7_7_4 FM(AVB0_RD1) FM(AVB0_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  474. #define IP2SR7_11_8 FM(AVB0_RD0) FM(AVB0_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  475. #define IP2SR7_15_12 FM(AVB0_RXC) FM(AVB0_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  476. #define IP2SR7_19_16 FM(AVB0_RX_CTL) FM(AVB0_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  477. /* SR8 */
  478. /* IP0SR8 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  479. #define IP0SR8_3_0 FM(SCL0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  480. #define IP0SR8_7_4 FM(SDA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  481. #define IP0SR8_11_8 FM(SCL1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  482. #define IP0SR8_15_12 FM(SDA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  483. #define IP0SR8_19_16 FM(SCL2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  484. #define IP0SR8_23_20 FM(SDA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  485. #define IP0SR8_27_24 FM(SCL3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  486. #define IP0SR8_31_28 FM(SDA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  487. /* IP1SR8 */ /* 0 */ /* 1 */ /* 2 */ /* 3 4 5 6 7 8 9 A B C D E F */
  488. #define IP1SR8_3_0 FM(SCL4) FM(HRX2) FM(SCK4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  489. #define IP1SR8_7_4 FM(SDA4) FM(HTX2) FM(CTS4_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  490. #define IP1SR8_11_8 FM(SCL5) FM(HRTS2_N) FM(RTS4_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  491. #define IP1SR8_15_12 FM(SDA5) FM(SCIF_CLK2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  492. #define IP1SR8_19_16 F_(0, 0) FM(HCTS2_N) FM(TX4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  493. #define IP1SR8_23_20 F_(0, 0) FM(HSCK2) FM(RX4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  494. #define PINMUX_GPSR \
  495. GPSR3_29 \
  496. GPSR1_28 GPSR3_28 \
  497. GPSR1_27 GPSR3_27 \
  498. GPSR1_26 GPSR3_26 \
  499. GPSR1_25 GPSR3_25 \
  500. GPSR1_24 GPSR3_24 GPSR4_24 \
  501. GPSR1_23 GPSR3_23 GPSR4_23 \
  502. GPSR1_22 GPSR3_22 GPSR4_22 \
  503. GPSR1_21 GPSR3_21 GPSR4_21 \
  504. GPSR1_20 GPSR3_20 GPSR4_20 GPSR5_20 GPSR6_20 GPSR7_20 \
  505. GPSR1_19 GPSR2_19 GPSR3_19 GPSR4_19 GPSR5_19 GPSR6_19 GPSR7_19 \
  506. GPSR0_18 GPSR1_18 GPSR2_18 GPSR3_18 GPSR4_18 GPSR5_18 GPSR6_18 GPSR7_18 \
  507. GPSR0_17 GPSR1_17 GPSR2_17 GPSR3_17 GPSR4_17 GPSR5_17 GPSR6_17 GPSR7_17 \
  508. GPSR0_16 GPSR1_16 GPSR2_16 GPSR3_16 GPSR4_16 GPSR5_16 GPSR6_16 GPSR7_16 \
  509. GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 GPSR7_15 \
  510. GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 GPSR7_14 \
  511. GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 GPSR7_13 GPSR8_13 \
  512. GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 GPSR7_12 GPSR8_12 \
  513. GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 GPSR7_11 GPSR8_11 \
  514. GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 GPSR7_10 GPSR8_10 \
  515. GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 GPSR7_9 GPSR8_9 \
  516. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 GPSR7_8 GPSR8_8 \
  517. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 GPSR7_7 GPSR8_7 \
  518. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 GPSR7_6 GPSR8_6 \
  519. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 GPSR7_5 GPSR8_5 \
  520. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 GPSR7_4 GPSR8_4 \
  521. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 GPSR8_3 \
  522. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 GPSR8_2 \
  523. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 GPSR8_1 \
  524. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0 GPSR8_0
  525. #define PINMUX_IPSR \
  526. \
  527. FM(IP0SR0_3_0) IP0SR0_3_0 FM(IP1SR0_3_0) IP1SR0_3_0 FM(IP2SR0_3_0) IP2SR0_3_0 \
  528. FM(IP0SR0_7_4) IP0SR0_7_4 FM(IP1SR0_7_4) IP1SR0_7_4 FM(IP2SR0_7_4) IP2SR0_7_4 \
  529. FM(IP0SR0_11_8) IP0SR0_11_8 FM(IP1SR0_11_8) IP1SR0_11_8 FM(IP2SR0_11_8) IP2SR0_11_8 \
  530. FM(IP0SR0_15_12) IP0SR0_15_12 FM(IP1SR0_15_12) IP1SR0_15_12 \
  531. FM(IP0SR0_19_16) IP0SR0_19_16 FM(IP1SR0_19_16) IP1SR0_19_16 \
  532. FM(IP0SR0_23_20) IP0SR0_23_20 FM(IP1SR0_23_20) IP1SR0_23_20 \
  533. FM(IP0SR0_27_24) IP0SR0_27_24 FM(IP1SR0_27_24) IP1SR0_27_24 \
  534. FM(IP0SR0_31_28) IP0SR0_31_28 FM(IP1SR0_31_28) IP1SR0_31_28 \
  535. \
  536. FM(IP0SR1_3_0) IP0SR1_3_0 FM(IP1SR1_3_0) IP1SR1_3_0 FM(IP2SR1_3_0) IP2SR1_3_0 FM(IP3SR1_3_0) IP3SR1_3_0 \
  537. FM(IP0SR1_7_4) IP0SR1_7_4 FM(IP1SR1_7_4) IP1SR1_7_4 FM(IP2SR1_7_4) IP2SR1_7_4 FM(IP3SR1_7_4) IP3SR1_7_4 \
  538. FM(IP0SR1_11_8) IP0SR1_11_8 FM(IP1SR1_11_8) IP1SR1_11_8 FM(IP2SR1_11_8) IP2SR1_11_8 FM(IP3SR1_11_8) IP3SR1_11_8 \
  539. FM(IP0SR1_15_12) IP0SR1_15_12 FM(IP1SR1_15_12) IP1SR1_15_12 FM(IP2SR1_15_12) IP2SR1_15_12 FM(IP3SR1_15_12) IP3SR1_15_12 \
  540. FM(IP0SR1_19_16) IP0SR1_19_16 FM(IP1SR1_19_16) IP1SR1_19_16 FM(IP2SR1_19_16) IP2SR1_19_16 FM(IP3SR1_19_16) IP3SR1_19_16 \
  541. FM(IP0SR1_23_20) IP0SR1_23_20 FM(IP1SR1_23_20) IP1SR1_23_20 FM(IP2SR1_23_20) IP2SR1_23_20 \
  542. FM(IP0SR1_27_24) IP0SR1_27_24 FM(IP1SR1_27_24) IP1SR1_27_24 FM(IP2SR1_27_24) IP2SR1_27_24 \
  543. FM(IP0SR1_31_28) IP0SR1_31_28 FM(IP1SR1_31_28) IP1SR1_31_28 FM(IP2SR1_31_28) IP2SR1_31_28 \
  544. \
  545. FM(IP0SR2_3_0) IP0SR2_3_0 FM(IP1SR2_3_0) IP1SR2_3_0 FM(IP2SR2_3_0) IP2SR2_3_0 \
  546. FM(IP0SR2_7_4) IP0SR2_7_4 FM(IP1SR2_7_4) IP1SR2_7_4 FM(IP2SR2_7_4) IP2SR2_7_4 \
  547. FM(IP0SR2_11_8) IP0SR2_11_8 FM(IP1SR2_11_8) IP1SR2_11_8 FM(IP2SR2_11_8) IP2SR2_11_8 \
  548. FM(IP0SR2_15_12) IP0SR2_15_12 FM(IP1SR2_15_12) IP1SR2_15_12 FM(IP2SR2_15_12) IP2SR2_15_12 \
  549. FM(IP0SR2_19_16) IP0SR2_19_16 FM(IP1SR2_19_16) IP1SR2_19_16 \
  550. FM(IP0SR2_23_20) IP0SR2_23_20 FM(IP1SR2_23_20) IP1SR2_23_20 \
  551. FM(IP0SR2_27_24) IP0SR2_27_24 FM(IP1SR2_27_24) IP1SR2_27_24 \
  552. FM(IP0SR2_31_28) IP0SR2_31_28 FM(IP1SR2_31_28) IP1SR2_31_28 \
  553. \
  554. FM(IP0SR3_3_0) IP0SR3_3_0 FM(IP1SR3_3_0) IP1SR3_3_0 FM(IP2SR3_3_0) IP2SR3_3_0 FM(IP3SR3_3_0) IP3SR3_3_0 \
  555. FM(IP0SR3_7_4) IP0SR3_7_4 FM(IP1SR3_7_4) IP1SR3_7_4 FM(IP2SR3_7_4) IP2SR3_7_4 FM(IP3SR3_7_4) IP3SR3_7_4 \
  556. FM(IP0SR3_11_8) IP0SR3_11_8 FM(IP1SR3_11_8) IP1SR3_11_8 FM(IP2SR3_11_8) IP2SR3_11_8 FM(IP3SR3_11_8) IP3SR3_11_8 \
  557. FM(IP0SR3_15_12) IP0SR3_15_12 FM(IP1SR3_15_12) IP1SR3_15_12 FM(IP2SR3_15_12) IP2SR3_15_12 FM(IP3SR3_15_12) IP3SR3_15_12 \
  558. FM(IP0SR3_19_16) IP0SR3_19_16 FM(IP1SR3_19_16) IP1SR3_19_16 FM(IP2SR3_19_16) IP2SR3_19_16 FM(IP3SR3_19_16) IP3SR3_19_16 \
  559. FM(IP0SR3_23_20) IP0SR3_23_20 FM(IP1SR3_23_20) IP1SR3_23_20 FM(IP2SR3_23_20) IP2SR3_23_20 FM(IP3SR3_23_20) IP3SR3_23_20 \
  560. FM(IP0SR3_27_24) IP0SR3_27_24 FM(IP1SR3_27_24) IP1SR3_27_24 FM(IP2SR3_27_24) IP2SR3_27_24 \
  561. FM(IP0SR3_31_28) IP0SR3_31_28 FM(IP1SR3_31_28) IP1SR3_31_28 FM(IP2SR3_31_28) IP2SR3_31_28 \
  562. \
  563. FM(IP0SR4_3_0) IP0SR4_3_0 FM(IP1SR4_3_0) IP1SR4_3_0 FM(IP2SR4_3_0) IP2SR4_3_0 FM(IP3SR4_3_0) IP3SR4_3_0 \
  564. FM(IP0SR4_7_4) IP0SR4_7_4 FM(IP1SR4_7_4) IP1SR4_7_4 FM(IP2SR4_7_4) IP2SR4_7_4 \
  565. FM(IP0SR4_11_8) IP0SR4_11_8 FM(IP1SR4_11_8) IP1SR4_11_8 FM(IP2SR4_11_8) IP2SR4_11_8 \
  566. FM(IP0SR4_15_12) IP0SR4_15_12 FM(IP1SR4_15_12) IP1SR4_15_12 FM(IP2SR4_15_12) IP2SR4_15_12 \
  567. FM(IP0SR4_19_16) IP0SR4_19_16 FM(IP1SR4_19_16) IP1SR4_19_16 FM(IP2SR4_19_16) IP2SR4_19_16 \
  568. FM(IP0SR4_23_20) IP0SR4_23_20 FM(IP1SR4_23_20) IP1SR4_23_20 FM(IP2SR4_23_20) IP2SR4_23_20 \
  569. FM(IP0SR4_27_24) IP0SR4_27_24 FM(IP1SR4_27_24) IP1SR4_27_24 FM(IP2SR4_27_24) IP2SR4_27_24 \
  570. FM(IP0SR4_31_28) IP0SR4_31_28 FM(IP1SR4_31_28) IP1SR4_31_28 FM(IP2SR4_31_28) IP2SR4_31_28 \
  571. \
  572. FM(IP0SR5_3_0) IP0SR5_3_0 FM(IP1SR5_3_0) IP1SR5_3_0 FM(IP2SR5_3_0) IP2SR5_3_0 \
  573. FM(IP0SR5_7_4) IP0SR5_7_4 FM(IP1SR5_7_4) IP1SR5_7_4 FM(IP2SR5_7_4) IP2SR5_7_4 \
  574. FM(IP0SR5_11_8) IP0SR5_11_8 FM(IP1SR5_11_8) IP1SR5_11_8 FM(IP2SR5_11_8) IP2SR5_11_8 \
  575. FM(IP0SR5_15_12) IP0SR5_15_12 FM(IP1SR5_15_12) IP1SR5_15_12 FM(IP2SR5_15_12) IP2SR5_15_12 \
  576. FM(IP0SR5_19_16) IP0SR5_19_16 FM(IP1SR5_19_16) IP1SR5_19_16 FM(IP2SR5_19_16) IP2SR5_19_16 \
  577. FM(IP0SR5_23_20) IP0SR5_23_20 FM(IP1SR5_23_20) IP1SR5_23_20 \
  578. FM(IP0SR5_27_24) IP0SR5_27_24 FM(IP1SR5_27_24) IP1SR5_27_24 \
  579. FM(IP0SR5_31_28) IP0SR5_31_28 FM(IP1SR5_31_28) IP1SR5_31_28 \
  580. \
  581. FM(IP0SR6_3_0) IP0SR6_3_0 FM(IP1SR6_3_0) IP1SR6_3_0 FM(IP2SR6_3_0) IP2SR6_3_0 \
  582. FM(IP0SR6_7_4) IP0SR6_7_4 FM(IP1SR6_7_4) IP1SR6_7_4 FM(IP2SR6_7_4) IP2SR6_7_4 \
  583. FM(IP0SR6_11_8) IP0SR6_11_8 FM(IP1SR6_11_8) IP1SR6_11_8 FM(IP2SR6_11_8) IP2SR6_11_8 \
  584. FM(IP0SR6_15_12) IP0SR6_15_12 FM(IP1SR6_15_12) IP1SR6_15_12 FM(IP2SR6_15_12) IP2SR6_15_12 \
  585. FM(IP0SR6_19_16) IP0SR6_19_16 FM(IP1SR6_19_16) IP1SR6_19_16 FM(IP2SR6_19_16) IP2SR6_19_16 \
  586. FM(IP0SR6_23_20) IP0SR6_23_20 FM(IP1SR6_23_20) IP1SR6_23_20 \
  587. FM(IP0SR6_27_24) IP0SR6_27_24 FM(IP1SR6_27_24) IP1SR6_27_24 \
  588. FM(IP0SR6_31_28) IP0SR6_31_28 FM(IP1SR6_31_28) IP1SR6_31_28 \
  589. \
  590. FM(IP0SR7_3_0) IP0SR7_3_0 FM(IP1SR7_3_0) IP1SR7_3_0 FM(IP2SR7_3_0) IP2SR7_3_0 \
  591. FM(IP0SR7_7_4) IP0SR7_7_4 FM(IP1SR7_7_4) IP1SR7_7_4 FM(IP2SR7_7_4) IP2SR7_7_4 \
  592. FM(IP0SR7_11_8) IP0SR7_11_8 FM(IP1SR7_11_8) IP1SR7_11_8 FM(IP2SR7_11_8) IP2SR7_11_8 \
  593. FM(IP0SR7_15_12) IP0SR7_15_12 FM(IP1SR7_15_12) IP1SR7_15_12 FM(IP2SR7_15_12) IP2SR7_15_12 \
  594. FM(IP0SR7_19_16) IP0SR7_19_16 FM(IP1SR7_19_16) IP1SR7_19_16 FM(IP2SR7_19_16) IP2SR7_19_16 \
  595. FM(IP0SR7_23_20) IP0SR7_23_20 FM(IP1SR7_23_20) IP1SR7_23_20 \
  596. FM(IP0SR7_27_24) IP0SR7_27_24 FM(IP1SR7_27_24) IP1SR7_27_24 \
  597. FM(IP0SR7_31_28) IP0SR7_31_28 FM(IP1SR7_31_28) IP1SR7_31_28 \
  598. \
  599. FM(IP0SR8_3_0) IP0SR8_3_0 FM(IP1SR8_3_0) IP1SR8_3_0 \
  600. FM(IP0SR8_7_4) IP0SR8_7_4 FM(IP1SR8_7_4) IP1SR8_7_4 \
  601. FM(IP0SR8_11_8) IP0SR8_11_8 FM(IP1SR8_11_8) IP1SR8_11_8 \
  602. FM(IP0SR8_15_12) IP0SR8_15_12 FM(IP1SR8_15_12) IP1SR8_15_12 \
  603. FM(IP0SR8_19_16) IP0SR8_19_16 FM(IP1SR8_19_16) IP1SR8_19_16 \
  604. FM(IP0SR8_23_20) IP0SR8_23_20 FM(IP1SR8_23_20) IP1SR8_23_20 \
  605. FM(IP0SR8_27_24) IP0SR8_27_24 \
  606. FM(IP0SR8_31_28) IP0SR8_31_28
  607. /* MOD_SEL8 */ /* 0 */ /* 1 */
  608. #define MOD_SEL8_11 FM(SEL_SDA5_0) FM(SEL_SDA5_1)
  609. #define MOD_SEL8_10 FM(SEL_SCL5_0) FM(SEL_SCL5_1)
  610. #define MOD_SEL8_9 FM(SEL_SDA4_0) FM(SEL_SDA4_1)
  611. #define MOD_SEL8_8 FM(SEL_SCL4_0) FM(SEL_SCL4_1)
  612. #define MOD_SEL8_7 FM(SEL_SDA3_0) FM(SEL_SDA3_1)
  613. #define MOD_SEL8_6 FM(SEL_SCL3_0) FM(SEL_SCL3_1)
  614. #define MOD_SEL8_5 FM(SEL_SDA2_0) FM(SEL_SDA2_1)
  615. #define MOD_SEL8_4 FM(SEL_SCL2_0) FM(SEL_SCL2_1)
  616. #define MOD_SEL8_3 FM(SEL_SDA1_0) FM(SEL_SDA1_1)
  617. #define MOD_SEL8_2 FM(SEL_SCL1_0) FM(SEL_SCL1_1)
  618. #define MOD_SEL8_1 FM(SEL_SDA0_0) FM(SEL_SDA0_1)
  619. #define MOD_SEL8_0 FM(SEL_SCL0_0) FM(SEL_SCL0_1)
  620. #define PINMUX_MOD_SELS \
  621. \
  622. MOD_SEL8_11 \
  623. MOD_SEL8_10 \
  624. MOD_SEL8_9 \
  625. MOD_SEL8_8 \
  626. MOD_SEL8_7 \
  627. MOD_SEL8_6 \
  628. MOD_SEL8_5 \
  629. MOD_SEL8_4 \
  630. MOD_SEL8_3 \
  631. MOD_SEL8_2 \
  632. MOD_SEL8_1 \
  633. MOD_SEL8_0
  634. enum {
  635. PINMUX_RESERVED = 0,
  636. PINMUX_DATA_BEGIN,
  637. GP_ALL(DATA),
  638. PINMUX_DATA_END,
  639. #define F_(x, y)
  640. #define FM(x) FN_##x,
  641. PINMUX_FUNCTION_BEGIN,
  642. GP_ALL(FN),
  643. PINMUX_GPSR
  644. PINMUX_IPSR
  645. PINMUX_MOD_SELS
  646. PINMUX_FUNCTION_END,
  647. #undef F_
  648. #undef FM
  649. #define F_(x, y)
  650. #define FM(x) x##_MARK,
  651. PINMUX_MARK_BEGIN,
  652. PINMUX_GPSR
  653. PINMUX_IPSR
  654. PINMUX_MOD_SELS
  655. PINMUX_MARK_END,
  656. #undef F_
  657. #undef FM
  658. };
  659. static const u16 pinmux_data[] = {
  660. PINMUX_DATA_GP_ALL(),
  661. /* IP0SR0 */
  662. PINMUX_IPSR_GPSR(IP0SR0_3_0, ERROROUTC_N_B),
  663. PINMUX_IPSR_GPSR(IP0SR0_3_0, TCLK2_A),
  664. PINMUX_IPSR_GPSR(IP0SR0_7_4, MSIOF3_SS1),
  665. PINMUX_IPSR_GPSR(IP0SR0_11_8, MSIOF3_SS2),
  666. PINMUX_IPSR_GPSR(IP0SR0_15_12, IRQ3),
  667. PINMUX_IPSR_GPSR(IP0SR0_15_12, MSIOF3_SCK),
  668. PINMUX_IPSR_GPSR(IP0SR0_19_16, IRQ2),
  669. PINMUX_IPSR_GPSR(IP0SR0_19_16, MSIOF3_TXD),
  670. PINMUX_IPSR_GPSR(IP0SR0_23_20, IRQ1),
  671. PINMUX_IPSR_GPSR(IP0SR0_23_20, MSIOF3_RXD),
  672. PINMUX_IPSR_GPSR(IP0SR0_27_24, IRQ0),
  673. PINMUX_IPSR_GPSR(IP0SR0_27_24, MSIOF3_SYNC),
  674. PINMUX_IPSR_GPSR(IP0SR0_31_28, MSIOF5_SS2),
  675. /* IP1SR0 */
  676. PINMUX_IPSR_GPSR(IP1SR0_3_0, MSIOF5_SS1),
  677. PINMUX_IPSR_GPSR(IP1SR0_7_4, MSIOF5_SYNC),
  678. PINMUX_IPSR_GPSR(IP1SR0_11_8, MSIOF5_TXD),
  679. PINMUX_IPSR_GPSR(IP1SR0_15_12, MSIOF5_SCK),
  680. PINMUX_IPSR_GPSR(IP1SR0_19_16, MSIOF5_RXD),
  681. PINMUX_IPSR_GPSR(IP1SR0_23_20, MSIOF2_SS2),
  682. PINMUX_IPSR_GPSR(IP1SR0_23_20, TCLK1),
  683. PINMUX_IPSR_GPSR(IP1SR0_23_20, IRQ2_A),
  684. PINMUX_IPSR_GPSR(IP1SR0_27_24, MSIOF2_SS1),
  685. PINMUX_IPSR_GPSR(IP1SR0_27_24, HTX1),
  686. PINMUX_IPSR_GPSR(IP1SR0_27_24, TX1),
  687. PINMUX_IPSR_GPSR(IP1SR0_31_28, MSIOF2_SYNC),
  688. PINMUX_IPSR_GPSR(IP1SR0_31_28, HRX1),
  689. PINMUX_IPSR_GPSR(IP1SR0_31_28, RX1),
  690. /* IP2SR0 */
  691. PINMUX_IPSR_GPSR(IP2SR0_3_0, MSIOF2_TXD),
  692. PINMUX_IPSR_GPSR(IP2SR0_3_0, HCTS1_N),
  693. PINMUX_IPSR_GPSR(IP2SR0_3_0, CTS1_N),
  694. PINMUX_IPSR_GPSR(IP2SR0_7_4, MSIOF2_SCK),
  695. PINMUX_IPSR_GPSR(IP2SR0_7_4, HRTS1_N),
  696. PINMUX_IPSR_GPSR(IP2SR0_7_4, RTS1_N),
  697. PINMUX_IPSR_GPSR(IP2SR0_11_8, MSIOF2_RXD),
  698. PINMUX_IPSR_GPSR(IP2SR0_11_8, HSCK1),
  699. PINMUX_IPSR_GPSR(IP2SR0_11_8, SCK1),
  700. /* IP0SR1 */
  701. PINMUX_IPSR_GPSR(IP0SR1_3_0, MSIOF1_SS2),
  702. PINMUX_IPSR_GPSR(IP0SR1_3_0, HTX3_A),
  703. PINMUX_IPSR_GPSR(IP0SR1_3_0, TX3),
  704. PINMUX_IPSR_GPSR(IP0SR1_7_4, MSIOF1_SS1),
  705. PINMUX_IPSR_GPSR(IP0SR1_7_4, HCTS3_N_A),
  706. PINMUX_IPSR_GPSR(IP0SR1_7_4, RX3),
  707. PINMUX_IPSR_GPSR(IP0SR1_11_8, MSIOF1_SYNC),
  708. PINMUX_IPSR_GPSR(IP0SR1_11_8, HRTS3_N_A),
  709. PINMUX_IPSR_GPSR(IP0SR1_11_8, RTS3_N),
  710. PINMUX_IPSR_GPSR(IP0SR1_15_12, MSIOF1_SCK),
  711. PINMUX_IPSR_GPSR(IP0SR1_15_12, HSCK3_A),
  712. PINMUX_IPSR_GPSR(IP0SR1_15_12, CTS3_N),
  713. PINMUX_IPSR_GPSR(IP0SR1_19_16, MSIOF1_TXD),
  714. PINMUX_IPSR_GPSR(IP0SR1_19_16, HRX3_A),
  715. PINMUX_IPSR_GPSR(IP0SR1_19_16, SCK3),
  716. PINMUX_IPSR_GPSR(IP0SR1_23_20, MSIOF1_RXD),
  717. PINMUX_IPSR_GPSR(IP0SR1_27_24, MSIOF0_SS2),
  718. PINMUX_IPSR_GPSR(IP0SR1_27_24, HTX1_X),
  719. PINMUX_IPSR_GPSR(IP0SR1_27_24, TX1_X),
  720. PINMUX_IPSR_GPSR(IP0SR1_31_28, MSIOF0_SS1),
  721. PINMUX_IPSR_GPSR(IP0SR1_31_28, HRX1_X),
  722. PINMUX_IPSR_GPSR(IP0SR1_31_28, RX1_X),
  723. /* IP1SR1 */
  724. PINMUX_IPSR_GPSR(IP1SR1_3_0, MSIOF0_SYNC),
  725. PINMUX_IPSR_GPSR(IP1SR1_3_0, HCTS1_N_X),
  726. PINMUX_IPSR_GPSR(IP1SR1_3_0, CTS1_N_X),
  727. PINMUX_IPSR_GPSR(IP1SR1_3_0, CANFD5_TX_B),
  728. PINMUX_IPSR_GPSR(IP1SR1_7_4, MSIOF0_TXD),
  729. PINMUX_IPSR_GPSR(IP1SR1_7_4, HRTS1_N_X),
  730. PINMUX_IPSR_GPSR(IP1SR1_7_4, RTS1_N_X),
  731. PINMUX_IPSR_GPSR(IP1SR1_7_4, CANFD5_RX_B),
  732. PINMUX_IPSR_GPSR(IP1SR1_11_8, MSIOF0_SCK),
  733. PINMUX_IPSR_GPSR(IP1SR1_11_8, HSCK1_X),
  734. PINMUX_IPSR_GPSR(IP1SR1_11_8, SCK1_X),
  735. PINMUX_IPSR_GPSR(IP1SR1_15_12, MSIOF0_RXD),
  736. PINMUX_IPSR_GPSR(IP1SR1_19_16, HTX0),
  737. PINMUX_IPSR_GPSR(IP1SR1_19_16, TX0),
  738. PINMUX_IPSR_GPSR(IP1SR1_23_20, HCTS0_N),
  739. PINMUX_IPSR_GPSR(IP1SR1_23_20, CTS0_N),
  740. PINMUX_IPSR_GPSR(IP1SR1_23_20, PWM8_A),
  741. PINMUX_IPSR_GPSR(IP1SR1_27_24, HRTS0_N),
  742. PINMUX_IPSR_GPSR(IP1SR1_27_24, RTS0_N),
  743. PINMUX_IPSR_GPSR(IP1SR1_27_24, PWM9_A),
  744. PINMUX_IPSR_GPSR(IP1SR1_31_28, HSCK0),
  745. PINMUX_IPSR_GPSR(IP1SR1_31_28, SCK0),
  746. PINMUX_IPSR_GPSR(IP1SR1_31_28, PWM0_A),
  747. /* IP2SR1 */
  748. PINMUX_IPSR_GPSR(IP2SR1_3_0, HRX0),
  749. PINMUX_IPSR_GPSR(IP2SR1_3_0, RX0),
  750. PINMUX_IPSR_GPSR(IP2SR1_7_4, SCIF_CLK),
  751. PINMUX_IPSR_GPSR(IP2SR1_7_4, IRQ4_A),
  752. PINMUX_IPSR_GPSR(IP2SR1_11_8, SSI_SCK),
  753. PINMUX_IPSR_GPSR(IP2SR1_11_8, TCLK3),
  754. PINMUX_IPSR_GPSR(IP2SR1_15_12, SSI_WS),
  755. PINMUX_IPSR_GPSR(IP2SR1_15_12, TCLK4),
  756. PINMUX_IPSR_GPSR(IP2SR1_19_16, SSI_SD),
  757. PINMUX_IPSR_GPSR(IP2SR1_19_16, IRQ0_A),
  758. PINMUX_IPSR_GPSR(IP2SR1_23_20, AUDIO_CLKOUT),
  759. PINMUX_IPSR_GPSR(IP2SR1_23_20, IRQ1_A),
  760. PINMUX_IPSR_GPSR(IP2SR1_27_24, AUDIO_CLKIN),
  761. PINMUX_IPSR_GPSR(IP2SR1_27_24, PWM3_A),
  762. PINMUX_IPSR_GPSR(IP2SR1_31_28, TCLK2),
  763. PINMUX_IPSR_GPSR(IP2SR1_31_28, MSIOF4_SS1),
  764. PINMUX_IPSR_GPSR(IP2SR1_31_28, IRQ3_B),
  765. /* IP3SR1 */
  766. PINMUX_IPSR_GPSR(IP3SR1_3_0, HRX3),
  767. PINMUX_IPSR_GPSR(IP3SR1_3_0, SCK3_A),
  768. PINMUX_IPSR_GPSR(IP3SR1_3_0, MSIOF4_SS2),
  769. PINMUX_IPSR_GPSR(IP3SR1_7_4, HSCK3),
  770. PINMUX_IPSR_GPSR(IP3SR1_7_4, CTS3_N_A),
  771. PINMUX_IPSR_GPSR(IP3SR1_7_4, MSIOF4_SCK),
  772. PINMUX_IPSR_GPSR(IP3SR1_7_4, TPU0TO0_A),
  773. PINMUX_IPSR_GPSR(IP3SR1_11_8, HRTS3_N),
  774. PINMUX_IPSR_GPSR(IP3SR1_11_8, RTS3_N_A),
  775. PINMUX_IPSR_GPSR(IP3SR1_11_8, MSIOF4_TXD),
  776. PINMUX_IPSR_GPSR(IP3SR1_11_8, TPU0TO1_A),
  777. PINMUX_IPSR_GPSR(IP3SR1_15_12, HCTS3_N),
  778. PINMUX_IPSR_GPSR(IP3SR1_15_12, RX3_A),
  779. PINMUX_IPSR_GPSR(IP3SR1_15_12, MSIOF4_RXD),
  780. PINMUX_IPSR_GPSR(IP3SR1_19_16, HTX3),
  781. PINMUX_IPSR_GPSR(IP3SR1_19_16, TX3_A),
  782. PINMUX_IPSR_GPSR(IP3SR1_19_16, MSIOF4_SYNC),
  783. /* IP0SR2 */
  784. PINMUX_IPSR_GPSR(IP0SR2_3_0, FXR_TXDA),
  785. PINMUX_IPSR_GPSR(IP0SR2_3_0, CANFD1_TX),
  786. PINMUX_IPSR_GPSR(IP0SR2_3_0, TPU0TO2_A),
  787. PINMUX_IPSR_GPSR(IP0SR2_7_4, FXR_TXENA_N),
  788. PINMUX_IPSR_GPSR(IP0SR2_7_4, CANFD1_RX),
  789. PINMUX_IPSR_GPSR(IP0SR2_7_4, TPU0TO3_A),
  790. PINMUX_IPSR_GPSR(IP0SR2_11_8, RXDA_EXTFXR),
  791. PINMUX_IPSR_GPSR(IP0SR2_11_8, CANFD5_TX),
  792. PINMUX_IPSR_GPSR(IP0SR2_11_8, IRQ5),
  793. PINMUX_IPSR_GPSR(IP0SR2_15_12, CLK_EXTFXR),
  794. PINMUX_IPSR_GPSR(IP0SR2_15_12, CANFD5_RX),
  795. PINMUX_IPSR_GPSR(IP0SR2_15_12, IRQ4_B),
  796. PINMUX_IPSR_GPSR(IP0SR2_19_16, RXDB_EXTFXR),
  797. PINMUX_IPSR_GPSR(IP0SR2_23_20, FXR_TXENB_N),
  798. PINMUX_IPSR_GPSR(IP0SR2_27_24, FXR_TXDB),
  799. PINMUX_IPSR_GPSR(IP0SR2_31_28, TPU0TO1),
  800. PINMUX_IPSR_GPSR(IP0SR2_31_28, CANFD6_TX),
  801. PINMUX_IPSR_GPSR(IP0SR2_31_28, TCLK2_B),
  802. /* IP1SR2 */
  803. PINMUX_IPSR_GPSR(IP1SR2_3_0, TPU0TO0),
  804. PINMUX_IPSR_GPSR(IP1SR2_3_0, CANFD6_RX),
  805. PINMUX_IPSR_GPSR(IP1SR2_3_0, TCLK1_A),
  806. PINMUX_IPSR_GPSR(IP1SR2_7_4, CAN_CLK),
  807. PINMUX_IPSR_GPSR(IP1SR2_7_4, FXR_TXENA_N_X),
  808. PINMUX_IPSR_GPSR(IP1SR2_11_8, CANFD0_TX),
  809. PINMUX_IPSR_GPSR(IP1SR2_11_8, FXR_TXENB_N_X),
  810. PINMUX_IPSR_GPSR(IP1SR2_15_12, CANFD0_RX),
  811. PINMUX_IPSR_GPSR(IP1SR2_15_12, STPWT_EXTFXR),
  812. PINMUX_IPSR_GPSR(IP1SR2_19_16, CANFD2_TX),
  813. PINMUX_IPSR_GPSR(IP1SR2_19_16, TPU0TO2),
  814. PINMUX_IPSR_GPSR(IP1SR2_19_16, TCLK3_A),
  815. PINMUX_IPSR_GPSR(IP1SR2_23_20, CANFD2_RX),
  816. PINMUX_IPSR_GPSR(IP1SR2_23_20, TPU0TO3),
  817. PINMUX_IPSR_GPSR(IP1SR2_23_20, PWM1_B),
  818. PINMUX_IPSR_GPSR(IP1SR2_23_20, TCLK4_A),
  819. PINMUX_IPSR_GPSR(IP1SR2_27_24, CANFD3_TX),
  820. PINMUX_IPSR_GPSR(IP1SR2_27_24, PWM2_B),
  821. PINMUX_IPSR_GPSR(IP1SR2_31_28, CANFD3_RX),
  822. PINMUX_IPSR_GPSR(IP1SR2_31_28, PWM3_B),
  823. /* IP2SR2 */
  824. PINMUX_IPSR_GPSR(IP2SR2_3_0, CANFD4_TX),
  825. PINMUX_IPSR_GPSR(IP2SR2_3_0, PWM4),
  826. PINMUX_IPSR_GPSR(IP2SR2_7_4, CANFD4_RX),
  827. PINMUX_IPSR_GPSR(IP2SR2_7_4, PWM5),
  828. PINMUX_IPSR_GPSR(IP2SR2_11_8, CANFD7_TX),
  829. PINMUX_IPSR_GPSR(IP2SR2_11_8, PWM6),
  830. PINMUX_IPSR_GPSR(IP2SR2_15_12, CANFD7_RX),
  831. PINMUX_IPSR_GPSR(IP2SR2_15_12, PWM7),
  832. /* IP0SR3 */
  833. PINMUX_IPSR_GPSR(IP0SR3_3_0, MMC_SD_D1),
  834. PINMUX_IPSR_GPSR(IP0SR3_7_4, MMC_SD_D0),
  835. PINMUX_IPSR_GPSR(IP0SR3_11_8, MMC_SD_D2),
  836. PINMUX_IPSR_GPSR(IP0SR3_15_12, MMC_SD_CLK),
  837. PINMUX_IPSR_GPSR(IP0SR3_19_16, MMC_DS),
  838. PINMUX_IPSR_GPSR(IP0SR3_23_20, MMC_SD_D3),
  839. PINMUX_IPSR_GPSR(IP0SR3_27_24, MMC_D5),
  840. PINMUX_IPSR_GPSR(IP0SR3_31_28, MMC_D4),
  841. /* IP1SR3 */
  842. PINMUX_IPSR_GPSR(IP1SR3_3_0, MMC_D7),
  843. PINMUX_IPSR_GPSR(IP1SR3_7_4, MMC_D6),
  844. PINMUX_IPSR_GPSR(IP1SR3_11_8, MMC_SD_CMD),
  845. PINMUX_IPSR_GPSR(IP1SR3_15_12, SD_CD),
  846. PINMUX_IPSR_GPSR(IP1SR3_19_16, SD_WP),
  847. PINMUX_IPSR_GPSR(IP1SR3_23_20, IPC_CLKIN),
  848. PINMUX_IPSR_GPSR(IP1SR3_23_20, IPC_CLKEN_IN),
  849. PINMUX_IPSR_GPSR(IP1SR3_23_20, PWM1_A),
  850. PINMUX_IPSR_GPSR(IP1SR3_23_20, TCLK3_X),
  851. PINMUX_IPSR_GPSR(IP1SR3_27_24, IPC_CLKOUT),
  852. PINMUX_IPSR_GPSR(IP1SR3_27_24, IPC_CLKEN_OUT),
  853. PINMUX_IPSR_GPSR(IP1SR3_27_24, ERROROUTC_N_A),
  854. PINMUX_IPSR_GPSR(IP1SR3_27_24, TCLK4_X),
  855. PINMUX_IPSR_GPSR(IP1SR3_31_28, QSPI0_SSL),
  856. /* IP2SR3 */
  857. PINMUX_IPSR_GPSR(IP2SR3_3_0, QSPI0_IO3),
  858. PINMUX_IPSR_GPSR(IP2SR3_7_4, QSPI0_IO2),
  859. PINMUX_IPSR_GPSR(IP2SR3_11_8, QSPI0_MISO_IO1),
  860. PINMUX_IPSR_GPSR(IP2SR3_15_12, QSPI0_MOSI_IO0),
  861. PINMUX_IPSR_GPSR(IP2SR3_19_16, QSPI0_SPCLK),
  862. PINMUX_IPSR_GPSR(IP2SR3_23_20, QSPI1_MOSI_IO0),
  863. PINMUX_IPSR_GPSR(IP2SR3_27_24, QSPI1_SPCLK),
  864. PINMUX_IPSR_GPSR(IP2SR3_31_28, QSPI1_MISO_IO1),
  865. /* IP3SR3 */
  866. PINMUX_IPSR_GPSR(IP3SR3_3_0, QSPI1_IO2),
  867. PINMUX_IPSR_GPSR(IP3SR3_7_4, QSPI1_SSL),
  868. PINMUX_IPSR_GPSR(IP3SR3_11_8, QSPI1_IO3),
  869. PINMUX_IPSR_GPSR(IP3SR3_15_12, RPC_RESET_N),
  870. PINMUX_IPSR_GPSR(IP3SR3_19_16, RPC_WP_N),
  871. PINMUX_IPSR_GPSR(IP3SR3_23_20, RPC_INT_N),
  872. /* IP0SR4 */
  873. PINMUX_IPSR_GPSR(IP0SR4_3_0, TSN0_MDIO),
  874. PINMUX_IPSR_GPSR(IP0SR4_7_4, TSN0_MDC),
  875. PINMUX_IPSR_GPSR(IP0SR4_11_8, TSN0_AVTP_PPS1),
  876. PINMUX_IPSR_GPSR(IP0SR4_15_12, TSN0_PHY_INT),
  877. PINMUX_IPSR_GPSR(IP0SR4_19_16, TSN0_LINK),
  878. PINMUX_IPSR_GPSR(IP0SR4_23_20, TSN0_AVTP_MATCH),
  879. PINMUX_IPSR_GPSR(IP0SR4_27_24, TSN0_AVTP_CAPTURE),
  880. PINMUX_IPSR_GPSR(IP0SR4_31_28, TSN0_RX_CTL),
  881. /* IP1SR4 */
  882. PINMUX_IPSR_GPSR(IP1SR4_3_0, TSN0_AVTP_PPS0),
  883. PINMUX_IPSR_GPSR(IP1SR4_7_4, TSN0_TX_CTL),
  884. PINMUX_IPSR_GPSR(IP1SR4_11_8, TSN0_RD0),
  885. PINMUX_IPSR_GPSR(IP1SR4_15_12, TSN0_RXC),
  886. PINMUX_IPSR_GPSR(IP1SR4_19_16, TSN0_TXC),
  887. PINMUX_IPSR_GPSR(IP1SR4_23_20, TSN0_RD1),
  888. PINMUX_IPSR_GPSR(IP1SR4_27_24, TSN0_TD1),
  889. PINMUX_IPSR_GPSR(IP1SR4_31_28, TSN0_TD0),
  890. /* IP2SR4 */
  891. PINMUX_IPSR_GPSR(IP2SR4_3_0, TSN0_RD3),
  892. PINMUX_IPSR_GPSR(IP2SR4_7_4, TSN0_RD2),
  893. PINMUX_IPSR_GPSR(IP2SR4_11_8, TSN0_TD3),
  894. PINMUX_IPSR_GPSR(IP2SR4_15_12, TSN0_TD2),
  895. PINMUX_IPSR_GPSR(IP2SR4_19_16, TSN0_TXCREFCLK),
  896. PINMUX_IPSR_GPSR(IP2SR4_23_20, PCIE0_CLKREQ_N),
  897. PINMUX_IPSR_GPSR(IP2SR4_27_24, PCIE1_CLKREQ_N),
  898. PINMUX_IPSR_GPSR(IP2SR4_31_28, AVS0),
  899. /* IP3SR4 */
  900. PINMUX_IPSR_GPSR(IP3SR4_3_0, AVS1),
  901. /* IP0SR5 */
  902. PINMUX_IPSR_GPSR(IP0SR5_3_0, AVB2_AVTP_PPS),
  903. PINMUX_IPSR_GPSR(IP0SR5_7_4, AVB2_AVTP_CAPTURE),
  904. PINMUX_IPSR_GPSR(IP0SR5_11_8, AVB2_AVTP_MATCH),
  905. PINMUX_IPSR_GPSR(IP0SR5_15_12, AVB2_LINK),
  906. PINMUX_IPSR_GPSR(IP0SR5_19_16, AVB2_PHY_INT),
  907. PINMUX_IPSR_GPSR(IP0SR5_23_20, AVB2_MAGIC),
  908. PINMUX_IPSR_GPSR(IP0SR5_27_24, AVB2_MDC),
  909. PINMUX_IPSR_GPSR(IP0SR5_31_28, AVB2_TXCREFCLK),
  910. /* IP1SR5 */
  911. PINMUX_IPSR_GPSR(IP1SR5_3_0, AVB2_TD3),
  912. PINMUX_IPSR_GPSR(IP1SR5_7_4, AVB2_RD3),
  913. PINMUX_IPSR_GPSR(IP1SR5_11_8, AVB2_MDIO),
  914. PINMUX_IPSR_GPSR(IP1SR5_15_12, AVB2_TD2),
  915. PINMUX_IPSR_GPSR(IP1SR5_19_16, AVB2_TD1),
  916. PINMUX_IPSR_GPSR(IP1SR5_23_20, AVB2_RD2),
  917. PINMUX_IPSR_GPSR(IP1SR5_27_24, AVB2_RD1),
  918. PINMUX_IPSR_GPSR(IP1SR5_31_28, AVB2_TD0),
  919. /* IP2SR5 */
  920. PINMUX_IPSR_GPSR(IP2SR5_3_0, AVB2_TXC),
  921. PINMUX_IPSR_GPSR(IP2SR5_7_4, AVB2_RD0),
  922. PINMUX_IPSR_GPSR(IP2SR5_11_8, AVB2_RXC),
  923. PINMUX_IPSR_GPSR(IP2SR5_15_12, AVB2_TX_CTL),
  924. PINMUX_IPSR_GPSR(IP2SR5_19_16, AVB2_RX_CTL),
  925. /* IP0SR6 */
  926. PINMUX_IPSR_GPSR(IP0SR6_3_0, AVB1_MDIO),
  927. PINMUX_IPSR_GPSR(IP0SR6_7_4, AVB1_MAGIC),
  928. PINMUX_IPSR_GPSR(IP0SR6_11_8, AVB1_MDC),
  929. PINMUX_IPSR_GPSR(IP0SR6_15_12, AVB1_PHY_INT),
  930. PINMUX_IPSR_GPSR(IP0SR6_19_16, AVB1_LINK),
  931. PINMUX_IPSR_GPSR(IP0SR6_19_16, AVB1_MII_TX_ER),
  932. PINMUX_IPSR_GPSR(IP0SR6_23_20, AVB1_AVTP_MATCH),
  933. PINMUX_IPSR_GPSR(IP0SR6_23_20, AVB1_MII_RX_ER),
  934. PINMUX_IPSR_GPSR(IP0SR6_27_24, AVB1_TXC),
  935. PINMUX_IPSR_GPSR(IP0SR6_27_24, AVB1_MII_TXC),
  936. PINMUX_IPSR_GPSR(IP0SR6_31_28, AVB1_TX_CTL),
  937. PINMUX_IPSR_GPSR(IP0SR6_31_28, AVB1_MII_TX_EN),
  938. /* IP1SR6 */
  939. PINMUX_IPSR_GPSR(IP1SR6_3_0, AVB1_RXC),
  940. PINMUX_IPSR_GPSR(IP1SR6_3_0, AVB1_MII_RXC),
  941. PINMUX_IPSR_GPSR(IP1SR6_7_4, AVB1_RX_CTL),
  942. PINMUX_IPSR_GPSR(IP1SR6_7_4, AVB1_MII_RX_DV),
  943. PINMUX_IPSR_GPSR(IP1SR6_11_8, AVB1_AVTP_PPS),
  944. PINMUX_IPSR_GPSR(IP1SR6_11_8, AVB1_MII_COL),
  945. PINMUX_IPSR_GPSR(IP1SR6_15_12, AVB1_AVTP_CAPTURE),
  946. PINMUX_IPSR_GPSR(IP1SR6_15_12, AVB1_MII_CRS),
  947. PINMUX_IPSR_GPSR(IP1SR6_19_16, AVB1_TD1),
  948. PINMUX_IPSR_GPSR(IP1SR6_19_16, AVB1_MII_TD1),
  949. PINMUX_IPSR_GPSR(IP1SR6_23_20, AVB1_TD0),
  950. PINMUX_IPSR_GPSR(IP1SR6_23_20, AVB1_MII_TD0),
  951. PINMUX_IPSR_GPSR(IP1SR6_27_24, AVB1_RD1),
  952. PINMUX_IPSR_GPSR(IP1SR6_27_24, AVB1_MII_RD1),
  953. PINMUX_IPSR_GPSR(IP1SR6_31_28, AVB1_RD0),
  954. PINMUX_IPSR_GPSR(IP1SR6_31_28, AVB1_MII_RD0),
  955. /* IP2SR6 */
  956. PINMUX_IPSR_GPSR(IP2SR6_3_0, AVB1_TD2),
  957. PINMUX_IPSR_GPSR(IP2SR6_3_0, AVB1_MII_TD2),
  958. PINMUX_IPSR_GPSR(IP2SR6_7_4, AVB1_RD2),
  959. PINMUX_IPSR_GPSR(IP2SR6_7_4, AVB1_MII_RD2),
  960. PINMUX_IPSR_GPSR(IP2SR6_11_8, AVB1_TD3),
  961. PINMUX_IPSR_GPSR(IP2SR6_11_8, AVB1_MII_TD3),
  962. PINMUX_IPSR_GPSR(IP2SR6_15_12, AVB1_RD3),
  963. PINMUX_IPSR_GPSR(IP2SR6_15_12, AVB1_MII_RD3),
  964. PINMUX_IPSR_GPSR(IP2SR6_19_16, AVB1_TXCREFCLK),
  965. /* IP0SR7 */
  966. PINMUX_IPSR_GPSR(IP0SR7_3_0, AVB0_AVTP_PPS),
  967. PINMUX_IPSR_GPSR(IP0SR7_3_0, AVB0_MII_COL),
  968. PINMUX_IPSR_GPSR(IP0SR7_7_4, AVB0_AVTP_CAPTURE),
  969. PINMUX_IPSR_GPSR(IP0SR7_7_4, AVB0_MII_CRS),
  970. PINMUX_IPSR_GPSR(IP0SR7_11_8, AVB0_AVTP_MATCH),
  971. PINMUX_IPSR_GPSR(IP0SR7_11_8, AVB0_MII_RX_ER),
  972. PINMUX_IPSR_GPSR(IP0SR7_11_8, CC5_OSCOUT),
  973. PINMUX_IPSR_GPSR(IP0SR7_15_12, AVB0_TD3),
  974. PINMUX_IPSR_GPSR(IP0SR7_15_12, AVB0_MII_TD3),
  975. PINMUX_IPSR_GPSR(IP0SR7_19_16, AVB0_LINK),
  976. PINMUX_IPSR_GPSR(IP0SR7_19_16, AVB0_MII_TX_ER),
  977. PINMUX_IPSR_GPSR(IP0SR7_23_20, AVB0_PHY_INT),
  978. PINMUX_IPSR_GPSR(IP0SR7_27_24, AVB0_TD2),
  979. PINMUX_IPSR_GPSR(IP0SR7_27_24, AVB0_MII_TD2),
  980. PINMUX_IPSR_GPSR(IP0SR7_31_28, AVB0_TD1),
  981. PINMUX_IPSR_GPSR(IP0SR7_31_28, AVB0_MII_TD1),
  982. /* IP1SR7 */
  983. PINMUX_IPSR_GPSR(IP1SR7_3_0, AVB0_RD3),
  984. PINMUX_IPSR_GPSR(IP1SR7_3_0, AVB0_MII_RD3),
  985. PINMUX_IPSR_GPSR(IP1SR7_7_4, AVB0_TXCREFCLK),
  986. PINMUX_IPSR_GPSR(IP1SR7_11_8, AVB0_MAGIC),
  987. PINMUX_IPSR_GPSR(IP1SR7_15_12, AVB0_TD0),
  988. PINMUX_IPSR_GPSR(IP1SR7_15_12, AVB0_MII_TD0),
  989. PINMUX_IPSR_GPSR(IP1SR7_19_16, AVB0_RD2),
  990. PINMUX_IPSR_GPSR(IP1SR7_19_16, AVB0_MII_RD2),
  991. PINMUX_IPSR_GPSR(IP1SR7_23_20, AVB0_MDC),
  992. PINMUX_IPSR_GPSR(IP1SR7_27_24, AVB0_MDIO),
  993. PINMUX_IPSR_GPSR(IP1SR7_31_28, AVB0_TXC),
  994. PINMUX_IPSR_GPSR(IP1SR7_31_28, AVB0_MII_TXC),
  995. /* IP2SR7 */
  996. PINMUX_IPSR_GPSR(IP2SR7_3_0, AVB0_TX_CTL),
  997. PINMUX_IPSR_GPSR(IP2SR7_3_0, AVB0_MII_TX_EN),
  998. PINMUX_IPSR_GPSR(IP2SR7_7_4, AVB0_RD1),
  999. PINMUX_IPSR_GPSR(IP2SR7_7_4, AVB0_MII_RD1),
  1000. PINMUX_IPSR_GPSR(IP2SR7_11_8, AVB0_RD0),
  1001. PINMUX_IPSR_GPSR(IP2SR7_11_8, AVB0_MII_RD0),
  1002. PINMUX_IPSR_GPSR(IP2SR7_15_12, AVB0_RXC),
  1003. PINMUX_IPSR_GPSR(IP2SR7_15_12, AVB0_MII_RXC),
  1004. PINMUX_IPSR_GPSR(IP2SR7_19_16, AVB0_RX_CTL),
  1005. PINMUX_IPSR_GPSR(IP2SR7_19_16, AVB0_MII_RX_DV),
  1006. /* IP0SR8 */
  1007. PINMUX_IPSR_MSEL(IP0SR8_3_0, SCL0, SEL_SCL0_0),
  1008. PINMUX_IPSR_MSEL(IP0SR8_7_4, SDA0, SEL_SDA0_0),
  1009. PINMUX_IPSR_MSEL(IP0SR8_11_8, SCL1, SEL_SCL1_0),
  1010. PINMUX_IPSR_MSEL(IP0SR8_15_12, SDA1, SEL_SDA1_0),
  1011. PINMUX_IPSR_MSEL(IP0SR8_19_16, SCL2, SEL_SCL2_0),
  1012. PINMUX_IPSR_MSEL(IP0SR8_23_20, SDA2, SEL_SDA2_0),
  1013. PINMUX_IPSR_MSEL(IP0SR8_27_24, SCL3, SEL_SCL3_0),
  1014. PINMUX_IPSR_MSEL(IP0SR8_31_28, SDA3, SEL_SDA3_0),
  1015. /* IP1SR8 */
  1016. PINMUX_IPSR_MSEL(IP1SR8_3_0, SCL4, SEL_SCL4_0),
  1017. PINMUX_IPSR_MSEL(IP1SR8_3_0, HRX2, SEL_SCL4_0),
  1018. PINMUX_IPSR_MSEL(IP1SR8_3_0, SCK4, SEL_SCL4_0),
  1019. PINMUX_IPSR_MSEL(IP1SR8_7_4, SDA4, SEL_SDA4_0),
  1020. PINMUX_IPSR_MSEL(IP1SR8_7_4, HTX2, SEL_SDA4_0),
  1021. PINMUX_IPSR_MSEL(IP1SR8_7_4, CTS4_N, SEL_SDA4_0),
  1022. PINMUX_IPSR_MSEL(IP1SR8_11_8, SCL5, SEL_SCL5_0),
  1023. PINMUX_IPSR_MSEL(IP1SR8_11_8, HRTS2_N, SEL_SCL5_0),
  1024. PINMUX_IPSR_MSEL(IP1SR8_11_8, RTS4_N, SEL_SCL5_0),
  1025. PINMUX_IPSR_MSEL(IP1SR8_15_12, SDA5, SEL_SDA5_0),
  1026. PINMUX_IPSR_MSEL(IP1SR8_15_12, SCIF_CLK2, SEL_SDA5_0),
  1027. PINMUX_IPSR_GPSR(IP1SR8_19_16, HCTS2_N),
  1028. PINMUX_IPSR_GPSR(IP1SR8_19_16, TX4),
  1029. PINMUX_IPSR_GPSR(IP1SR8_23_20, HSCK2),
  1030. PINMUX_IPSR_GPSR(IP1SR8_23_20, RX4),
  1031. };
  1032. /*
  1033. * Pins not associated with a GPIO port.
  1034. */
  1035. enum {
  1036. GP_ASSIGN_LAST(),
  1037. };
  1038. static const struct sh_pfc_pin pinmux_pins[] = {
  1039. PINMUX_GPIO_GP_ALL(),
  1040. };
  1041. /* - AVB0 ------------------------------------------------ */
  1042. static const unsigned int avb0_link_pins[] = {
  1043. /* AVB0_LINK */
  1044. RCAR_GP_PIN(7, 4),
  1045. };
  1046. static const unsigned int avb0_link_mux[] = {
  1047. AVB0_LINK_MARK,
  1048. };
  1049. static const unsigned int avb0_magic_pins[] = {
  1050. /* AVB0_MAGIC */
  1051. RCAR_GP_PIN(7, 10),
  1052. };
  1053. static const unsigned int avb0_magic_mux[] = {
  1054. AVB0_MAGIC_MARK,
  1055. };
  1056. static const unsigned int avb0_phy_int_pins[] = {
  1057. /* AVB0_PHY_INT */
  1058. RCAR_GP_PIN(7, 5),
  1059. };
  1060. static const unsigned int avb0_phy_int_mux[] = {
  1061. AVB0_PHY_INT_MARK,
  1062. };
  1063. static const unsigned int avb0_mdio_pins[] = {
  1064. /* AVB0_MDC, AVB0_MDIO */
  1065. RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
  1066. };
  1067. static const unsigned int avb0_mdio_mux[] = {
  1068. AVB0_MDC_MARK, AVB0_MDIO_MARK,
  1069. };
  1070. static const unsigned int avb0_rgmii_pins[] = {
  1071. /*
  1072. * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
  1073. * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3,
  1074. */
  1075. RCAR_GP_PIN(7, 16), RCAR_GP_PIN(7, 15),
  1076. RCAR_GP_PIN(7, 11), RCAR_GP_PIN(7, 7),
  1077. RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 3),
  1078. RCAR_GP_PIN(7, 20), RCAR_GP_PIN(7, 19),
  1079. RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
  1080. RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 8),
  1081. };
  1082. static const unsigned int avb0_rgmii_mux[] = {
  1083. AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
  1084. AVB0_TD0_MARK, AVB0_TD1_MARK,
  1085. AVB0_TD2_MARK, AVB0_TD3_MARK,
  1086. AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
  1087. AVB0_RD0_MARK, AVB0_RD1_MARK,
  1088. AVB0_RD2_MARK, AVB0_RD3_MARK,
  1089. };
  1090. static const unsigned int avb0_txcrefclk_pins[] = {
  1091. /* AVB0_TXCREFCLK */
  1092. RCAR_GP_PIN(7, 9),
  1093. };
  1094. static const unsigned int avb0_txcrefclk_mux[] = {
  1095. AVB0_TXCREFCLK_MARK,
  1096. };
  1097. static const unsigned int avb0_avtp_pps_pins[] = {
  1098. /* AVB0_AVTP_PPS */
  1099. RCAR_GP_PIN(7, 0),
  1100. };
  1101. static const unsigned int avb0_avtp_pps_mux[] = {
  1102. AVB0_AVTP_PPS_MARK,
  1103. };
  1104. static const unsigned int avb0_avtp_capture_pins[] = {
  1105. /* AVB0_AVTP_CAPTURE */
  1106. RCAR_GP_PIN(7, 1),
  1107. };
  1108. static const unsigned int avb0_avtp_capture_mux[] = {
  1109. AVB0_AVTP_CAPTURE_MARK,
  1110. };
  1111. static const unsigned int avb0_avtp_match_pins[] = {
  1112. /* AVB0_AVTP_MATCH */
  1113. RCAR_GP_PIN(7, 2),
  1114. };
  1115. static const unsigned int avb0_avtp_match_mux[] = {
  1116. AVB0_AVTP_MATCH_MARK,
  1117. };
  1118. /* - AVB1 ------------------------------------------------ */
  1119. static const unsigned int avb1_link_pins[] = {
  1120. /* AVB1_LINK */
  1121. RCAR_GP_PIN(6, 4),
  1122. };
  1123. static const unsigned int avb1_link_mux[] = {
  1124. AVB1_LINK_MARK,
  1125. };
  1126. static const unsigned int avb1_magic_pins[] = {
  1127. /* AVB1_MAGIC */
  1128. RCAR_GP_PIN(6, 1),
  1129. };
  1130. static const unsigned int avb1_magic_mux[] = {
  1131. AVB1_MAGIC_MARK,
  1132. };
  1133. static const unsigned int avb1_phy_int_pins[] = {
  1134. /* AVB1_PHY_INT */
  1135. RCAR_GP_PIN(6, 3),
  1136. };
  1137. static const unsigned int avb1_phy_int_mux[] = {
  1138. AVB1_PHY_INT_MARK,
  1139. };
  1140. static const unsigned int avb1_mdio_pins[] = {
  1141. /* AVB1_MDC, AVB1_MDIO */
  1142. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 0),
  1143. };
  1144. static const unsigned int avb1_mdio_mux[] = {
  1145. AVB1_MDC_MARK, AVB1_MDIO_MARK,
  1146. };
  1147. static const unsigned int avb1_rgmii_pins[] = {
  1148. /*
  1149. * AVB1_TX_CTL, AVB1_TXC, AVB1_TD0, AVB1_TD1, AVB1_TD2, AVB1_TD3,
  1150. * AVB1_RX_CTL, AVB1_RXC, AVB1_RD0, AVB1_RD1, AVB1_RD2, AVB1_RD3,
  1151. */
  1152. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  1153. RCAR_GP_PIN(6, 13), RCAR_GP_PIN(6, 12),
  1154. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 18),
  1155. RCAR_GP_PIN(6, 9), RCAR_GP_PIN(6, 8),
  1156. RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 14),
  1157. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 19),
  1158. };
  1159. static const unsigned int avb1_rgmii_mux[] = {
  1160. AVB1_TX_CTL_MARK, AVB1_TXC_MARK,
  1161. AVB1_TD0_MARK, AVB1_TD1_MARK,
  1162. AVB1_TD2_MARK, AVB1_TD3_MARK,
  1163. AVB1_RX_CTL_MARK, AVB1_RXC_MARK,
  1164. AVB1_RD0_MARK, AVB1_RD1_MARK,
  1165. AVB1_RD2_MARK, AVB1_RD3_MARK,
  1166. };
  1167. static const unsigned int avb1_txcrefclk_pins[] = {
  1168. /* AVB1_TXCREFCLK */
  1169. RCAR_GP_PIN(6, 20),
  1170. };
  1171. static const unsigned int avb1_txcrefclk_mux[] = {
  1172. AVB1_TXCREFCLK_MARK,
  1173. };
  1174. static const unsigned int avb1_avtp_pps_pins[] = {
  1175. /* AVB1_AVTP_PPS */
  1176. RCAR_GP_PIN(6, 10),
  1177. };
  1178. static const unsigned int avb1_avtp_pps_mux[] = {
  1179. AVB1_AVTP_PPS_MARK,
  1180. };
  1181. static const unsigned int avb1_avtp_capture_pins[] = {
  1182. /* AVB1_AVTP_CAPTURE */
  1183. RCAR_GP_PIN(6, 11),
  1184. };
  1185. static const unsigned int avb1_avtp_capture_mux[] = {
  1186. AVB1_AVTP_CAPTURE_MARK,
  1187. };
  1188. static const unsigned int avb1_avtp_match_pins[] = {
  1189. /* AVB1_AVTP_MATCH */
  1190. RCAR_GP_PIN(6, 5),
  1191. };
  1192. static const unsigned int avb1_avtp_match_mux[] = {
  1193. AVB1_AVTP_MATCH_MARK,
  1194. };
  1195. /* - AVB2 ------------------------------------------------ */
  1196. static const unsigned int avb2_link_pins[] = {
  1197. /* AVB2_LINK */
  1198. RCAR_GP_PIN(5, 3),
  1199. };
  1200. static const unsigned int avb2_link_mux[] = {
  1201. AVB2_LINK_MARK,
  1202. };
  1203. static const unsigned int avb2_magic_pins[] = {
  1204. /* AVB2_MAGIC */
  1205. RCAR_GP_PIN(5, 5),
  1206. };
  1207. static const unsigned int avb2_magic_mux[] = {
  1208. AVB2_MAGIC_MARK,
  1209. };
  1210. static const unsigned int avb2_phy_int_pins[] = {
  1211. /* AVB2_PHY_INT */
  1212. RCAR_GP_PIN(5, 4),
  1213. };
  1214. static const unsigned int avb2_phy_int_mux[] = {
  1215. AVB2_PHY_INT_MARK,
  1216. };
  1217. static const unsigned int avb2_mdio_pins[] = {
  1218. /* AVB2_MDC, AVB2_MDIO */
  1219. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 10),
  1220. };
  1221. static const unsigned int avb2_mdio_mux[] = {
  1222. AVB2_MDC_MARK, AVB2_MDIO_MARK,
  1223. };
  1224. static const unsigned int avb2_rgmii_pins[] = {
  1225. /*
  1226. * AVB2_TX_CTL, AVB2_TXC, AVB2_TD0, AVB2_TD1, AVB2_TD2, AVB2_TD3,
  1227. * AVB2_RX_CTL, AVB2_RXC, AVB2_RD0, AVB2_RD1, AVB2_RD2, AVB2_RD3,
  1228. */
  1229. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 16),
  1230. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 12),
  1231. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 8),
  1232. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 18),
  1233. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 14),
  1234. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 9),
  1235. };
  1236. static const unsigned int avb2_rgmii_mux[] = {
  1237. AVB2_TX_CTL_MARK, AVB2_TXC_MARK,
  1238. AVB2_TD0_MARK, AVB2_TD1_MARK,
  1239. AVB2_TD2_MARK, AVB2_TD3_MARK,
  1240. AVB2_RX_CTL_MARK, AVB2_RXC_MARK,
  1241. AVB2_RD0_MARK, AVB2_RD1_MARK,
  1242. AVB2_RD2_MARK, AVB2_RD3_MARK,
  1243. };
  1244. static const unsigned int avb2_txcrefclk_pins[] = {
  1245. /* AVB2_TXCREFCLK */
  1246. RCAR_GP_PIN(5, 7),
  1247. };
  1248. static const unsigned int avb2_txcrefclk_mux[] = {
  1249. AVB2_TXCREFCLK_MARK,
  1250. };
  1251. static const unsigned int avb2_avtp_pps_pins[] = {
  1252. /* AVB2_AVTP_PPS */
  1253. RCAR_GP_PIN(5, 0),
  1254. };
  1255. static const unsigned int avb2_avtp_pps_mux[] = {
  1256. AVB2_AVTP_PPS_MARK,
  1257. };
  1258. static const unsigned int avb2_avtp_capture_pins[] = {
  1259. /* AVB2_AVTP_CAPTURE */
  1260. RCAR_GP_PIN(5, 1),
  1261. };
  1262. static const unsigned int avb2_avtp_capture_mux[] = {
  1263. AVB2_AVTP_CAPTURE_MARK,
  1264. };
  1265. static const unsigned int avb2_avtp_match_pins[] = {
  1266. /* AVB2_AVTP_MATCH */
  1267. RCAR_GP_PIN(5, 2),
  1268. };
  1269. static const unsigned int avb2_avtp_match_mux[] = {
  1270. AVB2_AVTP_MATCH_MARK,
  1271. };
  1272. /* - CANFD0 ----------------------------------------------------------------- */
  1273. static const unsigned int canfd0_data_pins[] = {
  1274. /* CANFD0_TX, CANFD0_RX */
  1275. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  1276. };
  1277. static const unsigned int canfd0_data_mux[] = {
  1278. CANFD0_TX_MARK, CANFD0_RX_MARK,
  1279. };
  1280. /* - CANFD1 ----------------------------------------------------------------- */
  1281. static const unsigned int canfd1_data_pins[] = {
  1282. /* CANFD1_TX, CANFD1_RX */
  1283. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1284. };
  1285. static const unsigned int canfd1_data_mux[] = {
  1286. CANFD1_TX_MARK, CANFD1_RX_MARK,
  1287. };
  1288. /* - CANFD2 ----------------------------------------------------------------- */
  1289. static const unsigned int canfd2_data_pins[] = {
  1290. /* CANFD2_TX, CANFD2_RX */
  1291. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  1292. };
  1293. static const unsigned int canfd2_data_mux[] = {
  1294. CANFD2_TX_MARK, CANFD2_RX_MARK,
  1295. };
  1296. /* - CANFD3 ----------------------------------------------------------------- */
  1297. static const unsigned int canfd3_data_pins[] = {
  1298. /* CANFD3_TX, CANFD3_RX */
  1299. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
  1300. };
  1301. static const unsigned int canfd3_data_mux[] = {
  1302. CANFD3_TX_MARK, CANFD3_RX_MARK,
  1303. };
  1304. /* - CANFD4 ----------------------------------------------------------------- */
  1305. static const unsigned int canfd4_data_pins[] = {
  1306. /* CANFD4_TX, CANFD4_RX */
  1307. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  1308. };
  1309. static const unsigned int canfd4_data_mux[] = {
  1310. CANFD4_TX_MARK, CANFD4_RX_MARK,
  1311. };
  1312. /* - CANFD5 ----------------------------------------------------------------- */
  1313. static const unsigned int canfd5_data_pins[] = {
  1314. /* CANFD5_TX, CANFD5_RX */
  1315. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  1316. };
  1317. static const unsigned int canfd5_data_mux[] = {
  1318. CANFD5_TX_MARK, CANFD5_RX_MARK,
  1319. };
  1320. /* - CANFD5_B ----------------------------------------------------------------- */
  1321. static const unsigned int canfd5_data_b_pins[] = {
  1322. /* CANFD5_TX_B, CANFD5_RX_B */
  1323. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
  1324. };
  1325. static const unsigned int canfd5_data_b_mux[] = {
  1326. CANFD5_TX_B_MARK, CANFD5_RX_B_MARK,
  1327. };
  1328. /* - CANFD6 ----------------------------------------------------------------- */
  1329. static const unsigned int canfd6_data_pins[] = {
  1330. /* CANFD6_TX, CANFD6_RX */
  1331. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  1332. };
  1333. static const unsigned int canfd6_data_mux[] = {
  1334. CANFD6_TX_MARK, CANFD6_RX_MARK,
  1335. };
  1336. /* - CANFD7 ----------------------------------------------------------------- */
  1337. static const unsigned int canfd7_data_pins[] = {
  1338. /* CANFD7_TX, CANFD7_RX */
  1339. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  1340. };
  1341. static const unsigned int canfd7_data_mux[] = {
  1342. CANFD7_TX_MARK, CANFD7_RX_MARK,
  1343. };
  1344. /* - CANFD Clock ------------------------------------------------------------ */
  1345. static const unsigned int can_clk_pins[] = {
  1346. /* CAN_CLK */
  1347. RCAR_GP_PIN(2, 9),
  1348. };
  1349. static const unsigned int can_clk_mux[] = {
  1350. CAN_CLK_MARK,
  1351. };
  1352. /* - HSCIF0 ----------------------------------------------------------------- */
  1353. static const unsigned int hscif0_data_pins[] = {
  1354. /* HRX0, HTX0 */
  1355. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
  1356. };
  1357. static const unsigned int hscif0_data_mux[] = {
  1358. HRX0_MARK, HTX0_MARK,
  1359. };
  1360. static const unsigned int hscif0_clk_pins[] = {
  1361. /* HSCK0 */
  1362. RCAR_GP_PIN(1, 15),
  1363. };
  1364. static const unsigned int hscif0_clk_mux[] = {
  1365. HSCK0_MARK,
  1366. };
  1367. static const unsigned int hscif0_ctrl_pins[] = {
  1368. /* HRTS0_N, HCTS0_N */
  1369. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1370. };
  1371. static const unsigned int hscif0_ctrl_mux[] = {
  1372. HRTS0_N_MARK, HCTS0_N_MARK,
  1373. };
  1374. /* - HSCIF1 ----------------------------------------------------------------- */
  1375. static const unsigned int hscif1_data_pins[] = {
  1376. /* HRX1, HTX1 */
  1377. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
  1378. };
  1379. static const unsigned int hscif1_data_mux[] = {
  1380. HRX1_MARK, HTX1_MARK,
  1381. };
  1382. static const unsigned int hscif1_clk_pins[] = {
  1383. /* HSCK1 */
  1384. RCAR_GP_PIN(0, 18),
  1385. };
  1386. static const unsigned int hscif1_clk_mux[] = {
  1387. HSCK1_MARK,
  1388. };
  1389. static const unsigned int hscif1_ctrl_pins[] = {
  1390. /* HRTS1_N, HCTS1_N */
  1391. RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
  1392. };
  1393. static const unsigned int hscif1_ctrl_mux[] = {
  1394. HRTS1_N_MARK, HCTS1_N_MARK,
  1395. };
  1396. /* - HSCIF1_X---------------------------------------------------------------- */
  1397. static const unsigned int hscif1_data_x_pins[] = {
  1398. /* HRX1_X, HTX1_X */
  1399. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  1400. };
  1401. static const unsigned int hscif1_data_x_mux[] = {
  1402. HRX1_X_MARK, HTX1_X_MARK,
  1403. };
  1404. static const unsigned int hscif1_clk_x_pins[] = {
  1405. /* HSCK1_X */
  1406. RCAR_GP_PIN(1, 10),
  1407. };
  1408. static const unsigned int hscif1_clk_x_mux[] = {
  1409. HSCK1_X_MARK,
  1410. };
  1411. static const unsigned int hscif1_ctrl_x_pins[] = {
  1412. /* HRTS1_N_X, HCTS1_N_X */
  1413. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  1414. };
  1415. static const unsigned int hscif1_ctrl_x_mux[] = {
  1416. HRTS1_N_X_MARK, HCTS1_N_X_MARK,
  1417. };
  1418. /* - HSCIF2 ----------------------------------------------------------------- */
  1419. static const unsigned int hscif2_data_pins[] = {
  1420. /* HRX2, HTX2 */
  1421. RCAR_GP_PIN(8, 8), RCAR_GP_PIN(8, 9),
  1422. };
  1423. static const unsigned int hscif2_data_mux[] = {
  1424. HRX2_MARK, HTX2_MARK,
  1425. };
  1426. static const unsigned int hscif2_clk_pins[] = {
  1427. /* HSCK2 */
  1428. RCAR_GP_PIN(8, 13),
  1429. };
  1430. static const unsigned int hscif2_clk_mux[] = {
  1431. HSCK2_MARK,
  1432. };
  1433. static const unsigned int hscif2_ctrl_pins[] = {
  1434. /* HRTS2_N, HCTS2_N */
  1435. RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 12),
  1436. };
  1437. static const unsigned int hscif2_ctrl_mux[] = {
  1438. HRTS2_N_MARK, HCTS2_N_MARK,
  1439. };
  1440. /* - HSCIF3 ----------------------------------------------------------------- */
  1441. static const unsigned int hscif3_data_pins[] = {
  1442. /* HRX3, HTX3 */
  1443. RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 28),
  1444. };
  1445. static const unsigned int hscif3_data_mux[] = {
  1446. HRX3_MARK, HTX3_MARK,
  1447. };
  1448. static const unsigned int hscif3_clk_pins[] = {
  1449. /* HSCK3 */
  1450. RCAR_GP_PIN(1, 25),
  1451. };
  1452. static const unsigned int hscif3_clk_mux[] = {
  1453. HSCK3_MARK,
  1454. };
  1455. static const unsigned int hscif3_ctrl_pins[] = {
  1456. /* HRTS3_N, HCTS3_N */
  1457. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 27),
  1458. };
  1459. static const unsigned int hscif3_ctrl_mux[] = {
  1460. HRTS3_N_MARK, HCTS3_N_MARK,
  1461. };
  1462. /* - HSCIF3_A ----------------------------------------------------------------- */
  1463. static const unsigned int hscif3_data_a_pins[] = {
  1464. /* HRX3_A, HTX3_A */
  1465. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 0),
  1466. };
  1467. static const unsigned int hscif3_data_a_mux[] = {
  1468. HRX3_A_MARK, HTX3_A_MARK,
  1469. };
  1470. static const unsigned int hscif3_clk_a_pins[] = {
  1471. /* HSCK3_A */
  1472. RCAR_GP_PIN(1, 3),
  1473. };
  1474. static const unsigned int hscif3_clk_a_mux[] = {
  1475. HSCK3_A_MARK,
  1476. };
  1477. static const unsigned int hscif3_ctrl_a_pins[] = {
  1478. /* HRTS3_N_A, HCTS3_N_A */
  1479. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
  1480. };
  1481. static const unsigned int hscif3_ctrl_a_mux[] = {
  1482. HRTS3_N_A_MARK, HCTS3_N_A_MARK,
  1483. };
  1484. /* - I2C0 ------------------------------------------------------------------- */
  1485. static const unsigned int i2c0_pins[] = {
  1486. /* SDA0, SCL0 */
  1487. RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 0),
  1488. };
  1489. static const unsigned int i2c0_mux[] = {
  1490. SDA0_MARK, SCL0_MARK,
  1491. };
  1492. /* - I2C1 ------------------------------------------------------------------- */
  1493. static const unsigned int i2c1_pins[] = {
  1494. /* SDA1, SCL1 */
  1495. RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 2),
  1496. };
  1497. static const unsigned int i2c1_mux[] = {
  1498. SDA1_MARK, SCL1_MARK,
  1499. };
  1500. /* - I2C2 ------------------------------------------------------------------- */
  1501. static const unsigned int i2c2_pins[] = {
  1502. /* SDA2, SCL2 */
  1503. RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 4),
  1504. };
  1505. static const unsigned int i2c2_mux[] = {
  1506. SDA2_MARK, SCL2_MARK,
  1507. };
  1508. /* - I2C3 ------------------------------------------------------------------- */
  1509. static const unsigned int i2c3_pins[] = {
  1510. /* SDA3, SCL3 */
  1511. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 6),
  1512. };
  1513. static const unsigned int i2c3_mux[] = {
  1514. SDA3_MARK, SCL3_MARK,
  1515. };
  1516. /* - I2C4 ------------------------------------------------------------------- */
  1517. static const unsigned int i2c4_pins[] = {
  1518. /* SDA4, SCL4 */
  1519. RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 8),
  1520. };
  1521. static const unsigned int i2c4_mux[] = {
  1522. SDA4_MARK, SCL4_MARK,
  1523. };
  1524. /* - I2C5 ------------------------------------------------------------------- */
  1525. static const unsigned int i2c5_pins[] = {
  1526. /* SDA5, SCL5 */
  1527. RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 10),
  1528. };
  1529. static const unsigned int i2c5_mux[] = {
  1530. SDA5_MARK, SCL5_MARK,
  1531. };
  1532. /* - MMC -------------------------------------------------------------------- */
  1533. static const unsigned int mmc_data_pins[] = {
  1534. /* MMC_SD_D[0:3], MMC_D[4:7] */
  1535. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  1536. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 5),
  1537. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6),
  1538. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  1539. };
  1540. static const unsigned int mmc_data_mux[] = {
  1541. MMC_SD_D0_MARK, MMC_SD_D1_MARK,
  1542. MMC_SD_D2_MARK, MMC_SD_D3_MARK,
  1543. MMC_D4_MARK, MMC_D5_MARK,
  1544. MMC_D6_MARK, MMC_D7_MARK,
  1545. };
  1546. static const unsigned int mmc_ctrl_pins[] = {
  1547. /* MMC_SD_CLK, MMC_SD_CMD */
  1548. RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 10),
  1549. };
  1550. static const unsigned int mmc_ctrl_mux[] = {
  1551. MMC_SD_CLK_MARK, MMC_SD_CMD_MARK,
  1552. };
  1553. static const unsigned int mmc_cd_pins[] = {
  1554. /* SD_CD */
  1555. RCAR_GP_PIN(3, 11),
  1556. };
  1557. static const unsigned int mmc_cd_mux[] = {
  1558. SD_CD_MARK,
  1559. };
  1560. static const unsigned int mmc_wp_pins[] = {
  1561. /* SD_WP */
  1562. RCAR_GP_PIN(3, 12),
  1563. };
  1564. static const unsigned int mmc_wp_mux[] = {
  1565. SD_WP_MARK,
  1566. };
  1567. static const unsigned int mmc_ds_pins[] = {
  1568. /* MMC_DS */
  1569. RCAR_GP_PIN(3, 4),
  1570. };
  1571. static const unsigned int mmc_ds_mux[] = {
  1572. MMC_DS_MARK,
  1573. };
  1574. /* - MSIOF0 ----------------------------------------------------------------- */
  1575. static const unsigned int msiof0_clk_pins[] = {
  1576. /* MSIOF0_SCK */
  1577. RCAR_GP_PIN(1, 10),
  1578. };
  1579. static const unsigned int msiof0_clk_mux[] = {
  1580. MSIOF0_SCK_MARK,
  1581. };
  1582. static const unsigned int msiof0_sync_pins[] = {
  1583. /* MSIOF0_SYNC */
  1584. RCAR_GP_PIN(1, 8),
  1585. };
  1586. static const unsigned int msiof0_sync_mux[] = {
  1587. MSIOF0_SYNC_MARK,
  1588. };
  1589. static const unsigned int msiof0_ss1_pins[] = {
  1590. /* MSIOF0_SS1 */
  1591. RCAR_GP_PIN(1, 7),
  1592. };
  1593. static const unsigned int msiof0_ss1_mux[] = {
  1594. MSIOF0_SS1_MARK,
  1595. };
  1596. static const unsigned int msiof0_ss2_pins[] = {
  1597. /* MSIOF0_SS2 */
  1598. RCAR_GP_PIN(1, 6),
  1599. };
  1600. static const unsigned int msiof0_ss2_mux[] = {
  1601. MSIOF0_SS2_MARK,
  1602. };
  1603. static const unsigned int msiof0_txd_pins[] = {
  1604. /* MSIOF0_TXD */
  1605. RCAR_GP_PIN(1, 9),
  1606. };
  1607. static const unsigned int msiof0_txd_mux[] = {
  1608. MSIOF0_TXD_MARK,
  1609. };
  1610. static const unsigned int msiof0_rxd_pins[] = {
  1611. /* MSIOF0_RXD */
  1612. RCAR_GP_PIN(1, 11),
  1613. };
  1614. static const unsigned int msiof0_rxd_mux[] = {
  1615. MSIOF0_RXD_MARK,
  1616. };
  1617. /* - MSIOF1 ----------------------------------------------------------------- */
  1618. static const unsigned int msiof1_clk_pins[] = {
  1619. /* MSIOF1_SCK */
  1620. RCAR_GP_PIN(1, 3),
  1621. };
  1622. static const unsigned int msiof1_clk_mux[] = {
  1623. MSIOF1_SCK_MARK,
  1624. };
  1625. static const unsigned int msiof1_sync_pins[] = {
  1626. /* MSIOF1_SYNC */
  1627. RCAR_GP_PIN(1, 2),
  1628. };
  1629. static const unsigned int msiof1_sync_mux[] = {
  1630. MSIOF1_SYNC_MARK,
  1631. };
  1632. static const unsigned int msiof1_ss1_pins[] = {
  1633. /* MSIOF1_SS1 */
  1634. RCAR_GP_PIN(1, 1),
  1635. };
  1636. static const unsigned int msiof1_ss1_mux[] = {
  1637. MSIOF1_SS1_MARK,
  1638. };
  1639. static const unsigned int msiof1_ss2_pins[] = {
  1640. /* MSIOF1_SS2 */
  1641. RCAR_GP_PIN(1, 0),
  1642. };
  1643. static const unsigned int msiof1_ss2_mux[] = {
  1644. MSIOF1_SS2_MARK,
  1645. };
  1646. static const unsigned int msiof1_txd_pins[] = {
  1647. /* MSIOF1_TXD */
  1648. RCAR_GP_PIN(1, 4),
  1649. };
  1650. static const unsigned int msiof1_txd_mux[] = {
  1651. MSIOF1_TXD_MARK,
  1652. };
  1653. static const unsigned int msiof1_rxd_pins[] = {
  1654. /* MSIOF1_RXD */
  1655. RCAR_GP_PIN(1, 5),
  1656. };
  1657. static const unsigned int msiof1_rxd_mux[] = {
  1658. MSIOF1_RXD_MARK,
  1659. };
  1660. /* - MSIOF2 ----------------------------------------------------------------- */
  1661. static const unsigned int msiof2_clk_pins[] = {
  1662. /* MSIOF2_SCK */
  1663. RCAR_GP_PIN(0, 17),
  1664. };
  1665. static const unsigned int msiof2_clk_mux[] = {
  1666. MSIOF2_SCK_MARK,
  1667. };
  1668. static const unsigned int msiof2_sync_pins[] = {
  1669. /* MSIOF2_SYNC */
  1670. RCAR_GP_PIN(0, 15),
  1671. };
  1672. static const unsigned int msiof2_sync_mux[] = {
  1673. MSIOF2_SYNC_MARK,
  1674. };
  1675. static const unsigned int msiof2_ss1_pins[] = {
  1676. /* MSIOF2_SS1 */
  1677. RCAR_GP_PIN(0, 14),
  1678. };
  1679. static const unsigned int msiof2_ss1_mux[] = {
  1680. MSIOF2_SS1_MARK,
  1681. };
  1682. static const unsigned int msiof2_ss2_pins[] = {
  1683. /* MSIOF2_SS2 */
  1684. RCAR_GP_PIN(0, 13),
  1685. };
  1686. static const unsigned int msiof2_ss2_mux[] = {
  1687. MSIOF2_SS2_MARK,
  1688. };
  1689. static const unsigned int msiof2_txd_pins[] = {
  1690. /* MSIOF2_TXD */
  1691. RCAR_GP_PIN(0, 16),
  1692. };
  1693. static const unsigned int msiof2_txd_mux[] = {
  1694. MSIOF2_TXD_MARK,
  1695. };
  1696. static const unsigned int msiof2_rxd_pins[] = {
  1697. /* MSIOF2_RXD */
  1698. RCAR_GP_PIN(0, 18),
  1699. };
  1700. static const unsigned int msiof2_rxd_mux[] = {
  1701. MSIOF2_RXD_MARK,
  1702. };
  1703. /* - MSIOF3 ----------------------------------------------------------------- */
  1704. static const unsigned int msiof3_clk_pins[] = {
  1705. /* MSIOF3_SCK */
  1706. RCAR_GP_PIN(0, 3),
  1707. };
  1708. static const unsigned int msiof3_clk_mux[] = {
  1709. MSIOF3_SCK_MARK,
  1710. };
  1711. static const unsigned int msiof3_sync_pins[] = {
  1712. /* MSIOF3_SYNC */
  1713. RCAR_GP_PIN(0, 6),
  1714. };
  1715. static const unsigned int msiof3_sync_mux[] = {
  1716. MSIOF3_SYNC_MARK,
  1717. };
  1718. static const unsigned int msiof3_ss1_pins[] = {
  1719. /* MSIOF3_SS1 */
  1720. RCAR_GP_PIN(0, 1),
  1721. };
  1722. static const unsigned int msiof3_ss1_mux[] = {
  1723. MSIOF3_SS1_MARK,
  1724. };
  1725. static const unsigned int msiof3_ss2_pins[] = {
  1726. /* MSIOF3_SS2 */
  1727. RCAR_GP_PIN(0, 2),
  1728. };
  1729. static const unsigned int msiof3_ss2_mux[] = {
  1730. MSIOF3_SS2_MARK,
  1731. };
  1732. static const unsigned int msiof3_txd_pins[] = {
  1733. /* MSIOF3_TXD */
  1734. RCAR_GP_PIN(0, 4),
  1735. };
  1736. static const unsigned int msiof3_txd_mux[] = {
  1737. MSIOF3_TXD_MARK,
  1738. };
  1739. static const unsigned int msiof3_rxd_pins[] = {
  1740. /* MSIOF3_RXD */
  1741. RCAR_GP_PIN(0, 5),
  1742. };
  1743. static const unsigned int msiof3_rxd_mux[] = {
  1744. MSIOF3_RXD_MARK,
  1745. };
  1746. /* - MSIOF4 ----------------------------------------------------------------- */
  1747. static const unsigned int msiof4_clk_pins[] = {
  1748. /* MSIOF4_SCK */
  1749. RCAR_GP_PIN(1, 25),
  1750. };
  1751. static const unsigned int msiof4_clk_mux[] = {
  1752. MSIOF4_SCK_MARK,
  1753. };
  1754. static const unsigned int msiof4_sync_pins[] = {
  1755. /* MSIOF4_SYNC */
  1756. RCAR_GP_PIN(1, 28),
  1757. };
  1758. static const unsigned int msiof4_sync_mux[] = {
  1759. MSIOF4_SYNC_MARK,
  1760. };
  1761. static const unsigned int msiof4_ss1_pins[] = {
  1762. /* MSIOF4_SS1 */
  1763. RCAR_GP_PIN(1, 23),
  1764. };
  1765. static const unsigned int msiof4_ss1_mux[] = {
  1766. MSIOF4_SS1_MARK,
  1767. };
  1768. static const unsigned int msiof4_ss2_pins[] = {
  1769. /* MSIOF4_SS2 */
  1770. RCAR_GP_PIN(1, 24),
  1771. };
  1772. static const unsigned int msiof4_ss2_mux[] = {
  1773. MSIOF4_SS2_MARK,
  1774. };
  1775. static const unsigned int msiof4_txd_pins[] = {
  1776. /* MSIOF4_TXD */
  1777. RCAR_GP_PIN(1, 26),
  1778. };
  1779. static const unsigned int msiof4_txd_mux[] = {
  1780. MSIOF4_TXD_MARK,
  1781. };
  1782. static const unsigned int msiof4_rxd_pins[] = {
  1783. /* MSIOF4_RXD */
  1784. RCAR_GP_PIN(1, 27),
  1785. };
  1786. static const unsigned int msiof4_rxd_mux[] = {
  1787. MSIOF4_RXD_MARK,
  1788. };
  1789. /* - MSIOF5 ----------------------------------------------------------------- */
  1790. static const unsigned int msiof5_clk_pins[] = {
  1791. /* MSIOF5_SCK */
  1792. RCAR_GP_PIN(0, 11),
  1793. };
  1794. static const unsigned int msiof5_clk_mux[] = {
  1795. MSIOF5_SCK_MARK,
  1796. };
  1797. static const unsigned int msiof5_sync_pins[] = {
  1798. /* MSIOF5_SYNC */
  1799. RCAR_GP_PIN(0, 9),
  1800. };
  1801. static const unsigned int msiof5_sync_mux[] = {
  1802. MSIOF5_SYNC_MARK,
  1803. };
  1804. static const unsigned int msiof5_ss1_pins[] = {
  1805. /* MSIOF5_SS1 */
  1806. RCAR_GP_PIN(0, 8),
  1807. };
  1808. static const unsigned int msiof5_ss1_mux[] = {
  1809. MSIOF5_SS1_MARK,
  1810. };
  1811. static const unsigned int msiof5_ss2_pins[] = {
  1812. /* MSIOF5_SS2 */
  1813. RCAR_GP_PIN(0, 7),
  1814. };
  1815. static const unsigned int msiof5_ss2_mux[] = {
  1816. MSIOF5_SS2_MARK,
  1817. };
  1818. static const unsigned int msiof5_txd_pins[] = {
  1819. /* MSIOF5_TXD */
  1820. RCAR_GP_PIN(0, 10),
  1821. };
  1822. static const unsigned int msiof5_txd_mux[] = {
  1823. MSIOF5_TXD_MARK,
  1824. };
  1825. static const unsigned int msiof5_rxd_pins[] = {
  1826. /* MSIOF5_RXD */
  1827. RCAR_GP_PIN(0, 12),
  1828. };
  1829. static const unsigned int msiof5_rxd_mux[] = {
  1830. MSIOF5_RXD_MARK,
  1831. };
  1832. /* - PCIE ------------------------------------------------------------------- */
  1833. static const unsigned int pcie0_clkreq_n_pins[] = {
  1834. /* PCIE0_CLKREQ_N */
  1835. RCAR_GP_PIN(4, 21),
  1836. };
  1837. static const unsigned int pcie0_clkreq_n_mux[] = {
  1838. PCIE0_CLKREQ_N_MARK,
  1839. };
  1840. static const unsigned int pcie1_clkreq_n_pins[] = {
  1841. /* PCIE1_CLKREQ_N */
  1842. RCAR_GP_PIN(4, 22),
  1843. };
  1844. static const unsigned int pcie1_clkreq_n_mux[] = {
  1845. PCIE1_CLKREQ_N_MARK,
  1846. };
  1847. /* - PWM0_A ------------------------------------------------------------------- */
  1848. static const unsigned int pwm0_a_pins[] = {
  1849. /* PWM0_A */
  1850. RCAR_GP_PIN(1, 15),
  1851. };
  1852. static const unsigned int pwm0_a_mux[] = {
  1853. PWM0_A_MARK,
  1854. };
  1855. /* - PWM1_A ------------------------------------------------------------------- */
  1856. static const unsigned int pwm1_a_pins[] = {
  1857. /* PWM1_A */
  1858. RCAR_GP_PIN(3, 13),
  1859. };
  1860. static const unsigned int pwm1_a_mux[] = {
  1861. PWM1_A_MARK,
  1862. };
  1863. /* - PWM1_B ------------------------------------------------------------------- */
  1864. static const unsigned int pwm1_b_pins[] = {
  1865. /* PWM1_B */
  1866. RCAR_GP_PIN(2, 13),
  1867. };
  1868. static const unsigned int pwm1_b_mux[] = {
  1869. PWM1_B_MARK,
  1870. };
  1871. /* - PWM2_B ------------------------------------------------------------------- */
  1872. static const unsigned int pwm2_b_pins[] = {
  1873. /* PWM2_B */
  1874. RCAR_GP_PIN(2, 14),
  1875. };
  1876. static const unsigned int pwm2_b_mux[] = {
  1877. PWM2_B_MARK,
  1878. };
  1879. /* - PWM3_A ------------------------------------------------------------------- */
  1880. static const unsigned int pwm3_a_pins[] = {
  1881. /* PWM3_A */
  1882. RCAR_GP_PIN(1, 22),
  1883. };
  1884. static const unsigned int pwm3_a_mux[] = {
  1885. PWM3_A_MARK,
  1886. };
  1887. /* - PWM3_B ------------------------------------------------------------------- */
  1888. static const unsigned int pwm3_b_pins[] = {
  1889. /* PWM3_B */
  1890. RCAR_GP_PIN(2, 15),
  1891. };
  1892. static const unsigned int pwm3_b_mux[] = {
  1893. PWM3_B_MARK,
  1894. };
  1895. /* - PWM4 ------------------------------------------------------------------- */
  1896. static const unsigned int pwm4_pins[] = {
  1897. /* PWM4 */
  1898. RCAR_GP_PIN(2, 16),
  1899. };
  1900. static const unsigned int pwm4_mux[] = {
  1901. PWM4_MARK,
  1902. };
  1903. /* - PWM5 ------------------------------------------------------------------- */
  1904. static const unsigned int pwm5_pins[] = {
  1905. /* PWM5 */
  1906. RCAR_GP_PIN(2, 17),
  1907. };
  1908. static const unsigned int pwm5_mux[] = {
  1909. PWM5_MARK,
  1910. };
  1911. /* - PWM6 ------------------------------------------------------------------- */
  1912. static const unsigned int pwm6_pins[] = {
  1913. /* PWM6 */
  1914. RCAR_GP_PIN(2, 18),
  1915. };
  1916. static const unsigned int pwm6_mux[] = {
  1917. PWM6_MARK,
  1918. };
  1919. /* - PWM7 ------------------------------------------------------------------- */
  1920. static const unsigned int pwm7_pins[] = {
  1921. /* PWM7 */
  1922. RCAR_GP_PIN(2, 19),
  1923. };
  1924. static const unsigned int pwm7_mux[] = {
  1925. PWM7_MARK,
  1926. };
  1927. /* - PWM8_A ------------------------------------------------------------------- */
  1928. static const unsigned int pwm8_a_pins[] = {
  1929. /* PWM8_A */
  1930. RCAR_GP_PIN(1, 13),
  1931. };
  1932. static const unsigned int pwm8_a_mux[] = {
  1933. PWM8_A_MARK,
  1934. };
  1935. /* - PWM9_A ------------------------------------------------------------------- */
  1936. static const unsigned int pwm9_a_pins[] = {
  1937. /* PWM9_A */
  1938. RCAR_GP_PIN(1, 14),
  1939. };
  1940. static const unsigned int pwm9_a_mux[] = {
  1941. PWM9_A_MARK,
  1942. };
  1943. /* - QSPI0 ------------------------------------------------------------------ */
  1944. static const unsigned int qspi0_ctrl_pins[] = {
  1945. /* SPCLK, SSL */
  1946. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 15),
  1947. };
  1948. static const unsigned int qspi0_ctrl_mux[] = {
  1949. QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
  1950. };
  1951. static const unsigned int qspi0_data_pins[] = {
  1952. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  1953. RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1954. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  1955. };
  1956. static const unsigned int qspi0_data_mux[] = {
  1957. QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
  1958. QSPI0_IO2_MARK, QSPI0_IO3_MARK
  1959. };
  1960. /* - QSPI1 ------------------------------------------------------------------ */
  1961. static const unsigned int qspi1_ctrl_pins[] = {
  1962. /* SPCLK, SSL */
  1963. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 25),
  1964. };
  1965. static const unsigned int qspi1_ctrl_mux[] = {
  1966. QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
  1967. };
  1968. static const unsigned int qspi1_data_pins[] = {
  1969. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  1970. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 23),
  1971. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 26),
  1972. };
  1973. static const unsigned int qspi1_data_mux[] = {
  1974. QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
  1975. QSPI1_IO2_MARK, QSPI1_IO3_MARK
  1976. };
  1977. /* - SCIF0 ------------------------------------------------------------------ */
  1978. static const unsigned int scif0_data_pins[] = {
  1979. /* RX0, TX0 */
  1980. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
  1981. };
  1982. static const unsigned int scif0_data_mux[] = {
  1983. RX0_MARK, TX0_MARK,
  1984. };
  1985. static const unsigned int scif0_clk_pins[] = {
  1986. /* SCK0 */
  1987. RCAR_GP_PIN(1, 15),
  1988. };
  1989. static const unsigned int scif0_clk_mux[] = {
  1990. SCK0_MARK,
  1991. };
  1992. static const unsigned int scif0_ctrl_pins[] = {
  1993. /* RTS0_N, CTS0_N */
  1994. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1995. };
  1996. static const unsigned int scif0_ctrl_mux[] = {
  1997. RTS0_N_MARK, CTS0_N_MARK,
  1998. };
  1999. /* - SCIF1 ------------------------------------------------------------------ */
  2000. static const unsigned int scif1_data_pins[] = {
  2001. /* RX1, TX1 */
  2002. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
  2003. };
  2004. static const unsigned int scif1_data_mux[] = {
  2005. RX1_MARK, TX1_MARK,
  2006. };
  2007. static const unsigned int scif1_clk_pins[] = {
  2008. /* SCK1 */
  2009. RCAR_GP_PIN(0, 18),
  2010. };
  2011. static const unsigned int scif1_clk_mux[] = {
  2012. SCK1_MARK,
  2013. };
  2014. static const unsigned int scif1_ctrl_pins[] = {
  2015. /* RTS1_N, CTS1_N */
  2016. RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
  2017. };
  2018. static const unsigned int scif1_ctrl_mux[] = {
  2019. RTS1_N_MARK, CTS1_N_MARK,
  2020. };
  2021. /* - SCIF1_X ------------------------------------------------------------------ */
  2022. static const unsigned int scif1_data_x_pins[] = {
  2023. /* RX1_X, TX1_X */
  2024. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  2025. };
  2026. static const unsigned int scif1_data_x_mux[] = {
  2027. RX1_X_MARK, TX1_X_MARK,
  2028. };
  2029. static const unsigned int scif1_clk_x_pins[] = {
  2030. /* SCK1_X */
  2031. RCAR_GP_PIN(1, 10),
  2032. };
  2033. static const unsigned int scif1_clk_x_mux[] = {
  2034. SCK1_X_MARK,
  2035. };
  2036. static const unsigned int scif1_ctrl_x_pins[] = {
  2037. /* RTS1_N_X, CTS1_N_X */
  2038. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  2039. };
  2040. static const unsigned int scif1_ctrl_x_mux[] = {
  2041. RTS1_N_X_MARK, CTS1_N_X_MARK,
  2042. };
  2043. /* - SCIF3 ------------------------------------------------------------------ */
  2044. static const unsigned int scif3_data_pins[] = {
  2045. /* RX3, TX3 */
  2046. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
  2047. };
  2048. static const unsigned int scif3_data_mux[] = {
  2049. RX3_MARK, TX3_MARK,
  2050. };
  2051. static const unsigned int scif3_clk_pins[] = {
  2052. /* SCK3 */
  2053. RCAR_GP_PIN(1, 4),
  2054. };
  2055. static const unsigned int scif3_clk_mux[] = {
  2056. SCK3_MARK,
  2057. };
  2058. static const unsigned int scif3_ctrl_pins[] = {
  2059. /* RTS3_N, CTS3_N */
  2060. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  2061. };
  2062. static const unsigned int scif3_ctrl_mux[] = {
  2063. RTS3_N_MARK, CTS3_N_MARK,
  2064. };
  2065. /* - SCIF3_A ------------------------------------------------------------------ */
  2066. static const unsigned int scif3_data_a_pins[] = {
  2067. /* RX3_A, TX3_A */
  2068. RCAR_GP_PIN(1, 27), RCAR_GP_PIN(1, 28),
  2069. };
  2070. static const unsigned int scif3_data_a_mux[] = {
  2071. RX3_A_MARK, TX3_A_MARK,
  2072. };
  2073. static const unsigned int scif3_clk_a_pins[] = {
  2074. /* SCK3_A */
  2075. RCAR_GP_PIN(1, 24),
  2076. };
  2077. static const unsigned int scif3_clk_a_mux[] = {
  2078. SCK3_A_MARK,
  2079. };
  2080. static const unsigned int scif3_ctrl_a_pins[] = {
  2081. /* RTS3_N_A, CTS3_N_A */
  2082. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  2083. };
  2084. static const unsigned int scif3_ctrl_a_mux[] = {
  2085. RTS3_N_A_MARK, CTS3_N_A_MARK,
  2086. };
  2087. /* - SCIF4 ------------------------------------------------------------------ */
  2088. static const unsigned int scif4_data_pins[] = {
  2089. /* RX4, TX4 */
  2090. RCAR_GP_PIN(8, 13), RCAR_GP_PIN(8, 12),
  2091. };
  2092. static const unsigned int scif4_data_mux[] = {
  2093. RX4_MARK, TX4_MARK,
  2094. };
  2095. static const unsigned int scif4_clk_pins[] = {
  2096. /* SCK4 */
  2097. RCAR_GP_PIN(8, 8),
  2098. };
  2099. static const unsigned int scif4_clk_mux[] = {
  2100. SCK4_MARK,
  2101. };
  2102. static const unsigned int scif4_ctrl_pins[] = {
  2103. /* RTS4_N, CTS4_N */
  2104. RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 9),
  2105. };
  2106. static const unsigned int scif4_ctrl_mux[] = {
  2107. RTS4_N_MARK, CTS4_N_MARK,
  2108. };
  2109. /* - SCIF Clock ------------------------------------------------------------- */
  2110. static const unsigned int scif_clk_pins[] = {
  2111. /* SCIF_CLK */
  2112. RCAR_GP_PIN(1, 17),
  2113. };
  2114. static const unsigned int scif_clk_mux[] = {
  2115. SCIF_CLK_MARK,
  2116. };
  2117. /* - TPU ------------------------------------------------------------------- */
  2118. static const unsigned int tpu_to0_pins[] = {
  2119. /* TPU0TO0 */
  2120. RCAR_GP_PIN(2, 8),
  2121. };
  2122. static const unsigned int tpu_to0_mux[] = {
  2123. TPU0TO0_MARK,
  2124. };
  2125. static const unsigned int tpu_to1_pins[] = {
  2126. /* TPU0TO1 */
  2127. RCAR_GP_PIN(2, 7),
  2128. };
  2129. static const unsigned int tpu_to1_mux[] = {
  2130. TPU0TO1_MARK,
  2131. };
  2132. static const unsigned int tpu_to2_pins[] = {
  2133. /* TPU0TO2 */
  2134. RCAR_GP_PIN(2, 12),
  2135. };
  2136. static const unsigned int tpu_to2_mux[] = {
  2137. TPU0TO2_MARK,
  2138. };
  2139. static const unsigned int tpu_to3_pins[] = {
  2140. /* TPU0TO3 */
  2141. RCAR_GP_PIN(2, 13),
  2142. };
  2143. static const unsigned int tpu_to3_mux[] = {
  2144. TPU0TO3_MARK,
  2145. };
  2146. /* - TPU_A ------------------------------------------------------------------- */
  2147. static const unsigned int tpu_to0_a_pins[] = {
  2148. /* TPU0TO0_A */
  2149. RCAR_GP_PIN(1, 25),
  2150. };
  2151. static const unsigned int tpu_to0_a_mux[] = {
  2152. TPU0TO0_A_MARK,
  2153. };
  2154. static const unsigned int tpu_to1_a_pins[] = {
  2155. /* TPU0TO1_A */
  2156. RCAR_GP_PIN(1, 26),
  2157. };
  2158. static const unsigned int tpu_to1_a_mux[] = {
  2159. TPU0TO1_A_MARK,
  2160. };
  2161. static const unsigned int tpu_to2_a_pins[] = {
  2162. /* TPU0TO2_A */
  2163. RCAR_GP_PIN(2, 0),
  2164. };
  2165. static const unsigned int tpu_to2_a_mux[] = {
  2166. TPU0TO2_A_MARK,
  2167. };
  2168. static const unsigned int tpu_to3_a_pins[] = {
  2169. /* TPU0TO3_A */
  2170. RCAR_GP_PIN(2, 1),
  2171. };
  2172. static const unsigned int tpu_to3_a_mux[] = {
  2173. TPU0TO3_A_MARK,
  2174. };
  2175. /* - TSN0 ------------------------------------------------ */
  2176. static const unsigned int tsn0_link_pins[] = {
  2177. /* TSN0_LINK */
  2178. RCAR_GP_PIN(4, 4),
  2179. };
  2180. static const unsigned int tsn0_link_mux[] = {
  2181. TSN0_LINK_MARK,
  2182. };
  2183. static const unsigned int tsn0_phy_int_pins[] = {
  2184. /* TSN0_PHY_INT */
  2185. RCAR_GP_PIN(4, 3),
  2186. };
  2187. static const unsigned int tsn0_phy_int_mux[] = {
  2188. TSN0_PHY_INT_MARK,
  2189. };
  2190. static const unsigned int tsn0_mdio_pins[] = {
  2191. /* TSN0_MDC, TSN0_MDIO */
  2192. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
  2193. };
  2194. static const unsigned int tsn0_mdio_mux[] = {
  2195. TSN0_MDC_MARK, TSN0_MDIO_MARK,
  2196. };
  2197. static const unsigned int tsn0_rgmii_pins[] = {
  2198. /*
  2199. * TSN0_TX_CTL, TSN0_TXC, TSN0_TD0, TSN0_TD1, TSN0_TD2, TSN0_TD3,
  2200. * TSN0_RX_CTL, TSN0_RXC, TSN0_RD0, TSN0_RD1, TSN0_RD2, TSN0_RD3,
  2201. */
  2202. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 12),
  2203. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14),
  2204. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
  2205. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 11),
  2206. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 13),
  2207. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
  2208. };
  2209. static const unsigned int tsn0_rgmii_mux[] = {
  2210. TSN0_TX_CTL_MARK, TSN0_TXC_MARK,
  2211. TSN0_TD0_MARK, TSN0_TD1_MARK,
  2212. TSN0_TD2_MARK, TSN0_TD3_MARK,
  2213. TSN0_RX_CTL_MARK, TSN0_RXC_MARK,
  2214. TSN0_RD0_MARK, TSN0_RD1_MARK,
  2215. TSN0_RD2_MARK, TSN0_RD3_MARK,
  2216. };
  2217. static const unsigned int tsn0_txcrefclk_pins[] = {
  2218. /* TSN0_TXCREFCLK */
  2219. RCAR_GP_PIN(4, 20),
  2220. };
  2221. static const unsigned int tsn0_txcrefclk_mux[] = {
  2222. TSN0_TXCREFCLK_MARK,
  2223. };
  2224. static const unsigned int tsn0_avtp_pps_pins[] = {
  2225. /* TSN0_AVTP_PPS0, TSN0_AVTP_PPS1 */
  2226. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 2),
  2227. };
  2228. static const unsigned int tsn0_avtp_pps_mux[] = {
  2229. TSN0_AVTP_PPS0_MARK, TSN0_AVTP_PPS1_MARK,
  2230. };
  2231. static const unsigned int tsn0_avtp_capture_pins[] = {
  2232. /* TSN0_AVTP_CAPTURE */
  2233. RCAR_GP_PIN(4, 6),
  2234. };
  2235. static const unsigned int tsn0_avtp_capture_mux[] = {
  2236. TSN0_AVTP_CAPTURE_MARK,
  2237. };
  2238. static const unsigned int tsn0_avtp_match_pins[] = {
  2239. /* TSN0_AVTP_MATCH */
  2240. RCAR_GP_PIN(4, 5),
  2241. };
  2242. static const unsigned int tsn0_avtp_match_mux[] = {
  2243. TSN0_AVTP_MATCH_MARK,
  2244. };
  2245. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2246. SH_PFC_PIN_GROUP(avb0_link),
  2247. SH_PFC_PIN_GROUP(avb0_magic),
  2248. SH_PFC_PIN_GROUP(avb0_phy_int),
  2249. SH_PFC_PIN_GROUP(avb0_mdio),
  2250. SH_PFC_PIN_GROUP(avb0_rgmii),
  2251. SH_PFC_PIN_GROUP(avb0_txcrefclk),
  2252. SH_PFC_PIN_GROUP(avb0_avtp_pps),
  2253. SH_PFC_PIN_GROUP(avb0_avtp_capture),
  2254. SH_PFC_PIN_GROUP(avb0_avtp_match),
  2255. SH_PFC_PIN_GROUP(avb1_link),
  2256. SH_PFC_PIN_GROUP(avb1_magic),
  2257. SH_PFC_PIN_GROUP(avb1_phy_int),
  2258. SH_PFC_PIN_GROUP(avb1_mdio),
  2259. SH_PFC_PIN_GROUP(avb1_rgmii),
  2260. SH_PFC_PIN_GROUP(avb1_txcrefclk),
  2261. SH_PFC_PIN_GROUP(avb1_avtp_pps),
  2262. SH_PFC_PIN_GROUP(avb1_avtp_capture),
  2263. SH_PFC_PIN_GROUP(avb1_avtp_match),
  2264. SH_PFC_PIN_GROUP(avb2_link),
  2265. SH_PFC_PIN_GROUP(avb2_magic),
  2266. SH_PFC_PIN_GROUP(avb2_phy_int),
  2267. SH_PFC_PIN_GROUP(avb2_mdio),
  2268. SH_PFC_PIN_GROUP(avb2_rgmii),
  2269. SH_PFC_PIN_GROUP(avb2_txcrefclk),
  2270. SH_PFC_PIN_GROUP(avb2_avtp_pps),
  2271. SH_PFC_PIN_GROUP(avb2_avtp_capture),
  2272. SH_PFC_PIN_GROUP(avb2_avtp_match),
  2273. SH_PFC_PIN_GROUP(canfd0_data),
  2274. SH_PFC_PIN_GROUP(canfd1_data),
  2275. SH_PFC_PIN_GROUP(canfd2_data),
  2276. SH_PFC_PIN_GROUP(canfd3_data),
  2277. SH_PFC_PIN_GROUP(canfd4_data),
  2278. SH_PFC_PIN_GROUP(canfd5_data), /* suffix might be updated */
  2279. SH_PFC_PIN_GROUP(canfd5_data_b), /* suffix might be updated */
  2280. SH_PFC_PIN_GROUP(canfd6_data),
  2281. SH_PFC_PIN_GROUP(canfd7_data),
  2282. SH_PFC_PIN_GROUP(can_clk),
  2283. SH_PFC_PIN_GROUP(hscif0_data),
  2284. SH_PFC_PIN_GROUP(hscif0_clk),
  2285. SH_PFC_PIN_GROUP(hscif0_ctrl),
  2286. SH_PFC_PIN_GROUP(hscif1_data), /* suffix might be updated */
  2287. SH_PFC_PIN_GROUP(hscif1_clk), /* suffix might be updated */
  2288. SH_PFC_PIN_GROUP(hscif1_ctrl), /* suffix might be updated */
  2289. SH_PFC_PIN_GROUP(hscif1_data_x), /* suffix might be updated */
  2290. SH_PFC_PIN_GROUP(hscif1_clk_x), /* suffix might be updated */
  2291. SH_PFC_PIN_GROUP(hscif1_ctrl_x), /* suffix might be updated */
  2292. SH_PFC_PIN_GROUP(hscif2_data),
  2293. SH_PFC_PIN_GROUP(hscif2_clk),
  2294. SH_PFC_PIN_GROUP(hscif2_ctrl),
  2295. SH_PFC_PIN_GROUP(hscif3_data), /* suffix might be updated */
  2296. SH_PFC_PIN_GROUP(hscif3_clk), /* suffix might be updated */
  2297. SH_PFC_PIN_GROUP(hscif3_ctrl), /* suffix might be updated */
  2298. SH_PFC_PIN_GROUP(hscif3_data_a), /* suffix might be updated */
  2299. SH_PFC_PIN_GROUP(hscif3_clk_a), /* suffix might be updated */
  2300. SH_PFC_PIN_GROUP(hscif3_ctrl_a), /* suffix might be updated */
  2301. SH_PFC_PIN_GROUP(i2c0),
  2302. SH_PFC_PIN_GROUP(i2c1),
  2303. SH_PFC_PIN_GROUP(i2c2),
  2304. SH_PFC_PIN_GROUP(i2c3),
  2305. SH_PFC_PIN_GROUP(i2c4),
  2306. SH_PFC_PIN_GROUP(i2c5),
  2307. BUS_DATA_PIN_GROUP(mmc_data, 1),
  2308. BUS_DATA_PIN_GROUP(mmc_data, 4),
  2309. BUS_DATA_PIN_GROUP(mmc_data, 8),
  2310. SH_PFC_PIN_GROUP(mmc_ctrl),
  2311. SH_PFC_PIN_GROUP(mmc_cd),
  2312. SH_PFC_PIN_GROUP(mmc_wp),
  2313. SH_PFC_PIN_GROUP(mmc_ds),
  2314. SH_PFC_PIN_GROUP(msiof0_clk),
  2315. SH_PFC_PIN_GROUP(msiof0_sync),
  2316. SH_PFC_PIN_GROUP(msiof0_ss1),
  2317. SH_PFC_PIN_GROUP(msiof0_ss2),
  2318. SH_PFC_PIN_GROUP(msiof0_txd),
  2319. SH_PFC_PIN_GROUP(msiof0_rxd),
  2320. SH_PFC_PIN_GROUP(msiof1_clk),
  2321. SH_PFC_PIN_GROUP(msiof1_sync),
  2322. SH_PFC_PIN_GROUP(msiof1_ss1),
  2323. SH_PFC_PIN_GROUP(msiof1_ss2),
  2324. SH_PFC_PIN_GROUP(msiof1_txd),
  2325. SH_PFC_PIN_GROUP(msiof1_rxd),
  2326. SH_PFC_PIN_GROUP(msiof2_clk),
  2327. SH_PFC_PIN_GROUP(msiof2_sync),
  2328. SH_PFC_PIN_GROUP(msiof2_ss1),
  2329. SH_PFC_PIN_GROUP(msiof2_ss2),
  2330. SH_PFC_PIN_GROUP(msiof2_txd),
  2331. SH_PFC_PIN_GROUP(msiof2_rxd),
  2332. SH_PFC_PIN_GROUP(msiof3_clk),
  2333. SH_PFC_PIN_GROUP(msiof3_sync),
  2334. SH_PFC_PIN_GROUP(msiof3_ss1),
  2335. SH_PFC_PIN_GROUP(msiof3_ss2),
  2336. SH_PFC_PIN_GROUP(msiof3_txd),
  2337. SH_PFC_PIN_GROUP(msiof3_rxd),
  2338. SH_PFC_PIN_GROUP(msiof4_clk),
  2339. SH_PFC_PIN_GROUP(msiof4_sync),
  2340. SH_PFC_PIN_GROUP(msiof4_ss1),
  2341. SH_PFC_PIN_GROUP(msiof4_ss2),
  2342. SH_PFC_PIN_GROUP(msiof4_txd),
  2343. SH_PFC_PIN_GROUP(msiof4_rxd),
  2344. SH_PFC_PIN_GROUP(msiof5_clk),
  2345. SH_PFC_PIN_GROUP(msiof5_sync),
  2346. SH_PFC_PIN_GROUP(msiof5_ss1),
  2347. SH_PFC_PIN_GROUP(msiof5_ss2),
  2348. SH_PFC_PIN_GROUP(msiof5_txd),
  2349. SH_PFC_PIN_GROUP(msiof5_rxd),
  2350. SH_PFC_PIN_GROUP(pcie0_clkreq_n),
  2351. SH_PFC_PIN_GROUP(pcie1_clkreq_n),
  2352. SH_PFC_PIN_GROUP(pwm0_a), /* suffix might be updated */
  2353. SH_PFC_PIN_GROUP(pwm1_a),
  2354. SH_PFC_PIN_GROUP(pwm1_b),
  2355. SH_PFC_PIN_GROUP(pwm2_b), /* suffix might be updated */
  2356. SH_PFC_PIN_GROUP(pwm3_a),
  2357. SH_PFC_PIN_GROUP(pwm3_b),
  2358. SH_PFC_PIN_GROUP(pwm4),
  2359. SH_PFC_PIN_GROUP(pwm5),
  2360. SH_PFC_PIN_GROUP(pwm6),
  2361. SH_PFC_PIN_GROUP(pwm7),
  2362. SH_PFC_PIN_GROUP(pwm8_a), /* suffix might be updated */
  2363. SH_PFC_PIN_GROUP(pwm9_a), /* suffix might be updated */
  2364. SH_PFC_PIN_GROUP(qspi0_ctrl),
  2365. BUS_DATA_PIN_GROUP(qspi0_data, 2),
  2366. BUS_DATA_PIN_GROUP(qspi0_data, 4),
  2367. SH_PFC_PIN_GROUP(qspi1_ctrl),
  2368. BUS_DATA_PIN_GROUP(qspi1_data, 2),
  2369. BUS_DATA_PIN_GROUP(qspi1_data, 4),
  2370. SH_PFC_PIN_GROUP(scif0_data),
  2371. SH_PFC_PIN_GROUP(scif0_clk),
  2372. SH_PFC_PIN_GROUP(scif0_ctrl),
  2373. SH_PFC_PIN_GROUP(scif1_data), /* suffix might be updated */
  2374. SH_PFC_PIN_GROUP(scif1_clk), /* suffix might be updated */
  2375. SH_PFC_PIN_GROUP(scif1_ctrl), /* suffix might be updated */
  2376. SH_PFC_PIN_GROUP(scif1_data_x), /* suffix might be updated */
  2377. SH_PFC_PIN_GROUP(scif1_clk_x), /* suffix might be updated */
  2378. SH_PFC_PIN_GROUP(scif1_ctrl_x), /* suffix might be updated */
  2379. SH_PFC_PIN_GROUP(scif3_data), /* suffix might be updated */
  2380. SH_PFC_PIN_GROUP(scif3_clk), /* suffix might be updated */
  2381. SH_PFC_PIN_GROUP(scif3_ctrl), /* suffix might be updated */
  2382. SH_PFC_PIN_GROUP(scif3_data_a), /* suffix might be updated */
  2383. SH_PFC_PIN_GROUP(scif3_clk_a), /* suffix might be updated */
  2384. SH_PFC_PIN_GROUP(scif3_ctrl_a), /* suffix might be updated */
  2385. SH_PFC_PIN_GROUP(scif4_data),
  2386. SH_PFC_PIN_GROUP(scif4_clk),
  2387. SH_PFC_PIN_GROUP(scif4_ctrl),
  2388. SH_PFC_PIN_GROUP(scif_clk),
  2389. SH_PFC_PIN_GROUP(tpu_to0), /* suffix might be updated */
  2390. SH_PFC_PIN_GROUP(tpu_to0_a), /* suffix might be updated */
  2391. SH_PFC_PIN_GROUP(tpu_to1), /* suffix might be updated */
  2392. SH_PFC_PIN_GROUP(tpu_to1_a), /* suffix might be updated */
  2393. SH_PFC_PIN_GROUP(tpu_to2), /* suffix might be updated */
  2394. SH_PFC_PIN_GROUP(tpu_to2_a), /* suffix might be updated */
  2395. SH_PFC_PIN_GROUP(tpu_to3), /* suffix might be updated */
  2396. SH_PFC_PIN_GROUP(tpu_to3_a), /* suffix might be updated */
  2397. SH_PFC_PIN_GROUP(tsn0_link),
  2398. SH_PFC_PIN_GROUP(tsn0_phy_int),
  2399. SH_PFC_PIN_GROUP(tsn0_mdio),
  2400. SH_PFC_PIN_GROUP(tsn0_rgmii),
  2401. SH_PFC_PIN_GROUP(tsn0_txcrefclk),
  2402. SH_PFC_PIN_GROUP(tsn0_avtp_pps),
  2403. SH_PFC_PIN_GROUP(tsn0_avtp_capture),
  2404. SH_PFC_PIN_GROUP(tsn0_avtp_match),
  2405. };
  2406. static const char * const avb0_groups[] = {
  2407. "avb0_link",
  2408. "avb0_magic",
  2409. "avb0_phy_int",
  2410. "avb0_mdio",
  2411. "avb0_rgmii",
  2412. "avb0_txcrefclk",
  2413. "avb0_avtp_pps",
  2414. "avb0_avtp_capture",
  2415. "avb0_avtp_match",
  2416. };
  2417. static const char * const avb1_groups[] = {
  2418. "avb1_link",
  2419. "avb1_magic",
  2420. "avb1_phy_int",
  2421. "avb1_mdio",
  2422. "avb1_rgmii",
  2423. "avb1_txcrefclk",
  2424. "avb1_avtp_pps",
  2425. "avb1_avtp_capture",
  2426. "avb1_avtp_match",
  2427. };
  2428. static const char * const avb2_groups[] = {
  2429. "avb2_link",
  2430. "avb2_magic",
  2431. "avb2_phy_int",
  2432. "avb2_mdio",
  2433. "avb2_rgmii",
  2434. "avb2_txcrefclk",
  2435. "avb2_avtp_pps",
  2436. "avb2_avtp_capture",
  2437. "avb2_avtp_match",
  2438. };
  2439. static const char * const canfd0_groups[] = {
  2440. "canfd0_data",
  2441. };
  2442. static const char * const canfd1_groups[] = {
  2443. "canfd1_data",
  2444. };
  2445. static const char * const canfd2_groups[] = {
  2446. "canfd2_data",
  2447. };
  2448. static const char * const canfd3_groups[] = {
  2449. "canfd3_data",
  2450. };
  2451. static const char * const canfd4_groups[] = {
  2452. "canfd4_data",
  2453. };
  2454. static const char * const canfd5_groups[] = {
  2455. /* suffix might be updated */
  2456. "canfd5_data",
  2457. "canfd5_data_b",
  2458. };
  2459. static const char * const canfd6_groups[] = {
  2460. "canfd6_data",
  2461. };
  2462. static const char * const canfd7_groups[] = {
  2463. "canfd7_data",
  2464. };
  2465. static const char * const can_clk_groups[] = {
  2466. "can_clk",
  2467. };
  2468. static const char * const hscif0_groups[] = {
  2469. "hscif0_data",
  2470. "hscif0_clk",
  2471. "hscif0_ctrl",
  2472. };
  2473. static const char * const hscif1_groups[] = {
  2474. /* suffix might be updated */
  2475. "hscif1_data",
  2476. "hscif1_clk",
  2477. "hscif1_ctrl",
  2478. "hscif1_data_x",
  2479. "hscif1_clk_x",
  2480. "hscif1_ctrl_x",
  2481. };
  2482. static const char * const hscif2_groups[] = {
  2483. "hscif2_data",
  2484. "hscif2_clk",
  2485. "hscif2_ctrl",
  2486. };
  2487. static const char * const hscif3_groups[] = {
  2488. /* suffix might be updated */
  2489. "hscif3_data",
  2490. "hscif3_clk",
  2491. "hscif3_ctrl",
  2492. "hscif3_data_a",
  2493. "hscif3_clk_a",
  2494. "hscif3_ctrl_a",
  2495. };
  2496. static const char * const i2c0_groups[] = {
  2497. "i2c0",
  2498. };
  2499. static const char * const i2c1_groups[] = {
  2500. "i2c1",
  2501. };
  2502. static const char * const i2c2_groups[] = {
  2503. "i2c2",
  2504. };
  2505. static const char * const i2c3_groups[] = {
  2506. "i2c3",
  2507. };
  2508. static const char * const i2c4_groups[] = {
  2509. "i2c4",
  2510. };
  2511. static const char * const i2c5_groups[] = {
  2512. "i2c5",
  2513. };
  2514. static const char * const mmc_groups[] = {
  2515. "mmc_data1",
  2516. "mmc_data4",
  2517. "mmc_data8",
  2518. "mmc_ctrl",
  2519. "mmc_cd",
  2520. "mmc_wp",
  2521. "mmc_ds",
  2522. };
  2523. static const char * const msiof0_groups[] = {
  2524. "msiof0_clk",
  2525. "msiof0_sync",
  2526. "msiof0_ss1",
  2527. "msiof0_ss2",
  2528. "msiof0_txd",
  2529. "msiof0_rxd",
  2530. };
  2531. static const char * const msiof1_groups[] = {
  2532. "msiof1_clk",
  2533. "msiof1_sync",
  2534. "msiof1_ss1",
  2535. "msiof1_ss2",
  2536. "msiof1_txd",
  2537. "msiof1_rxd",
  2538. };
  2539. static const char * const msiof2_groups[] = {
  2540. "msiof2_clk",
  2541. "msiof2_sync",
  2542. "msiof2_ss1",
  2543. "msiof2_ss2",
  2544. "msiof2_txd",
  2545. "msiof2_rxd",
  2546. };
  2547. static const char * const msiof3_groups[] = {
  2548. "msiof3_clk",
  2549. "msiof3_sync",
  2550. "msiof3_ss1",
  2551. "msiof3_ss2",
  2552. "msiof3_txd",
  2553. "msiof3_rxd",
  2554. };
  2555. static const char * const msiof4_groups[] = {
  2556. "msiof4_clk",
  2557. "msiof4_sync",
  2558. "msiof4_ss1",
  2559. "msiof4_ss2",
  2560. "msiof4_txd",
  2561. "msiof4_rxd",
  2562. };
  2563. static const char * const msiof5_groups[] = {
  2564. "msiof5_clk",
  2565. "msiof5_sync",
  2566. "msiof5_ss1",
  2567. "msiof5_ss2",
  2568. "msiof5_txd",
  2569. "msiof5_rxd",
  2570. };
  2571. static const char * const pcie_groups[] = {
  2572. "pcie0_clkreq_n",
  2573. "pcie1_clkreq_n",
  2574. };
  2575. static const char * const pwm0_groups[] = {
  2576. /* suffix might be updated */
  2577. "pwm0_a",
  2578. };
  2579. static const char * const pwm1_groups[] = {
  2580. "pwm1_a",
  2581. "pwm1_b",
  2582. };
  2583. static const char * const pwm2_groups[] = {
  2584. /* suffix might be updated */
  2585. "pwm2_b",
  2586. };
  2587. static const char * const pwm3_groups[] = {
  2588. "pwm3_a",
  2589. "pwm3_b",
  2590. };
  2591. static const char * const pwm4_groups[] = {
  2592. "pwm4",
  2593. };
  2594. static const char * const pwm5_groups[] = {
  2595. "pwm5",
  2596. };
  2597. static const char * const pwm6_groups[] = {
  2598. "pwm6",
  2599. };
  2600. static const char * const pwm7_groups[] = {
  2601. "pwm7",
  2602. };
  2603. static const char * const pwm8_groups[] = {
  2604. /* suffix might be updated */
  2605. "pwm8_a",
  2606. };
  2607. static const char * const pwm9_groups[] = {
  2608. /* suffix might be updated */
  2609. "pwm9_a",
  2610. };
  2611. static const char * const qspi0_groups[] = {
  2612. "qspi0_ctrl",
  2613. "qspi0_data2",
  2614. "qspi0_data4",
  2615. };
  2616. static const char * const qspi1_groups[] = {
  2617. "qspi1_ctrl",
  2618. "qspi1_data2",
  2619. "qspi1_data4",
  2620. };
  2621. static const char * const scif0_groups[] = {
  2622. "scif0_data",
  2623. "scif0_clk",
  2624. "scif0_ctrl",
  2625. };
  2626. static const char * const scif1_groups[] = {
  2627. /* suffix might be updated */
  2628. "scif1_data",
  2629. "scif1_clk",
  2630. "scif1_ctrl",
  2631. "scif1_data_x",
  2632. "scif1_clk_x",
  2633. "scif1_ctrl_x",
  2634. };
  2635. static const char * const scif3_groups[] = {
  2636. /* suffix might be updated */
  2637. "scif3_data",
  2638. "scif3_clk",
  2639. "scif3_ctrl",
  2640. "scif3_data_a",
  2641. "scif3_clk_a",
  2642. "scif3_ctrl_a",
  2643. };
  2644. static const char * const scif4_groups[] = {
  2645. "scif4_data",
  2646. "scif4_clk",
  2647. "scif4_ctrl",
  2648. };
  2649. static const char * const scif_clk_groups[] = {
  2650. "scif_clk",
  2651. };
  2652. static const char * const tpu_groups[] = {
  2653. /* suffix might be updated */
  2654. "tpu_to0",
  2655. "tpu_to0_a",
  2656. "tpu_to1",
  2657. "tpu_to1_a",
  2658. "tpu_to2",
  2659. "tpu_to2_a",
  2660. "tpu_to3",
  2661. "tpu_to3_a",
  2662. };
  2663. static const char * const tsn0_groups[] = {
  2664. "tsn0_link",
  2665. "tsn0_phy_int",
  2666. "tsn0_mdio",
  2667. "tsn0_rgmii",
  2668. "tsn0_txcrefclk",
  2669. "tsn0_avtp_pps",
  2670. "tsn0_avtp_capture",
  2671. "tsn0_avtp_match",
  2672. };
  2673. static const struct sh_pfc_function pinmux_functions[] = {
  2674. SH_PFC_FUNCTION(avb0),
  2675. SH_PFC_FUNCTION(avb1),
  2676. SH_PFC_FUNCTION(avb2),
  2677. SH_PFC_FUNCTION(canfd0),
  2678. SH_PFC_FUNCTION(canfd1),
  2679. SH_PFC_FUNCTION(canfd2),
  2680. SH_PFC_FUNCTION(canfd3),
  2681. SH_PFC_FUNCTION(canfd4),
  2682. SH_PFC_FUNCTION(canfd5),
  2683. SH_PFC_FUNCTION(canfd6),
  2684. SH_PFC_FUNCTION(canfd7),
  2685. SH_PFC_FUNCTION(can_clk),
  2686. SH_PFC_FUNCTION(hscif0),
  2687. SH_PFC_FUNCTION(hscif1),
  2688. SH_PFC_FUNCTION(hscif2),
  2689. SH_PFC_FUNCTION(hscif3),
  2690. SH_PFC_FUNCTION(i2c0),
  2691. SH_PFC_FUNCTION(i2c1),
  2692. SH_PFC_FUNCTION(i2c2),
  2693. SH_PFC_FUNCTION(i2c3),
  2694. SH_PFC_FUNCTION(i2c4),
  2695. SH_PFC_FUNCTION(i2c5),
  2696. SH_PFC_FUNCTION(mmc),
  2697. SH_PFC_FUNCTION(msiof0),
  2698. SH_PFC_FUNCTION(msiof1),
  2699. SH_PFC_FUNCTION(msiof2),
  2700. SH_PFC_FUNCTION(msiof3),
  2701. SH_PFC_FUNCTION(msiof4),
  2702. SH_PFC_FUNCTION(msiof5),
  2703. SH_PFC_FUNCTION(pcie),
  2704. SH_PFC_FUNCTION(pwm0),
  2705. SH_PFC_FUNCTION(pwm1),
  2706. SH_PFC_FUNCTION(pwm2),
  2707. SH_PFC_FUNCTION(pwm3),
  2708. SH_PFC_FUNCTION(pwm4),
  2709. SH_PFC_FUNCTION(pwm5),
  2710. SH_PFC_FUNCTION(pwm6),
  2711. SH_PFC_FUNCTION(pwm7),
  2712. SH_PFC_FUNCTION(pwm8),
  2713. SH_PFC_FUNCTION(pwm9),
  2714. SH_PFC_FUNCTION(qspi0),
  2715. SH_PFC_FUNCTION(qspi1),
  2716. SH_PFC_FUNCTION(scif0),
  2717. SH_PFC_FUNCTION(scif1),
  2718. SH_PFC_FUNCTION(scif3),
  2719. SH_PFC_FUNCTION(scif4),
  2720. SH_PFC_FUNCTION(scif_clk),
  2721. SH_PFC_FUNCTION(tpu),
  2722. SH_PFC_FUNCTION(tsn0),
  2723. };
  2724. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2725. #define F_(x, y) FN_##y
  2726. #define FM(x) FN_##x
  2727. { PINMUX_CFG_REG_VAR("GPSR0", 0xE6050040, 32,
  2728. GROUP(-13, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2729. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2730. GROUP(
  2731. /* GP0_31_19 RESERVED */
  2732. GP_0_18_FN, GPSR0_18,
  2733. GP_0_17_FN, GPSR0_17,
  2734. GP_0_16_FN, GPSR0_16,
  2735. GP_0_15_FN, GPSR0_15,
  2736. GP_0_14_FN, GPSR0_14,
  2737. GP_0_13_FN, GPSR0_13,
  2738. GP_0_12_FN, GPSR0_12,
  2739. GP_0_11_FN, GPSR0_11,
  2740. GP_0_10_FN, GPSR0_10,
  2741. GP_0_9_FN, GPSR0_9,
  2742. GP_0_8_FN, GPSR0_8,
  2743. GP_0_7_FN, GPSR0_7,
  2744. GP_0_6_FN, GPSR0_6,
  2745. GP_0_5_FN, GPSR0_5,
  2746. GP_0_4_FN, GPSR0_4,
  2747. GP_0_3_FN, GPSR0_3,
  2748. GP_0_2_FN, GPSR0_2,
  2749. GP_0_1_FN, GPSR0_1,
  2750. GP_0_0_FN, GPSR0_0, ))
  2751. },
  2752. { PINMUX_CFG_REG("GPSR1", 0xE6050840, 32, 1, GROUP(
  2753. 0, 0,
  2754. 0, 0,
  2755. 0, 0,
  2756. GP_1_28_FN, GPSR1_28,
  2757. GP_1_27_FN, GPSR1_27,
  2758. GP_1_26_FN, GPSR1_26,
  2759. GP_1_25_FN, GPSR1_25,
  2760. GP_1_24_FN, GPSR1_24,
  2761. GP_1_23_FN, GPSR1_23,
  2762. GP_1_22_FN, GPSR1_22,
  2763. GP_1_21_FN, GPSR1_21,
  2764. GP_1_20_FN, GPSR1_20,
  2765. GP_1_19_FN, GPSR1_19,
  2766. GP_1_18_FN, GPSR1_18,
  2767. GP_1_17_FN, GPSR1_17,
  2768. GP_1_16_FN, GPSR1_16,
  2769. GP_1_15_FN, GPSR1_15,
  2770. GP_1_14_FN, GPSR1_14,
  2771. GP_1_13_FN, GPSR1_13,
  2772. GP_1_12_FN, GPSR1_12,
  2773. GP_1_11_FN, GPSR1_11,
  2774. GP_1_10_FN, GPSR1_10,
  2775. GP_1_9_FN, GPSR1_9,
  2776. GP_1_8_FN, GPSR1_8,
  2777. GP_1_7_FN, GPSR1_7,
  2778. GP_1_6_FN, GPSR1_6,
  2779. GP_1_5_FN, GPSR1_5,
  2780. GP_1_4_FN, GPSR1_4,
  2781. GP_1_3_FN, GPSR1_3,
  2782. GP_1_2_FN, GPSR1_2,
  2783. GP_1_1_FN, GPSR1_1,
  2784. GP_1_0_FN, GPSR1_0, ))
  2785. },
  2786. { PINMUX_CFG_REG_VAR("GPSR2", 0xE6058040, 32,
  2787. GROUP(-12, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2788. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2789. GROUP(
  2790. /* GP2_31_20 RESERVED */
  2791. GP_2_19_FN, GPSR2_19,
  2792. GP_2_18_FN, GPSR2_18,
  2793. GP_2_17_FN, GPSR2_17,
  2794. GP_2_16_FN, GPSR2_16,
  2795. GP_2_15_FN, GPSR2_15,
  2796. GP_2_14_FN, GPSR2_14,
  2797. GP_2_13_FN, GPSR2_13,
  2798. GP_2_12_FN, GPSR2_12,
  2799. GP_2_11_FN, GPSR2_11,
  2800. GP_2_10_FN, GPSR2_10,
  2801. GP_2_9_FN, GPSR2_9,
  2802. GP_2_8_FN, GPSR2_8,
  2803. GP_2_7_FN, GPSR2_7,
  2804. GP_2_6_FN, GPSR2_6,
  2805. GP_2_5_FN, GPSR2_5,
  2806. GP_2_4_FN, GPSR2_4,
  2807. GP_2_3_FN, GPSR2_3,
  2808. GP_2_2_FN, GPSR2_2,
  2809. GP_2_1_FN, GPSR2_1,
  2810. GP_2_0_FN, GPSR2_0, ))
  2811. },
  2812. { PINMUX_CFG_REG("GPSR3", 0xE6058840, 32, 1, GROUP(
  2813. 0, 0,
  2814. 0, 0,
  2815. GP_3_29_FN, GPSR3_29,
  2816. GP_3_28_FN, GPSR3_28,
  2817. GP_3_27_FN, GPSR3_27,
  2818. GP_3_26_FN, GPSR3_26,
  2819. GP_3_25_FN, GPSR3_25,
  2820. GP_3_24_FN, GPSR3_24,
  2821. GP_3_23_FN, GPSR3_23,
  2822. GP_3_22_FN, GPSR3_22,
  2823. GP_3_21_FN, GPSR3_21,
  2824. GP_3_20_FN, GPSR3_20,
  2825. GP_3_19_FN, GPSR3_19,
  2826. GP_3_18_FN, GPSR3_18,
  2827. GP_3_17_FN, GPSR3_17,
  2828. GP_3_16_FN, GPSR3_16,
  2829. GP_3_15_FN, GPSR3_15,
  2830. GP_3_14_FN, GPSR3_14,
  2831. GP_3_13_FN, GPSR3_13,
  2832. GP_3_12_FN, GPSR3_12,
  2833. GP_3_11_FN, GPSR3_11,
  2834. GP_3_10_FN, GPSR3_10,
  2835. GP_3_9_FN, GPSR3_9,
  2836. GP_3_8_FN, GPSR3_8,
  2837. GP_3_7_FN, GPSR3_7,
  2838. GP_3_6_FN, GPSR3_6,
  2839. GP_3_5_FN, GPSR3_5,
  2840. GP_3_4_FN, GPSR3_4,
  2841. GP_3_3_FN, GPSR3_3,
  2842. GP_3_2_FN, GPSR3_2,
  2843. GP_3_1_FN, GPSR3_1,
  2844. GP_3_0_FN, GPSR3_0, ))
  2845. },
  2846. { PINMUX_CFG_REG("GPSR4", 0xE6060040, 32, 1, GROUP(
  2847. 0, 0,
  2848. 0, 0,
  2849. 0, 0,
  2850. 0, 0,
  2851. 0, 0,
  2852. 0, 0,
  2853. 0, 0,
  2854. GP_4_24_FN, GPSR4_24,
  2855. GP_4_23_FN, GPSR4_23,
  2856. GP_4_22_FN, GPSR4_22,
  2857. GP_4_21_FN, GPSR4_21,
  2858. GP_4_20_FN, GPSR4_20,
  2859. GP_4_19_FN, GPSR4_19,
  2860. GP_4_18_FN, GPSR4_18,
  2861. GP_4_17_FN, GPSR4_17,
  2862. GP_4_16_FN, GPSR4_16,
  2863. GP_4_15_FN, GPSR4_15,
  2864. GP_4_14_FN, GPSR4_14,
  2865. GP_4_13_FN, GPSR4_13,
  2866. GP_4_12_FN, GPSR4_12,
  2867. GP_4_11_FN, GPSR4_11,
  2868. GP_4_10_FN, GPSR4_10,
  2869. GP_4_9_FN, GPSR4_9,
  2870. GP_4_8_FN, GPSR4_8,
  2871. GP_4_7_FN, GPSR4_7,
  2872. GP_4_6_FN, GPSR4_6,
  2873. GP_4_5_FN, GPSR4_5,
  2874. GP_4_4_FN, GPSR4_4,
  2875. GP_4_3_FN, GPSR4_3,
  2876. GP_4_2_FN, GPSR4_2,
  2877. GP_4_1_FN, GPSR4_1,
  2878. GP_4_0_FN, GPSR4_0, ))
  2879. },
  2880. { PINMUX_CFG_REG_VAR("GPSR5", 0xE6060840, 32,
  2881. GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2882. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2883. GROUP(
  2884. /* GP5_31_21 RESERVED */
  2885. GP_5_20_FN, GPSR5_20,
  2886. GP_5_19_FN, GPSR5_19,
  2887. GP_5_18_FN, GPSR5_18,
  2888. GP_5_17_FN, GPSR5_17,
  2889. GP_5_16_FN, GPSR5_16,
  2890. GP_5_15_FN, GPSR5_15,
  2891. GP_5_14_FN, GPSR5_14,
  2892. GP_5_13_FN, GPSR5_13,
  2893. GP_5_12_FN, GPSR5_12,
  2894. GP_5_11_FN, GPSR5_11,
  2895. GP_5_10_FN, GPSR5_10,
  2896. GP_5_9_FN, GPSR5_9,
  2897. GP_5_8_FN, GPSR5_8,
  2898. GP_5_7_FN, GPSR5_7,
  2899. GP_5_6_FN, GPSR5_6,
  2900. GP_5_5_FN, GPSR5_5,
  2901. GP_5_4_FN, GPSR5_4,
  2902. GP_5_3_FN, GPSR5_3,
  2903. GP_5_2_FN, GPSR5_2,
  2904. GP_5_1_FN, GPSR5_1,
  2905. GP_5_0_FN, GPSR5_0, ))
  2906. },
  2907. { PINMUX_CFG_REG_VAR("GPSR6", 0xE6061040, 32,
  2908. GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2909. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2910. GROUP(
  2911. /* GP6_31_21 RESERVED */
  2912. GP_6_20_FN, GPSR6_20,
  2913. GP_6_19_FN, GPSR6_19,
  2914. GP_6_18_FN, GPSR6_18,
  2915. GP_6_17_FN, GPSR6_17,
  2916. GP_6_16_FN, GPSR6_16,
  2917. GP_6_15_FN, GPSR6_15,
  2918. GP_6_14_FN, GPSR6_14,
  2919. GP_6_13_FN, GPSR6_13,
  2920. GP_6_12_FN, GPSR6_12,
  2921. GP_6_11_FN, GPSR6_11,
  2922. GP_6_10_FN, GPSR6_10,
  2923. GP_6_9_FN, GPSR6_9,
  2924. GP_6_8_FN, GPSR6_8,
  2925. GP_6_7_FN, GPSR6_7,
  2926. GP_6_6_FN, GPSR6_6,
  2927. GP_6_5_FN, GPSR6_5,
  2928. GP_6_4_FN, GPSR6_4,
  2929. GP_6_3_FN, GPSR6_3,
  2930. GP_6_2_FN, GPSR6_2,
  2931. GP_6_1_FN, GPSR6_1,
  2932. GP_6_0_FN, GPSR6_0, ))
  2933. },
  2934. { PINMUX_CFG_REG_VAR("GPSR7", 0xE6061840, 32,
  2935. GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2936. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2937. GROUP(
  2938. /* GP7_31_21 RESERVED */
  2939. GP_7_20_FN, GPSR7_20,
  2940. GP_7_19_FN, GPSR7_19,
  2941. GP_7_18_FN, GPSR7_18,
  2942. GP_7_17_FN, GPSR7_17,
  2943. GP_7_16_FN, GPSR7_16,
  2944. GP_7_15_FN, GPSR7_15,
  2945. GP_7_14_FN, GPSR7_14,
  2946. GP_7_13_FN, GPSR7_13,
  2947. GP_7_12_FN, GPSR7_12,
  2948. GP_7_11_FN, GPSR7_11,
  2949. GP_7_10_FN, GPSR7_10,
  2950. GP_7_9_FN, GPSR7_9,
  2951. GP_7_8_FN, GPSR7_8,
  2952. GP_7_7_FN, GPSR7_7,
  2953. GP_7_6_FN, GPSR7_6,
  2954. GP_7_5_FN, GPSR7_5,
  2955. GP_7_4_FN, GPSR7_4,
  2956. GP_7_3_FN, GPSR7_3,
  2957. GP_7_2_FN, GPSR7_2,
  2958. GP_7_1_FN, GPSR7_1,
  2959. GP_7_0_FN, GPSR7_0, ))
  2960. },
  2961. { PINMUX_CFG_REG_VAR("GPSR8", 0xE6068040, 32,
  2962. GROUP(-18, 1, 1, 1, 1,
  2963. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2964. GROUP(
  2965. /* GP8_31_14 RESERVED */
  2966. GP_8_13_FN, GPSR8_13,
  2967. GP_8_12_FN, GPSR8_12,
  2968. GP_8_11_FN, GPSR8_11,
  2969. GP_8_10_FN, GPSR8_10,
  2970. GP_8_9_FN, GPSR8_9,
  2971. GP_8_8_FN, GPSR8_8,
  2972. GP_8_7_FN, GPSR8_7,
  2973. GP_8_6_FN, GPSR8_6,
  2974. GP_8_5_FN, GPSR8_5,
  2975. GP_8_4_FN, GPSR8_4,
  2976. GP_8_3_FN, GPSR8_3,
  2977. GP_8_2_FN, GPSR8_2,
  2978. GP_8_1_FN, GPSR8_1,
  2979. GP_8_0_FN, GPSR8_0, ))
  2980. },
  2981. #undef F_
  2982. #undef FM
  2983. #define F_(x, y) x,
  2984. #define FM(x) FN_##x,
  2985. { PINMUX_CFG_REG("IP0SR0", 0xE6050060, 32, 4, GROUP(
  2986. IP0SR0_31_28
  2987. IP0SR0_27_24
  2988. IP0SR0_23_20
  2989. IP0SR0_19_16
  2990. IP0SR0_15_12
  2991. IP0SR0_11_8
  2992. IP0SR0_7_4
  2993. IP0SR0_3_0))
  2994. },
  2995. { PINMUX_CFG_REG("IP1SR0", 0xE6050064, 32, 4, GROUP(
  2996. IP1SR0_31_28
  2997. IP1SR0_27_24
  2998. IP1SR0_23_20
  2999. IP1SR0_19_16
  3000. IP1SR0_15_12
  3001. IP1SR0_11_8
  3002. IP1SR0_7_4
  3003. IP1SR0_3_0))
  3004. },
  3005. { PINMUX_CFG_REG_VAR("IP2SR0", 0xE6050068, 32,
  3006. GROUP(-20, 4, 4, 4),
  3007. GROUP(
  3008. /* IP2SR0_31_12 RESERVED */
  3009. IP2SR0_11_8
  3010. IP2SR0_7_4
  3011. IP2SR0_3_0))
  3012. },
  3013. { PINMUX_CFG_REG("IP0SR1", 0xE6050860, 32, 4, GROUP(
  3014. IP0SR1_31_28
  3015. IP0SR1_27_24
  3016. IP0SR1_23_20
  3017. IP0SR1_19_16
  3018. IP0SR1_15_12
  3019. IP0SR1_11_8
  3020. IP0SR1_7_4
  3021. IP0SR1_3_0))
  3022. },
  3023. { PINMUX_CFG_REG("IP1SR1", 0xE6050864, 32, 4, GROUP(
  3024. IP1SR1_31_28
  3025. IP1SR1_27_24
  3026. IP1SR1_23_20
  3027. IP1SR1_19_16
  3028. IP1SR1_15_12
  3029. IP1SR1_11_8
  3030. IP1SR1_7_4
  3031. IP1SR1_3_0))
  3032. },
  3033. { PINMUX_CFG_REG("IP2SR1", 0xE6050868, 32, 4, GROUP(
  3034. IP2SR1_31_28
  3035. IP2SR1_27_24
  3036. IP2SR1_23_20
  3037. IP2SR1_19_16
  3038. IP2SR1_15_12
  3039. IP2SR1_11_8
  3040. IP2SR1_7_4
  3041. IP2SR1_3_0))
  3042. },
  3043. { PINMUX_CFG_REG_VAR("IP3SR1", 0xE605086C, 32,
  3044. GROUP(-12, 4, 4, 4, 4, 4),
  3045. GROUP(
  3046. /* IP3SR1_31_20 RESERVED */
  3047. IP3SR1_19_16
  3048. IP3SR1_15_12
  3049. IP3SR1_11_8
  3050. IP3SR1_7_4
  3051. IP3SR1_3_0))
  3052. },
  3053. { PINMUX_CFG_REG("IP0SR2", 0xE6058060, 32, 4, GROUP(
  3054. IP0SR2_31_28
  3055. IP0SR2_27_24
  3056. IP0SR2_23_20
  3057. IP0SR2_19_16
  3058. IP0SR2_15_12
  3059. IP0SR2_11_8
  3060. IP0SR2_7_4
  3061. IP0SR2_3_0))
  3062. },
  3063. { PINMUX_CFG_REG("IP1SR2", 0xE6058064, 32, 4, GROUP(
  3064. IP1SR2_31_28
  3065. IP1SR2_27_24
  3066. IP1SR2_23_20
  3067. IP1SR2_19_16
  3068. IP1SR2_15_12
  3069. IP1SR2_11_8
  3070. IP1SR2_7_4
  3071. IP1SR2_3_0))
  3072. },
  3073. { PINMUX_CFG_REG_VAR("IP2SR2", 0xE6058068, 32,
  3074. GROUP(-16, 4, 4, 4, 4),
  3075. GROUP(
  3076. /* IP2SR2_31_16 RESERVED */
  3077. IP2SR2_15_12
  3078. IP2SR2_11_8
  3079. IP2SR2_7_4
  3080. IP2SR2_3_0))
  3081. },
  3082. { PINMUX_CFG_REG("IP0SR3", 0xE6058860, 32, 4, GROUP(
  3083. IP0SR3_31_28
  3084. IP0SR3_27_24
  3085. IP0SR3_23_20
  3086. IP0SR3_19_16
  3087. IP0SR3_15_12
  3088. IP0SR3_11_8
  3089. IP0SR3_7_4
  3090. IP0SR3_3_0))
  3091. },
  3092. { PINMUX_CFG_REG("IP1SR3", 0xE6058864, 32, 4, GROUP(
  3093. IP1SR3_31_28
  3094. IP1SR3_27_24
  3095. IP1SR3_23_20
  3096. IP1SR3_19_16
  3097. IP1SR3_15_12
  3098. IP1SR3_11_8
  3099. IP1SR3_7_4
  3100. IP1SR3_3_0))
  3101. },
  3102. { PINMUX_CFG_REG("IP2SR3", 0xE6058868, 32, 4, GROUP(
  3103. IP2SR3_31_28
  3104. IP2SR3_27_24
  3105. IP2SR3_23_20
  3106. IP2SR3_19_16
  3107. IP2SR3_15_12
  3108. IP2SR3_11_8
  3109. IP2SR3_7_4
  3110. IP2SR3_3_0))
  3111. },
  3112. { PINMUX_CFG_REG_VAR("IP3SR3", 0xE605886C, 32,
  3113. GROUP(-8, 4, 4, 4, 4, 4, 4),
  3114. GROUP(
  3115. /* IP3SR3_31_24 RESERVED */
  3116. IP3SR3_23_20
  3117. IP3SR3_19_16
  3118. IP3SR3_15_12
  3119. IP3SR3_11_8
  3120. IP3SR3_7_4
  3121. IP3SR3_3_0))
  3122. },
  3123. { PINMUX_CFG_REG_VAR("IP0SR4", 0xE6060060, 32,
  3124. GROUP(4, 4, 4, 4, 4, 4, 4, 4),
  3125. GROUP(
  3126. IP0SR4_31_28
  3127. IP0SR4_27_24
  3128. IP0SR4_23_20
  3129. IP0SR4_19_16
  3130. IP0SR4_15_12
  3131. IP0SR4_11_8
  3132. IP0SR4_7_4
  3133. IP0SR4_3_0))
  3134. },
  3135. { PINMUX_CFG_REG_VAR("IP1SR4", 0xE6060064, 32,
  3136. GROUP(4, 4, 4, 4, 4, 4, 4, 4),
  3137. GROUP(
  3138. IP1SR4_31_28
  3139. IP1SR4_27_24
  3140. IP1SR4_23_20
  3141. IP1SR4_19_16
  3142. IP1SR4_15_12
  3143. IP1SR4_11_8
  3144. IP1SR4_7_4
  3145. IP1SR4_3_0))
  3146. },
  3147. { PINMUX_CFG_REG_VAR("IP2SR4", 0xE6060068, 32,
  3148. GROUP(4, 4, 4, 4, 4, 4, 4, 4),
  3149. GROUP(
  3150. IP2SR4_31_28
  3151. IP2SR4_27_24
  3152. IP2SR4_23_20
  3153. IP2SR4_19_16
  3154. IP2SR4_15_12
  3155. IP2SR4_11_8
  3156. IP2SR4_7_4
  3157. IP2SR4_3_0))
  3158. },
  3159. { PINMUX_CFG_REG_VAR("IP3SR4", 0xE606006C, 32,
  3160. GROUP(-28, 4),
  3161. GROUP(
  3162. /* IP3SR4_31_4 RESERVED */
  3163. IP3SR4_3_0))
  3164. },
  3165. { PINMUX_CFG_REG_VAR("IP0SR5", 0xE6060860, 32,
  3166. GROUP(4, 4, 4, 4, 4, 4, 4, 4),
  3167. GROUP(
  3168. IP0SR5_31_28
  3169. IP0SR5_27_24
  3170. IP0SR5_23_20
  3171. IP0SR5_19_16
  3172. IP0SR5_15_12
  3173. IP0SR5_11_8
  3174. IP0SR5_7_4
  3175. IP0SR5_3_0))
  3176. },
  3177. { PINMUX_CFG_REG_VAR("IP1SR5", 0xE6060864, 32,
  3178. GROUP(4, 4, 4, 4, 4, 4, 4, 4),
  3179. GROUP(
  3180. IP1SR5_31_28
  3181. IP1SR5_27_24
  3182. IP1SR5_23_20
  3183. IP1SR5_19_16
  3184. IP1SR5_15_12
  3185. IP1SR5_11_8
  3186. IP1SR5_7_4
  3187. IP1SR5_3_0))
  3188. },
  3189. { PINMUX_CFG_REG_VAR("IP2SR5", 0xE6060868, 32,
  3190. GROUP(-12, 4, 4, 4, 4, 4),
  3191. GROUP(
  3192. /* IP2SR5_31_20 RESERVED */
  3193. IP2SR5_19_16
  3194. IP2SR5_15_12
  3195. IP2SR5_11_8
  3196. IP2SR5_7_4
  3197. IP2SR5_3_0))
  3198. },
  3199. { PINMUX_CFG_REG("IP0SR6", 0xE6061060, 32, 4, GROUP(
  3200. IP0SR6_31_28
  3201. IP0SR6_27_24
  3202. IP0SR6_23_20
  3203. IP0SR6_19_16
  3204. IP0SR6_15_12
  3205. IP0SR6_11_8
  3206. IP0SR6_7_4
  3207. IP0SR6_3_0))
  3208. },
  3209. { PINMUX_CFG_REG("IP1SR6", 0xE6061064, 32, 4, GROUP(
  3210. IP1SR6_31_28
  3211. IP1SR6_27_24
  3212. IP1SR6_23_20
  3213. IP1SR6_19_16
  3214. IP1SR6_15_12
  3215. IP1SR6_11_8
  3216. IP1SR6_7_4
  3217. IP1SR6_3_0))
  3218. },
  3219. { PINMUX_CFG_REG_VAR("IP2SR6", 0xE6061068, 32,
  3220. GROUP(-12, 4, 4, 4, 4, 4),
  3221. GROUP(
  3222. /* IP2SR6_31_20 RESERVED */
  3223. IP2SR6_19_16
  3224. IP2SR6_15_12
  3225. IP2SR6_11_8
  3226. IP2SR6_7_4
  3227. IP2SR6_3_0))
  3228. },
  3229. { PINMUX_CFG_REG("IP0SR7", 0xE6061860, 32, 4, GROUP(
  3230. IP0SR7_31_28
  3231. IP0SR7_27_24
  3232. IP0SR7_23_20
  3233. IP0SR7_19_16
  3234. IP0SR7_15_12
  3235. IP0SR7_11_8
  3236. IP0SR7_7_4
  3237. IP0SR7_3_0))
  3238. },
  3239. { PINMUX_CFG_REG("IP1SR7", 0xE6061864, 32, 4, GROUP(
  3240. IP1SR7_31_28
  3241. IP1SR7_27_24
  3242. IP1SR7_23_20
  3243. IP1SR7_19_16
  3244. IP1SR7_15_12
  3245. IP1SR7_11_8
  3246. IP1SR7_7_4
  3247. IP1SR7_3_0))
  3248. },
  3249. { PINMUX_CFG_REG_VAR("IP2SR7", 0xE6061868, 32,
  3250. GROUP(-12, 4, 4, 4, 4, 4),
  3251. GROUP(
  3252. /* IP2SR7_31_20 RESERVED */
  3253. IP2SR7_19_16
  3254. IP2SR7_15_12
  3255. IP2SR7_11_8
  3256. IP2SR7_7_4
  3257. IP2SR7_3_0))
  3258. },
  3259. { PINMUX_CFG_REG("IP0SR8", 0xE6068060, 32, 4, GROUP(
  3260. IP0SR8_31_28
  3261. IP0SR8_27_24
  3262. IP0SR8_23_20
  3263. IP0SR8_19_16
  3264. IP0SR8_15_12
  3265. IP0SR8_11_8
  3266. IP0SR8_7_4
  3267. IP0SR8_3_0))
  3268. },
  3269. { PINMUX_CFG_REG_VAR("IP1SR8", 0xE6068064, 32,
  3270. GROUP(-8, 4, 4, 4, 4, 4, 4),
  3271. GROUP(
  3272. /* IP1SR8_31_24 RESERVED */
  3273. IP1SR8_23_20
  3274. IP1SR8_19_16
  3275. IP1SR8_15_12
  3276. IP1SR8_11_8
  3277. IP1SR8_7_4
  3278. IP1SR8_3_0))
  3279. },
  3280. #undef F_
  3281. #undef FM
  3282. #define F_(x, y) x,
  3283. #define FM(x) FN_##x,
  3284. { PINMUX_CFG_REG_VAR("MOD_SEL8", 0xE6068100, 32,
  3285. GROUP(-20, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  3286. GROUP(
  3287. /* RESERVED 31-12 */
  3288. MOD_SEL8_11
  3289. MOD_SEL8_10
  3290. MOD_SEL8_9
  3291. MOD_SEL8_8
  3292. MOD_SEL8_7
  3293. MOD_SEL8_6
  3294. MOD_SEL8_5
  3295. MOD_SEL8_4
  3296. MOD_SEL8_3
  3297. MOD_SEL8_2
  3298. MOD_SEL8_1
  3299. MOD_SEL8_0))
  3300. },
  3301. { },
  3302. };
  3303. static const struct pinmux_drive_reg pinmux_drive_regs[] = {
  3304. { PINMUX_DRIVE_REG("DRV0CTRL0", 0xE6050080) {
  3305. { RCAR_GP_PIN(0, 7), 28, 3 }, /* MSIOF5_SS2 */
  3306. { RCAR_GP_PIN(0, 6), 24, 3 }, /* IRQ0 */
  3307. { RCAR_GP_PIN(0, 5), 20, 3 }, /* IRQ1 */
  3308. { RCAR_GP_PIN(0, 4), 16, 3 }, /* IRQ2 */
  3309. { RCAR_GP_PIN(0, 3), 12, 3 }, /* IRQ3 */
  3310. { RCAR_GP_PIN(0, 2), 8, 3 }, /* GP0_02 */
  3311. { RCAR_GP_PIN(0, 1), 4, 3 }, /* GP0_01 */
  3312. { RCAR_GP_PIN(0, 0), 0, 3 }, /* GP0_00 */
  3313. } },
  3314. { PINMUX_DRIVE_REG("DRV1CTRL0", 0xE6050084) {
  3315. { RCAR_GP_PIN(0, 15), 28, 3 }, /* MSIOF2_SYNC */
  3316. { RCAR_GP_PIN(0, 14), 24, 3 }, /* MSIOF2_SS1 */
  3317. { RCAR_GP_PIN(0, 13), 20, 3 }, /* MSIOF2_SS2 */
  3318. { RCAR_GP_PIN(0, 12), 16, 3 }, /* MSIOF5_RXD */
  3319. { RCAR_GP_PIN(0, 11), 12, 3 }, /* MSIOF5_SCK */
  3320. { RCAR_GP_PIN(0, 10), 8, 3 }, /* MSIOF5_TXD */
  3321. { RCAR_GP_PIN(0, 9), 4, 3 }, /* MSIOF5_SYNC */
  3322. { RCAR_GP_PIN(0, 8), 0, 3 }, /* MSIOF5_SS1 */
  3323. } },
  3324. { PINMUX_DRIVE_REG("DRV2CTRL0", 0xE6050088) {
  3325. { RCAR_GP_PIN(0, 18), 8, 3 }, /* MSIOF2_RXD */
  3326. { RCAR_GP_PIN(0, 17), 4, 3 }, /* MSIOF2_SCK */
  3327. { RCAR_GP_PIN(0, 16), 0, 3 }, /* MSIOF2_TXD */
  3328. } },
  3329. { PINMUX_DRIVE_REG("DRV0CTRL1", 0xE6050880) {
  3330. { RCAR_GP_PIN(1, 7), 28, 3 }, /* MSIOF0_SS1 */
  3331. { RCAR_GP_PIN(1, 6), 24, 3 }, /* MSIOF0_SS2 */
  3332. { RCAR_GP_PIN(1, 5), 20, 3 }, /* MSIOF1_RXD */
  3333. { RCAR_GP_PIN(1, 4), 16, 3 }, /* MSIOF1_TXD */
  3334. { RCAR_GP_PIN(1, 3), 12, 3 }, /* MSIOF1_SCK */
  3335. { RCAR_GP_PIN(1, 2), 8, 3 }, /* MSIOF1_SYNC */
  3336. { RCAR_GP_PIN(1, 1), 4, 3 }, /* MSIOF1_SS1 */
  3337. { RCAR_GP_PIN(1, 0), 0, 3 }, /* MSIOF1_SS2 */
  3338. } },
  3339. { PINMUX_DRIVE_REG("DRV1CTRL1", 0xE6050884) {
  3340. { RCAR_GP_PIN(1, 15), 28, 3 }, /* HSCK0 */
  3341. { RCAR_GP_PIN(1, 14), 24, 3 }, /* HRTS0_N */
  3342. { RCAR_GP_PIN(1, 13), 20, 3 }, /* HCTS0_N */
  3343. { RCAR_GP_PIN(1, 12), 16, 3 }, /* HTX0 */
  3344. { RCAR_GP_PIN(1, 11), 12, 3 }, /* MSIOF0_RXD */
  3345. { RCAR_GP_PIN(1, 10), 8, 3 }, /* MSIOF0_SCK */
  3346. { RCAR_GP_PIN(1, 9), 4, 3 }, /* MSIOF0_TXD */
  3347. { RCAR_GP_PIN(1, 8), 0, 3 }, /* MSIOF0_SYNC */
  3348. } },
  3349. { PINMUX_DRIVE_REG("DRV2CTRL1", 0xE6050888) {
  3350. { RCAR_GP_PIN(1, 23), 28, 3 }, /* GP1_23 */
  3351. { RCAR_GP_PIN(1, 22), 24, 3 }, /* AUDIO_CLKIN */
  3352. { RCAR_GP_PIN(1, 21), 20, 3 }, /* AUDIO_CLKOUT */
  3353. { RCAR_GP_PIN(1, 20), 16, 3 }, /* SSI_SD */
  3354. { RCAR_GP_PIN(1, 19), 12, 3 }, /* SSI_WS */
  3355. { RCAR_GP_PIN(1, 18), 8, 3 }, /* SSI_SCK */
  3356. { RCAR_GP_PIN(1, 17), 4, 3 }, /* SCIF_CLK */
  3357. { RCAR_GP_PIN(1, 16), 0, 3 }, /* HRX0 */
  3358. } },
  3359. { PINMUX_DRIVE_REG("DRV3CTRL1", 0xE605088C) {
  3360. { RCAR_GP_PIN(1, 28), 16, 3 }, /* HTX3 */
  3361. { RCAR_GP_PIN(1, 27), 12, 3 }, /* HCTS3_N */
  3362. { RCAR_GP_PIN(1, 26), 8, 3 }, /* HRTS3_N */
  3363. { RCAR_GP_PIN(1, 25), 4, 3 }, /* HSCK3 */
  3364. { RCAR_GP_PIN(1, 24), 0, 3 }, /* HRX3 */
  3365. } },
  3366. { PINMUX_DRIVE_REG("DRV0CTRL2", 0xE6058080) {
  3367. { RCAR_GP_PIN(2, 7), 28, 3 }, /* TPU0TO1 */
  3368. { RCAR_GP_PIN(2, 6), 24, 3 }, /* FXR_TXDB */
  3369. { RCAR_GP_PIN(2, 5), 20, 3 }, /* FXR_TXENB_N */
  3370. { RCAR_GP_PIN(2, 4), 16, 3 }, /* RXDB_EXTFXR */
  3371. { RCAR_GP_PIN(2, 3), 12, 3 }, /* CLK_EXTFXR */
  3372. { RCAR_GP_PIN(2, 2), 8, 3 }, /* RXDA_EXTFXR */
  3373. { RCAR_GP_PIN(2, 1), 4, 3 }, /* FXR_TXENA_N */
  3374. { RCAR_GP_PIN(2, 0), 0, 3 }, /* FXR_TXDA */
  3375. } },
  3376. { PINMUX_DRIVE_REG("DRV1CTRL2", 0xE6058084) {
  3377. { RCAR_GP_PIN(2, 15), 28, 3 }, /* CANFD3_RX */
  3378. { RCAR_GP_PIN(2, 14), 24, 3 }, /* CANFD3_TX */
  3379. { RCAR_GP_PIN(2, 13), 20, 3 }, /* CANFD2_RX */
  3380. { RCAR_GP_PIN(2, 12), 16, 3 }, /* CANFD2_TX */
  3381. { RCAR_GP_PIN(2, 11), 12, 3 }, /* CANFD0_RX */
  3382. { RCAR_GP_PIN(2, 10), 8, 3 }, /* CANFD0_TX */
  3383. { RCAR_GP_PIN(2, 9), 4, 3 }, /* CAN_CLK */
  3384. { RCAR_GP_PIN(2, 8), 0, 3 }, /* TPU0TO0 */
  3385. } },
  3386. { PINMUX_DRIVE_REG("DRV2CTRL2", 0xE6058088) {
  3387. { RCAR_GP_PIN(2, 19), 12, 3 }, /* CANFD7_RX */
  3388. { RCAR_GP_PIN(2, 18), 8, 3 }, /* CANFD7_TX */
  3389. { RCAR_GP_PIN(2, 17), 4, 3 }, /* CANFD4_RX */
  3390. { RCAR_GP_PIN(2, 16), 0, 3 }, /* CANFD4_TX */
  3391. } },
  3392. { PINMUX_DRIVE_REG("DRV0CTRL3", 0xE6058880) {
  3393. { RCAR_GP_PIN(3, 7), 28, 3 }, /* MMC_D4 */
  3394. { RCAR_GP_PIN(3, 6), 24, 3 }, /* MMC_D5 */
  3395. { RCAR_GP_PIN(3, 5), 20, 3 }, /* MMC_SD_D3 */
  3396. { RCAR_GP_PIN(3, 4), 16, 3 }, /* MMC_DS */
  3397. { RCAR_GP_PIN(3, 3), 12, 3 }, /* MMC_SD_CLK */
  3398. { RCAR_GP_PIN(3, 2), 8, 3 }, /* MMC_SD_D2 */
  3399. { RCAR_GP_PIN(3, 1), 4, 3 }, /* MMC_SD_D0 */
  3400. { RCAR_GP_PIN(3, 0), 0, 3 }, /* MMC_SD_D1 */
  3401. } },
  3402. { PINMUX_DRIVE_REG("DRV1CTRL3", 0xE6058884) {
  3403. { RCAR_GP_PIN(3, 15), 28, 2 }, /* QSPI0_SSL */
  3404. { RCAR_GP_PIN(3, 14), 24, 2 }, /* IPC_CLKOUT */
  3405. { RCAR_GP_PIN(3, 13), 20, 2 }, /* IPC_CLKIN */
  3406. { RCAR_GP_PIN(3, 12), 16, 3 }, /* SD_WP */
  3407. { RCAR_GP_PIN(3, 11), 12, 3 }, /* SD_CD */
  3408. { RCAR_GP_PIN(3, 10), 8, 3 }, /* MMC_SD_CMD */
  3409. { RCAR_GP_PIN(3, 9), 4, 3 }, /* MMC_D6*/
  3410. { RCAR_GP_PIN(3, 8), 0, 3 }, /* MMC_D7 */
  3411. } },
  3412. { PINMUX_DRIVE_REG("DRV2CTRL3", 0xE6058888) {
  3413. { RCAR_GP_PIN(3, 23), 28, 2 }, /* QSPI1_MISO_IO1 */
  3414. { RCAR_GP_PIN(3, 22), 24, 2 }, /* QSPI1_SPCLK */
  3415. { RCAR_GP_PIN(3, 21), 20, 2 }, /* QSPI1_MOSI_IO0 */
  3416. { RCAR_GP_PIN(3, 20), 16, 2 }, /* QSPI0_SPCLK */
  3417. { RCAR_GP_PIN(3, 19), 12, 2 }, /* QSPI0_MOSI_IO0 */
  3418. { RCAR_GP_PIN(3, 18), 8, 2 }, /* QSPI0_MISO_IO1 */
  3419. { RCAR_GP_PIN(3, 17), 4, 2 }, /* QSPI0_IO2 */
  3420. { RCAR_GP_PIN(3, 16), 0, 2 }, /* QSPI0_IO3 */
  3421. } },
  3422. { PINMUX_DRIVE_REG("DRV3CTRL3", 0xE605888C) {
  3423. { RCAR_GP_PIN(3, 29), 20, 2 }, /* RPC_INT_N */
  3424. { RCAR_GP_PIN(3, 28), 16, 2 }, /* RPC_WP_N */
  3425. { RCAR_GP_PIN(3, 27), 12, 2 }, /* RPC_RESET_N */
  3426. { RCAR_GP_PIN(3, 26), 8, 2 }, /* QSPI1_IO3 */
  3427. { RCAR_GP_PIN(3, 25), 4, 2 }, /* QSPI1_SSL */
  3428. { RCAR_GP_PIN(3, 24), 0, 2 }, /* QSPI1_IO2 */
  3429. } },
  3430. { PINMUX_DRIVE_REG("DRV0CTRL4", 0xE6060080) {
  3431. { RCAR_GP_PIN(4, 7), 28, 3 }, /* TSN0_RX_CTL */
  3432. { RCAR_GP_PIN(4, 6), 24, 3 }, /* TSN0_AVTP_CAPTURE */
  3433. { RCAR_GP_PIN(4, 5), 20, 3 }, /* TSN0_AVTP_MATCH */
  3434. { RCAR_GP_PIN(4, 4), 16, 3 }, /* TSN0_LINK */
  3435. { RCAR_GP_PIN(4, 3), 12, 3 }, /* TSN0_PHY_INT */
  3436. { RCAR_GP_PIN(4, 2), 8, 3 }, /* TSN0_AVTP_PPS1 */
  3437. { RCAR_GP_PIN(4, 1), 4, 3 }, /* TSN0_MDC */
  3438. { RCAR_GP_PIN(4, 0), 0, 3 }, /* TSN0_MDIO */
  3439. } },
  3440. { PINMUX_DRIVE_REG("DRV1CTRL4", 0xE6060084) {
  3441. { RCAR_GP_PIN(4, 15), 28, 3 }, /* TSN0_TD0 */
  3442. { RCAR_GP_PIN(4, 14), 24, 3 }, /* TSN0_TD1 */
  3443. { RCAR_GP_PIN(4, 13), 20, 3 }, /* TSN0_RD1 */
  3444. { RCAR_GP_PIN(4, 12), 16, 3 }, /* TSN0_TXC */
  3445. { RCAR_GP_PIN(4, 11), 12, 3 }, /* TSN0_RXC */
  3446. { RCAR_GP_PIN(4, 10), 8, 3 }, /* TSN0_RD0 */
  3447. { RCAR_GP_PIN(4, 9), 4, 3 }, /* TSN0_TX_CTL */
  3448. { RCAR_GP_PIN(4, 8), 0, 3 }, /* TSN0_AVTP_PPS0 */
  3449. } },
  3450. { PINMUX_DRIVE_REG("DRV2CTRL4", 0xE6060088) {
  3451. { RCAR_GP_PIN(4, 23), 28, 3 }, /* AVS0 */
  3452. { RCAR_GP_PIN(4, 22), 24, 3 }, /* PCIE1_CLKREQ_N */
  3453. { RCAR_GP_PIN(4, 21), 20, 3 }, /* PCIE0_CLKREQ_N */
  3454. { RCAR_GP_PIN(4, 20), 16, 3 }, /* TSN0_TXCREFCLK */
  3455. { RCAR_GP_PIN(4, 19), 12, 3 }, /* TSN0_TD2 */
  3456. { RCAR_GP_PIN(4, 18), 8, 3 }, /* TSN0_TD3 */
  3457. { RCAR_GP_PIN(4, 17), 4, 3 }, /* TSN0_RD2 */
  3458. { RCAR_GP_PIN(4, 16), 0, 3 }, /* TSN0_RD3 */
  3459. } },
  3460. { PINMUX_DRIVE_REG("DRV3CTRL4", 0xE606008C) {
  3461. { RCAR_GP_PIN(4, 24), 0, 3 }, /* AVS1 */
  3462. } },
  3463. { PINMUX_DRIVE_REG("DRV0CTRL5", 0xE6060880) {
  3464. { RCAR_GP_PIN(5, 7), 28, 3 }, /* AVB2_TXCREFCLK */
  3465. { RCAR_GP_PIN(5, 6), 24, 3 }, /* AVB2_MDC */
  3466. { RCAR_GP_PIN(5, 5), 20, 3 }, /* AVB2_MAGIC */
  3467. { RCAR_GP_PIN(5, 4), 16, 3 }, /* AVB2_PHY_INT */
  3468. { RCAR_GP_PIN(5, 3), 12, 3 }, /* AVB2_LINK */
  3469. { RCAR_GP_PIN(5, 2), 8, 3 }, /* AVB2_AVTP_MATCH */
  3470. { RCAR_GP_PIN(5, 1), 4, 3 }, /* AVB2_AVTP_CAPTURE */
  3471. { RCAR_GP_PIN(5, 0), 0, 3 }, /* AVB2_AVTP_PPS */
  3472. } },
  3473. { PINMUX_DRIVE_REG("DRV1CTRL5", 0xE6060884) {
  3474. { RCAR_GP_PIN(5, 15), 28, 3 }, /* AVB2_TD0 */
  3475. { RCAR_GP_PIN(5, 14), 24, 3 }, /* AVB2_RD1 */
  3476. { RCAR_GP_PIN(5, 13), 20, 3 }, /* AVB2_RD2 */
  3477. { RCAR_GP_PIN(5, 12), 16, 3 }, /* AVB2_TD1 */
  3478. { RCAR_GP_PIN(5, 11), 12, 3 }, /* AVB2_TD2 */
  3479. { RCAR_GP_PIN(5, 10), 8, 3 }, /* AVB2_MDIO */
  3480. { RCAR_GP_PIN(5, 9), 4, 3 }, /* AVB2_RD3 */
  3481. { RCAR_GP_PIN(5, 8), 0, 3 }, /* AVB2_TD3 */
  3482. } },
  3483. { PINMUX_DRIVE_REG("DRV2CTRL5", 0xE6060888) {
  3484. { RCAR_GP_PIN(5, 20), 16, 3 }, /* AVB2_RX_CTL */
  3485. { RCAR_GP_PIN(5, 19), 12, 3 }, /* AVB2_TX_CTL */
  3486. { RCAR_GP_PIN(5, 18), 8, 3 }, /* AVB2_RXC */
  3487. { RCAR_GP_PIN(5, 17), 4, 3 }, /* AVB2_RD0 */
  3488. { RCAR_GP_PIN(5, 16), 0, 3 }, /* AVB2_TXC */
  3489. } },
  3490. { PINMUX_DRIVE_REG("DRV0CTRL6", 0xE6061080) {
  3491. { RCAR_GP_PIN(6, 7), 28, 3 }, /* AVB1_TX_CTL */
  3492. { RCAR_GP_PIN(6, 6), 24, 3 }, /* AVB1_TXC */
  3493. { RCAR_GP_PIN(6, 5), 20, 3 }, /* AVB1_AVTP_MATCH */
  3494. { RCAR_GP_PIN(6, 4), 16, 3 }, /* AVB1_LINK */
  3495. { RCAR_GP_PIN(6, 3), 12, 3 }, /* AVB1_PHY_INT */
  3496. { RCAR_GP_PIN(6, 2), 8, 3 }, /* AVB1_MDC */
  3497. { RCAR_GP_PIN(6, 1), 4, 3 }, /* AVB1_MAGIC */
  3498. { RCAR_GP_PIN(6, 0), 0, 3 }, /* AVB1_MDIO */
  3499. } },
  3500. { PINMUX_DRIVE_REG("DRV1CTRL6", 0xE6061084) {
  3501. { RCAR_GP_PIN(6, 15), 28, 3 }, /* AVB1_RD0 */
  3502. { RCAR_GP_PIN(6, 14), 24, 3 }, /* AVB1_RD1 */
  3503. { RCAR_GP_PIN(6, 13), 20, 3 }, /* AVB1_TD0 */
  3504. { RCAR_GP_PIN(6, 12), 16, 3 }, /* AVB1_TD1 */
  3505. { RCAR_GP_PIN(6, 11), 12, 3 }, /* AVB1_AVTP_CAPTURE */
  3506. { RCAR_GP_PIN(6, 10), 8, 3 }, /* AVB1_AVTP_PPS */
  3507. { RCAR_GP_PIN(6, 9), 4, 3 }, /* AVB1_RX_CTL */
  3508. { RCAR_GP_PIN(6, 8), 0, 3 }, /* AVB1_RXC */
  3509. } },
  3510. { PINMUX_DRIVE_REG("DRV2CTRL6", 0xE6061088) {
  3511. { RCAR_GP_PIN(6, 20), 16, 3 }, /* AVB1_TXCREFCLK */
  3512. { RCAR_GP_PIN(6, 19), 12, 3 }, /* AVB1_RD3 */
  3513. { RCAR_GP_PIN(6, 18), 8, 3 }, /* AVB1_TD3 */
  3514. { RCAR_GP_PIN(6, 17), 4, 3 }, /* AVB1_RD2 */
  3515. { RCAR_GP_PIN(6, 16), 0, 3 }, /* AVB1_TD2 */
  3516. } },
  3517. { PINMUX_DRIVE_REG("DRV0CTRL7", 0xE6061880) {
  3518. { RCAR_GP_PIN(7, 7), 28, 3 }, /* AVB0_TD1 */
  3519. { RCAR_GP_PIN(7, 6), 24, 3 }, /* AVB0_TD2 */
  3520. { RCAR_GP_PIN(7, 5), 20, 3 }, /* AVB0_PHY_INT */
  3521. { RCAR_GP_PIN(7, 4), 16, 3 }, /* AVB0_LINK */
  3522. { RCAR_GP_PIN(7, 3), 12, 3 }, /* AVB0_TD3 */
  3523. { RCAR_GP_PIN(7, 2), 8, 3 }, /* AVB0_AVTP_MATCH */
  3524. { RCAR_GP_PIN(7, 1), 4, 3 }, /* AVB0_AVTP_CAPTURE */
  3525. { RCAR_GP_PIN(7, 0), 0, 3 }, /* AVB0_AVTP_PPS */
  3526. } },
  3527. { PINMUX_DRIVE_REG("DRV1CTRL7", 0xE6061884) {
  3528. { RCAR_GP_PIN(7, 15), 28, 3 }, /* AVB0_TXC */
  3529. { RCAR_GP_PIN(7, 14), 24, 3 }, /* AVB0_MDIO */
  3530. { RCAR_GP_PIN(7, 13), 20, 3 }, /* AVB0_MDC */
  3531. { RCAR_GP_PIN(7, 12), 16, 3 }, /* AVB0_RD2 */
  3532. { RCAR_GP_PIN(7, 11), 12, 3 }, /* AVB0_TD0 */
  3533. { RCAR_GP_PIN(7, 10), 8, 3 }, /* AVB0_MAGIC */
  3534. { RCAR_GP_PIN(7, 9), 4, 3 }, /* AVB0_TXCREFCLK */
  3535. { RCAR_GP_PIN(7, 8), 0, 3 }, /* AVB0_RD3 */
  3536. } },
  3537. { PINMUX_DRIVE_REG("DRV2CTRL7", 0xE6061888) {
  3538. { RCAR_GP_PIN(7, 20), 16, 3 }, /* AVB0_RX_CTL */
  3539. { RCAR_GP_PIN(7, 19), 12, 3 }, /* AVB0_RXC */
  3540. { RCAR_GP_PIN(7, 18), 8, 3 }, /* AVB0_RD0 */
  3541. { RCAR_GP_PIN(7, 17), 4, 3 }, /* AVB0_RD1 */
  3542. { RCAR_GP_PIN(7, 16), 0, 3 }, /* AVB0_TX_CTL */
  3543. } },
  3544. { PINMUX_DRIVE_REG("DRV0CTRL8", 0xE6068080) {
  3545. { RCAR_GP_PIN(8, 7), 28, 3 }, /* SDA3 */
  3546. { RCAR_GP_PIN(8, 6), 24, 3 }, /* SCL3 */
  3547. { RCAR_GP_PIN(8, 5), 20, 3 }, /* SDA2 */
  3548. { RCAR_GP_PIN(8, 4), 16, 3 }, /* SCL2 */
  3549. { RCAR_GP_PIN(8, 3), 12, 3 }, /* SDA1 */
  3550. { RCAR_GP_PIN(8, 2), 8, 3 }, /* SCL1 */
  3551. { RCAR_GP_PIN(8, 1), 4, 3 }, /* SDA0 */
  3552. { RCAR_GP_PIN(8, 0), 0, 3 }, /* SCL0 */
  3553. } },
  3554. { PINMUX_DRIVE_REG("DRV1CTRL8", 0xE6068084) {
  3555. { RCAR_GP_PIN(8, 13), 20, 3 }, /* GP8_13 */
  3556. { RCAR_GP_PIN(8, 12), 16, 3 }, /* GP8_12 */
  3557. { RCAR_GP_PIN(8, 11), 12, 3 }, /* SDA5 */
  3558. { RCAR_GP_PIN(8, 10), 8, 3 }, /* SCL5 */
  3559. { RCAR_GP_PIN(8, 9), 4, 3 }, /* SDA4 */
  3560. { RCAR_GP_PIN(8, 8), 0, 3 }, /* SCL4 */
  3561. } },
  3562. { },
  3563. };
  3564. enum ioctrl_regs {
  3565. POC0,
  3566. POC1,
  3567. POC3,
  3568. POC4,
  3569. POC5,
  3570. POC6,
  3571. POC7,
  3572. POC8,
  3573. };
  3574. static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
  3575. [POC0] = { 0xE60500A0, },
  3576. [POC1] = { 0xE60508A0, },
  3577. [POC3] = { 0xE60588A0, },
  3578. [POC4] = { 0xE60600A0, },
  3579. [POC5] = { 0xE60608A0, },
  3580. [POC6] = { 0xE60610A0, },
  3581. [POC7] = { 0xE60618A0, },
  3582. [POC8] = { 0xE60680A0, },
  3583. { /* sentinel */ },
  3584. };
  3585. static int r8a779g0_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
  3586. {
  3587. int bit = pin & 0x1f;
  3588. *pocctrl = pinmux_ioctrl_regs[POC0].reg;
  3589. if (pin >= RCAR_GP_PIN(0, 0) && pin <= RCAR_GP_PIN(0, 18))
  3590. return bit;
  3591. *pocctrl = pinmux_ioctrl_regs[POC1].reg;
  3592. if (pin >= RCAR_GP_PIN(1, 0) && pin <= RCAR_GP_PIN(1, 22))
  3593. return bit;
  3594. *pocctrl = pinmux_ioctrl_regs[POC3].reg;
  3595. if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 12))
  3596. return bit;
  3597. *pocctrl = pinmux_ioctrl_regs[POC8].reg;
  3598. if (pin >= RCAR_GP_PIN(8, 0) && pin <= RCAR_GP_PIN(8, 13))
  3599. return bit;
  3600. return -EINVAL;
  3601. }
  3602. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  3603. { PINMUX_BIAS_REG("PUEN0", 0xE60500C0, "PUD0", 0xE60500E0) {
  3604. [ 0] = RCAR_GP_PIN(0, 0), /* GP0_00 */
  3605. [ 1] = RCAR_GP_PIN(0, 1), /* GP0_01 */
  3606. [ 2] = RCAR_GP_PIN(0, 2), /* GP0_02 */
  3607. [ 3] = RCAR_GP_PIN(0, 3), /* IRQ3 */
  3608. [ 4] = RCAR_GP_PIN(0, 4), /* IRQ2 */
  3609. [ 5] = RCAR_GP_PIN(0, 5), /* IRQ1 */
  3610. [ 6] = RCAR_GP_PIN(0, 6), /* IRQ0 */
  3611. [ 7] = RCAR_GP_PIN(0, 7), /* MSIOF5_SS2 */
  3612. [ 8] = RCAR_GP_PIN(0, 8), /* MSIOF5_SS1 */
  3613. [ 9] = RCAR_GP_PIN(0, 9), /* MSIOF5_SYNC */
  3614. [10] = RCAR_GP_PIN(0, 10), /* MSIOF5_TXD */
  3615. [11] = RCAR_GP_PIN(0, 11), /* MSIOF5_SCK */
  3616. [12] = RCAR_GP_PIN(0, 12), /* MSIOF5_RXD */
  3617. [13] = RCAR_GP_PIN(0, 13), /* MSIOF2_SS2 */
  3618. [14] = RCAR_GP_PIN(0, 14), /* MSIOF2_SS1 */
  3619. [15] = RCAR_GP_PIN(0, 15), /* MSIOF2_SYNC */
  3620. [16] = RCAR_GP_PIN(0, 16), /* MSIOF2_TXD */
  3621. [17] = RCAR_GP_PIN(0, 17), /* MSIOF2_SCK */
  3622. [18] = RCAR_GP_PIN(0, 18), /* MSIOF2_RXD */
  3623. [19] = SH_PFC_PIN_NONE,
  3624. [20] = SH_PFC_PIN_NONE,
  3625. [21] = SH_PFC_PIN_NONE,
  3626. [22] = SH_PFC_PIN_NONE,
  3627. [23] = SH_PFC_PIN_NONE,
  3628. [24] = SH_PFC_PIN_NONE,
  3629. [25] = SH_PFC_PIN_NONE,
  3630. [26] = SH_PFC_PIN_NONE,
  3631. [27] = SH_PFC_PIN_NONE,
  3632. [28] = SH_PFC_PIN_NONE,
  3633. [29] = SH_PFC_PIN_NONE,
  3634. [30] = SH_PFC_PIN_NONE,
  3635. [31] = SH_PFC_PIN_NONE,
  3636. } },
  3637. { PINMUX_BIAS_REG("PUEN1", 0xE60508C0, "PUD1", 0xE60508E0) {
  3638. [ 0] = RCAR_GP_PIN(1, 0), /* MSIOF1_SS2 */
  3639. [ 1] = RCAR_GP_PIN(1, 1), /* MSIOF1_SS1 */
  3640. [ 2] = RCAR_GP_PIN(1, 2), /* MSIOF1_SYNC */
  3641. [ 3] = RCAR_GP_PIN(1, 3), /* MSIOF1_SCK */
  3642. [ 4] = RCAR_GP_PIN(1, 4), /* MSIOF1_TXD */
  3643. [ 5] = RCAR_GP_PIN(1, 5), /* MSIOF1_RXD */
  3644. [ 6] = RCAR_GP_PIN(1, 6), /* MSIOF0_SS2 */
  3645. [ 7] = RCAR_GP_PIN(1, 7), /* MSIOF0_SS1 */
  3646. [ 8] = RCAR_GP_PIN(1, 8), /* MSIOF0_SYNC */
  3647. [ 9] = RCAR_GP_PIN(1, 9), /* MSIOF0_TXD */
  3648. [10] = RCAR_GP_PIN(1, 10), /* MSIOF0_SCK */
  3649. [11] = RCAR_GP_PIN(1, 11), /* MSIOF0_RXD */
  3650. [12] = RCAR_GP_PIN(1, 12), /* HTX0 */
  3651. [13] = RCAR_GP_PIN(1, 13), /* HCTS0_N */
  3652. [14] = RCAR_GP_PIN(1, 14), /* HRTS0_N */
  3653. [15] = RCAR_GP_PIN(1, 15), /* HSCK0 */
  3654. [16] = RCAR_GP_PIN(1, 16), /* HRX0 */
  3655. [17] = RCAR_GP_PIN(1, 17), /* SCIF_CLK */
  3656. [18] = RCAR_GP_PIN(1, 18), /* SSI_SCK */
  3657. [19] = RCAR_GP_PIN(1, 19), /* SSI_WS */
  3658. [20] = RCAR_GP_PIN(1, 20), /* SSI_SD */
  3659. [21] = RCAR_GP_PIN(1, 21), /* AUDIO_CLKOUT */
  3660. [22] = RCAR_GP_PIN(1, 22), /* AUDIO_CLKIN */
  3661. [23] = RCAR_GP_PIN(1, 23), /* GP1_23 */
  3662. [24] = RCAR_GP_PIN(1, 24), /* HRX3 */
  3663. [25] = RCAR_GP_PIN(1, 25), /* HSCK3 */
  3664. [26] = RCAR_GP_PIN(1, 26), /* HRTS3_N */
  3665. [27] = RCAR_GP_PIN(1, 27), /* HCTS3_N */
  3666. [28] = RCAR_GP_PIN(1, 28), /* HTX3 */
  3667. [29] = SH_PFC_PIN_NONE,
  3668. [30] = SH_PFC_PIN_NONE,
  3669. [31] = SH_PFC_PIN_NONE,
  3670. } },
  3671. { PINMUX_BIAS_REG("PUEN2", 0xE60580C0, "PUD2", 0xE60580E0) {
  3672. [ 0] = RCAR_GP_PIN(2, 0), /* FXR_TXDA */
  3673. [ 1] = RCAR_GP_PIN(2, 1), /* FXR_TXENA_N */
  3674. [ 2] = RCAR_GP_PIN(2, 2), /* RXDA_EXTFXR */
  3675. [ 3] = RCAR_GP_PIN(2, 3), /* CLK_EXTFXR */
  3676. [ 4] = RCAR_GP_PIN(2, 4), /* RXDB_EXTFXR */
  3677. [ 5] = RCAR_GP_PIN(2, 5), /* FXR_TXENB_N */
  3678. [ 6] = RCAR_GP_PIN(2, 6), /* FXR_TXDB */
  3679. [ 7] = RCAR_GP_PIN(2, 7), /* TPU0TO1 */
  3680. [ 8] = RCAR_GP_PIN(2, 8), /* TPU0TO0 */
  3681. [ 9] = RCAR_GP_PIN(2, 9), /* CAN_CLK */
  3682. [10] = RCAR_GP_PIN(2, 10), /* CANFD0_TX */
  3683. [11] = RCAR_GP_PIN(2, 11), /* CANFD0_RX */
  3684. [12] = RCAR_GP_PIN(2, 12), /* CANFD2_TX */
  3685. [13] = RCAR_GP_PIN(2, 13), /* CANFD2_RX */
  3686. [14] = RCAR_GP_PIN(2, 14), /* CANFD3_TX */
  3687. [15] = RCAR_GP_PIN(2, 15), /* CANFD3_RX */
  3688. [16] = RCAR_GP_PIN(2, 16), /* CANFD4_TX */
  3689. [17] = RCAR_GP_PIN(2, 17), /* CANFD4_RX */
  3690. [18] = RCAR_GP_PIN(2, 18), /* CANFD7_TX */
  3691. [19] = RCAR_GP_PIN(2, 19), /* CANFD7_RX */
  3692. [20] = SH_PFC_PIN_NONE,
  3693. [21] = SH_PFC_PIN_NONE,
  3694. [22] = SH_PFC_PIN_NONE,
  3695. [23] = SH_PFC_PIN_NONE,
  3696. [24] = SH_PFC_PIN_NONE,
  3697. [25] = SH_PFC_PIN_NONE,
  3698. [26] = SH_PFC_PIN_NONE,
  3699. [27] = SH_PFC_PIN_NONE,
  3700. [28] = SH_PFC_PIN_NONE,
  3701. [29] = SH_PFC_PIN_NONE,
  3702. [30] = SH_PFC_PIN_NONE,
  3703. [31] = SH_PFC_PIN_NONE,
  3704. } },
  3705. { PINMUX_BIAS_REG("PUEN3", 0xE60588C0, "PUD3", 0xE60588E0) {
  3706. [ 0] = RCAR_GP_PIN(3, 0), /* MMC_SD_D1 */
  3707. [ 1] = RCAR_GP_PIN(3, 1), /* MMC_SD_D0 */
  3708. [ 2] = RCAR_GP_PIN(3, 2), /* MMC_SD_D2 */
  3709. [ 3] = RCAR_GP_PIN(3, 3), /* MMC_SD_CLK */
  3710. [ 4] = RCAR_GP_PIN(3, 4), /* MMC_DS */
  3711. [ 5] = RCAR_GP_PIN(3, 5), /* MMC_SD_D3 */
  3712. [ 6] = RCAR_GP_PIN(3, 6), /* MMC_D5 */
  3713. [ 7] = RCAR_GP_PIN(3, 7), /* MMC_D4 */
  3714. [ 8] = RCAR_GP_PIN(3, 8), /* MMC_D7 */
  3715. [ 9] = RCAR_GP_PIN(3, 9), /* MMC_D6 */
  3716. [10] = RCAR_GP_PIN(3, 10), /* MMC_SD_CMD */
  3717. [11] = RCAR_GP_PIN(3, 11), /* SD_CD */
  3718. [12] = RCAR_GP_PIN(3, 12), /* SD_WP */
  3719. [13] = RCAR_GP_PIN(3, 13), /* IPC_CLKIN */
  3720. [14] = RCAR_GP_PIN(3, 14), /* IPC_CLKOUT */
  3721. [15] = RCAR_GP_PIN(3, 15), /* QSPI0_SSL */
  3722. [16] = RCAR_GP_PIN(3, 16), /* QSPI0_IO3 */
  3723. [17] = RCAR_GP_PIN(3, 17), /* QSPI0_IO2 */
  3724. [18] = RCAR_GP_PIN(3, 18), /* QSPI0_MISO_IO1 */
  3725. [19] = RCAR_GP_PIN(3, 19), /* QSPI0_MOSI_IO0 */
  3726. [20] = RCAR_GP_PIN(3, 20), /* QSPI0_SPCLK */
  3727. [21] = RCAR_GP_PIN(3, 21), /* QSPI1_MOSI_IO0 */
  3728. [22] = RCAR_GP_PIN(3, 22), /* QSPI1_SPCLK */
  3729. [23] = RCAR_GP_PIN(3, 23), /* QSPI1_MISO_IO1 */
  3730. [24] = RCAR_GP_PIN(3, 24), /* QSPI1_IO2 */
  3731. [25] = RCAR_GP_PIN(3, 25), /* QSPI1_SSL */
  3732. [26] = RCAR_GP_PIN(3, 26), /* QSPI1_IO3 */
  3733. [27] = RCAR_GP_PIN(3, 27), /* RPC_RESET_N */
  3734. [28] = RCAR_GP_PIN(3, 28), /* RPC_WP_N */
  3735. [29] = RCAR_GP_PIN(3, 29), /* RPC_INT_N */
  3736. [30] = SH_PFC_PIN_NONE,
  3737. [31] = SH_PFC_PIN_NONE,
  3738. } },
  3739. { PINMUX_BIAS_REG("PUEN4", 0xE60600C0, "PUD4", 0xE60600E0) {
  3740. [ 0] = RCAR_GP_PIN(4, 0), /* TSN0_MDIO */
  3741. [ 1] = RCAR_GP_PIN(4, 1), /* TSN0_MDC */
  3742. [ 2] = RCAR_GP_PIN(4, 2), /* TSN0_AVTP_PPS1 */
  3743. [ 3] = RCAR_GP_PIN(4, 3), /* TSN0_PHY_INT */
  3744. [ 4] = RCAR_GP_PIN(4, 4), /* TSN0_LINK */
  3745. [ 5] = RCAR_GP_PIN(4, 5), /* TSN0_AVTP_MATCH */
  3746. [ 6] = RCAR_GP_PIN(4, 6), /* TSN0_AVTP_CAPTURE */
  3747. [ 7] = RCAR_GP_PIN(4, 7), /* TSN0_RX_CTL */
  3748. [ 8] = RCAR_GP_PIN(4, 8), /* TSN0_AVTP_PPS0 */
  3749. [ 9] = RCAR_GP_PIN(4, 9), /* TSN0_TX_CTL */
  3750. [10] = RCAR_GP_PIN(4, 10), /* TSN0_RD0 */
  3751. [11] = RCAR_GP_PIN(4, 11), /* TSN0_RXC */
  3752. [12] = RCAR_GP_PIN(4, 12), /* TSN0_TXC */
  3753. [13] = RCAR_GP_PIN(4, 13), /* TSN0_RD1 */
  3754. [14] = RCAR_GP_PIN(4, 14), /* TSN0_TD1 */
  3755. [15] = RCAR_GP_PIN(4, 15), /* TSN0_TD0 */
  3756. [16] = RCAR_GP_PIN(4, 16), /* TSN0_RD3 */
  3757. [17] = RCAR_GP_PIN(4, 17), /* TSN0_RD2 */
  3758. [18] = RCAR_GP_PIN(4, 18), /* TSN0_TD3 */
  3759. [19] = RCAR_GP_PIN(4, 19), /* TSN0_TD2 */
  3760. [20] = RCAR_GP_PIN(4, 20), /* TSN0_TXCREFCLK */
  3761. [21] = RCAR_GP_PIN(4, 21), /* PCIE0_CLKREQ_N */
  3762. [22] = RCAR_GP_PIN(4, 22), /* PCIE1_CLKREQ_N */
  3763. [23] = RCAR_GP_PIN(4, 23), /* AVS0 */
  3764. [24] = RCAR_GP_PIN(4, 24), /* AVS1 */
  3765. [25] = SH_PFC_PIN_NONE,
  3766. [26] = SH_PFC_PIN_NONE,
  3767. [27] = SH_PFC_PIN_NONE,
  3768. [28] = SH_PFC_PIN_NONE,
  3769. [29] = SH_PFC_PIN_NONE,
  3770. [30] = SH_PFC_PIN_NONE,
  3771. [31] = SH_PFC_PIN_NONE,
  3772. } },
  3773. { PINMUX_BIAS_REG("PUEN5", 0xE60608C0, "PUD5", 0xE60608E0) {
  3774. [ 0] = RCAR_GP_PIN(5, 0), /* AVB2_AVTP_PPS */
  3775. [ 1] = RCAR_GP_PIN(5, 1), /* AVB0_AVTP_CAPTURE */
  3776. [ 2] = RCAR_GP_PIN(5, 2), /* AVB2_AVTP_MATCH */
  3777. [ 3] = RCAR_GP_PIN(5, 3), /* AVB2_LINK */
  3778. [ 4] = RCAR_GP_PIN(5, 4), /* AVB2_PHY_INT */
  3779. [ 5] = RCAR_GP_PIN(5, 5), /* AVB2_MAGIC */
  3780. [ 6] = RCAR_GP_PIN(5, 6), /* AVB2_MDC */
  3781. [ 7] = RCAR_GP_PIN(5, 7), /* AVB2_TXCREFCLK */
  3782. [ 8] = RCAR_GP_PIN(5, 8), /* AVB2_TD3 */
  3783. [ 9] = RCAR_GP_PIN(5, 9), /* AVB2_RD3 */
  3784. [10] = RCAR_GP_PIN(5, 10), /* AVB2_MDIO */
  3785. [11] = RCAR_GP_PIN(5, 11), /* AVB2_TD2 */
  3786. [12] = RCAR_GP_PIN(5, 12), /* AVB2_TD1 */
  3787. [13] = RCAR_GP_PIN(5, 13), /* AVB2_RD2 */
  3788. [14] = RCAR_GP_PIN(5, 14), /* AVB2_RD1 */
  3789. [15] = RCAR_GP_PIN(5, 15), /* AVB2_TD0 */
  3790. [16] = RCAR_GP_PIN(5, 16), /* AVB2_TXC */
  3791. [17] = RCAR_GP_PIN(5, 17), /* AVB2_RD0 */
  3792. [18] = RCAR_GP_PIN(5, 18), /* AVB2_RXC */
  3793. [19] = RCAR_GP_PIN(5, 19), /* AVB2_TX_CTL */
  3794. [20] = RCAR_GP_PIN(5, 20), /* AVB2_RX_CTL */
  3795. [21] = SH_PFC_PIN_NONE,
  3796. [22] = SH_PFC_PIN_NONE,
  3797. [23] = SH_PFC_PIN_NONE,
  3798. [24] = SH_PFC_PIN_NONE,
  3799. [25] = SH_PFC_PIN_NONE,
  3800. [26] = SH_PFC_PIN_NONE,
  3801. [27] = SH_PFC_PIN_NONE,
  3802. [28] = SH_PFC_PIN_NONE,
  3803. [29] = SH_PFC_PIN_NONE,
  3804. [30] = SH_PFC_PIN_NONE,
  3805. [31] = SH_PFC_PIN_NONE,
  3806. } },
  3807. { PINMUX_BIAS_REG("PUEN6", 0xE60610C0, "PUD6", 0xE60610E0) {
  3808. [ 0] = RCAR_GP_PIN(6, 0), /* AVB1_MDIO */
  3809. [ 1] = RCAR_GP_PIN(6, 1), /* AVB1_MAGIC */
  3810. [ 2] = RCAR_GP_PIN(6, 2), /* AVB1_MDC */
  3811. [ 3] = RCAR_GP_PIN(6, 3), /* AVB1_PHY_INT */
  3812. [ 4] = RCAR_GP_PIN(6, 4), /* AVB1_LINK */
  3813. [ 5] = RCAR_GP_PIN(6, 5), /* AVB1_AVTP_MATCH */
  3814. [ 6] = RCAR_GP_PIN(6, 6), /* AVB1_TXC */
  3815. [ 7] = RCAR_GP_PIN(6, 7), /* AVB1_TX_CTL */
  3816. [ 8] = RCAR_GP_PIN(6, 8), /* AVB1_RXC */
  3817. [ 9] = RCAR_GP_PIN(6, 9), /* AVB1_RX_CTL */
  3818. [10] = RCAR_GP_PIN(6, 10), /* AVB1_AVTP_PPS */
  3819. [11] = RCAR_GP_PIN(6, 11), /* AVB1_AVTP_CAPTURE */
  3820. [12] = RCAR_GP_PIN(6, 12), /* AVB1_TD1 */
  3821. [13] = RCAR_GP_PIN(6, 13), /* AVB1_TD0 */
  3822. [14] = RCAR_GP_PIN(6, 14), /* AVB1_RD1*/
  3823. [15] = RCAR_GP_PIN(6, 15), /* AVB1_RD0 */
  3824. [16] = RCAR_GP_PIN(6, 16), /* AVB1_TD2 */
  3825. [17] = RCAR_GP_PIN(6, 17), /* AVB1_RD2 */
  3826. [18] = RCAR_GP_PIN(6, 18), /* AVB1_TD3 */
  3827. [19] = RCAR_GP_PIN(6, 19), /* AVB1_RD3 */
  3828. [20] = RCAR_GP_PIN(6, 20), /* AVB1_TXCREFCLK */
  3829. [21] = SH_PFC_PIN_NONE,
  3830. [22] = SH_PFC_PIN_NONE,
  3831. [23] = SH_PFC_PIN_NONE,
  3832. [24] = SH_PFC_PIN_NONE,
  3833. [25] = SH_PFC_PIN_NONE,
  3834. [26] = SH_PFC_PIN_NONE,
  3835. [27] = SH_PFC_PIN_NONE,
  3836. [28] = SH_PFC_PIN_NONE,
  3837. [29] = SH_PFC_PIN_NONE,
  3838. [30] = SH_PFC_PIN_NONE,
  3839. [31] = SH_PFC_PIN_NONE,
  3840. } },
  3841. { PINMUX_BIAS_REG("PUEN7", 0xE60618C0, "PUD7", 0xE60618E0) {
  3842. [ 0] = RCAR_GP_PIN(7, 0), /* AVB0_AVTP_PPS */
  3843. [ 1] = RCAR_GP_PIN(7, 1), /* AVB0_AVTP_CAPTURE */
  3844. [ 2] = RCAR_GP_PIN(7, 2), /* AVB0_AVTP_MATCH */
  3845. [ 3] = RCAR_GP_PIN(7, 3), /* AVB0_TD3 */
  3846. [ 4] = RCAR_GP_PIN(7, 4), /* AVB0_LINK */
  3847. [ 5] = RCAR_GP_PIN(7, 5), /* AVB0_PHY_INT */
  3848. [ 6] = RCAR_GP_PIN(7, 6), /* AVB0_TD2 */
  3849. [ 7] = RCAR_GP_PIN(7, 7), /* AVB0_TD1 */
  3850. [ 8] = RCAR_GP_PIN(7, 8), /* AVB0_RD3 */
  3851. [ 9] = RCAR_GP_PIN(7, 9), /* AVB0_TXCREFCLK */
  3852. [10] = RCAR_GP_PIN(7, 10), /* AVB0_MAGIC */
  3853. [11] = RCAR_GP_PIN(7, 11), /* AVB0_TD0 */
  3854. [12] = RCAR_GP_PIN(7, 12), /* AVB0_RD2 */
  3855. [13] = RCAR_GP_PIN(7, 13), /* AVB0_MDC */
  3856. [14] = RCAR_GP_PIN(7, 14), /* AVB0_MDIO */
  3857. [15] = RCAR_GP_PIN(7, 15), /* AVB0_TXC */
  3858. [16] = RCAR_GP_PIN(7, 16), /* AVB0_TX_CTL */
  3859. [17] = RCAR_GP_PIN(7, 17), /* AVB0_RD1 */
  3860. [18] = RCAR_GP_PIN(7, 18), /* AVB0_RD0 */
  3861. [19] = RCAR_GP_PIN(7, 19), /* AVB0_RXC */
  3862. [20] = RCAR_GP_PIN(7, 20), /* AVB0_RX_CTL */
  3863. [21] = SH_PFC_PIN_NONE,
  3864. [22] = SH_PFC_PIN_NONE,
  3865. [23] = SH_PFC_PIN_NONE,
  3866. [24] = SH_PFC_PIN_NONE,
  3867. [25] = SH_PFC_PIN_NONE,
  3868. [26] = SH_PFC_PIN_NONE,
  3869. [27] = SH_PFC_PIN_NONE,
  3870. [28] = SH_PFC_PIN_NONE,
  3871. [29] = SH_PFC_PIN_NONE,
  3872. [30] = SH_PFC_PIN_NONE,
  3873. [31] = SH_PFC_PIN_NONE,
  3874. } },
  3875. { PINMUX_BIAS_REG("PUEN8", 0xE60680C0, "PUD8", 0xE60680E0) {
  3876. [ 0] = RCAR_GP_PIN(8, 0), /* SCL0 */
  3877. [ 1] = RCAR_GP_PIN(8, 1), /* SDA0 */
  3878. [ 2] = RCAR_GP_PIN(8, 2), /* SCL1 */
  3879. [ 3] = RCAR_GP_PIN(8, 3), /* SDA1 */
  3880. [ 4] = RCAR_GP_PIN(8, 4), /* SCL2 */
  3881. [ 5] = RCAR_GP_PIN(8, 5), /* SDA2 */
  3882. [ 6] = RCAR_GP_PIN(8, 6), /* SCL3 */
  3883. [ 7] = RCAR_GP_PIN(8, 7), /* SDA3 */
  3884. [ 8] = RCAR_GP_PIN(8, 8), /* SCL4 */
  3885. [ 9] = RCAR_GP_PIN(8, 9), /* SDA4 */
  3886. [10] = RCAR_GP_PIN(8, 10), /* SCL5 */
  3887. [11] = RCAR_GP_PIN(8, 11), /* SDA5 */
  3888. [12] = RCAR_GP_PIN(8, 12), /* GP8_12 */
  3889. [13] = RCAR_GP_PIN(8, 13), /* GP8_13 */
  3890. [14] = SH_PFC_PIN_NONE,
  3891. [15] = SH_PFC_PIN_NONE,
  3892. [16] = SH_PFC_PIN_NONE,
  3893. [17] = SH_PFC_PIN_NONE,
  3894. [18] = SH_PFC_PIN_NONE,
  3895. [19] = SH_PFC_PIN_NONE,
  3896. [20] = SH_PFC_PIN_NONE,
  3897. [21] = SH_PFC_PIN_NONE,
  3898. [22] = SH_PFC_PIN_NONE,
  3899. [23] = SH_PFC_PIN_NONE,
  3900. [24] = SH_PFC_PIN_NONE,
  3901. [25] = SH_PFC_PIN_NONE,
  3902. [26] = SH_PFC_PIN_NONE,
  3903. [27] = SH_PFC_PIN_NONE,
  3904. [28] = SH_PFC_PIN_NONE,
  3905. [29] = SH_PFC_PIN_NONE,
  3906. [30] = SH_PFC_PIN_NONE,
  3907. [31] = SH_PFC_PIN_NONE,
  3908. } },
  3909. { /* sentinel */ },
  3910. };
  3911. static const struct sh_pfc_soc_operations r8a779g0_pin_ops = {
  3912. .pin_to_pocctrl = r8a779g0_pin_to_pocctrl,
  3913. .get_bias = rcar_pinmux_get_bias,
  3914. .set_bias = rcar_pinmux_set_bias,
  3915. };
  3916. const struct sh_pfc_soc_info r8a779g0_pinmux_info = {
  3917. .name = "r8a779g0_pfc",
  3918. .ops = &r8a779g0_pin_ops,
  3919. .unlock_reg = 0x1ff, /* PMMRn mask */
  3920. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  3921. .pins = pinmux_pins,
  3922. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3923. .groups = pinmux_groups,
  3924. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3925. .functions = pinmux_functions,
  3926. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3927. .cfg_regs = pinmux_config_regs,
  3928. .drive_regs = pinmux_drive_regs,
  3929. .bias_regs = pinmux_bias_regs,
  3930. .ioctrl_regs = pinmux_ioctrl_regs,
  3931. .pinmux_data = pinmux_data,
  3932. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  3933. };