pfc-r8a77965.c 202 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A77965 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2018 Jacopo Mondi <[email protected]>
  6. * Copyright (C) 2016-2019 Renesas Electronics Corp.
  7. *
  8. * This file is based on the drivers/pinctrl/renesas/pfc-r8a7796.c
  9. *
  10. * R-Car Gen3 processor support - PFC hardware block.
  11. *
  12. * Copyright (C) 2015 Renesas Electronics Corporation
  13. */
  14. #include <linux/errno.h>
  15. #include <linux/kernel.h>
  16. #include "sh_pfc.h"
  17. #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
  18. #define CPU_ALL_GP(fn, sfx) \
  19. PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
  20. PORT_GP_CFG_29(1, fn, sfx, CFG_FLAGS), \
  21. PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
  22. PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
  23. PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
  24. PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
  25. PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
  26. PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
  27. PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
  28. PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
  29. PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
  30. PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
  31. #define CPU_ALL_NOGP(fn) \
  32. PIN_NOGP_CFG(ASEBRK, "ASEBRK", fn, CFG_FLAGS), \
  33. PIN_NOGP_CFG(AVB_MDIO, "AVB_MDIO", fn, CFG_FLAGS), \
  34. PIN_NOGP_CFG(AVB_RD0, "AVB_RD0", fn, CFG_FLAGS), \
  35. PIN_NOGP_CFG(AVB_RD1, "AVB_RD1", fn, CFG_FLAGS), \
  36. PIN_NOGP_CFG(AVB_RD2, "AVB_RD2", fn, CFG_FLAGS), \
  37. PIN_NOGP_CFG(AVB_RD3, "AVB_RD3", fn, CFG_FLAGS), \
  38. PIN_NOGP_CFG(AVB_RXC, "AVB_RXC", fn, CFG_FLAGS), \
  39. PIN_NOGP_CFG(AVB_RX_CTL, "AVB_RX_CTL", fn, CFG_FLAGS), \
  40. PIN_NOGP_CFG(AVB_TD0, "AVB_TD0", fn, CFG_FLAGS), \
  41. PIN_NOGP_CFG(AVB_TD1, "AVB_TD1", fn, CFG_FLAGS), \
  42. PIN_NOGP_CFG(AVB_TD2, "AVB_TD2", fn, CFG_FLAGS), \
  43. PIN_NOGP_CFG(AVB_TD3, "AVB_TD3", fn, CFG_FLAGS), \
  44. PIN_NOGP_CFG(AVB_TXC, "AVB_TXC", fn, CFG_FLAGS), \
  45. PIN_NOGP_CFG(AVB_TXCREFCLK, "AVB_TXCREFCLK", fn, CFG_FLAGS), \
  46. PIN_NOGP_CFG(AVB_TX_CTL, "AVB_TX_CTL", fn, CFG_FLAGS), \
  47. PIN_NOGP_CFG(DU_DOTCLKIN0, "DU_DOTCLKIN0", fn, CFG_FLAGS), \
  48. PIN_NOGP_CFG(DU_DOTCLKIN1, "DU_DOTCLKIN1", fn, CFG_FLAGS), \
  49. PIN_NOGP_CFG(DU_DOTCLKIN3, "DU_DOTCLKIN3", fn, CFG_FLAGS), \
  50. PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),\
  51. PIN_NOGP_CFG(FSCLKST, "FSCLKST", fn, CFG_FLAGS), \
  52. PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, CFG_FLAGS), \
  53. PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, CFG_FLAGS), \
  54. PIN_NOGP_CFG(QSPI0_IO2, "QSPI0_IO2", fn, CFG_FLAGS), \
  55. PIN_NOGP_CFG(QSPI0_IO3, "QSPI0_IO3", fn, CFG_FLAGS), \
  56. PIN_NOGP_CFG(QSPI0_MISO_IO1, "QSPI0_MISO_IO1", fn, CFG_FLAGS), \
  57. PIN_NOGP_CFG(QSPI0_MOSI_IO0, "QSPI0_MOSI_IO0", fn, CFG_FLAGS), \
  58. PIN_NOGP_CFG(QSPI0_SPCLK, "QSPI0_SPCLK", fn, CFG_FLAGS), \
  59. PIN_NOGP_CFG(QSPI0_SSL, "QSPI0_SSL", fn, CFG_FLAGS), \
  60. PIN_NOGP_CFG(QSPI1_IO2, "QSPI1_IO2", fn, CFG_FLAGS), \
  61. PIN_NOGP_CFG(QSPI1_IO3, "QSPI1_IO3", fn, CFG_FLAGS), \
  62. PIN_NOGP_CFG(QSPI1_MISO_IO1, "QSPI1_MISO_IO1", fn, CFG_FLAGS), \
  63. PIN_NOGP_CFG(QSPI1_MOSI_IO0, "QSPI1_MOSI_IO0", fn, CFG_FLAGS), \
  64. PIN_NOGP_CFG(QSPI1_SPCLK, "QSPI1_SPCLK", fn, CFG_FLAGS), \
  65. PIN_NOGP_CFG(QSPI1_SSL, "QSPI1_SSL", fn, CFG_FLAGS), \
  66. PIN_NOGP_CFG(RPC_INT_N, "RPC_INT#", fn, CFG_FLAGS), \
  67. PIN_NOGP_CFG(RPC_RESET_N, "RPC_RESET#", fn, CFG_FLAGS), \
  68. PIN_NOGP_CFG(RPC_WP_N, "RPC_WP#", fn, CFG_FLAGS), \
  69. PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
  70. PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
  71. PIN_NOGP_CFG(TDO, "TDO", fn, SH_PFC_PIN_CFG_DRIVE_STRENGTH), \
  72. PIN_NOGP_CFG(TMS, "TMS", fn, CFG_FLAGS), \
  73. PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN)
  74. /*
  75. * F_() : just information
  76. * FM() : macro for FN_xxx / xxx_MARK
  77. */
  78. /* GPSR0 */
  79. #define GPSR0_15 F_(D15, IP7_11_8)
  80. #define GPSR0_14 F_(D14, IP7_7_4)
  81. #define GPSR0_13 F_(D13, IP7_3_0)
  82. #define GPSR0_12 F_(D12, IP6_31_28)
  83. #define GPSR0_11 F_(D11, IP6_27_24)
  84. #define GPSR0_10 F_(D10, IP6_23_20)
  85. #define GPSR0_9 F_(D9, IP6_19_16)
  86. #define GPSR0_8 F_(D8, IP6_15_12)
  87. #define GPSR0_7 F_(D7, IP6_11_8)
  88. #define GPSR0_6 F_(D6, IP6_7_4)
  89. #define GPSR0_5 F_(D5, IP6_3_0)
  90. #define GPSR0_4 F_(D4, IP5_31_28)
  91. #define GPSR0_3 F_(D3, IP5_27_24)
  92. #define GPSR0_2 F_(D2, IP5_23_20)
  93. #define GPSR0_1 F_(D1, IP5_19_16)
  94. #define GPSR0_0 F_(D0, IP5_15_12)
  95. /* GPSR1 */
  96. #define GPSR1_28 FM(CLKOUT)
  97. #define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
  98. #define GPSR1_26 F_(WE1_N, IP5_7_4)
  99. #define GPSR1_25 F_(WE0_N, IP5_3_0)
  100. #define GPSR1_24 F_(RD_WR_N, IP4_31_28)
  101. #define GPSR1_23 F_(RD_N, IP4_27_24)
  102. #define GPSR1_22 F_(BS_N, IP4_23_20)
  103. #define GPSR1_21 F_(CS1_N, IP4_19_16)
  104. #define GPSR1_20 F_(CS0_N, IP4_15_12)
  105. #define GPSR1_19 F_(A19, IP4_11_8)
  106. #define GPSR1_18 F_(A18, IP4_7_4)
  107. #define GPSR1_17 F_(A17, IP4_3_0)
  108. #define GPSR1_16 F_(A16, IP3_31_28)
  109. #define GPSR1_15 F_(A15, IP3_27_24)
  110. #define GPSR1_14 F_(A14, IP3_23_20)
  111. #define GPSR1_13 F_(A13, IP3_19_16)
  112. #define GPSR1_12 F_(A12, IP3_15_12)
  113. #define GPSR1_11 F_(A11, IP3_11_8)
  114. #define GPSR1_10 F_(A10, IP3_7_4)
  115. #define GPSR1_9 F_(A9, IP3_3_0)
  116. #define GPSR1_8 F_(A8, IP2_31_28)
  117. #define GPSR1_7 F_(A7, IP2_27_24)
  118. #define GPSR1_6 F_(A6, IP2_23_20)
  119. #define GPSR1_5 F_(A5, IP2_19_16)
  120. #define GPSR1_4 F_(A4, IP2_15_12)
  121. #define GPSR1_3 F_(A3, IP2_11_8)
  122. #define GPSR1_2 F_(A2, IP2_7_4)
  123. #define GPSR1_1 F_(A1, IP2_3_0)
  124. #define GPSR1_0 F_(A0, IP1_31_28)
  125. /* GPSR2 */
  126. #define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
  127. #define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
  128. #define GPSR2_12 F_(AVB_LINK, IP0_15_12)
  129. #define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
  130. #define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
  131. #define GPSR2_9 F_(AVB_MDC, IP0_3_0)
  132. #define GPSR2_8 F_(PWM2_A, IP1_27_24)
  133. #define GPSR2_7 F_(PWM1_A, IP1_23_20)
  134. #define GPSR2_6 F_(PWM0, IP1_19_16)
  135. #define GPSR2_5 F_(IRQ5, IP1_15_12)
  136. #define GPSR2_4 F_(IRQ4, IP1_11_8)
  137. #define GPSR2_3 F_(IRQ3, IP1_7_4)
  138. #define GPSR2_2 F_(IRQ2, IP1_3_0)
  139. #define GPSR2_1 F_(IRQ1, IP0_31_28)
  140. #define GPSR2_0 F_(IRQ0, IP0_27_24)
  141. /* GPSR3 */
  142. #define GPSR3_15 F_(SD1_WP, IP11_23_20)
  143. #define GPSR3_14 F_(SD1_CD, IP11_19_16)
  144. #define GPSR3_13 F_(SD0_WP, IP11_15_12)
  145. #define GPSR3_12 F_(SD0_CD, IP11_11_8)
  146. #define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
  147. #define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
  148. #define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
  149. #define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
  150. #define GPSR3_7 F_(SD1_CMD, IP8_15_12)
  151. #define GPSR3_6 F_(SD1_CLK, IP8_11_8)
  152. #define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
  153. #define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
  154. #define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
  155. #define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
  156. #define GPSR3_1 F_(SD0_CMD, IP7_23_20)
  157. #define GPSR3_0 F_(SD0_CLK, IP7_19_16)
  158. /* GPSR4 */
  159. #define GPSR4_17 F_(SD3_DS, IP11_7_4)
  160. #define GPSR4_16 F_(SD3_DAT7, IP11_3_0)
  161. #define GPSR4_15 F_(SD3_DAT6, IP10_31_28)
  162. #define GPSR4_14 F_(SD3_DAT5, IP10_27_24)
  163. #define GPSR4_13 F_(SD3_DAT4, IP10_23_20)
  164. #define GPSR4_12 F_(SD3_DAT3, IP10_19_16)
  165. #define GPSR4_11 F_(SD3_DAT2, IP10_15_12)
  166. #define GPSR4_10 F_(SD3_DAT1, IP10_11_8)
  167. #define GPSR4_9 F_(SD3_DAT0, IP10_7_4)
  168. #define GPSR4_8 F_(SD3_CMD, IP10_3_0)
  169. #define GPSR4_7 F_(SD3_CLK, IP9_31_28)
  170. #define GPSR4_6 F_(SD2_DS, IP9_27_24)
  171. #define GPSR4_5 F_(SD2_DAT3, IP9_23_20)
  172. #define GPSR4_4 F_(SD2_DAT2, IP9_19_16)
  173. #define GPSR4_3 F_(SD2_DAT1, IP9_15_12)
  174. #define GPSR4_2 F_(SD2_DAT0, IP9_11_8)
  175. #define GPSR4_1 F_(SD2_CMD, IP9_7_4)
  176. #define GPSR4_0 F_(SD2_CLK, IP9_3_0)
  177. /* GPSR5 */
  178. #define GPSR5_25 F_(MLB_DAT, IP14_19_16)
  179. #define GPSR5_24 F_(MLB_SIG, IP14_15_12)
  180. #define GPSR5_23 F_(MLB_CLK, IP14_11_8)
  181. #define GPSR5_22 FM(MSIOF0_RXD)
  182. #define GPSR5_21 F_(MSIOF0_SS2, IP14_7_4)
  183. #define GPSR5_20 FM(MSIOF0_TXD)
  184. #define GPSR5_19 F_(MSIOF0_SS1, IP14_3_0)
  185. #define GPSR5_18 F_(MSIOF0_SYNC, IP13_31_28)
  186. #define GPSR5_17 FM(MSIOF0_SCK)
  187. #define GPSR5_16 F_(HRTS0_N, IP13_27_24)
  188. #define GPSR5_15 F_(HCTS0_N, IP13_23_20)
  189. #define GPSR5_14 F_(HTX0, IP13_19_16)
  190. #define GPSR5_13 F_(HRX0, IP13_15_12)
  191. #define GPSR5_12 F_(HSCK0, IP13_11_8)
  192. #define GPSR5_11 F_(RX2_A, IP13_7_4)
  193. #define GPSR5_10 F_(TX2_A, IP13_3_0)
  194. #define GPSR5_9 F_(SCK2, IP12_31_28)
  195. #define GPSR5_8 F_(RTS1_N, IP12_27_24)
  196. #define GPSR5_7 F_(CTS1_N, IP12_23_20)
  197. #define GPSR5_6 F_(TX1_A, IP12_19_16)
  198. #define GPSR5_5 F_(RX1_A, IP12_15_12)
  199. #define GPSR5_4 F_(RTS0_N, IP12_11_8)
  200. #define GPSR5_3 F_(CTS0_N, IP12_7_4)
  201. #define GPSR5_2 F_(TX0, IP12_3_0)
  202. #define GPSR5_1 F_(RX0, IP11_31_28)
  203. #define GPSR5_0 F_(SCK0, IP11_27_24)
  204. /* GPSR6 */
  205. #define GPSR6_31 F_(GP6_31, IP18_7_4)
  206. #define GPSR6_30 F_(GP6_30, IP18_3_0)
  207. #define GPSR6_29 F_(USB30_OVC, IP17_31_28)
  208. #define GPSR6_28 F_(USB30_PWEN, IP17_27_24)
  209. #define GPSR6_27 F_(USB1_OVC, IP17_23_20)
  210. #define GPSR6_26 F_(USB1_PWEN, IP17_19_16)
  211. #define GPSR6_25 F_(USB0_OVC, IP17_15_12)
  212. #define GPSR6_24 F_(USB0_PWEN, IP17_11_8)
  213. #define GPSR6_23 F_(AUDIO_CLKB_B, IP17_7_4)
  214. #define GPSR6_22 F_(AUDIO_CLKA_A, IP17_3_0)
  215. #define GPSR6_21 F_(SSI_SDATA9_A, IP16_31_28)
  216. #define GPSR6_20 F_(SSI_SDATA8, IP16_27_24)
  217. #define GPSR6_19 F_(SSI_SDATA7, IP16_23_20)
  218. #define GPSR6_18 F_(SSI_WS78, IP16_19_16)
  219. #define GPSR6_17 F_(SSI_SCK78, IP16_15_12)
  220. #define GPSR6_16 F_(SSI_SDATA6, IP16_11_8)
  221. #define GPSR6_15 F_(SSI_WS6, IP16_7_4)
  222. #define GPSR6_14 F_(SSI_SCK6, IP16_3_0)
  223. #define GPSR6_13 FM(SSI_SDATA5)
  224. #define GPSR6_12 FM(SSI_WS5)
  225. #define GPSR6_11 FM(SSI_SCK5)
  226. #define GPSR6_10 F_(SSI_SDATA4, IP15_31_28)
  227. #define GPSR6_9 F_(SSI_WS4, IP15_27_24)
  228. #define GPSR6_8 F_(SSI_SCK4, IP15_23_20)
  229. #define GPSR6_7 F_(SSI_SDATA3, IP15_19_16)
  230. #define GPSR6_6 F_(SSI_WS349, IP15_15_12)
  231. #define GPSR6_5 F_(SSI_SCK349, IP15_11_8)
  232. #define GPSR6_4 F_(SSI_SDATA2_A, IP15_7_4)
  233. #define GPSR6_3 F_(SSI_SDATA1_A, IP15_3_0)
  234. #define GPSR6_2 F_(SSI_SDATA0, IP14_31_28)
  235. #define GPSR6_1 F_(SSI_WS01239, IP14_27_24)
  236. #define GPSR6_0 F_(SSI_SCK01239, IP14_23_20)
  237. /* GPSR7 */
  238. #define GPSR7_3 FM(GP7_03)
  239. #define GPSR7_2 FM(GP7_02)
  240. #define GPSR7_1 FM(AVS2)
  241. #define GPSR7_0 FM(AVS1)
  242. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  243. #define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  244. #define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  245. #define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  246. #define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  247. #define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  248. #define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  249. #define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) FM(MSIOF3_SS2_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  250. #define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) FM(MSIOF3_SS1_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  251. #define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SYNC_E) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  252. #define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) F_(0, 0) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SCK_E) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  253. #define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) F_(0, 0) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) FM(MSIOF3_RXD_E) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  254. #define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) F_(0, 0) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) FM(FSCLKST2_N_B) F_(0, 0) FM(MSIOF3_TXD_E) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  255. #define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)F_(0, 0) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  256. #define IP1_23_20 FM(PWM1_A) F_(0, 0) F_(0, 0) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  257. #define IP1_27_24 FM(PWM2_A) F_(0, 0) F_(0, 0) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  258. #define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  259. #define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  260. #define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  261. #define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  262. #define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  263. #define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  264. #define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  265. #define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  266. #define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  267. #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  268. #define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  269. #define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  270. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  271. #define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  272. #define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  273. #define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  274. #define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  275. #define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  276. #define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  277. #define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  278. #define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  279. #define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  280. #define IP4_19_16 FM(CS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  281. #define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  282. #define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  283. #define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  284. #define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  285. #define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  286. #define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  287. #define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  288. #define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  289. #define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  290. #define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  291. #define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  292. #define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  293. #define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  294. #define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  295. #define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  296. #define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  297. #define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  298. #define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_C) FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  299. #define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  300. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  301. #define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  302. #define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  303. #define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  304. #define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  305. #define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  306. #define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  307. #define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  308. #define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  309. #define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  310. #define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  311. #define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) FM(NFCE_N_B) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  312. #define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) FM(NFWP_N_B) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  313. #define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) FM(NFDATA14_B) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  314. #define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) FM(NFDATA15_B) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  315. #define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) FM(NFRB_N_B) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  316. #define IP9_3_0 FM(SD2_CLK) F_(0, 0) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  317. #define IP9_7_4 FM(SD2_CMD) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  318. #define IP9_11_8 FM(SD2_DAT0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  319. #define IP9_15_12 FM(SD2_DAT1) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  320. #define IP9_19_16 FM(SD2_DAT2) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  321. #define IP9_23_20 FM(SD2_DAT3) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  322. #define IP9_27_24 FM(SD2_DS) F_(0, 0) FM(NFALE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  323. #define IP9_31_28 FM(SD3_CLK) F_(0, 0) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  324. #define IP10_3_0 FM(SD3_CMD) F_(0, 0) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  325. #define IP10_7_4 FM(SD3_DAT0) F_(0, 0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  326. #define IP10_11_8 FM(SD3_DAT1) F_(0, 0) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  327. #define IP10_15_12 FM(SD3_DAT2) F_(0, 0) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  328. #define IP10_19_16 FM(SD3_DAT3) F_(0, 0) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  329. #define IP10_23_20 FM(SD3_DAT4) FM(SD2_CD_A) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  330. #define IP10_27_24 FM(SD3_DAT5) FM(SD2_WP_A) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  331. #define IP10_31_28 FM(SD3_DAT6) FM(SD3_CD) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  332. #define IP11_3_0 FM(SD3_DAT7) FM(SD3_WP) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  333. #define IP11_7_4 FM(SD3_DS) F_(0, 0) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  334. #define IP11_11_8 FM(SD0_CD) F_(0, 0) FM(NFDATA14_A) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  335. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  336. #define IP11_15_12 FM(SD0_WP) F_(0, 0) FM(NFDATA15_A) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  337. #define IP11_19_16 FM(SD1_CD) F_(0, 0) FM(NFRB_N_A) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  338. #define IP11_23_20 FM(SD1_WP) F_(0, 0) FM(NFCE_N_A) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  339. #define IP11_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  340. #define IP11_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  341. #define IP12_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  342. #define IP12_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  343. #define IP12_11_8 FM(RTS0_N) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  344. #define IP12_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  345. #define IP12_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  346. #define IP12_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  347. #define IP12_27_24 FM(RTS1_N) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  348. #define IP12_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  349. #define IP13_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  350. #define IP13_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  351. #define IP13_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  352. #define IP13_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  353. #define IP13_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  354. #define IP13_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  355. #define IP13_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  356. #define IP13_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) FM(TX5_B) F_(0, 0) F_(0, 0) FM(BPFCLK_D) F_(0, 0) F_(0, 0)
  357. #define IP14_3_0 FM(MSIOF0_SS1) FM(RX5_A) FM(NFWP_N_A) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  358. #define IP14_7_4 FM(MSIOF0_SS2) FM(TX5_A) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  359. #define IP14_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  360. #define IP14_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  361. #define IP14_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  362. #define IP14_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  363. #define IP14_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  364. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  365. #define IP14_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  366. #define IP15_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  367. #define IP15_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  368. #define IP15_11_8 FM(SSI_SCK349) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  369. #define IP15_15_12 FM(SSI_WS349) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  370. #define IP15_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  371. #define IP15_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  372. #define IP15_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  373. #define IP15_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  374. #define IP16_3_0 FM(SSI_SCK6) F_(0, 0) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  375. #define IP16_7_4 FM(SSI_WS6) F_(0, 0) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  376. #define IP16_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  377. #define IP16_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  378. #define IP16_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  379. #define IP16_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  380. #define IP16_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  381. #define IP16_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  382. #define IP17_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  383. #define IP17_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  384. #define IP17_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HSCK2_C) F_(0, 0) F_(0, 0)
  385. #define IP17_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HRX2_C) F_(0, 0) F_(0, 0)
  386. #define IP17_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) FM(HTX2_C) F_(0, 0) F_(0, 0)
  387. #define IP17_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) FM(HCTS2_N_C) F_(0, 0) F_(0, 0)
  388. #define IP17_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) FM(BPFCLK_C) FM(HRTS2_N_C) F_(0, 0) F_(0, 0)
  389. #define IP17_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_N) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  390. #define IP18_3_0 FM(GP6_30) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) FM(FMCLK_C) FM(FMCLK_D) F_(0, 0) F_(0, 0)
  391. #define IP18_7_4 FM(GP6_31) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) FM(FMIN_C) FM(FMIN_D) F_(0, 0) F_(0, 0)
  392. #define PINMUX_GPSR \
  393. \
  394. GPSR6_31 \
  395. GPSR6_30 \
  396. GPSR6_29 \
  397. GPSR1_28 GPSR6_28 \
  398. GPSR1_27 GPSR6_27 \
  399. GPSR1_26 GPSR6_26 \
  400. GPSR1_25 GPSR5_25 GPSR6_25 \
  401. GPSR1_24 GPSR5_24 GPSR6_24 \
  402. GPSR1_23 GPSR5_23 GPSR6_23 \
  403. GPSR1_22 GPSR5_22 GPSR6_22 \
  404. GPSR1_21 GPSR5_21 GPSR6_21 \
  405. GPSR1_20 GPSR5_20 GPSR6_20 \
  406. GPSR1_19 GPSR5_19 GPSR6_19 \
  407. GPSR1_18 GPSR5_18 GPSR6_18 \
  408. GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
  409. GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
  410. GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
  411. GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
  412. GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
  413. GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
  414. GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
  415. GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
  416. GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
  417. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
  418. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
  419. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
  420. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
  421. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
  422. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
  423. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
  424. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
  425. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
  426. #define PINMUX_IPSR \
  427. \
  428. FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
  429. FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
  430. FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
  431. FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
  432. FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
  433. FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
  434. FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
  435. FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
  436. \
  437. FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
  438. FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
  439. FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
  440. FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 \
  441. FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
  442. FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
  443. FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
  444. FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
  445. \
  446. FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
  447. FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
  448. FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
  449. FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
  450. FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
  451. FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
  452. FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
  453. FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
  454. \
  455. FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
  456. FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
  457. FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
  458. FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
  459. FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
  460. FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
  461. FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
  462. FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
  463. \
  464. FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 FM(IP18_3_0) IP18_3_0 \
  465. FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 FM(IP18_7_4) IP18_7_4 \
  466. FM(IP16_11_8) IP16_11_8 FM(IP17_11_8) IP17_11_8 \
  467. FM(IP16_15_12) IP16_15_12 FM(IP17_15_12) IP17_15_12 \
  468. FM(IP16_19_16) IP16_19_16 FM(IP17_19_16) IP17_19_16 \
  469. FM(IP16_23_20) IP16_23_20 FM(IP17_23_20) IP17_23_20 \
  470. FM(IP16_27_24) IP16_27_24 FM(IP17_27_24) IP17_27_24 \
  471. FM(IP16_31_28) IP16_31_28 FM(IP17_31_28) IP17_31_28
  472. /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  473. #define MOD_SEL0_31_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3) FM(SEL_MSIOF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
  474. #define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
  475. #define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
  476. #define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
  477. #define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
  478. #define MOD_SEL0_21 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
  479. #define MOD_SEL0_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
  480. #define MOD_SEL0_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
  481. #define MOD_SEL0_18_17 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
  482. #define MOD_SEL0_16 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
  483. #define MOD_SEL0_14_13 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1) FM(SEL_HSCIF2_2) F_(0, 0)
  484. #define MOD_SEL0_12 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
  485. #define MOD_SEL0_11 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
  486. #define MOD_SEL0_10 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
  487. #define MOD_SEL0_9_8 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
  488. #define MOD_SEL0_7_6 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
  489. #define MOD_SEL0_5 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
  490. #define MOD_SEL0_4_3 FM(SEL_ADGA_0) FM(SEL_ADGA_1) FM(SEL_ADGA_2) FM(SEL_ADGA_3)
  491. /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  492. #define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
  493. #define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
  494. #define MOD_SEL1_26 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
  495. #define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
  496. #define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
  497. #define MOD_SEL1_20 FM(SEL_SSI1_0) FM(SEL_SSI1_1)
  498. #define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
  499. #define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
  500. #define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
  501. #define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
  502. #define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
  503. #define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
  504. #define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
  505. #define MOD_SEL1_10 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
  506. #define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
  507. #define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
  508. #define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
  509. #define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
  510. #define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
  511. #define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
  512. #define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
  513. #define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
  514. /* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  515. #define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
  516. #define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
  517. #define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
  518. #define MOD_SEL2_28_27 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) FM(SEL_FM_3)
  519. #define MOD_SEL2_26 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
  520. #define MOD_SEL2_25_24_23 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  521. #define MOD_SEL2_22 FM(SEL_NDF_0) FM(SEL_NDF_1)
  522. #define MOD_SEL2_21 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
  523. #define MOD_SEL2_20 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
  524. #define MOD_SEL2_19 FM(SEL_TIMER_TMU2_0) FM(SEL_TIMER_TMU2_1)
  525. #define MOD_SEL2_18 FM(SEL_ADGB_0) FM(SEL_ADGB_1)
  526. #define MOD_SEL2_17 FM(SEL_ADGC_0) FM(SEL_ADGC_1)
  527. #define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
  528. #define PINMUX_MOD_SELS \
  529. \
  530. MOD_SEL0_31_30_29 MOD_SEL1_31_30 MOD_SEL2_31 \
  531. MOD_SEL2_30 \
  532. MOD_SEL1_29_28_27 MOD_SEL2_29 \
  533. MOD_SEL0_28_27 MOD_SEL2_28_27 \
  534. MOD_SEL0_26_25_24 MOD_SEL1_26 MOD_SEL2_26 \
  535. MOD_SEL1_25_24 MOD_SEL2_25_24_23 \
  536. MOD_SEL0_23 MOD_SEL1_23_22_21 \
  537. MOD_SEL0_22 MOD_SEL2_22 \
  538. MOD_SEL0_21 MOD_SEL2_21 \
  539. MOD_SEL0_20 MOD_SEL1_20 MOD_SEL2_20 \
  540. MOD_SEL0_19 MOD_SEL1_19 MOD_SEL2_19 \
  541. MOD_SEL0_18_17 MOD_SEL1_18_17 MOD_SEL2_18 \
  542. MOD_SEL2_17 \
  543. MOD_SEL0_16 MOD_SEL1_16 \
  544. MOD_SEL1_15_14 \
  545. MOD_SEL0_14_13 \
  546. MOD_SEL1_13 \
  547. MOD_SEL0_12 MOD_SEL1_12 \
  548. MOD_SEL0_11 MOD_SEL1_11 \
  549. MOD_SEL0_10 MOD_SEL1_10 \
  550. MOD_SEL0_9_8 MOD_SEL1_9 \
  551. MOD_SEL0_7_6 \
  552. MOD_SEL1_6 \
  553. MOD_SEL0_5 MOD_SEL1_5 \
  554. MOD_SEL0_4_3 MOD_SEL1_4 \
  555. MOD_SEL1_3 \
  556. MOD_SEL1_2 \
  557. MOD_SEL1_1 \
  558. MOD_SEL1_0 MOD_SEL2_0
  559. /*
  560. * These pins are not able to be muxed but have other properties
  561. * that can be set, such as drive-strength or pull-up/pull-down enable.
  562. */
  563. #define PINMUX_STATIC \
  564. FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
  565. FM(QSPI0_IO2) FM(QSPI0_IO3) \
  566. FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
  567. FM(QSPI1_IO2) FM(QSPI1_IO3) \
  568. FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
  569. FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
  570. FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
  571. FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
  572. FM(PRESETOUT) \
  573. FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN3) \
  574. FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
  575. #define PINMUX_PHYS \
  576. FM(SCL0) FM(SDA0) FM(SCL3) FM(SDA3) FM(SCL5) FM(SDA5)
  577. enum {
  578. PINMUX_RESERVED = 0,
  579. PINMUX_DATA_BEGIN,
  580. GP_ALL(DATA),
  581. PINMUX_DATA_END,
  582. #define F_(x, y)
  583. #define FM(x) FN_##x,
  584. PINMUX_FUNCTION_BEGIN,
  585. GP_ALL(FN),
  586. PINMUX_GPSR
  587. PINMUX_IPSR
  588. PINMUX_MOD_SELS
  589. PINMUX_FUNCTION_END,
  590. #undef F_
  591. #undef FM
  592. #define F_(x, y)
  593. #define FM(x) x##_MARK,
  594. PINMUX_MARK_BEGIN,
  595. PINMUX_GPSR
  596. PINMUX_IPSR
  597. PINMUX_MOD_SELS
  598. PINMUX_STATIC
  599. PINMUX_PHYS
  600. PINMUX_MARK_END,
  601. #undef F_
  602. #undef FM
  603. };
  604. static const u16 pinmux_data[] = {
  605. PINMUX_DATA_GP_ALL(),
  606. PINMUX_SINGLE(AVS1),
  607. PINMUX_SINGLE(AVS2),
  608. PINMUX_SINGLE(CLKOUT),
  609. PINMUX_SINGLE(GP7_03),
  610. PINMUX_SINGLE(GP7_02),
  611. PINMUX_SINGLE(MSIOF0_RXD),
  612. PINMUX_SINGLE(MSIOF0_SCK),
  613. PINMUX_SINGLE(MSIOF0_TXD),
  614. PINMUX_SINGLE(SSI_SCK5),
  615. PINMUX_SINGLE(SSI_SDATA5),
  616. PINMUX_SINGLE(SSI_WS5),
  617. /* IPSR0 */
  618. PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
  619. PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
  620. PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
  621. PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
  622. PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
  623. PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
  624. PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
  625. PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
  626. PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
  627. PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
  628. PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
  629. PINMUX_IPSR_GPSR(IP0_19_16, FSCLKST2_N_A),
  630. PINMUX_IPSR_PHYS_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
  631. PINMUX_IPSR_PHYS_MSEL(IP0_19_16, MSIOF2_RXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
  632. PINMUX_IPSR_PHYS_MSEL(IP0_19_16, CTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
  633. PINMUX_IPSR_PHYS(IP0_19_16, SCL5, I2C_SEL_5_1),
  634. PINMUX_IPSR_PHYS_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
  635. PINMUX_IPSR_PHYS_MSEL(IP0_23_20, MSIOF2_TXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
  636. PINMUX_IPSR_PHYS_MSEL(IP0_23_20, RTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
  637. PINMUX_IPSR_PHYS(IP0_23_20, SDA5, I2C_SEL_5_1),
  638. PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
  639. PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
  640. PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
  641. PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
  642. PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
  643. PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
  644. PINMUX_IPSR_MSEL(IP0_27_24, MSIOF3_SS2_E, SEL_MSIOF3_4),
  645. PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
  646. PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
  647. PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
  648. PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
  649. PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
  650. PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
  651. PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_SS1_E, SEL_MSIOF3_4),
  652. /* IPSR1 */
  653. PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
  654. PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
  655. PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
  656. PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
  657. PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
  658. PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_SYNC_E, SEL_MSIOF3_4),
  659. PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
  660. PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
  661. PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
  662. PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
  663. PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
  664. PINMUX_IPSR_MSEL(IP1_7_4, MSIOF3_SCK_E, SEL_MSIOF3_4),
  665. PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
  666. PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
  667. PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
  668. PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
  669. PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
  670. PINMUX_IPSR_MSEL(IP1_11_8, MSIOF3_RXD_E, SEL_MSIOF3_4),
  671. PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
  672. PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
  673. PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
  674. PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
  675. PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
  676. PINMUX_IPSR_GPSR(IP1_15_12, FSCLKST2_N_B),
  677. PINMUX_IPSR_MSEL(IP1_15_12, MSIOF3_TXD_E, SEL_MSIOF3_4),
  678. PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
  679. PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
  680. PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
  681. PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
  682. PINMUX_IPSR_PHYS_MSEL(IP1_23_20, PWM1_A, I2C_SEL_3_0, SEL_PWM1_0),
  683. PINMUX_IPSR_PHYS_MSEL(IP1_23_20, HRX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
  684. PINMUX_IPSR_PHYS_MSEL(IP1_23_20, VI4_DATA7_B, I2C_SEL_3_0, SEL_VIN4_1),
  685. PINMUX_IPSR_PHYS_MSEL(IP1_23_20, IERX_B, I2C_SEL_3_0, SEL_IEBUS_1),
  686. PINMUX_IPSR_PHYS(IP1_23_20, SCL3, I2C_SEL_3_1),
  687. PINMUX_IPSR_PHYS_MSEL(IP1_27_24, PWM2_A, I2C_SEL_3_0, SEL_PWM2_0),
  688. PINMUX_IPSR_PHYS_MSEL(IP1_27_24, HTX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
  689. PINMUX_IPSR_PHYS_MSEL(IP1_27_24, IETX_B, I2C_SEL_3_0, SEL_IEBUS_1),
  690. PINMUX_IPSR_PHYS(IP1_27_24, SDA3, I2C_SEL_3_1),
  691. PINMUX_IPSR_GPSR(IP1_31_28, A0),
  692. PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
  693. PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
  694. PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
  695. PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
  696. PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
  697. /* IPSR2 */
  698. PINMUX_IPSR_GPSR(IP2_3_0, A1),
  699. PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
  700. PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
  701. PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
  702. PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
  703. PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
  704. PINMUX_IPSR_GPSR(IP2_7_4, A2),
  705. PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
  706. PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
  707. PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
  708. PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
  709. PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
  710. PINMUX_IPSR_GPSR(IP2_11_8, A3),
  711. PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
  712. PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
  713. PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
  714. PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
  715. PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
  716. PINMUX_IPSR_GPSR(IP2_15_12, A4),
  717. PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
  718. PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
  719. PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
  720. PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
  721. PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
  722. PINMUX_IPSR_GPSR(IP2_19_16, A5),
  723. PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
  724. PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
  725. PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
  726. PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
  727. PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
  728. PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
  729. PINMUX_IPSR_GPSR(IP2_23_20, A6),
  730. PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
  731. PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
  732. PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
  733. PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
  734. PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
  735. PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
  736. PINMUX_IPSR_GPSR(IP2_27_24, A7),
  737. PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
  738. PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
  739. PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
  740. PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
  741. PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
  742. PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
  743. PINMUX_IPSR_GPSR(IP2_31_28, A8),
  744. PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
  745. PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  746. PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
  747. PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
  748. PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
  749. PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
  750. /* IPSR3 */
  751. PINMUX_IPSR_GPSR(IP3_3_0, A9),
  752. PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
  753. PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
  754. PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
  755. PINMUX_IPSR_GPSR(IP3_7_4, A10),
  756. PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
  757. PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_B, SEL_SCIF4_1),
  758. PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
  759. PINMUX_IPSR_GPSR(IP3_11_8, A11),
  760. PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
  761. PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
  762. PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
  763. PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
  764. PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
  765. PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
  766. PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
  767. PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
  768. PINMUX_IPSR_GPSR(IP3_15_12, A12),
  769. PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
  770. PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
  771. PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
  772. PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
  773. PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
  774. PINMUX_IPSR_GPSR(IP3_19_16, A13),
  775. PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
  776. PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
  777. PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
  778. PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
  779. PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
  780. PINMUX_IPSR_GPSR(IP3_23_20, A14),
  781. PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
  782. PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
  783. PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
  784. PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
  785. PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
  786. PINMUX_IPSR_GPSR(IP3_27_24, A15),
  787. PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
  788. PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
  789. PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
  790. PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
  791. PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
  792. PINMUX_IPSR_GPSR(IP3_31_28, A16),
  793. PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
  794. PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
  795. PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
  796. /* IPSR4 */
  797. PINMUX_IPSR_GPSR(IP4_3_0, A17),
  798. PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
  799. PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
  800. PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
  801. PINMUX_IPSR_GPSR(IP4_7_4, A18),
  802. PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
  803. PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
  804. PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
  805. PINMUX_IPSR_GPSR(IP4_11_8, A19),
  806. PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
  807. PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
  808. PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
  809. PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
  810. PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
  811. PINMUX_IPSR_GPSR(IP4_19_16, CS1_N),
  812. PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
  813. PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
  814. PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
  815. PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
  816. PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
  817. PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
  818. PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
  819. PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
  820. PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
  821. PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
  822. PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
  823. PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
  824. PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
  825. PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
  826. PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
  827. PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
  828. PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
  829. PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
  830. PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
  831. PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
  832. PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
  833. PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
  834. /* IPSR5 */
  835. PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
  836. PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
  837. PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
  838. PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
  839. PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
  840. PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
  841. PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
  842. PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
  843. PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
  844. PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N),
  845. PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
  846. PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
  847. PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
  848. PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
  849. PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
  850. PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
  851. PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
  852. PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
  853. PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
  854. PINMUX_IPSR_GPSR(IP5_15_12, D0),
  855. PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
  856. PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
  857. PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
  858. PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
  859. PINMUX_IPSR_GPSR(IP5_19_16, D1),
  860. PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
  861. PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
  862. PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
  863. PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
  864. PINMUX_IPSR_GPSR(IP5_23_20, D2),
  865. PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
  866. PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
  867. PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
  868. PINMUX_IPSR_GPSR(IP5_27_24, D3),
  869. PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
  870. PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
  871. PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
  872. PINMUX_IPSR_GPSR(IP5_31_28, D4),
  873. PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
  874. PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
  875. PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
  876. /* IPSR6 */
  877. PINMUX_IPSR_GPSR(IP6_3_0, D5),
  878. PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  879. PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
  880. PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
  881. PINMUX_IPSR_GPSR(IP6_7_4, D6),
  882. PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
  883. PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
  884. PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
  885. PINMUX_IPSR_GPSR(IP6_11_8, D7),
  886. PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
  887. PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
  888. PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
  889. PINMUX_IPSR_GPSR(IP6_15_12, D8),
  890. PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
  891. PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
  892. PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
  893. PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
  894. PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
  895. PINMUX_IPSR_GPSR(IP6_19_16, D9),
  896. PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
  897. PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
  898. PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
  899. PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
  900. PINMUX_IPSR_GPSR(IP6_23_20, D10),
  901. PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
  902. PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
  903. PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
  904. PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
  905. PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
  906. PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
  907. PINMUX_IPSR_GPSR(IP6_27_24, D11),
  908. PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
  909. PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
  910. PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
  911. PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
  912. PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_C, SEL_SCIF4_2),
  913. PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
  914. PINMUX_IPSR_GPSR(IP6_31_28, D12),
  915. PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
  916. PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
  917. PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
  918. PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
  919. PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
  920. /* IPSR7 */
  921. PINMUX_IPSR_GPSR(IP7_3_0, D13),
  922. PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
  923. PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
  924. PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
  925. PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
  926. PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
  927. PINMUX_IPSR_GPSR(IP7_7_4, D14),
  928. PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
  929. PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
  930. PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
  931. PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
  932. PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
  933. PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
  934. PINMUX_IPSR_GPSR(IP7_11_8, D15),
  935. PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
  936. PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
  937. PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
  938. PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
  939. PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
  940. PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
  941. PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
  942. PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
  943. PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
  944. PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
  945. PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
  946. PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
  947. PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
  948. PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
  949. PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
  950. PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
  951. PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
  952. PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
  953. PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
  954. PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
  955. /* IPSR8 */
  956. PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
  957. PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
  958. PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
  959. PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
  960. PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
  961. PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
  962. PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
  963. PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
  964. PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
  965. PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
  966. PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
  967. PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
  968. PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
  969. PINMUX_IPSR_MSEL(IP8_15_12, NFCE_N_B, SEL_NDF_1),
  970. PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
  971. PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
  972. PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
  973. PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
  974. PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
  975. PINMUX_IPSR_MSEL(IP8_19_16, NFWP_N_B, SEL_NDF_1),
  976. PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
  977. PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
  978. PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
  979. PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
  980. PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
  981. PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDF_1),
  982. PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
  983. PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
  984. PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
  985. PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
  986. PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
  987. PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDF_1),
  988. PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
  989. PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
  990. PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
  991. PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
  992. PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
  993. PINMUX_IPSR_MSEL(IP8_31_28, NFRB_N_B, SEL_NDF_1),
  994. PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
  995. PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
  996. /* IPSR9 */
  997. PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
  998. PINMUX_IPSR_GPSR(IP9_3_0, NFDATA8),
  999. PINMUX_IPSR_GPSR(IP9_7_4, SD2_CMD),
  1000. PINMUX_IPSR_GPSR(IP9_7_4, NFDATA9),
  1001. PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT0),
  1002. PINMUX_IPSR_GPSR(IP9_11_8, NFDATA10),
  1003. PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT1),
  1004. PINMUX_IPSR_GPSR(IP9_15_12, NFDATA11),
  1005. PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT2),
  1006. PINMUX_IPSR_GPSR(IP9_19_16, NFDATA12),
  1007. PINMUX_IPSR_GPSR(IP9_23_20, SD2_DAT3),
  1008. PINMUX_IPSR_GPSR(IP9_23_20, NFDATA13),
  1009. PINMUX_IPSR_GPSR(IP9_27_24, SD2_DS),
  1010. PINMUX_IPSR_GPSR(IP9_27_24, NFALE),
  1011. PINMUX_IPSR_GPSR(IP9_27_24, SATA_DEVSLP_B),
  1012. PINMUX_IPSR_GPSR(IP9_31_28, SD3_CLK),
  1013. PINMUX_IPSR_GPSR(IP9_31_28, NFWE_N),
  1014. /* IPSR10 */
  1015. PINMUX_IPSR_GPSR(IP10_3_0, SD3_CMD),
  1016. PINMUX_IPSR_GPSR(IP10_3_0, NFRE_N),
  1017. PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT0),
  1018. PINMUX_IPSR_GPSR(IP10_7_4, NFDATA0),
  1019. PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT1),
  1020. PINMUX_IPSR_GPSR(IP10_11_8, NFDATA1),
  1021. PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT2),
  1022. PINMUX_IPSR_GPSR(IP10_15_12, NFDATA2),
  1023. PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT3),
  1024. PINMUX_IPSR_GPSR(IP10_19_16, NFDATA3),
  1025. PINMUX_IPSR_GPSR(IP10_23_20, SD3_DAT4),
  1026. PINMUX_IPSR_MSEL(IP10_23_20, SD2_CD_A, SEL_SDHI2_0),
  1027. PINMUX_IPSR_GPSR(IP10_23_20, NFDATA4),
  1028. PINMUX_IPSR_GPSR(IP10_27_24, SD3_DAT5),
  1029. PINMUX_IPSR_MSEL(IP10_27_24, SD2_WP_A, SEL_SDHI2_0),
  1030. PINMUX_IPSR_GPSR(IP10_27_24, NFDATA5),
  1031. PINMUX_IPSR_GPSR(IP10_31_28, SD3_DAT6),
  1032. PINMUX_IPSR_GPSR(IP10_31_28, SD3_CD),
  1033. PINMUX_IPSR_GPSR(IP10_31_28, NFDATA6),
  1034. /* IPSR11 */
  1035. PINMUX_IPSR_GPSR(IP11_3_0, SD3_DAT7),
  1036. PINMUX_IPSR_GPSR(IP11_3_0, SD3_WP),
  1037. PINMUX_IPSR_GPSR(IP11_3_0, NFDATA7),
  1038. PINMUX_IPSR_GPSR(IP11_7_4, SD3_DS),
  1039. PINMUX_IPSR_GPSR(IP11_7_4, NFCLE),
  1040. PINMUX_IPSR_GPSR(IP11_11_8, SD0_CD),
  1041. PINMUX_IPSR_MSEL(IP11_11_8, NFDATA14_A, SEL_NDF_0),
  1042. PINMUX_IPSR_MSEL(IP11_11_8, SCL2_B, SEL_I2C2_1),
  1043. PINMUX_IPSR_MSEL(IP11_11_8, SIM0_RST_A, SEL_SIMCARD_0),
  1044. PINMUX_IPSR_GPSR(IP11_15_12, SD0_WP),
  1045. PINMUX_IPSR_MSEL(IP11_15_12, NFDATA15_A, SEL_NDF_0),
  1046. PINMUX_IPSR_MSEL(IP11_15_12, SDA2_B, SEL_I2C2_1),
  1047. PINMUX_IPSR_MSEL(IP11_19_16, SD1_CD, I2C_SEL_0_0),
  1048. PINMUX_IPSR_PHYS_MSEL(IP11_19_16, NFRB_N_A, I2C_SEL_0_0, SEL_NDF_0),
  1049. PINMUX_IPSR_PHYS_MSEL(IP11_19_16, SIM0_CLK_B, I2C_SEL_0_0, SEL_SIMCARD_1),
  1050. PINMUX_IPSR_PHYS(IP11_19_16, SCL0, I2C_SEL_0_1),
  1051. PINMUX_IPSR_MSEL(IP11_23_20, SD1_WP, I2C_SEL_0_0),
  1052. PINMUX_IPSR_PHYS_MSEL(IP11_23_20, NFCE_N_A, I2C_SEL_0_0, SEL_NDF_0),
  1053. PINMUX_IPSR_PHYS_MSEL(IP11_23_20, SIM0_D_B, I2C_SEL_0_0, SEL_SIMCARD_1),
  1054. PINMUX_IPSR_PHYS(IP11_23_20, SDA0, I2C_SEL_0_1),
  1055. PINMUX_IPSR_GPSR(IP11_27_24, SCK0),
  1056. PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_B, SEL_HSCIF1_1),
  1057. PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
  1058. PINMUX_IPSR_MSEL(IP11_27_24, AUDIO_CLKC_B, SEL_ADGC_1),
  1059. PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
  1060. PINMUX_IPSR_MSEL(IP11_27_24, SIM0_RST_B, SEL_SIMCARD_1),
  1061. PINMUX_IPSR_MSEL(IP11_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
  1062. PINMUX_IPSR_MSEL(IP11_27_24, RIF0_CLK_B, SEL_DRIF0_1),
  1063. PINMUX_IPSR_GPSR(IP11_27_24, ADICHS2),
  1064. PINMUX_IPSR_MSEL(IP11_27_24, SCK5_B, SEL_SCIF5_1),
  1065. PINMUX_IPSR_GPSR(IP11_31_28, RX0),
  1066. PINMUX_IPSR_MSEL(IP11_31_28, HRX1_B, SEL_HSCIF1_1),
  1067. PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK0_C, SEL_TSIF0_2),
  1068. PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
  1069. PINMUX_IPSR_MSEL(IP11_31_28, RIF0_D0_B, SEL_DRIF0_1),
  1070. /* IPSR12 */
  1071. PINMUX_IPSR_GPSR(IP12_3_0, TX0),
  1072. PINMUX_IPSR_MSEL(IP12_3_0, HTX1_B, SEL_HSCIF1_1),
  1073. PINMUX_IPSR_MSEL(IP12_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
  1074. PINMUX_IPSR_MSEL(IP12_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
  1075. PINMUX_IPSR_MSEL(IP12_3_0, RIF0_D1_B, SEL_DRIF0_1),
  1076. PINMUX_IPSR_GPSR(IP12_7_4, CTS0_N),
  1077. PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_B, SEL_HSCIF1_1),
  1078. PINMUX_IPSR_MSEL(IP12_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
  1079. PINMUX_IPSR_MSEL(IP12_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
  1080. PINMUX_IPSR_MSEL(IP12_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
  1081. PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
  1082. PINMUX_IPSR_GPSR(IP12_7_4, AUDIO_CLKOUT_C),
  1083. PINMUX_IPSR_GPSR(IP12_7_4, ADICS_SAMP),
  1084. PINMUX_IPSR_GPSR(IP12_11_8, RTS0_N),
  1085. PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_B, SEL_HSCIF1_1),
  1086. PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
  1087. PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKA_B, SEL_ADGA_1),
  1088. PINMUX_IPSR_MSEL(IP12_11_8, SCL2_A, SEL_I2C2_0),
  1089. PINMUX_IPSR_MSEL(IP12_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
  1090. PINMUX_IPSR_MSEL(IP12_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
  1091. PINMUX_IPSR_GPSR(IP12_11_8, ADICHS1),
  1092. PINMUX_IPSR_MSEL(IP12_15_12, RX1_A, SEL_SCIF1_0),
  1093. PINMUX_IPSR_MSEL(IP12_15_12, HRX1_A, SEL_HSCIF1_0),
  1094. PINMUX_IPSR_MSEL(IP12_15_12, TS_SDAT0_C, SEL_TSIF0_2),
  1095. PINMUX_IPSR_MSEL(IP12_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
  1096. PINMUX_IPSR_MSEL(IP12_15_12, RIF1_CLK_C, SEL_DRIF1_2),
  1097. PINMUX_IPSR_MSEL(IP12_19_16, TX1_A, SEL_SCIF1_0),
  1098. PINMUX_IPSR_MSEL(IP12_19_16, HTX1_A, SEL_HSCIF1_0),
  1099. PINMUX_IPSR_MSEL(IP12_19_16, TS_SDEN0_C, SEL_TSIF0_2),
  1100. PINMUX_IPSR_MSEL(IP12_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
  1101. PINMUX_IPSR_MSEL(IP12_19_16, RIF1_D0_C, SEL_DRIF1_2),
  1102. PINMUX_IPSR_GPSR(IP12_23_20, CTS1_N),
  1103. PINMUX_IPSR_MSEL(IP12_23_20, HCTS1_N_A, SEL_HSCIF1_0),
  1104. PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
  1105. PINMUX_IPSR_MSEL(IP12_23_20, TS_SDEN1_C, SEL_TSIF1_2),
  1106. PINMUX_IPSR_MSEL(IP12_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
  1107. PINMUX_IPSR_MSEL(IP12_23_20, RIF1_D0_B, SEL_DRIF1_1),
  1108. PINMUX_IPSR_GPSR(IP12_23_20, ADIDATA),
  1109. PINMUX_IPSR_GPSR(IP12_27_24, RTS1_N),
  1110. PINMUX_IPSR_MSEL(IP12_27_24, HRTS1_N_A, SEL_HSCIF1_0),
  1111. PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
  1112. PINMUX_IPSR_MSEL(IP12_27_24, TS_SDAT1_C, SEL_TSIF1_2),
  1113. PINMUX_IPSR_MSEL(IP12_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
  1114. PINMUX_IPSR_MSEL(IP12_27_24, RIF1_D1_B, SEL_DRIF1_1),
  1115. PINMUX_IPSR_GPSR(IP12_27_24, ADICHS0),
  1116. PINMUX_IPSR_GPSR(IP12_31_28, SCK2),
  1117. PINMUX_IPSR_MSEL(IP12_31_28, SCIF_CLK_B, SEL_SCIF_1),
  1118. PINMUX_IPSR_MSEL(IP12_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
  1119. PINMUX_IPSR_MSEL(IP12_31_28, TS_SCK1_C, SEL_TSIF1_2),
  1120. PINMUX_IPSR_MSEL(IP12_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
  1121. PINMUX_IPSR_MSEL(IP12_31_28, RIF1_CLK_B, SEL_DRIF1_1),
  1122. PINMUX_IPSR_GPSR(IP12_31_28, ADICLK),
  1123. /* IPSR13 */
  1124. PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
  1125. PINMUX_IPSR_MSEL(IP13_3_0, SD2_CD_B, SEL_SDHI2_1),
  1126. PINMUX_IPSR_MSEL(IP13_3_0, SCL1_A, SEL_I2C1_0),
  1127. PINMUX_IPSR_MSEL(IP13_3_0, FMCLK_A, SEL_FM_0),
  1128. PINMUX_IPSR_MSEL(IP13_3_0, RIF1_D1_C, SEL_DRIF1_2),
  1129. PINMUX_IPSR_GPSR(IP13_3_0, FSO_CFE_0_N),
  1130. PINMUX_IPSR_MSEL(IP13_7_4, RX2_A, SEL_SCIF2_0),
  1131. PINMUX_IPSR_MSEL(IP13_7_4, SD2_WP_B, SEL_SDHI2_1),
  1132. PINMUX_IPSR_MSEL(IP13_7_4, SDA1_A, SEL_I2C1_0),
  1133. PINMUX_IPSR_MSEL(IP13_7_4, FMIN_A, SEL_FM_0),
  1134. PINMUX_IPSR_MSEL(IP13_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
  1135. PINMUX_IPSR_GPSR(IP13_7_4, FSO_CFE_1_N),
  1136. PINMUX_IPSR_GPSR(IP13_11_8, HSCK0),
  1137. PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
  1138. PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKB_A, SEL_ADGB_0),
  1139. PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA1_B, SEL_SSI1_1),
  1140. PINMUX_IPSR_MSEL(IP13_11_8, TS_SCK0_D, SEL_TSIF0_3),
  1141. PINMUX_IPSR_MSEL(IP13_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
  1142. PINMUX_IPSR_MSEL(IP13_11_8, RIF0_CLK_C, SEL_DRIF0_2),
  1143. PINMUX_IPSR_MSEL(IP13_11_8, RX5_B, SEL_SCIF5_1),
  1144. PINMUX_IPSR_GPSR(IP13_15_12, HRX0),
  1145. PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
  1146. PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA2_B, SEL_SSI2_1),
  1147. PINMUX_IPSR_MSEL(IP13_15_12, TS_SDEN0_D, SEL_TSIF0_3),
  1148. PINMUX_IPSR_MSEL(IP13_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
  1149. PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_C, SEL_DRIF0_2),
  1150. PINMUX_IPSR_GPSR(IP13_19_16, HTX0),
  1151. PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
  1152. PINMUX_IPSR_MSEL(IP13_19_16, SSI_SDATA9_B, SEL_SSI9_1),
  1153. PINMUX_IPSR_MSEL(IP13_19_16, TS_SDAT0_D, SEL_TSIF0_3),
  1154. PINMUX_IPSR_MSEL(IP13_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
  1155. PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_C, SEL_DRIF0_2),
  1156. PINMUX_IPSR_GPSR(IP13_23_20, HCTS0_N),
  1157. PINMUX_IPSR_MSEL(IP13_23_20, RX2_B, SEL_SCIF2_1),
  1158. PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
  1159. PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK9_A, SEL_SSI9_0),
  1160. PINMUX_IPSR_MSEL(IP13_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
  1161. PINMUX_IPSR_MSEL(IP13_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
  1162. PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
  1163. PINMUX_IPSR_GPSR(IP13_23_20, AUDIO_CLKOUT1_A),
  1164. PINMUX_IPSR_GPSR(IP13_27_24, HRTS0_N),
  1165. PINMUX_IPSR_MSEL(IP13_27_24, TX2_B, SEL_SCIF2_1),
  1166. PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
  1167. PINMUX_IPSR_MSEL(IP13_27_24, SSI_WS9_A, SEL_SSI9_0),
  1168. PINMUX_IPSR_MSEL(IP13_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
  1169. PINMUX_IPSR_MSEL(IP13_27_24, BPFCLK_A, SEL_FM_0),
  1170. PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT2_A),
  1171. PINMUX_IPSR_GPSR(IP13_31_28, MSIOF0_SYNC),
  1172. PINMUX_IPSR_GPSR(IP13_31_28, AUDIO_CLKOUT_A),
  1173. PINMUX_IPSR_MSEL(IP13_31_28, TX5_B, SEL_SCIF5_1),
  1174. PINMUX_IPSR_MSEL(IP13_31_28, BPFCLK_D, SEL_FM_3),
  1175. /* IPSR14 */
  1176. PINMUX_IPSR_GPSR(IP14_3_0, MSIOF0_SS1),
  1177. PINMUX_IPSR_MSEL(IP14_3_0, RX5_A, SEL_SCIF5_0),
  1178. PINMUX_IPSR_MSEL(IP14_3_0, NFWP_N_A, SEL_NDF_0),
  1179. PINMUX_IPSR_MSEL(IP14_3_0, AUDIO_CLKA_C, SEL_ADGA_2),
  1180. PINMUX_IPSR_MSEL(IP14_3_0, SSI_SCK2_A, SEL_SSI2_0),
  1181. PINMUX_IPSR_MSEL(IP14_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
  1182. PINMUX_IPSR_GPSR(IP14_3_0, AUDIO_CLKOUT3_A),
  1183. PINMUX_IPSR_MSEL(IP14_3_0, TCLK1_B, SEL_TIMER_TMU_1),
  1184. PINMUX_IPSR_GPSR(IP14_7_4, MSIOF0_SS2),
  1185. PINMUX_IPSR_MSEL(IP14_7_4, TX5_A, SEL_SCIF5_0),
  1186. PINMUX_IPSR_MSEL(IP14_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
  1187. PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_A, SEL_ADGC_0),
  1188. PINMUX_IPSR_MSEL(IP14_7_4, SSI_WS2_A, SEL_SSI2_0),
  1189. PINMUX_IPSR_MSEL(IP14_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
  1190. PINMUX_IPSR_GPSR(IP14_7_4, AUDIO_CLKOUT_D),
  1191. PINMUX_IPSR_MSEL(IP14_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
  1192. PINMUX_IPSR_GPSR(IP14_11_8, MLB_CLK),
  1193. PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
  1194. PINMUX_IPSR_MSEL(IP14_11_8, SCL1_B, SEL_I2C1_1),
  1195. PINMUX_IPSR_GPSR(IP14_15_12, MLB_SIG),
  1196. PINMUX_IPSR_MSEL(IP14_15_12, RX1_B, SEL_SCIF1_1),
  1197. PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
  1198. PINMUX_IPSR_MSEL(IP14_15_12, SDA1_B, SEL_I2C1_1),
  1199. PINMUX_IPSR_GPSR(IP14_19_16, MLB_DAT),
  1200. PINMUX_IPSR_MSEL(IP14_19_16, TX1_B, SEL_SCIF1_1),
  1201. PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
  1202. PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK01239),
  1203. PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
  1204. PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS01239),
  1205. PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
  1206. PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA0),
  1207. PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
  1208. /* IPSR15 */
  1209. PINMUX_IPSR_MSEL(IP15_3_0, SSI_SDATA1_A, SEL_SSI1_0),
  1210. PINMUX_IPSR_MSEL(IP15_7_4, SSI_SDATA2_A, SEL_SSI2_0),
  1211. PINMUX_IPSR_MSEL(IP15_7_4, SSI_SCK1_B, SEL_SSI1_1),
  1212. PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK349),
  1213. PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
  1214. PINMUX_IPSR_MSEL(IP15_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
  1215. PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS349),
  1216. PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
  1217. PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
  1218. PINMUX_IPSR_MSEL(IP15_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
  1219. PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA3),
  1220. PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
  1221. PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
  1222. PINMUX_IPSR_MSEL(IP15_19_16, TS_SCK0_A, SEL_TSIF0_0),
  1223. PINMUX_IPSR_MSEL(IP15_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
  1224. PINMUX_IPSR_MSEL(IP15_19_16, RIF0_D1_A, SEL_DRIF0_0),
  1225. PINMUX_IPSR_MSEL(IP15_19_16, RIF2_D0_A, SEL_DRIF2_0),
  1226. PINMUX_IPSR_GPSR(IP15_23_20, SSI_SCK4),
  1227. PINMUX_IPSR_MSEL(IP15_23_20, HRX2_A, SEL_HSCIF2_0),
  1228. PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
  1229. PINMUX_IPSR_MSEL(IP15_23_20, TS_SDAT0_A, SEL_TSIF0_0),
  1230. PINMUX_IPSR_MSEL(IP15_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
  1231. PINMUX_IPSR_MSEL(IP15_23_20, RIF0_CLK_A, SEL_DRIF0_0),
  1232. PINMUX_IPSR_MSEL(IP15_23_20, RIF2_CLK_A, SEL_DRIF2_0),
  1233. PINMUX_IPSR_GPSR(IP15_27_24, SSI_WS4),
  1234. PINMUX_IPSR_MSEL(IP15_27_24, HTX2_A, SEL_HSCIF2_0),
  1235. PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
  1236. PINMUX_IPSR_MSEL(IP15_27_24, TS_SDEN0_A, SEL_TSIF0_0),
  1237. PINMUX_IPSR_MSEL(IP15_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
  1238. PINMUX_IPSR_MSEL(IP15_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
  1239. PINMUX_IPSR_MSEL(IP15_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
  1240. PINMUX_IPSR_GPSR(IP15_31_28, SSI_SDATA4),
  1241. PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_A, SEL_HSCIF2_0),
  1242. PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
  1243. PINMUX_IPSR_MSEL(IP15_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
  1244. PINMUX_IPSR_MSEL(IP15_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
  1245. PINMUX_IPSR_MSEL(IP15_31_28, RIF0_D0_A, SEL_DRIF0_0),
  1246. PINMUX_IPSR_MSEL(IP15_31_28, RIF2_D1_A, SEL_DRIF2_0),
  1247. /* IPSR16 */
  1248. PINMUX_IPSR_GPSR(IP16_3_0, SSI_SCK6),
  1249. PINMUX_IPSR_MSEL(IP16_3_0, SIM0_RST_D, SEL_SIMCARD_3),
  1250. PINMUX_IPSR_GPSR(IP16_7_4, SSI_WS6),
  1251. PINMUX_IPSR_MSEL(IP16_7_4, SIM0_D_D, SEL_SIMCARD_3),
  1252. PINMUX_IPSR_GPSR(IP16_11_8, SSI_SDATA6),
  1253. PINMUX_IPSR_MSEL(IP16_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
  1254. PINMUX_IPSR_GPSR(IP16_11_8, SATA_DEVSLP_A),
  1255. PINMUX_IPSR_GPSR(IP16_15_12, SSI_SCK78),
  1256. PINMUX_IPSR_MSEL(IP16_15_12, HRX2_B, SEL_HSCIF2_1),
  1257. PINMUX_IPSR_MSEL(IP16_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
  1258. PINMUX_IPSR_MSEL(IP16_15_12, TS_SCK1_A, SEL_TSIF1_0),
  1259. PINMUX_IPSR_MSEL(IP16_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
  1260. PINMUX_IPSR_MSEL(IP16_15_12, RIF1_CLK_A, SEL_DRIF1_0),
  1261. PINMUX_IPSR_MSEL(IP16_15_12, RIF3_CLK_A, SEL_DRIF3_0),
  1262. PINMUX_IPSR_GPSR(IP16_19_16, SSI_WS78),
  1263. PINMUX_IPSR_MSEL(IP16_19_16, HTX2_B, SEL_HSCIF2_1),
  1264. PINMUX_IPSR_MSEL(IP16_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
  1265. PINMUX_IPSR_MSEL(IP16_19_16, TS_SDAT1_A, SEL_TSIF1_0),
  1266. PINMUX_IPSR_MSEL(IP16_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
  1267. PINMUX_IPSR_MSEL(IP16_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
  1268. PINMUX_IPSR_MSEL(IP16_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
  1269. PINMUX_IPSR_GPSR(IP16_23_20, SSI_SDATA7),
  1270. PINMUX_IPSR_MSEL(IP16_23_20, HCTS2_N_B, SEL_HSCIF2_1),
  1271. PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
  1272. PINMUX_IPSR_MSEL(IP16_23_20, TS_SDEN1_A, SEL_TSIF1_0),
  1273. PINMUX_IPSR_MSEL(IP16_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
  1274. PINMUX_IPSR_MSEL(IP16_23_20, RIF1_D0_A, SEL_DRIF1_0),
  1275. PINMUX_IPSR_MSEL(IP16_23_20, RIF3_D0_A, SEL_DRIF3_0),
  1276. PINMUX_IPSR_MSEL(IP16_23_20, TCLK2_A, SEL_TIMER_TMU2_0),
  1277. PINMUX_IPSR_GPSR(IP16_27_24, SSI_SDATA8),
  1278. PINMUX_IPSR_MSEL(IP16_27_24, HRTS2_N_B, SEL_HSCIF2_1),
  1279. PINMUX_IPSR_MSEL(IP16_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
  1280. PINMUX_IPSR_MSEL(IP16_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
  1281. PINMUX_IPSR_MSEL(IP16_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
  1282. PINMUX_IPSR_MSEL(IP16_27_24, RIF1_D1_A, SEL_DRIF1_0),
  1283. PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D1_A, SEL_DRIF3_0),
  1284. PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA9_A, SEL_SSI9_0),
  1285. PINMUX_IPSR_MSEL(IP16_31_28, HSCK2_B, SEL_HSCIF2_1),
  1286. PINMUX_IPSR_MSEL(IP16_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
  1287. PINMUX_IPSR_MSEL(IP16_31_28, HSCK1_A, SEL_HSCIF1_0),
  1288. PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS1_B, SEL_SSI1_1),
  1289. PINMUX_IPSR_GPSR(IP16_31_28, SCK1),
  1290. PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
  1291. PINMUX_IPSR_MSEL(IP16_31_28, SCK5_A, SEL_SCIF5_0),
  1292. /* IPSR17 */
  1293. PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKA_A, SEL_ADGA_0),
  1294. PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKB_B, SEL_ADGB_1),
  1295. PINMUX_IPSR_MSEL(IP17_7_4, SCIF_CLK_A, SEL_SCIF_0),
  1296. PINMUX_IPSR_MSEL(IP17_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
  1297. PINMUX_IPSR_MSEL(IP17_7_4, REMOCON_A, SEL_REMOCON_0),
  1298. PINMUX_IPSR_MSEL(IP17_7_4, TCLK1_A, SEL_TIMER_TMU_0),
  1299. PINMUX_IPSR_GPSR(IP17_11_8, USB0_PWEN),
  1300. PINMUX_IPSR_MSEL(IP17_11_8, SIM0_RST_C, SEL_SIMCARD_2),
  1301. PINMUX_IPSR_MSEL(IP17_11_8, TS_SCK1_D, SEL_TSIF1_3),
  1302. PINMUX_IPSR_MSEL(IP17_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
  1303. PINMUX_IPSR_MSEL(IP17_11_8, BPFCLK_B, SEL_FM_1),
  1304. PINMUX_IPSR_MSEL(IP17_11_8, RIF3_CLK_B, SEL_DRIF3_1),
  1305. PINMUX_IPSR_MSEL(IP17_11_8, HSCK2_C, SEL_HSCIF2_2),
  1306. PINMUX_IPSR_GPSR(IP17_15_12, USB0_OVC),
  1307. PINMUX_IPSR_MSEL(IP17_15_12, SIM0_D_C, SEL_SIMCARD_2),
  1308. PINMUX_IPSR_MSEL(IP17_15_12, TS_SDAT1_D, SEL_TSIF1_3),
  1309. PINMUX_IPSR_MSEL(IP17_15_12, STP_ISD_1_D, SEL_SSP1_1_3),
  1310. PINMUX_IPSR_MSEL(IP17_15_12, RIF3_SYNC_B, SEL_DRIF3_1),
  1311. PINMUX_IPSR_MSEL(IP17_15_12, HRX2_C, SEL_HSCIF2_2),
  1312. PINMUX_IPSR_GPSR(IP17_19_16, USB1_PWEN),
  1313. PINMUX_IPSR_MSEL(IP17_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
  1314. PINMUX_IPSR_MSEL(IP17_19_16, SSI_SCK1_A, SEL_SSI1_0),
  1315. PINMUX_IPSR_MSEL(IP17_19_16, TS_SCK0_E, SEL_TSIF0_4),
  1316. PINMUX_IPSR_MSEL(IP17_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
  1317. PINMUX_IPSR_MSEL(IP17_19_16, FMCLK_B, SEL_FM_1),
  1318. PINMUX_IPSR_MSEL(IP17_19_16, RIF2_CLK_B, SEL_DRIF2_1),
  1319. PINMUX_IPSR_MSEL(IP17_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
  1320. PINMUX_IPSR_MSEL(IP17_19_16, HTX2_C, SEL_HSCIF2_2),
  1321. PINMUX_IPSR_GPSR(IP17_23_20, USB1_OVC),
  1322. PINMUX_IPSR_MSEL(IP17_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
  1323. PINMUX_IPSR_MSEL(IP17_23_20, SSI_WS1_A, SEL_SSI1_0),
  1324. PINMUX_IPSR_MSEL(IP17_23_20, TS_SDAT0_E, SEL_TSIF0_4),
  1325. PINMUX_IPSR_MSEL(IP17_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
  1326. PINMUX_IPSR_MSEL(IP17_23_20, FMIN_B, SEL_FM_1),
  1327. PINMUX_IPSR_MSEL(IP17_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
  1328. PINMUX_IPSR_MSEL(IP17_23_20, REMOCON_B, SEL_REMOCON_1),
  1329. PINMUX_IPSR_MSEL(IP17_23_20, HCTS2_N_C, SEL_HSCIF2_2),
  1330. PINMUX_IPSR_GPSR(IP17_27_24, USB30_PWEN),
  1331. PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_B),
  1332. PINMUX_IPSR_MSEL(IP17_27_24, SSI_SCK2_B, SEL_SSI2_1),
  1333. PINMUX_IPSR_MSEL(IP17_27_24, TS_SDEN1_D, SEL_TSIF1_3),
  1334. PINMUX_IPSR_MSEL(IP17_27_24, STP_ISEN_1_D, SEL_SSP1_1_3),
  1335. PINMUX_IPSR_MSEL(IP17_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
  1336. PINMUX_IPSR_MSEL(IP17_27_24, RIF3_D0_B, SEL_DRIF3_1),
  1337. PINMUX_IPSR_MSEL(IP17_27_24, TCLK2_B, SEL_TIMER_TMU2_1),
  1338. PINMUX_IPSR_GPSR(IP17_27_24, TPU0TO0),
  1339. PINMUX_IPSR_MSEL(IP17_27_24, BPFCLK_C, SEL_FM_2),
  1340. PINMUX_IPSR_MSEL(IP17_27_24, HRTS2_N_C, SEL_HSCIF2_2),
  1341. PINMUX_IPSR_GPSR(IP17_31_28, USB30_OVC),
  1342. PINMUX_IPSR_GPSR(IP17_31_28, AUDIO_CLKOUT1_B),
  1343. PINMUX_IPSR_MSEL(IP17_31_28, SSI_WS2_B, SEL_SSI2_1),
  1344. PINMUX_IPSR_MSEL(IP17_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
  1345. PINMUX_IPSR_MSEL(IP17_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
  1346. PINMUX_IPSR_MSEL(IP17_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
  1347. PINMUX_IPSR_MSEL(IP17_31_28, RIF3_D1_B, SEL_DRIF3_1),
  1348. PINMUX_IPSR_GPSR(IP17_31_28, FSO_TOE_N),
  1349. PINMUX_IPSR_GPSR(IP17_31_28, TPU0TO1),
  1350. /* IPSR18 */
  1351. PINMUX_IPSR_GPSR(IP18_3_0, GP6_30),
  1352. PINMUX_IPSR_GPSR(IP18_3_0, AUDIO_CLKOUT2_B),
  1353. PINMUX_IPSR_MSEL(IP18_3_0, SSI_SCK9_B, SEL_SSI9_1),
  1354. PINMUX_IPSR_MSEL(IP18_3_0, TS_SDEN0_E, SEL_TSIF0_4),
  1355. PINMUX_IPSR_MSEL(IP18_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
  1356. PINMUX_IPSR_MSEL(IP18_3_0, RIF2_D0_B, SEL_DRIF2_1),
  1357. PINMUX_IPSR_GPSR(IP18_3_0, TPU0TO2),
  1358. PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_C, SEL_FM_2),
  1359. PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_D, SEL_FM_3),
  1360. PINMUX_IPSR_GPSR(IP18_7_4, GP6_31),
  1361. PINMUX_IPSR_GPSR(IP18_7_4, AUDIO_CLKOUT3_B),
  1362. PINMUX_IPSR_MSEL(IP18_7_4, SSI_WS9_B, SEL_SSI9_1),
  1363. PINMUX_IPSR_MSEL(IP18_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
  1364. PINMUX_IPSR_MSEL(IP18_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
  1365. PINMUX_IPSR_MSEL(IP18_7_4, RIF2_D1_B, SEL_DRIF2_1),
  1366. PINMUX_IPSR_GPSR(IP18_7_4, TPU0TO3),
  1367. PINMUX_IPSR_MSEL(IP18_7_4, FMIN_C, SEL_FM_2),
  1368. PINMUX_IPSR_MSEL(IP18_7_4, FMIN_D, SEL_FM_3),
  1369. /*
  1370. * Static pins can not be muxed between different functions but
  1371. * still need mark entries in the pinmux list. Add each static
  1372. * pin to the list without an associated function. The sh-pfc
  1373. * core will do the right thing and skip trying to mux the pin
  1374. * while still applying configuration to it.
  1375. */
  1376. #define FM(x) PINMUX_DATA(x##_MARK, 0),
  1377. PINMUX_STATIC
  1378. #undef FM
  1379. };
  1380. /*
  1381. * Pins not associated with a GPIO port.
  1382. */
  1383. enum {
  1384. GP_ASSIGN_LAST(),
  1385. NOGP_ALL(),
  1386. };
  1387. static const struct sh_pfc_pin pinmux_pins[] = {
  1388. PINMUX_GPIO_GP_ALL(),
  1389. PINMUX_NOGP_ALL(),
  1390. };
  1391. /* - AUDIO CLOCK ------------------------------------------------------------ */
  1392. static const unsigned int audio_clk_a_a_pins[] = {
  1393. /* CLK A */
  1394. RCAR_GP_PIN(6, 22),
  1395. };
  1396. static const unsigned int audio_clk_a_a_mux[] = {
  1397. AUDIO_CLKA_A_MARK,
  1398. };
  1399. static const unsigned int audio_clk_a_b_pins[] = {
  1400. /* CLK A */
  1401. RCAR_GP_PIN(5, 4),
  1402. };
  1403. static const unsigned int audio_clk_a_b_mux[] = {
  1404. AUDIO_CLKA_B_MARK,
  1405. };
  1406. static const unsigned int audio_clk_a_c_pins[] = {
  1407. /* CLK A */
  1408. RCAR_GP_PIN(5, 19),
  1409. };
  1410. static const unsigned int audio_clk_a_c_mux[] = {
  1411. AUDIO_CLKA_C_MARK,
  1412. };
  1413. static const unsigned int audio_clk_b_a_pins[] = {
  1414. /* CLK B */
  1415. RCAR_GP_PIN(5, 12),
  1416. };
  1417. static const unsigned int audio_clk_b_a_mux[] = {
  1418. AUDIO_CLKB_A_MARK,
  1419. };
  1420. static const unsigned int audio_clk_b_b_pins[] = {
  1421. /* CLK B */
  1422. RCAR_GP_PIN(6, 23),
  1423. };
  1424. static const unsigned int audio_clk_b_b_mux[] = {
  1425. AUDIO_CLKB_B_MARK,
  1426. };
  1427. static const unsigned int audio_clk_c_a_pins[] = {
  1428. /* CLK C */
  1429. RCAR_GP_PIN(5, 21),
  1430. };
  1431. static const unsigned int audio_clk_c_a_mux[] = {
  1432. AUDIO_CLKC_A_MARK,
  1433. };
  1434. static const unsigned int audio_clk_c_b_pins[] = {
  1435. /* CLK C */
  1436. RCAR_GP_PIN(5, 0),
  1437. };
  1438. static const unsigned int audio_clk_c_b_mux[] = {
  1439. AUDIO_CLKC_B_MARK,
  1440. };
  1441. static const unsigned int audio_clkout_a_pins[] = {
  1442. /* CLKOUT */
  1443. RCAR_GP_PIN(5, 18),
  1444. };
  1445. static const unsigned int audio_clkout_a_mux[] = {
  1446. AUDIO_CLKOUT_A_MARK,
  1447. };
  1448. static const unsigned int audio_clkout_b_pins[] = {
  1449. /* CLKOUT */
  1450. RCAR_GP_PIN(6, 28),
  1451. };
  1452. static const unsigned int audio_clkout_b_mux[] = {
  1453. AUDIO_CLKOUT_B_MARK,
  1454. };
  1455. static const unsigned int audio_clkout_c_pins[] = {
  1456. /* CLKOUT */
  1457. RCAR_GP_PIN(5, 3),
  1458. };
  1459. static const unsigned int audio_clkout_c_mux[] = {
  1460. AUDIO_CLKOUT_C_MARK,
  1461. };
  1462. static const unsigned int audio_clkout_d_pins[] = {
  1463. /* CLKOUT */
  1464. RCAR_GP_PIN(5, 21),
  1465. };
  1466. static const unsigned int audio_clkout_d_mux[] = {
  1467. AUDIO_CLKOUT_D_MARK,
  1468. };
  1469. static const unsigned int audio_clkout1_a_pins[] = {
  1470. /* CLKOUT1 */
  1471. RCAR_GP_PIN(5, 15),
  1472. };
  1473. static const unsigned int audio_clkout1_a_mux[] = {
  1474. AUDIO_CLKOUT1_A_MARK,
  1475. };
  1476. static const unsigned int audio_clkout1_b_pins[] = {
  1477. /* CLKOUT1 */
  1478. RCAR_GP_PIN(6, 29),
  1479. };
  1480. static const unsigned int audio_clkout1_b_mux[] = {
  1481. AUDIO_CLKOUT1_B_MARK,
  1482. };
  1483. static const unsigned int audio_clkout2_a_pins[] = {
  1484. /* CLKOUT2 */
  1485. RCAR_GP_PIN(5, 16),
  1486. };
  1487. static const unsigned int audio_clkout2_a_mux[] = {
  1488. AUDIO_CLKOUT2_A_MARK,
  1489. };
  1490. static const unsigned int audio_clkout2_b_pins[] = {
  1491. /* CLKOUT2 */
  1492. RCAR_GP_PIN(6, 30),
  1493. };
  1494. static const unsigned int audio_clkout2_b_mux[] = {
  1495. AUDIO_CLKOUT2_B_MARK,
  1496. };
  1497. static const unsigned int audio_clkout3_a_pins[] = {
  1498. /* CLKOUT3 */
  1499. RCAR_GP_PIN(5, 19),
  1500. };
  1501. static const unsigned int audio_clkout3_a_mux[] = {
  1502. AUDIO_CLKOUT3_A_MARK,
  1503. };
  1504. static const unsigned int audio_clkout3_b_pins[] = {
  1505. /* CLKOUT3 */
  1506. RCAR_GP_PIN(6, 31),
  1507. };
  1508. static const unsigned int audio_clkout3_b_mux[] = {
  1509. AUDIO_CLKOUT3_B_MARK,
  1510. };
  1511. /* - EtherAVB --------------------------------------------------------------- */
  1512. static const unsigned int avb_link_pins[] = {
  1513. /* AVB_LINK */
  1514. RCAR_GP_PIN(2, 12),
  1515. };
  1516. static const unsigned int avb_link_mux[] = {
  1517. AVB_LINK_MARK,
  1518. };
  1519. static const unsigned int avb_magic_pins[] = {
  1520. /* AVB_MAGIC_ */
  1521. RCAR_GP_PIN(2, 10),
  1522. };
  1523. static const unsigned int avb_magic_mux[] = {
  1524. AVB_MAGIC_MARK,
  1525. };
  1526. static const unsigned int avb_phy_int_pins[] = {
  1527. /* AVB_PHY_INT */
  1528. RCAR_GP_PIN(2, 11),
  1529. };
  1530. static const unsigned int avb_phy_int_mux[] = {
  1531. AVB_PHY_INT_MARK,
  1532. };
  1533. static const unsigned int avb_mdio_pins[] = {
  1534. /* AVB_MDC, AVB_MDIO */
  1535. RCAR_GP_PIN(2, 9), PIN_AVB_MDIO,
  1536. };
  1537. static const unsigned int avb_mdio_mux[] = {
  1538. AVB_MDC_MARK, AVB_MDIO_MARK,
  1539. };
  1540. static const unsigned int avb_mii_pins[] = {
  1541. /*
  1542. * AVB_TX_CTL, AVB_TXC, AVB_TD0,
  1543. * AVB_TD1, AVB_TD2, AVB_TD3,
  1544. * AVB_RX_CTL, AVB_RXC, AVB_RD0,
  1545. * AVB_RD1, AVB_RD2, AVB_RD3,
  1546. * AVB_TXCREFCLK
  1547. */
  1548. PIN_AVB_TX_CTL, PIN_AVB_TXC, PIN_AVB_TD0,
  1549. PIN_AVB_TD1, PIN_AVB_TD2, PIN_AVB_TD3,
  1550. PIN_AVB_RX_CTL, PIN_AVB_RXC, PIN_AVB_RD0,
  1551. PIN_AVB_RD1, PIN_AVB_RD2, PIN_AVB_RD3,
  1552. PIN_AVB_TXCREFCLK,
  1553. };
  1554. static const unsigned int avb_mii_mux[] = {
  1555. AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
  1556. AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
  1557. AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
  1558. AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
  1559. AVB_TXCREFCLK_MARK,
  1560. };
  1561. static const unsigned int avb_avtp_pps_pins[] = {
  1562. /* AVB_AVTP_PPS */
  1563. RCAR_GP_PIN(2, 6),
  1564. };
  1565. static const unsigned int avb_avtp_pps_mux[] = {
  1566. AVB_AVTP_PPS_MARK,
  1567. };
  1568. static const unsigned int avb_avtp_match_a_pins[] = {
  1569. /* AVB_AVTP_MATCH_A */
  1570. RCAR_GP_PIN(2, 13),
  1571. };
  1572. static const unsigned int avb_avtp_match_a_mux[] = {
  1573. AVB_AVTP_MATCH_A_MARK,
  1574. };
  1575. static const unsigned int avb_avtp_capture_a_pins[] = {
  1576. /* AVB_AVTP_CAPTURE_A */
  1577. RCAR_GP_PIN(2, 14),
  1578. };
  1579. static const unsigned int avb_avtp_capture_a_mux[] = {
  1580. AVB_AVTP_CAPTURE_A_MARK,
  1581. };
  1582. static const unsigned int avb_avtp_match_b_pins[] = {
  1583. /* AVB_AVTP_MATCH_B */
  1584. RCAR_GP_PIN(1, 8),
  1585. };
  1586. static const unsigned int avb_avtp_match_b_mux[] = {
  1587. AVB_AVTP_MATCH_B_MARK,
  1588. };
  1589. static const unsigned int avb_avtp_capture_b_pins[] = {
  1590. /* AVB_AVTP_CAPTURE_B */
  1591. RCAR_GP_PIN(1, 11),
  1592. };
  1593. static const unsigned int avb_avtp_capture_b_mux[] = {
  1594. AVB_AVTP_CAPTURE_B_MARK,
  1595. };
  1596. /* - CAN ------------------------------------------------------------------ */
  1597. static const unsigned int can0_data_a_pins[] = {
  1598. /* TX, RX */
  1599. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
  1600. };
  1601. static const unsigned int can0_data_a_mux[] = {
  1602. CAN0_TX_A_MARK, CAN0_RX_A_MARK,
  1603. };
  1604. static const unsigned int can0_data_b_pins[] = {
  1605. /* TX, RX */
  1606. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1607. };
  1608. static const unsigned int can0_data_b_mux[] = {
  1609. CAN0_TX_B_MARK, CAN0_RX_B_MARK,
  1610. };
  1611. static const unsigned int can1_data_pins[] = {
  1612. /* TX, RX */
  1613. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
  1614. };
  1615. static const unsigned int can1_data_mux[] = {
  1616. CAN1_TX_MARK, CAN1_RX_MARK,
  1617. };
  1618. /* - CAN Clock -------------------------------------------------------------- */
  1619. static const unsigned int can_clk_pins[] = {
  1620. /* CLK */
  1621. RCAR_GP_PIN(1, 25),
  1622. };
  1623. static const unsigned int can_clk_mux[] = {
  1624. CAN_CLK_MARK,
  1625. };
  1626. /* - CAN FD --------------------------------------------------------------- */
  1627. static const unsigned int canfd0_data_a_pins[] = {
  1628. /* TX, RX */
  1629. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
  1630. };
  1631. static const unsigned int canfd0_data_a_mux[] = {
  1632. CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
  1633. };
  1634. static const unsigned int canfd0_data_b_pins[] = {
  1635. /* TX, RX */
  1636. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1637. };
  1638. static const unsigned int canfd0_data_b_mux[] = {
  1639. CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
  1640. };
  1641. static const unsigned int canfd1_data_pins[] = {
  1642. /* TX, RX */
  1643. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
  1644. };
  1645. static const unsigned int canfd1_data_mux[] = {
  1646. CANFD1_TX_MARK, CANFD1_RX_MARK,
  1647. };
  1648. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  1649. /* - DRIF0 --------------------------------------------------------------- */
  1650. static const unsigned int drif0_ctrl_a_pins[] = {
  1651. /* CLK, SYNC */
  1652. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  1653. };
  1654. static const unsigned int drif0_ctrl_a_mux[] = {
  1655. RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
  1656. };
  1657. static const unsigned int drif0_data0_a_pins[] = {
  1658. /* D0 */
  1659. RCAR_GP_PIN(6, 10),
  1660. };
  1661. static const unsigned int drif0_data0_a_mux[] = {
  1662. RIF0_D0_A_MARK,
  1663. };
  1664. static const unsigned int drif0_data1_a_pins[] = {
  1665. /* D1 */
  1666. RCAR_GP_PIN(6, 7),
  1667. };
  1668. static const unsigned int drif0_data1_a_mux[] = {
  1669. RIF0_D1_A_MARK,
  1670. };
  1671. static const unsigned int drif0_ctrl_b_pins[] = {
  1672. /* CLK, SYNC */
  1673. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
  1674. };
  1675. static const unsigned int drif0_ctrl_b_mux[] = {
  1676. RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
  1677. };
  1678. static const unsigned int drif0_data0_b_pins[] = {
  1679. /* D0 */
  1680. RCAR_GP_PIN(5, 1),
  1681. };
  1682. static const unsigned int drif0_data0_b_mux[] = {
  1683. RIF0_D0_B_MARK,
  1684. };
  1685. static const unsigned int drif0_data1_b_pins[] = {
  1686. /* D1 */
  1687. RCAR_GP_PIN(5, 2),
  1688. };
  1689. static const unsigned int drif0_data1_b_mux[] = {
  1690. RIF0_D1_B_MARK,
  1691. };
  1692. static const unsigned int drif0_ctrl_c_pins[] = {
  1693. /* CLK, SYNC */
  1694. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
  1695. };
  1696. static const unsigned int drif0_ctrl_c_mux[] = {
  1697. RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
  1698. };
  1699. static const unsigned int drif0_data0_c_pins[] = {
  1700. /* D0 */
  1701. RCAR_GP_PIN(5, 13),
  1702. };
  1703. static const unsigned int drif0_data0_c_mux[] = {
  1704. RIF0_D0_C_MARK,
  1705. };
  1706. static const unsigned int drif0_data1_c_pins[] = {
  1707. /* D1 */
  1708. RCAR_GP_PIN(5, 14),
  1709. };
  1710. static const unsigned int drif0_data1_c_mux[] = {
  1711. RIF0_D1_C_MARK,
  1712. };
  1713. /* - DRIF1 --------------------------------------------------------------- */
  1714. static const unsigned int drif1_ctrl_a_pins[] = {
  1715. /* CLK, SYNC */
  1716. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
  1717. };
  1718. static const unsigned int drif1_ctrl_a_mux[] = {
  1719. RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
  1720. };
  1721. static const unsigned int drif1_data0_a_pins[] = {
  1722. /* D0 */
  1723. RCAR_GP_PIN(6, 19),
  1724. };
  1725. static const unsigned int drif1_data0_a_mux[] = {
  1726. RIF1_D0_A_MARK,
  1727. };
  1728. static const unsigned int drif1_data1_a_pins[] = {
  1729. /* D1 */
  1730. RCAR_GP_PIN(6, 20),
  1731. };
  1732. static const unsigned int drif1_data1_a_mux[] = {
  1733. RIF1_D1_A_MARK,
  1734. };
  1735. static const unsigned int drif1_ctrl_b_pins[] = {
  1736. /* CLK, SYNC */
  1737. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
  1738. };
  1739. static const unsigned int drif1_ctrl_b_mux[] = {
  1740. RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
  1741. };
  1742. static const unsigned int drif1_data0_b_pins[] = {
  1743. /* D0 */
  1744. RCAR_GP_PIN(5, 7),
  1745. };
  1746. static const unsigned int drif1_data0_b_mux[] = {
  1747. RIF1_D0_B_MARK,
  1748. };
  1749. static const unsigned int drif1_data1_b_pins[] = {
  1750. /* D1 */
  1751. RCAR_GP_PIN(5, 8),
  1752. };
  1753. static const unsigned int drif1_data1_b_mux[] = {
  1754. RIF1_D1_B_MARK,
  1755. };
  1756. static const unsigned int drif1_ctrl_c_pins[] = {
  1757. /* CLK, SYNC */
  1758. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
  1759. };
  1760. static const unsigned int drif1_ctrl_c_mux[] = {
  1761. RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
  1762. };
  1763. static const unsigned int drif1_data0_c_pins[] = {
  1764. /* D0 */
  1765. RCAR_GP_PIN(5, 6),
  1766. };
  1767. static const unsigned int drif1_data0_c_mux[] = {
  1768. RIF1_D0_C_MARK,
  1769. };
  1770. static const unsigned int drif1_data1_c_pins[] = {
  1771. /* D1 */
  1772. RCAR_GP_PIN(5, 10),
  1773. };
  1774. static const unsigned int drif1_data1_c_mux[] = {
  1775. RIF1_D1_C_MARK,
  1776. };
  1777. /* - DRIF2 --------------------------------------------------------------- */
  1778. static const unsigned int drif2_ctrl_a_pins[] = {
  1779. /* CLK, SYNC */
  1780. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  1781. };
  1782. static const unsigned int drif2_ctrl_a_mux[] = {
  1783. RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
  1784. };
  1785. static const unsigned int drif2_data0_a_pins[] = {
  1786. /* D0 */
  1787. RCAR_GP_PIN(6, 7),
  1788. };
  1789. static const unsigned int drif2_data0_a_mux[] = {
  1790. RIF2_D0_A_MARK,
  1791. };
  1792. static const unsigned int drif2_data1_a_pins[] = {
  1793. /* D1 */
  1794. RCAR_GP_PIN(6, 10),
  1795. };
  1796. static const unsigned int drif2_data1_a_mux[] = {
  1797. RIF2_D1_A_MARK,
  1798. };
  1799. static const unsigned int drif2_ctrl_b_pins[] = {
  1800. /* CLK, SYNC */
  1801. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  1802. };
  1803. static const unsigned int drif2_ctrl_b_mux[] = {
  1804. RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
  1805. };
  1806. static const unsigned int drif2_data0_b_pins[] = {
  1807. /* D0 */
  1808. RCAR_GP_PIN(6, 30),
  1809. };
  1810. static const unsigned int drif2_data0_b_mux[] = {
  1811. RIF2_D0_B_MARK,
  1812. };
  1813. static const unsigned int drif2_data1_b_pins[] = {
  1814. /* D1 */
  1815. RCAR_GP_PIN(6, 31),
  1816. };
  1817. static const unsigned int drif2_data1_b_mux[] = {
  1818. RIF2_D1_B_MARK,
  1819. };
  1820. /* - DRIF3 --------------------------------------------------------------- */
  1821. static const unsigned int drif3_ctrl_a_pins[] = {
  1822. /* CLK, SYNC */
  1823. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
  1824. };
  1825. static const unsigned int drif3_ctrl_a_mux[] = {
  1826. RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
  1827. };
  1828. static const unsigned int drif3_data0_a_pins[] = {
  1829. /* D0 */
  1830. RCAR_GP_PIN(6, 19),
  1831. };
  1832. static const unsigned int drif3_data0_a_mux[] = {
  1833. RIF3_D0_A_MARK,
  1834. };
  1835. static const unsigned int drif3_data1_a_pins[] = {
  1836. /* D1 */
  1837. RCAR_GP_PIN(6, 20),
  1838. };
  1839. static const unsigned int drif3_data1_a_mux[] = {
  1840. RIF3_D1_A_MARK,
  1841. };
  1842. static const unsigned int drif3_ctrl_b_pins[] = {
  1843. /* CLK, SYNC */
  1844. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  1845. };
  1846. static const unsigned int drif3_ctrl_b_mux[] = {
  1847. RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
  1848. };
  1849. static const unsigned int drif3_data0_b_pins[] = {
  1850. /* D0 */
  1851. RCAR_GP_PIN(6, 28),
  1852. };
  1853. static const unsigned int drif3_data0_b_mux[] = {
  1854. RIF3_D0_B_MARK,
  1855. };
  1856. static const unsigned int drif3_data1_b_pins[] = {
  1857. /* D1 */
  1858. RCAR_GP_PIN(6, 29),
  1859. };
  1860. static const unsigned int drif3_data1_b_mux[] = {
  1861. RIF3_D1_B_MARK,
  1862. };
  1863. #endif /* CONFIG_PINCTRL_PFC_R8A77965 */
  1864. /* - DU --------------------------------------------------------------------- */
  1865. static const unsigned int du_rgb666_pins[] = {
  1866. /* R[7:2], G[7:2], B[7:2] */
  1867. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  1868. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  1869. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1870. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1871. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  1872. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  1873. };
  1874. static const unsigned int du_rgb666_mux[] = {
  1875. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1876. DU_DR3_MARK, DU_DR2_MARK,
  1877. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1878. DU_DG3_MARK, DU_DG2_MARK,
  1879. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1880. DU_DB3_MARK, DU_DB2_MARK,
  1881. };
  1882. static const unsigned int du_rgb888_pins[] = {
  1883. /* R[7:0], G[7:0], B[7:0] */
  1884. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  1885. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  1886. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
  1887. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1888. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1889. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  1890. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  1891. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  1892. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
  1893. };
  1894. static const unsigned int du_rgb888_mux[] = {
  1895. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1896. DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
  1897. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1898. DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
  1899. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1900. DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
  1901. };
  1902. static const unsigned int du_clk_out_0_pins[] = {
  1903. /* CLKOUT */
  1904. RCAR_GP_PIN(1, 27),
  1905. };
  1906. static const unsigned int du_clk_out_0_mux[] = {
  1907. DU_DOTCLKOUT0_MARK
  1908. };
  1909. static const unsigned int du_clk_out_1_pins[] = {
  1910. /* CLKOUT */
  1911. RCAR_GP_PIN(2, 3),
  1912. };
  1913. static const unsigned int du_clk_out_1_mux[] = {
  1914. DU_DOTCLKOUT1_MARK
  1915. };
  1916. static const unsigned int du_sync_pins[] = {
  1917. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1918. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
  1919. };
  1920. static const unsigned int du_sync_mux[] = {
  1921. DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
  1922. };
  1923. static const unsigned int du_oddf_pins[] = {
  1924. /* EXDISP/EXODDF/EXCDE */
  1925. RCAR_GP_PIN(2, 2),
  1926. };
  1927. static const unsigned int du_oddf_mux[] = {
  1928. DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
  1929. };
  1930. static const unsigned int du_cde_pins[] = {
  1931. /* CDE */
  1932. RCAR_GP_PIN(2, 0),
  1933. };
  1934. static const unsigned int du_cde_mux[] = {
  1935. DU_CDE_MARK,
  1936. };
  1937. static const unsigned int du_disp_pins[] = {
  1938. /* DISP */
  1939. RCAR_GP_PIN(2, 1),
  1940. };
  1941. static const unsigned int du_disp_mux[] = {
  1942. DU_DISP_MARK,
  1943. };
  1944. /* - HSCIF0 ----------------------------------------------------------------- */
  1945. static const unsigned int hscif0_data_pins[] = {
  1946. /* RX, TX */
  1947. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  1948. };
  1949. static const unsigned int hscif0_data_mux[] = {
  1950. HRX0_MARK, HTX0_MARK,
  1951. };
  1952. static const unsigned int hscif0_clk_pins[] = {
  1953. /* SCK */
  1954. RCAR_GP_PIN(5, 12),
  1955. };
  1956. static const unsigned int hscif0_clk_mux[] = {
  1957. HSCK0_MARK,
  1958. };
  1959. static const unsigned int hscif0_ctrl_pins[] = {
  1960. /* RTS, CTS */
  1961. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
  1962. };
  1963. static const unsigned int hscif0_ctrl_mux[] = {
  1964. HRTS0_N_MARK, HCTS0_N_MARK,
  1965. };
  1966. /* - HSCIF1 ----------------------------------------------------------------- */
  1967. static const unsigned int hscif1_data_a_pins[] = {
  1968. /* RX, TX */
  1969. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  1970. };
  1971. static const unsigned int hscif1_data_a_mux[] = {
  1972. HRX1_A_MARK, HTX1_A_MARK,
  1973. };
  1974. static const unsigned int hscif1_clk_a_pins[] = {
  1975. /* SCK */
  1976. RCAR_GP_PIN(6, 21),
  1977. };
  1978. static const unsigned int hscif1_clk_a_mux[] = {
  1979. HSCK1_A_MARK,
  1980. };
  1981. static const unsigned int hscif1_ctrl_a_pins[] = {
  1982. /* RTS, CTS */
  1983. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
  1984. };
  1985. static const unsigned int hscif1_ctrl_a_mux[] = {
  1986. HRTS1_N_A_MARK, HCTS1_N_A_MARK,
  1987. };
  1988. static const unsigned int hscif1_data_b_pins[] = {
  1989. /* RX, TX */
  1990. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1991. };
  1992. static const unsigned int hscif1_data_b_mux[] = {
  1993. HRX1_B_MARK, HTX1_B_MARK,
  1994. };
  1995. static const unsigned int hscif1_clk_b_pins[] = {
  1996. /* SCK */
  1997. RCAR_GP_PIN(5, 0),
  1998. };
  1999. static const unsigned int hscif1_clk_b_mux[] = {
  2000. HSCK1_B_MARK,
  2001. };
  2002. static const unsigned int hscif1_ctrl_b_pins[] = {
  2003. /* RTS, CTS */
  2004. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
  2005. };
  2006. static const unsigned int hscif1_ctrl_b_mux[] = {
  2007. HRTS1_N_B_MARK, HCTS1_N_B_MARK,
  2008. };
  2009. /* - HSCIF2 ----------------------------------------------------------------- */
  2010. static const unsigned int hscif2_data_a_pins[] = {
  2011. /* RX, TX */
  2012. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  2013. };
  2014. static const unsigned int hscif2_data_a_mux[] = {
  2015. HRX2_A_MARK, HTX2_A_MARK,
  2016. };
  2017. static const unsigned int hscif2_clk_a_pins[] = {
  2018. /* SCK */
  2019. RCAR_GP_PIN(6, 10),
  2020. };
  2021. static const unsigned int hscif2_clk_a_mux[] = {
  2022. HSCK2_A_MARK,
  2023. };
  2024. static const unsigned int hscif2_ctrl_a_pins[] = {
  2025. /* RTS, CTS */
  2026. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  2027. };
  2028. static const unsigned int hscif2_ctrl_a_mux[] = {
  2029. HRTS2_N_A_MARK, HCTS2_N_A_MARK,
  2030. };
  2031. static const unsigned int hscif2_data_b_pins[] = {
  2032. /* RX, TX */
  2033. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
  2034. };
  2035. static const unsigned int hscif2_data_b_mux[] = {
  2036. HRX2_B_MARK, HTX2_B_MARK,
  2037. };
  2038. static const unsigned int hscif2_clk_b_pins[] = {
  2039. /* SCK */
  2040. RCAR_GP_PIN(6, 21),
  2041. };
  2042. static const unsigned int hscif2_clk_b_mux[] = {
  2043. HSCK2_B_MARK,
  2044. };
  2045. static const unsigned int hscif2_ctrl_b_pins[] = {
  2046. /* RTS, CTS */
  2047. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
  2048. };
  2049. static const unsigned int hscif2_ctrl_b_mux[] = {
  2050. HRTS2_N_B_MARK, HCTS2_N_B_MARK,
  2051. };
  2052. static const unsigned int hscif2_data_c_pins[] = {
  2053. /* RX, TX */
  2054. RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
  2055. };
  2056. static const unsigned int hscif2_data_c_mux[] = {
  2057. HRX2_C_MARK, HTX2_C_MARK,
  2058. };
  2059. static const unsigned int hscif2_clk_c_pins[] = {
  2060. /* SCK */
  2061. RCAR_GP_PIN(6, 24),
  2062. };
  2063. static const unsigned int hscif2_clk_c_mux[] = {
  2064. HSCK2_C_MARK,
  2065. };
  2066. static const unsigned int hscif2_ctrl_c_pins[] = {
  2067. /* RTS, CTS */
  2068. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 27),
  2069. };
  2070. static const unsigned int hscif2_ctrl_c_mux[] = {
  2071. HRTS2_N_C_MARK, HCTS2_N_C_MARK,
  2072. };
  2073. /* - HSCIF3 ----------------------------------------------------------------- */
  2074. static const unsigned int hscif3_data_a_pins[] = {
  2075. /* RX, TX */
  2076. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
  2077. };
  2078. static const unsigned int hscif3_data_a_mux[] = {
  2079. HRX3_A_MARK, HTX3_A_MARK,
  2080. };
  2081. static const unsigned int hscif3_clk_pins[] = {
  2082. /* SCK */
  2083. RCAR_GP_PIN(1, 22),
  2084. };
  2085. static const unsigned int hscif3_clk_mux[] = {
  2086. HSCK3_MARK,
  2087. };
  2088. static const unsigned int hscif3_ctrl_pins[] = {
  2089. /* RTS, CTS */
  2090. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  2091. };
  2092. static const unsigned int hscif3_ctrl_mux[] = {
  2093. HRTS3_N_MARK, HCTS3_N_MARK,
  2094. };
  2095. static const unsigned int hscif3_data_b_pins[] = {
  2096. /* RX, TX */
  2097. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  2098. };
  2099. static const unsigned int hscif3_data_b_mux[] = {
  2100. HRX3_B_MARK, HTX3_B_MARK,
  2101. };
  2102. static const unsigned int hscif3_data_c_pins[] = {
  2103. /* RX, TX */
  2104. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2105. };
  2106. static const unsigned int hscif3_data_c_mux[] = {
  2107. HRX3_C_MARK, HTX3_C_MARK,
  2108. };
  2109. static const unsigned int hscif3_data_d_pins[] = {
  2110. /* RX, TX */
  2111. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2112. };
  2113. static const unsigned int hscif3_data_d_mux[] = {
  2114. HRX3_D_MARK, HTX3_D_MARK,
  2115. };
  2116. /* - HSCIF4 ----------------------------------------------------------------- */
  2117. static const unsigned int hscif4_data_a_pins[] = {
  2118. /* RX, TX */
  2119. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
  2120. };
  2121. static const unsigned int hscif4_data_a_mux[] = {
  2122. HRX4_A_MARK, HTX4_A_MARK,
  2123. };
  2124. static const unsigned int hscif4_clk_pins[] = {
  2125. /* SCK */
  2126. RCAR_GP_PIN(1, 11),
  2127. };
  2128. static const unsigned int hscif4_clk_mux[] = {
  2129. HSCK4_MARK,
  2130. };
  2131. static const unsigned int hscif4_ctrl_pins[] = {
  2132. /* RTS, CTS */
  2133. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
  2134. };
  2135. static const unsigned int hscif4_ctrl_mux[] = {
  2136. HRTS4_N_MARK, HCTS4_N_MARK,
  2137. };
  2138. static const unsigned int hscif4_data_b_pins[] = {
  2139. /* RX, TX */
  2140. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  2141. };
  2142. static const unsigned int hscif4_data_b_mux[] = {
  2143. HRX4_B_MARK, HTX4_B_MARK,
  2144. };
  2145. /* - I2C -------------------------------------------------------------------- */
  2146. static const unsigned int i2c0_pins[] = {
  2147. /* SCL, SDA */
  2148. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  2149. };
  2150. static const unsigned int i2c0_mux[] = {
  2151. SCL0_MARK, SDA0_MARK,
  2152. };
  2153. static const unsigned int i2c1_a_pins[] = {
  2154. /* SDA, SCL */
  2155. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  2156. };
  2157. static const unsigned int i2c1_a_mux[] = {
  2158. SDA1_A_MARK, SCL1_A_MARK,
  2159. };
  2160. static const unsigned int i2c1_b_pins[] = {
  2161. /* SDA, SCL */
  2162. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
  2163. };
  2164. static const unsigned int i2c1_b_mux[] = {
  2165. SDA1_B_MARK, SCL1_B_MARK,
  2166. };
  2167. static const unsigned int i2c2_a_pins[] = {
  2168. /* SDA, SCL */
  2169. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
  2170. };
  2171. static const unsigned int i2c2_a_mux[] = {
  2172. SDA2_A_MARK, SCL2_A_MARK,
  2173. };
  2174. static const unsigned int i2c2_b_pins[] = {
  2175. /* SDA, SCL */
  2176. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
  2177. };
  2178. static const unsigned int i2c2_b_mux[] = {
  2179. SDA2_B_MARK, SCL2_B_MARK,
  2180. };
  2181. static const unsigned int i2c3_pins[] = {
  2182. /* SCL, SDA */
  2183. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2184. };
  2185. static const unsigned int i2c3_mux[] = {
  2186. SCL3_MARK, SDA3_MARK,
  2187. };
  2188. static const unsigned int i2c5_pins[] = {
  2189. /* SCL, SDA */
  2190. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
  2191. };
  2192. static const unsigned int i2c5_mux[] = {
  2193. SCL5_MARK, SDA5_MARK,
  2194. };
  2195. static const unsigned int i2c6_a_pins[] = {
  2196. /* SDA, SCL */
  2197. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  2198. };
  2199. static const unsigned int i2c6_a_mux[] = {
  2200. SDA6_A_MARK, SCL6_A_MARK,
  2201. };
  2202. static const unsigned int i2c6_b_pins[] = {
  2203. /* SDA, SCL */
  2204. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  2205. };
  2206. static const unsigned int i2c6_b_mux[] = {
  2207. SDA6_B_MARK, SCL6_B_MARK,
  2208. };
  2209. static const unsigned int i2c6_c_pins[] = {
  2210. /* SDA, SCL */
  2211. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
  2212. };
  2213. static const unsigned int i2c6_c_mux[] = {
  2214. SDA6_C_MARK, SCL6_C_MARK,
  2215. };
  2216. /* - INTC-EX ---------------------------------------------------------------- */
  2217. static const unsigned int intc_ex_irq0_pins[] = {
  2218. /* IRQ0 */
  2219. RCAR_GP_PIN(2, 0),
  2220. };
  2221. static const unsigned int intc_ex_irq0_mux[] = {
  2222. IRQ0_MARK,
  2223. };
  2224. static const unsigned int intc_ex_irq1_pins[] = {
  2225. /* IRQ1 */
  2226. RCAR_GP_PIN(2, 1),
  2227. };
  2228. static const unsigned int intc_ex_irq1_mux[] = {
  2229. IRQ1_MARK,
  2230. };
  2231. static const unsigned int intc_ex_irq2_pins[] = {
  2232. /* IRQ2 */
  2233. RCAR_GP_PIN(2, 2),
  2234. };
  2235. static const unsigned int intc_ex_irq2_mux[] = {
  2236. IRQ2_MARK,
  2237. };
  2238. static const unsigned int intc_ex_irq3_pins[] = {
  2239. /* IRQ3 */
  2240. RCAR_GP_PIN(2, 3),
  2241. };
  2242. static const unsigned int intc_ex_irq3_mux[] = {
  2243. IRQ3_MARK,
  2244. };
  2245. static const unsigned int intc_ex_irq4_pins[] = {
  2246. /* IRQ4 */
  2247. RCAR_GP_PIN(2, 4),
  2248. };
  2249. static const unsigned int intc_ex_irq4_mux[] = {
  2250. IRQ4_MARK,
  2251. };
  2252. static const unsigned int intc_ex_irq5_pins[] = {
  2253. /* IRQ5 */
  2254. RCAR_GP_PIN(2, 5),
  2255. };
  2256. static const unsigned int intc_ex_irq5_mux[] = {
  2257. IRQ5_MARK,
  2258. };
  2259. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  2260. /* - MLB+ ------------------------------------------------------------------- */
  2261. static const unsigned int mlb_3pin_pins[] = {
  2262. RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
  2263. };
  2264. static const unsigned int mlb_3pin_mux[] = {
  2265. MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
  2266. };
  2267. #endif /* CONFIG_PINCTRL_PFC_R8A77965 */
  2268. /* - MSIOF0 ----------------------------------------------------------------- */
  2269. static const unsigned int msiof0_clk_pins[] = {
  2270. /* SCK */
  2271. RCAR_GP_PIN(5, 17),
  2272. };
  2273. static const unsigned int msiof0_clk_mux[] = {
  2274. MSIOF0_SCK_MARK,
  2275. };
  2276. static const unsigned int msiof0_sync_pins[] = {
  2277. /* SYNC */
  2278. RCAR_GP_PIN(5, 18),
  2279. };
  2280. static const unsigned int msiof0_sync_mux[] = {
  2281. MSIOF0_SYNC_MARK,
  2282. };
  2283. static const unsigned int msiof0_ss1_pins[] = {
  2284. /* SS1 */
  2285. RCAR_GP_PIN(5, 19),
  2286. };
  2287. static const unsigned int msiof0_ss1_mux[] = {
  2288. MSIOF0_SS1_MARK,
  2289. };
  2290. static const unsigned int msiof0_ss2_pins[] = {
  2291. /* SS2 */
  2292. RCAR_GP_PIN(5, 21),
  2293. };
  2294. static const unsigned int msiof0_ss2_mux[] = {
  2295. MSIOF0_SS2_MARK,
  2296. };
  2297. static const unsigned int msiof0_txd_pins[] = {
  2298. /* TXD */
  2299. RCAR_GP_PIN(5, 20),
  2300. };
  2301. static const unsigned int msiof0_txd_mux[] = {
  2302. MSIOF0_TXD_MARK,
  2303. };
  2304. static const unsigned int msiof0_rxd_pins[] = {
  2305. /* RXD */
  2306. RCAR_GP_PIN(5, 22),
  2307. };
  2308. static const unsigned int msiof0_rxd_mux[] = {
  2309. MSIOF0_RXD_MARK,
  2310. };
  2311. /* - MSIOF1 ----------------------------------------------------------------- */
  2312. static const unsigned int msiof1_clk_a_pins[] = {
  2313. /* SCK */
  2314. RCAR_GP_PIN(6, 8),
  2315. };
  2316. static const unsigned int msiof1_clk_a_mux[] = {
  2317. MSIOF1_SCK_A_MARK,
  2318. };
  2319. static const unsigned int msiof1_sync_a_pins[] = {
  2320. /* SYNC */
  2321. RCAR_GP_PIN(6, 9),
  2322. };
  2323. static const unsigned int msiof1_sync_a_mux[] = {
  2324. MSIOF1_SYNC_A_MARK,
  2325. };
  2326. static const unsigned int msiof1_ss1_a_pins[] = {
  2327. /* SS1 */
  2328. RCAR_GP_PIN(6, 5),
  2329. };
  2330. static const unsigned int msiof1_ss1_a_mux[] = {
  2331. MSIOF1_SS1_A_MARK,
  2332. };
  2333. static const unsigned int msiof1_ss2_a_pins[] = {
  2334. /* SS2 */
  2335. RCAR_GP_PIN(6, 6),
  2336. };
  2337. static const unsigned int msiof1_ss2_a_mux[] = {
  2338. MSIOF1_SS2_A_MARK,
  2339. };
  2340. static const unsigned int msiof1_txd_a_pins[] = {
  2341. /* TXD */
  2342. RCAR_GP_PIN(6, 7),
  2343. };
  2344. static const unsigned int msiof1_txd_a_mux[] = {
  2345. MSIOF1_TXD_A_MARK,
  2346. };
  2347. static const unsigned int msiof1_rxd_a_pins[] = {
  2348. /* RXD */
  2349. RCAR_GP_PIN(6, 10),
  2350. };
  2351. static const unsigned int msiof1_rxd_a_mux[] = {
  2352. MSIOF1_RXD_A_MARK,
  2353. };
  2354. static const unsigned int msiof1_clk_b_pins[] = {
  2355. /* SCK */
  2356. RCAR_GP_PIN(5, 9),
  2357. };
  2358. static const unsigned int msiof1_clk_b_mux[] = {
  2359. MSIOF1_SCK_B_MARK,
  2360. };
  2361. static const unsigned int msiof1_sync_b_pins[] = {
  2362. /* SYNC */
  2363. RCAR_GP_PIN(5, 3),
  2364. };
  2365. static const unsigned int msiof1_sync_b_mux[] = {
  2366. MSIOF1_SYNC_B_MARK,
  2367. };
  2368. static const unsigned int msiof1_ss1_b_pins[] = {
  2369. /* SS1 */
  2370. RCAR_GP_PIN(5, 4),
  2371. };
  2372. static const unsigned int msiof1_ss1_b_mux[] = {
  2373. MSIOF1_SS1_B_MARK,
  2374. };
  2375. static const unsigned int msiof1_ss2_b_pins[] = {
  2376. /* SS2 */
  2377. RCAR_GP_PIN(5, 0),
  2378. };
  2379. static const unsigned int msiof1_ss2_b_mux[] = {
  2380. MSIOF1_SS2_B_MARK,
  2381. };
  2382. static const unsigned int msiof1_txd_b_pins[] = {
  2383. /* TXD */
  2384. RCAR_GP_PIN(5, 8),
  2385. };
  2386. static const unsigned int msiof1_txd_b_mux[] = {
  2387. MSIOF1_TXD_B_MARK,
  2388. };
  2389. static const unsigned int msiof1_rxd_b_pins[] = {
  2390. /* RXD */
  2391. RCAR_GP_PIN(5, 7),
  2392. };
  2393. static const unsigned int msiof1_rxd_b_mux[] = {
  2394. MSIOF1_RXD_B_MARK,
  2395. };
  2396. static const unsigned int msiof1_clk_c_pins[] = {
  2397. /* SCK */
  2398. RCAR_GP_PIN(6, 17),
  2399. };
  2400. static const unsigned int msiof1_clk_c_mux[] = {
  2401. MSIOF1_SCK_C_MARK,
  2402. };
  2403. static const unsigned int msiof1_sync_c_pins[] = {
  2404. /* SYNC */
  2405. RCAR_GP_PIN(6, 18),
  2406. };
  2407. static const unsigned int msiof1_sync_c_mux[] = {
  2408. MSIOF1_SYNC_C_MARK,
  2409. };
  2410. static const unsigned int msiof1_ss1_c_pins[] = {
  2411. /* SS1 */
  2412. RCAR_GP_PIN(6, 21),
  2413. };
  2414. static const unsigned int msiof1_ss1_c_mux[] = {
  2415. MSIOF1_SS1_C_MARK,
  2416. };
  2417. static const unsigned int msiof1_ss2_c_pins[] = {
  2418. /* SS2 */
  2419. RCAR_GP_PIN(6, 27),
  2420. };
  2421. static const unsigned int msiof1_ss2_c_mux[] = {
  2422. MSIOF1_SS2_C_MARK,
  2423. };
  2424. static const unsigned int msiof1_txd_c_pins[] = {
  2425. /* TXD */
  2426. RCAR_GP_PIN(6, 20),
  2427. };
  2428. static const unsigned int msiof1_txd_c_mux[] = {
  2429. MSIOF1_TXD_C_MARK,
  2430. };
  2431. static const unsigned int msiof1_rxd_c_pins[] = {
  2432. /* RXD */
  2433. RCAR_GP_PIN(6, 19),
  2434. };
  2435. static const unsigned int msiof1_rxd_c_mux[] = {
  2436. MSIOF1_RXD_C_MARK,
  2437. };
  2438. static const unsigned int msiof1_clk_d_pins[] = {
  2439. /* SCK */
  2440. RCAR_GP_PIN(5, 12),
  2441. };
  2442. static const unsigned int msiof1_clk_d_mux[] = {
  2443. MSIOF1_SCK_D_MARK,
  2444. };
  2445. static const unsigned int msiof1_sync_d_pins[] = {
  2446. /* SYNC */
  2447. RCAR_GP_PIN(5, 15),
  2448. };
  2449. static const unsigned int msiof1_sync_d_mux[] = {
  2450. MSIOF1_SYNC_D_MARK,
  2451. };
  2452. static const unsigned int msiof1_ss1_d_pins[] = {
  2453. /* SS1 */
  2454. RCAR_GP_PIN(5, 16),
  2455. };
  2456. static const unsigned int msiof1_ss1_d_mux[] = {
  2457. MSIOF1_SS1_D_MARK,
  2458. };
  2459. static const unsigned int msiof1_ss2_d_pins[] = {
  2460. /* SS2 */
  2461. RCAR_GP_PIN(5, 21),
  2462. };
  2463. static const unsigned int msiof1_ss2_d_mux[] = {
  2464. MSIOF1_SS2_D_MARK,
  2465. };
  2466. static const unsigned int msiof1_txd_d_pins[] = {
  2467. /* TXD */
  2468. RCAR_GP_PIN(5, 14),
  2469. };
  2470. static const unsigned int msiof1_txd_d_mux[] = {
  2471. MSIOF1_TXD_D_MARK,
  2472. };
  2473. static const unsigned int msiof1_rxd_d_pins[] = {
  2474. /* RXD */
  2475. RCAR_GP_PIN(5, 13),
  2476. };
  2477. static const unsigned int msiof1_rxd_d_mux[] = {
  2478. MSIOF1_RXD_D_MARK,
  2479. };
  2480. static const unsigned int msiof1_clk_e_pins[] = {
  2481. /* SCK */
  2482. RCAR_GP_PIN(3, 0),
  2483. };
  2484. static const unsigned int msiof1_clk_e_mux[] = {
  2485. MSIOF1_SCK_E_MARK,
  2486. };
  2487. static const unsigned int msiof1_sync_e_pins[] = {
  2488. /* SYNC */
  2489. RCAR_GP_PIN(3, 1),
  2490. };
  2491. static const unsigned int msiof1_sync_e_mux[] = {
  2492. MSIOF1_SYNC_E_MARK,
  2493. };
  2494. static const unsigned int msiof1_ss1_e_pins[] = {
  2495. /* SS1 */
  2496. RCAR_GP_PIN(3, 4),
  2497. };
  2498. static const unsigned int msiof1_ss1_e_mux[] = {
  2499. MSIOF1_SS1_E_MARK,
  2500. };
  2501. static const unsigned int msiof1_ss2_e_pins[] = {
  2502. /* SS2 */
  2503. RCAR_GP_PIN(3, 5),
  2504. };
  2505. static const unsigned int msiof1_ss2_e_mux[] = {
  2506. MSIOF1_SS2_E_MARK,
  2507. };
  2508. static const unsigned int msiof1_txd_e_pins[] = {
  2509. /* TXD */
  2510. RCAR_GP_PIN(3, 3),
  2511. };
  2512. static const unsigned int msiof1_txd_e_mux[] = {
  2513. MSIOF1_TXD_E_MARK,
  2514. };
  2515. static const unsigned int msiof1_rxd_e_pins[] = {
  2516. /* RXD */
  2517. RCAR_GP_PIN(3, 2),
  2518. };
  2519. static const unsigned int msiof1_rxd_e_mux[] = {
  2520. MSIOF1_RXD_E_MARK,
  2521. };
  2522. static const unsigned int msiof1_clk_f_pins[] = {
  2523. /* SCK */
  2524. RCAR_GP_PIN(5, 23),
  2525. };
  2526. static const unsigned int msiof1_clk_f_mux[] = {
  2527. MSIOF1_SCK_F_MARK,
  2528. };
  2529. static const unsigned int msiof1_sync_f_pins[] = {
  2530. /* SYNC */
  2531. RCAR_GP_PIN(5, 24),
  2532. };
  2533. static const unsigned int msiof1_sync_f_mux[] = {
  2534. MSIOF1_SYNC_F_MARK,
  2535. };
  2536. static const unsigned int msiof1_ss1_f_pins[] = {
  2537. /* SS1 */
  2538. RCAR_GP_PIN(6, 1),
  2539. };
  2540. static const unsigned int msiof1_ss1_f_mux[] = {
  2541. MSIOF1_SS1_F_MARK,
  2542. };
  2543. static const unsigned int msiof1_ss2_f_pins[] = {
  2544. /* SS2 */
  2545. RCAR_GP_PIN(6, 2),
  2546. };
  2547. static const unsigned int msiof1_ss2_f_mux[] = {
  2548. MSIOF1_SS2_F_MARK,
  2549. };
  2550. static const unsigned int msiof1_txd_f_pins[] = {
  2551. /* TXD */
  2552. RCAR_GP_PIN(6, 0),
  2553. };
  2554. static const unsigned int msiof1_txd_f_mux[] = {
  2555. MSIOF1_TXD_F_MARK,
  2556. };
  2557. static const unsigned int msiof1_rxd_f_pins[] = {
  2558. /* RXD */
  2559. RCAR_GP_PIN(5, 25),
  2560. };
  2561. static const unsigned int msiof1_rxd_f_mux[] = {
  2562. MSIOF1_RXD_F_MARK,
  2563. };
  2564. static const unsigned int msiof1_clk_g_pins[] = {
  2565. /* SCK */
  2566. RCAR_GP_PIN(3, 6),
  2567. };
  2568. static const unsigned int msiof1_clk_g_mux[] = {
  2569. MSIOF1_SCK_G_MARK,
  2570. };
  2571. static const unsigned int msiof1_sync_g_pins[] = {
  2572. /* SYNC */
  2573. RCAR_GP_PIN(3, 7),
  2574. };
  2575. static const unsigned int msiof1_sync_g_mux[] = {
  2576. MSIOF1_SYNC_G_MARK,
  2577. };
  2578. static const unsigned int msiof1_ss1_g_pins[] = {
  2579. /* SS1 */
  2580. RCAR_GP_PIN(3, 10),
  2581. };
  2582. static const unsigned int msiof1_ss1_g_mux[] = {
  2583. MSIOF1_SS1_G_MARK,
  2584. };
  2585. static const unsigned int msiof1_ss2_g_pins[] = {
  2586. /* SS2 */
  2587. RCAR_GP_PIN(3, 11),
  2588. };
  2589. static const unsigned int msiof1_ss2_g_mux[] = {
  2590. MSIOF1_SS2_G_MARK,
  2591. };
  2592. static const unsigned int msiof1_txd_g_pins[] = {
  2593. /* TXD */
  2594. RCAR_GP_PIN(3, 9),
  2595. };
  2596. static const unsigned int msiof1_txd_g_mux[] = {
  2597. MSIOF1_TXD_G_MARK,
  2598. };
  2599. static const unsigned int msiof1_rxd_g_pins[] = {
  2600. /* RXD */
  2601. RCAR_GP_PIN(3, 8),
  2602. };
  2603. static const unsigned int msiof1_rxd_g_mux[] = {
  2604. MSIOF1_RXD_G_MARK,
  2605. };
  2606. /* - MSIOF2 ----------------------------------------------------------------- */
  2607. static const unsigned int msiof2_clk_a_pins[] = {
  2608. /* SCK */
  2609. RCAR_GP_PIN(1, 9),
  2610. };
  2611. static const unsigned int msiof2_clk_a_mux[] = {
  2612. MSIOF2_SCK_A_MARK,
  2613. };
  2614. static const unsigned int msiof2_sync_a_pins[] = {
  2615. /* SYNC */
  2616. RCAR_GP_PIN(1, 8),
  2617. };
  2618. static const unsigned int msiof2_sync_a_mux[] = {
  2619. MSIOF2_SYNC_A_MARK,
  2620. };
  2621. static const unsigned int msiof2_ss1_a_pins[] = {
  2622. /* SS1 */
  2623. RCAR_GP_PIN(1, 6),
  2624. };
  2625. static const unsigned int msiof2_ss1_a_mux[] = {
  2626. MSIOF2_SS1_A_MARK,
  2627. };
  2628. static const unsigned int msiof2_ss2_a_pins[] = {
  2629. /* SS2 */
  2630. RCAR_GP_PIN(1, 7),
  2631. };
  2632. static const unsigned int msiof2_ss2_a_mux[] = {
  2633. MSIOF2_SS2_A_MARK,
  2634. };
  2635. static const unsigned int msiof2_txd_a_pins[] = {
  2636. /* TXD */
  2637. RCAR_GP_PIN(1, 11),
  2638. };
  2639. static const unsigned int msiof2_txd_a_mux[] = {
  2640. MSIOF2_TXD_A_MARK,
  2641. };
  2642. static const unsigned int msiof2_rxd_a_pins[] = {
  2643. /* RXD */
  2644. RCAR_GP_PIN(1, 10),
  2645. };
  2646. static const unsigned int msiof2_rxd_a_mux[] = {
  2647. MSIOF2_RXD_A_MARK,
  2648. };
  2649. static const unsigned int msiof2_clk_b_pins[] = {
  2650. /* SCK */
  2651. RCAR_GP_PIN(0, 4),
  2652. };
  2653. static const unsigned int msiof2_clk_b_mux[] = {
  2654. MSIOF2_SCK_B_MARK,
  2655. };
  2656. static const unsigned int msiof2_sync_b_pins[] = {
  2657. /* SYNC */
  2658. RCAR_GP_PIN(0, 5),
  2659. };
  2660. static const unsigned int msiof2_sync_b_mux[] = {
  2661. MSIOF2_SYNC_B_MARK,
  2662. };
  2663. static const unsigned int msiof2_ss1_b_pins[] = {
  2664. /* SS1 */
  2665. RCAR_GP_PIN(0, 0),
  2666. };
  2667. static const unsigned int msiof2_ss1_b_mux[] = {
  2668. MSIOF2_SS1_B_MARK,
  2669. };
  2670. static const unsigned int msiof2_ss2_b_pins[] = {
  2671. /* SS2 */
  2672. RCAR_GP_PIN(0, 1),
  2673. };
  2674. static const unsigned int msiof2_ss2_b_mux[] = {
  2675. MSIOF2_SS2_B_MARK,
  2676. };
  2677. static const unsigned int msiof2_txd_b_pins[] = {
  2678. /* TXD */
  2679. RCAR_GP_PIN(0, 7),
  2680. };
  2681. static const unsigned int msiof2_txd_b_mux[] = {
  2682. MSIOF2_TXD_B_MARK,
  2683. };
  2684. static const unsigned int msiof2_rxd_b_pins[] = {
  2685. /* RXD */
  2686. RCAR_GP_PIN(0, 6),
  2687. };
  2688. static const unsigned int msiof2_rxd_b_mux[] = {
  2689. MSIOF2_RXD_B_MARK,
  2690. };
  2691. static const unsigned int msiof2_clk_c_pins[] = {
  2692. /* SCK */
  2693. RCAR_GP_PIN(2, 12),
  2694. };
  2695. static const unsigned int msiof2_clk_c_mux[] = {
  2696. MSIOF2_SCK_C_MARK,
  2697. };
  2698. static const unsigned int msiof2_sync_c_pins[] = {
  2699. /* SYNC */
  2700. RCAR_GP_PIN(2, 11),
  2701. };
  2702. static const unsigned int msiof2_sync_c_mux[] = {
  2703. MSIOF2_SYNC_C_MARK,
  2704. };
  2705. static const unsigned int msiof2_ss1_c_pins[] = {
  2706. /* SS1 */
  2707. RCAR_GP_PIN(2, 10),
  2708. };
  2709. static const unsigned int msiof2_ss1_c_mux[] = {
  2710. MSIOF2_SS1_C_MARK,
  2711. };
  2712. static const unsigned int msiof2_ss2_c_pins[] = {
  2713. /* SS2 */
  2714. RCAR_GP_PIN(2, 9),
  2715. };
  2716. static const unsigned int msiof2_ss2_c_mux[] = {
  2717. MSIOF2_SS2_C_MARK,
  2718. };
  2719. static const unsigned int msiof2_txd_c_pins[] = {
  2720. /* TXD */
  2721. RCAR_GP_PIN(2, 14),
  2722. };
  2723. static const unsigned int msiof2_txd_c_mux[] = {
  2724. MSIOF2_TXD_C_MARK,
  2725. };
  2726. static const unsigned int msiof2_rxd_c_pins[] = {
  2727. /* RXD */
  2728. RCAR_GP_PIN(2, 13),
  2729. };
  2730. static const unsigned int msiof2_rxd_c_mux[] = {
  2731. MSIOF2_RXD_C_MARK,
  2732. };
  2733. static const unsigned int msiof2_clk_d_pins[] = {
  2734. /* SCK */
  2735. RCAR_GP_PIN(0, 8),
  2736. };
  2737. static const unsigned int msiof2_clk_d_mux[] = {
  2738. MSIOF2_SCK_D_MARK,
  2739. };
  2740. static const unsigned int msiof2_sync_d_pins[] = {
  2741. /* SYNC */
  2742. RCAR_GP_PIN(0, 9),
  2743. };
  2744. static const unsigned int msiof2_sync_d_mux[] = {
  2745. MSIOF2_SYNC_D_MARK,
  2746. };
  2747. static const unsigned int msiof2_ss1_d_pins[] = {
  2748. /* SS1 */
  2749. RCAR_GP_PIN(0, 12),
  2750. };
  2751. static const unsigned int msiof2_ss1_d_mux[] = {
  2752. MSIOF2_SS1_D_MARK,
  2753. };
  2754. static const unsigned int msiof2_ss2_d_pins[] = {
  2755. /* SS2 */
  2756. RCAR_GP_PIN(0, 13),
  2757. };
  2758. static const unsigned int msiof2_ss2_d_mux[] = {
  2759. MSIOF2_SS2_D_MARK,
  2760. };
  2761. static const unsigned int msiof2_txd_d_pins[] = {
  2762. /* TXD */
  2763. RCAR_GP_PIN(0, 11),
  2764. };
  2765. static const unsigned int msiof2_txd_d_mux[] = {
  2766. MSIOF2_TXD_D_MARK,
  2767. };
  2768. static const unsigned int msiof2_rxd_d_pins[] = {
  2769. /* RXD */
  2770. RCAR_GP_PIN(0, 10),
  2771. };
  2772. static const unsigned int msiof2_rxd_d_mux[] = {
  2773. MSIOF2_RXD_D_MARK,
  2774. };
  2775. /* - MSIOF3 ----------------------------------------------------------------- */
  2776. static const unsigned int msiof3_clk_a_pins[] = {
  2777. /* SCK */
  2778. RCAR_GP_PIN(0, 0),
  2779. };
  2780. static const unsigned int msiof3_clk_a_mux[] = {
  2781. MSIOF3_SCK_A_MARK,
  2782. };
  2783. static const unsigned int msiof3_sync_a_pins[] = {
  2784. /* SYNC */
  2785. RCAR_GP_PIN(0, 1),
  2786. };
  2787. static const unsigned int msiof3_sync_a_mux[] = {
  2788. MSIOF3_SYNC_A_MARK,
  2789. };
  2790. static const unsigned int msiof3_ss1_a_pins[] = {
  2791. /* SS1 */
  2792. RCAR_GP_PIN(0, 14),
  2793. };
  2794. static const unsigned int msiof3_ss1_a_mux[] = {
  2795. MSIOF3_SS1_A_MARK,
  2796. };
  2797. static const unsigned int msiof3_ss2_a_pins[] = {
  2798. /* SS2 */
  2799. RCAR_GP_PIN(0, 15),
  2800. };
  2801. static const unsigned int msiof3_ss2_a_mux[] = {
  2802. MSIOF3_SS2_A_MARK,
  2803. };
  2804. static const unsigned int msiof3_txd_a_pins[] = {
  2805. /* TXD */
  2806. RCAR_GP_PIN(0, 3),
  2807. };
  2808. static const unsigned int msiof3_txd_a_mux[] = {
  2809. MSIOF3_TXD_A_MARK,
  2810. };
  2811. static const unsigned int msiof3_rxd_a_pins[] = {
  2812. /* RXD */
  2813. RCAR_GP_PIN(0, 2),
  2814. };
  2815. static const unsigned int msiof3_rxd_a_mux[] = {
  2816. MSIOF3_RXD_A_MARK,
  2817. };
  2818. static const unsigned int msiof3_clk_b_pins[] = {
  2819. /* SCK */
  2820. RCAR_GP_PIN(1, 2),
  2821. };
  2822. static const unsigned int msiof3_clk_b_mux[] = {
  2823. MSIOF3_SCK_B_MARK,
  2824. };
  2825. static const unsigned int msiof3_sync_b_pins[] = {
  2826. /* SYNC */
  2827. RCAR_GP_PIN(1, 0),
  2828. };
  2829. static const unsigned int msiof3_sync_b_mux[] = {
  2830. MSIOF3_SYNC_B_MARK,
  2831. };
  2832. static const unsigned int msiof3_ss1_b_pins[] = {
  2833. /* SS1 */
  2834. RCAR_GP_PIN(1, 4),
  2835. };
  2836. static const unsigned int msiof3_ss1_b_mux[] = {
  2837. MSIOF3_SS1_B_MARK,
  2838. };
  2839. static const unsigned int msiof3_ss2_b_pins[] = {
  2840. /* SS2 */
  2841. RCAR_GP_PIN(1, 5),
  2842. };
  2843. static const unsigned int msiof3_ss2_b_mux[] = {
  2844. MSIOF3_SS2_B_MARK,
  2845. };
  2846. static const unsigned int msiof3_txd_b_pins[] = {
  2847. /* TXD */
  2848. RCAR_GP_PIN(1, 1),
  2849. };
  2850. static const unsigned int msiof3_txd_b_mux[] = {
  2851. MSIOF3_TXD_B_MARK,
  2852. };
  2853. static const unsigned int msiof3_rxd_b_pins[] = {
  2854. /* RXD */
  2855. RCAR_GP_PIN(1, 3),
  2856. };
  2857. static const unsigned int msiof3_rxd_b_mux[] = {
  2858. MSIOF3_RXD_B_MARK,
  2859. };
  2860. static const unsigned int msiof3_clk_c_pins[] = {
  2861. /* SCK */
  2862. RCAR_GP_PIN(1, 12),
  2863. };
  2864. static const unsigned int msiof3_clk_c_mux[] = {
  2865. MSIOF3_SCK_C_MARK,
  2866. };
  2867. static const unsigned int msiof3_sync_c_pins[] = {
  2868. /* SYNC */
  2869. RCAR_GP_PIN(1, 13),
  2870. };
  2871. static const unsigned int msiof3_sync_c_mux[] = {
  2872. MSIOF3_SYNC_C_MARK,
  2873. };
  2874. static const unsigned int msiof3_txd_c_pins[] = {
  2875. /* TXD */
  2876. RCAR_GP_PIN(1, 15),
  2877. };
  2878. static const unsigned int msiof3_txd_c_mux[] = {
  2879. MSIOF3_TXD_C_MARK,
  2880. };
  2881. static const unsigned int msiof3_rxd_c_pins[] = {
  2882. /* RXD */
  2883. RCAR_GP_PIN(1, 14),
  2884. };
  2885. static const unsigned int msiof3_rxd_c_mux[] = {
  2886. MSIOF3_RXD_C_MARK,
  2887. };
  2888. static const unsigned int msiof3_clk_d_pins[] = {
  2889. /* SCK */
  2890. RCAR_GP_PIN(1, 22),
  2891. };
  2892. static const unsigned int msiof3_clk_d_mux[] = {
  2893. MSIOF3_SCK_D_MARK,
  2894. };
  2895. static const unsigned int msiof3_sync_d_pins[] = {
  2896. /* SYNC */
  2897. RCAR_GP_PIN(1, 23),
  2898. };
  2899. static const unsigned int msiof3_sync_d_mux[] = {
  2900. MSIOF3_SYNC_D_MARK,
  2901. };
  2902. static const unsigned int msiof3_ss1_d_pins[] = {
  2903. /* SS1 */
  2904. RCAR_GP_PIN(1, 26),
  2905. };
  2906. static const unsigned int msiof3_ss1_d_mux[] = {
  2907. MSIOF3_SS1_D_MARK,
  2908. };
  2909. static const unsigned int msiof3_txd_d_pins[] = {
  2910. /* TXD */
  2911. RCAR_GP_PIN(1, 25),
  2912. };
  2913. static const unsigned int msiof3_txd_d_mux[] = {
  2914. MSIOF3_TXD_D_MARK,
  2915. };
  2916. static const unsigned int msiof3_rxd_d_pins[] = {
  2917. /* RXD */
  2918. RCAR_GP_PIN(1, 24),
  2919. };
  2920. static const unsigned int msiof3_rxd_d_mux[] = {
  2921. MSIOF3_RXD_D_MARK,
  2922. };
  2923. static const unsigned int msiof3_clk_e_pins[] = {
  2924. /* SCK */
  2925. RCAR_GP_PIN(2, 3),
  2926. };
  2927. static const unsigned int msiof3_clk_e_mux[] = {
  2928. MSIOF3_SCK_E_MARK,
  2929. };
  2930. static const unsigned int msiof3_sync_e_pins[] = {
  2931. /* SYNC */
  2932. RCAR_GP_PIN(2, 2),
  2933. };
  2934. static const unsigned int msiof3_sync_e_mux[] = {
  2935. MSIOF3_SYNC_E_MARK,
  2936. };
  2937. static const unsigned int msiof3_ss1_e_pins[] = {
  2938. /* SS1 */
  2939. RCAR_GP_PIN(2, 1),
  2940. };
  2941. static const unsigned int msiof3_ss1_e_mux[] = {
  2942. MSIOF3_SS1_E_MARK,
  2943. };
  2944. static const unsigned int msiof3_ss2_e_pins[] = {
  2945. /* SS2 */
  2946. RCAR_GP_PIN(2, 0),
  2947. };
  2948. static const unsigned int msiof3_ss2_e_mux[] = {
  2949. MSIOF3_SS2_E_MARK,
  2950. };
  2951. static const unsigned int msiof3_txd_e_pins[] = {
  2952. /* TXD */
  2953. RCAR_GP_PIN(2, 5),
  2954. };
  2955. static const unsigned int msiof3_txd_e_mux[] = {
  2956. MSIOF3_TXD_E_MARK,
  2957. };
  2958. static const unsigned int msiof3_rxd_e_pins[] = {
  2959. /* RXD */
  2960. RCAR_GP_PIN(2, 4),
  2961. };
  2962. static const unsigned int msiof3_rxd_e_mux[] = {
  2963. MSIOF3_RXD_E_MARK,
  2964. };
  2965. /* - PWM0 --------------------------------------------------------------------*/
  2966. static const unsigned int pwm0_pins[] = {
  2967. /* PWM */
  2968. RCAR_GP_PIN(2, 6),
  2969. };
  2970. static const unsigned int pwm0_mux[] = {
  2971. PWM0_MARK,
  2972. };
  2973. /* - PWM1 --------------------------------------------------------------------*/
  2974. static const unsigned int pwm1_a_pins[] = {
  2975. /* PWM */
  2976. RCAR_GP_PIN(2, 7),
  2977. };
  2978. static const unsigned int pwm1_a_mux[] = {
  2979. PWM1_A_MARK,
  2980. };
  2981. static const unsigned int pwm1_b_pins[] = {
  2982. /* PWM */
  2983. RCAR_GP_PIN(1, 8),
  2984. };
  2985. static const unsigned int pwm1_b_mux[] = {
  2986. PWM1_B_MARK,
  2987. };
  2988. /* - PWM2 --------------------------------------------------------------------*/
  2989. static const unsigned int pwm2_a_pins[] = {
  2990. /* PWM */
  2991. RCAR_GP_PIN(2, 8),
  2992. };
  2993. static const unsigned int pwm2_a_mux[] = {
  2994. PWM2_A_MARK,
  2995. };
  2996. static const unsigned int pwm2_b_pins[] = {
  2997. /* PWM */
  2998. RCAR_GP_PIN(1, 11),
  2999. };
  3000. static const unsigned int pwm2_b_mux[] = {
  3001. PWM2_B_MARK,
  3002. };
  3003. /* - PWM3 --------------------------------------------------------------------*/
  3004. static const unsigned int pwm3_a_pins[] = {
  3005. /* PWM */
  3006. RCAR_GP_PIN(1, 0),
  3007. };
  3008. static const unsigned int pwm3_a_mux[] = {
  3009. PWM3_A_MARK,
  3010. };
  3011. static const unsigned int pwm3_b_pins[] = {
  3012. /* PWM */
  3013. RCAR_GP_PIN(2, 2),
  3014. };
  3015. static const unsigned int pwm3_b_mux[] = {
  3016. PWM3_B_MARK,
  3017. };
  3018. /* - PWM4 --------------------------------------------------------------------*/
  3019. static const unsigned int pwm4_a_pins[] = {
  3020. /* PWM */
  3021. RCAR_GP_PIN(1, 1),
  3022. };
  3023. static const unsigned int pwm4_a_mux[] = {
  3024. PWM4_A_MARK,
  3025. };
  3026. static const unsigned int pwm4_b_pins[] = {
  3027. /* PWM */
  3028. RCAR_GP_PIN(2, 3),
  3029. };
  3030. static const unsigned int pwm4_b_mux[] = {
  3031. PWM4_B_MARK,
  3032. };
  3033. /* - PWM5 --------------------------------------------------------------------*/
  3034. static const unsigned int pwm5_a_pins[] = {
  3035. /* PWM */
  3036. RCAR_GP_PIN(1, 2),
  3037. };
  3038. static const unsigned int pwm5_a_mux[] = {
  3039. PWM5_A_MARK,
  3040. };
  3041. static const unsigned int pwm5_b_pins[] = {
  3042. /* PWM */
  3043. RCAR_GP_PIN(2, 4),
  3044. };
  3045. static const unsigned int pwm5_b_mux[] = {
  3046. PWM5_B_MARK,
  3047. };
  3048. /* - PWM6 --------------------------------------------------------------------*/
  3049. static const unsigned int pwm6_a_pins[] = {
  3050. /* PWM */
  3051. RCAR_GP_PIN(1, 3),
  3052. };
  3053. static const unsigned int pwm6_a_mux[] = {
  3054. PWM6_A_MARK,
  3055. };
  3056. static const unsigned int pwm6_b_pins[] = {
  3057. /* PWM */
  3058. RCAR_GP_PIN(2, 5),
  3059. };
  3060. static const unsigned int pwm6_b_mux[] = {
  3061. PWM6_B_MARK,
  3062. };
  3063. /* - QSPI0 ------------------------------------------------------------------ */
  3064. static const unsigned int qspi0_ctrl_pins[] = {
  3065. /* QSPI0_SPCLK, QSPI0_SSL */
  3066. PIN_QSPI0_SPCLK, PIN_QSPI0_SSL,
  3067. };
  3068. static const unsigned int qspi0_ctrl_mux[] = {
  3069. QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
  3070. };
  3071. static const unsigned int qspi0_data_pins[] = {
  3072. /* QSPI0_MOSI_IO0, QSPI0_MISO_IO1 */
  3073. PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1,
  3074. /* QSPI0_IO2, QSPI0_IO3 */
  3075. PIN_QSPI0_IO2, PIN_QSPI0_IO3,
  3076. };
  3077. static const unsigned int qspi0_data_mux[] = {
  3078. QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
  3079. QSPI0_IO2_MARK, QSPI0_IO3_MARK,
  3080. };
  3081. /* - QSPI1 ------------------------------------------------------------------ */
  3082. static const unsigned int qspi1_ctrl_pins[] = {
  3083. /* QSPI1_SPCLK, QSPI1_SSL */
  3084. PIN_QSPI1_SPCLK, PIN_QSPI1_SSL,
  3085. };
  3086. static const unsigned int qspi1_ctrl_mux[] = {
  3087. QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
  3088. };
  3089. static const unsigned int qspi1_data_pins[] = {
  3090. /* QSPI1_MOSI_IO0, QSPI1_MISO_IO1 */
  3091. PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1,
  3092. /* QSPI1_IO2, QSPI1_IO3 */
  3093. PIN_QSPI1_IO2, PIN_QSPI1_IO3,
  3094. };
  3095. static const unsigned int qspi1_data_mux[] = {
  3096. QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
  3097. QSPI1_IO2_MARK, QSPI1_IO3_MARK,
  3098. };
  3099. /* - SATA --------------------------------------------------------------------*/
  3100. static const unsigned int sata0_devslp_a_pins[] = {
  3101. /* DEVSLP */
  3102. RCAR_GP_PIN(6, 16),
  3103. };
  3104. static const unsigned int sata0_devslp_a_mux[] = {
  3105. SATA_DEVSLP_A_MARK,
  3106. };
  3107. static const unsigned int sata0_devslp_b_pins[] = {
  3108. /* DEVSLP */
  3109. RCAR_GP_PIN(4, 6),
  3110. };
  3111. static const unsigned int sata0_devslp_b_mux[] = {
  3112. SATA_DEVSLP_B_MARK,
  3113. };
  3114. /* - SCIF0 ------------------------------------------------------------------ */
  3115. static const unsigned int scif0_data_pins[] = {
  3116. /* RX, TX */
  3117. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  3118. };
  3119. static const unsigned int scif0_data_mux[] = {
  3120. RX0_MARK, TX0_MARK,
  3121. };
  3122. static const unsigned int scif0_clk_pins[] = {
  3123. /* SCK */
  3124. RCAR_GP_PIN(5, 0),
  3125. };
  3126. static const unsigned int scif0_clk_mux[] = {
  3127. SCK0_MARK,
  3128. };
  3129. static const unsigned int scif0_ctrl_pins[] = {
  3130. /* RTS, CTS */
  3131. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
  3132. };
  3133. static const unsigned int scif0_ctrl_mux[] = {
  3134. RTS0_N_MARK, CTS0_N_MARK,
  3135. };
  3136. /* - SCIF1 ------------------------------------------------------------------ */
  3137. static const unsigned int scif1_data_a_pins[] = {
  3138. /* RX, TX */
  3139. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  3140. };
  3141. static const unsigned int scif1_data_a_mux[] = {
  3142. RX1_A_MARK, TX1_A_MARK,
  3143. };
  3144. static const unsigned int scif1_clk_pins[] = {
  3145. /* SCK */
  3146. RCAR_GP_PIN(6, 21),
  3147. };
  3148. static const unsigned int scif1_clk_mux[] = {
  3149. SCK1_MARK,
  3150. };
  3151. static const unsigned int scif1_ctrl_pins[] = {
  3152. /* RTS, CTS */
  3153. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
  3154. };
  3155. static const unsigned int scif1_ctrl_mux[] = {
  3156. RTS1_N_MARK, CTS1_N_MARK,
  3157. };
  3158. static const unsigned int scif1_data_b_pins[] = {
  3159. /* RX, TX */
  3160. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
  3161. };
  3162. static const unsigned int scif1_data_b_mux[] = {
  3163. RX1_B_MARK, TX1_B_MARK,
  3164. };
  3165. /* - SCIF2 ------------------------------------------------------------------ */
  3166. static const unsigned int scif2_data_a_pins[] = {
  3167. /* RX, TX */
  3168. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  3169. };
  3170. static const unsigned int scif2_data_a_mux[] = {
  3171. RX2_A_MARK, TX2_A_MARK,
  3172. };
  3173. static const unsigned int scif2_clk_pins[] = {
  3174. /* SCK */
  3175. RCAR_GP_PIN(5, 9),
  3176. };
  3177. static const unsigned int scif2_clk_mux[] = {
  3178. SCK2_MARK,
  3179. };
  3180. static const unsigned int scif2_data_b_pins[] = {
  3181. /* RX, TX */
  3182. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  3183. };
  3184. static const unsigned int scif2_data_b_mux[] = {
  3185. RX2_B_MARK, TX2_B_MARK,
  3186. };
  3187. /* - SCIF3 ------------------------------------------------------------------ */
  3188. static const unsigned int scif3_data_a_pins[] = {
  3189. /* RX, TX */
  3190. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
  3191. };
  3192. static const unsigned int scif3_data_a_mux[] = {
  3193. RX3_A_MARK, TX3_A_MARK,
  3194. };
  3195. static const unsigned int scif3_clk_pins[] = {
  3196. /* SCK */
  3197. RCAR_GP_PIN(1, 22),
  3198. };
  3199. static const unsigned int scif3_clk_mux[] = {
  3200. SCK3_MARK,
  3201. };
  3202. static const unsigned int scif3_ctrl_pins[] = {
  3203. /* RTS, CTS */
  3204. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  3205. };
  3206. static const unsigned int scif3_ctrl_mux[] = {
  3207. RTS3_N_MARK, CTS3_N_MARK,
  3208. };
  3209. static const unsigned int scif3_data_b_pins[] = {
  3210. /* RX, TX */
  3211. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  3212. };
  3213. static const unsigned int scif3_data_b_mux[] = {
  3214. RX3_B_MARK, TX3_B_MARK,
  3215. };
  3216. /* - SCIF4 ------------------------------------------------------------------ */
  3217. static const unsigned int scif4_data_a_pins[] = {
  3218. /* RX, TX */
  3219. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  3220. };
  3221. static const unsigned int scif4_data_a_mux[] = {
  3222. RX4_A_MARK, TX4_A_MARK,
  3223. };
  3224. static const unsigned int scif4_clk_a_pins[] = {
  3225. /* SCK */
  3226. RCAR_GP_PIN(2, 10),
  3227. };
  3228. static const unsigned int scif4_clk_a_mux[] = {
  3229. SCK4_A_MARK,
  3230. };
  3231. static const unsigned int scif4_ctrl_a_pins[] = {
  3232. /* RTS, CTS */
  3233. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  3234. };
  3235. static const unsigned int scif4_ctrl_a_mux[] = {
  3236. RTS4_N_A_MARK, CTS4_N_A_MARK,
  3237. };
  3238. static const unsigned int scif4_data_b_pins[] = {
  3239. /* RX, TX */
  3240. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3241. };
  3242. static const unsigned int scif4_data_b_mux[] = {
  3243. RX4_B_MARK, TX4_B_MARK,
  3244. };
  3245. static const unsigned int scif4_clk_b_pins[] = {
  3246. /* SCK */
  3247. RCAR_GP_PIN(1, 5),
  3248. };
  3249. static const unsigned int scif4_clk_b_mux[] = {
  3250. SCK4_B_MARK,
  3251. };
  3252. static const unsigned int scif4_ctrl_b_pins[] = {
  3253. /* RTS, CTS */
  3254. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
  3255. };
  3256. static const unsigned int scif4_ctrl_b_mux[] = {
  3257. RTS4_N_B_MARK, CTS4_N_B_MARK,
  3258. };
  3259. static const unsigned int scif4_data_c_pins[] = {
  3260. /* RX, TX */
  3261. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3262. };
  3263. static const unsigned int scif4_data_c_mux[] = {
  3264. RX4_C_MARK, TX4_C_MARK,
  3265. };
  3266. static const unsigned int scif4_clk_c_pins[] = {
  3267. /* SCK */
  3268. RCAR_GP_PIN(0, 8),
  3269. };
  3270. static const unsigned int scif4_clk_c_mux[] = {
  3271. SCK4_C_MARK,
  3272. };
  3273. static const unsigned int scif4_ctrl_c_pins[] = {
  3274. /* RTS, CTS */
  3275. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  3276. };
  3277. static const unsigned int scif4_ctrl_c_mux[] = {
  3278. RTS4_N_C_MARK, CTS4_N_C_MARK,
  3279. };
  3280. /* - SCIF5 ------------------------------------------------------------------ */
  3281. static const unsigned int scif5_data_a_pins[] = {
  3282. /* RX, TX */
  3283. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
  3284. };
  3285. static const unsigned int scif5_data_a_mux[] = {
  3286. RX5_A_MARK, TX5_A_MARK,
  3287. };
  3288. static const unsigned int scif5_clk_a_pins[] = {
  3289. /* SCK */
  3290. RCAR_GP_PIN(6, 21),
  3291. };
  3292. static const unsigned int scif5_clk_a_mux[] = {
  3293. SCK5_A_MARK,
  3294. };
  3295. static const unsigned int scif5_data_b_pins[] = {
  3296. /* RX, TX */
  3297. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 18),
  3298. };
  3299. static const unsigned int scif5_data_b_mux[] = {
  3300. RX5_B_MARK, TX5_B_MARK,
  3301. };
  3302. static const unsigned int scif5_clk_b_pins[] = {
  3303. /* SCK */
  3304. RCAR_GP_PIN(5, 0),
  3305. };
  3306. static const unsigned int scif5_clk_b_mux[] = {
  3307. SCK5_B_MARK,
  3308. };
  3309. /* - SCIF Clock ------------------------------------------------------------- */
  3310. static const unsigned int scif_clk_a_pins[] = {
  3311. /* SCIF_CLK */
  3312. RCAR_GP_PIN(6, 23),
  3313. };
  3314. static const unsigned int scif_clk_a_mux[] = {
  3315. SCIF_CLK_A_MARK,
  3316. };
  3317. static const unsigned int scif_clk_b_pins[] = {
  3318. /* SCIF_CLK */
  3319. RCAR_GP_PIN(5, 9),
  3320. };
  3321. static const unsigned int scif_clk_b_mux[] = {
  3322. SCIF_CLK_B_MARK,
  3323. };
  3324. /* - SDHI0 ------------------------------------------------------------------ */
  3325. static const unsigned int sdhi0_data_pins[] = {
  3326. /* D[0:3] */
  3327. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  3328. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  3329. };
  3330. static const unsigned int sdhi0_data_mux[] = {
  3331. SD0_DAT0_MARK, SD0_DAT1_MARK,
  3332. SD0_DAT2_MARK, SD0_DAT3_MARK,
  3333. };
  3334. static const unsigned int sdhi0_ctrl_pins[] = {
  3335. /* CLK, CMD */
  3336. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  3337. };
  3338. static const unsigned int sdhi0_ctrl_mux[] = {
  3339. SD0_CLK_MARK, SD0_CMD_MARK,
  3340. };
  3341. static const unsigned int sdhi0_cd_pins[] = {
  3342. /* CD */
  3343. RCAR_GP_PIN(3, 12),
  3344. };
  3345. static const unsigned int sdhi0_cd_mux[] = {
  3346. SD0_CD_MARK,
  3347. };
  3348. static const unsigned int sdhi0_wp_pins[] = {
  3349. /* WP */
  3350. RCAR_GP_PIN(3, 13),
  3351. };
  3352. static const unsigned int sdhi0_wp_mux[] = {
  3353. SD0_WP_MARK,
  3354. };
  3355. /* - SDHI1 ------------------------------------------------------------------ */
  3356. static const unsigned int sdhi1_data_pins[] = {
  3357. /* D[0:3] */
  3358. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  3359. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3360. };
  3361. static const unsigned int sdhi1_data_mux[] = {
  3362. SD1_DAT0_MARK, SD1_DAT1_MARK,
  3363. SD1_DAT2_MARK, SD1_DAT3_MARK,
  3364. };
  3365. static const unsigned int sdhi1_ctrl_pins[] = {
  3366. /* CLK, CMD */
  3367. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  3368. };
  3369. static const unsigned int sdhi1_ctrl_mux[] = {
  3370. SD1_CLK_MARK, SD1_CMD_MARK,
  3371. };
  3372. static const unsigned int sdhi1_cd_pins[] = {
  3373. /* CD */
  3374. RCAR_GP_PIN(3, 14),
  3375. };
  3376. static const unsigned int sdhi1_cd_mux[] = {
  3377. SD1_CD_MARK,
  3378. };
  3379. static const unsigned int sdhi1_wp_pins[] = {
  3380. /* WP */
  3381. RCAR_GP_PIN(3, 15),
  3382. };
  3383. static const unsigned int sdhi1_wp_mux[] = {
  3384. SD1_WP_MARK,
  3385. };
  3386. /* - SDHI2 ------------------------------------------------------------------ */
  3387. static const unsigned int sdhi2_data_pins[] = {
  3388. /* D[0:7] */
  3389. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  3390. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  3391. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  3392. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3393. };
  3394. static const unsigned int sdhi2_data_mux[] = {
  3395. SD2_DAT0_MARK, SD2_DAT1_MARK,
  3396. SD2_DAT2_MARK, SD2_DAT3_MARK,
  3397. SD2_DAT4_MARK, SD2_DAT5_MARK,
  3398. SD2_DAT6_MARK, SD2_DAT7_MARK,
  3399. };
  3400. static const unsigned int sdhi2_ctrl_pins[] = {
  3401. /* CLK, CMD */
  3402. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  3403. };
  3404. static const unsigned int sdhi2_ctrl_mux[] = {
  3405. SD2_CLK_MARK, SD2_CMD_MARK,
  3406. };
  3407. static const unsigned int sdhi2_cd_a_pins[] = {
  3408. /* CD */
  3409. RCAR_GP_PIN(4, 13),
  3410. };
  3411. static const unsigned int sdhi2_cd_a_mux[] = {
  3412. SD2_CD_A_MARK,
  3413. };
  3414. static const unsigned int sdhi2_cd_b_pins[] = {
  3415. /* CD */
  3416. RCAR_GP_PIN(5, 10),
  3417. };
  3418. static const unsigned int sdhi2_cd_b_mux[] = {
  3419. SD2_CD_B_MARK,
  3420. };
  3421. static const unsigned int sdhi2_wp_a_pins[] = {
  3422. /* WP */
  3423. RCAR_GP_PIN(4, 14),
  3424. };
  3425. static const unsigned int sdhi2_wp_a_mux[] = {
  3426. SD2_WP_A_MARK,
  3427. };
  3428. static const unsigned int sdhi2_wp_b_pins[] = {
  3429. /* WP */
  3430. RCAR_GP_PIN(5, 11),
  3431. };
  3432. static const unsigned int sdhi2_wp_b_mux[] = {
  3433. SD2_WP_B_MARK,
  3434. };
  3435. static const unsigned int sdhi2_ds_pins[] = {
  3436. /* DS */
  3437. RCAR_GP_PIN(4, 6),
  3438. };
  3439. static const unsigned int sdhi2_ds_mux[] = {
  3440. SD2_DS_MARK,
  3441. };
  3442. /* - SDHI3 ------------------------------------------------------------------ */
  3443. static const unsigned int sdhi3_data_pins[] = {
  3444. /* D[0:7] */
  3445. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  3446. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3447. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  3448. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  3449. };
  3450. static const unsigned int sdhi3_data_mux[] = {
  3451. SD3_DAT0_MARK, SD3_DAT1_MARK,
  3452. SD3_DAT2_MARK, SD3_DAT3_MARK,
  3453. SD3_DAT4_MARK, SD3_DAT5_MARK,
  3454. SD3_DAT6_MARK, SD3_DAT7_MARK,
  3455. };
  3456. static const unsigned int sdhi3_ctrl_pins[] = {
  3457. /* CLK, CMD */
  3458. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  3459. };
  3460. static const unsigned int sdhi3_ctrl_mux[] = {
  3461. SD3_CLK_MARK, SD3_CMD_MARK,
  3462. };
  3463. static const unsigned int sdhi3_cd_pins[] = {
  3464. /* CD */
  3465. RCAR_GP_PIN(4, 15),
  3466. };
  3467. static const unsigned int sdhi3_cd_mux[] = {
  3468. SD3_CD_MARK,
  3469. };
  3470. static const unsigned int sdhi3_wp_pins[] = {
  3471. /* WP */
  3472. RCAR_GP_PIN(4, 16),
  3473. };
  3474. static const unsigned int sdhi3_wp_mux[] = {
  3475. SD3_WP_MARK,
  3476. };
  3477. static const unsigned int sdhi3_ds_pins[] = {
  3478. /* DS */
  3479. RCAR_GP_PIN(4, 17),
  3480. };
  3481. static const unsigned int sdhi3_ds_mux[] = {
  3482. SD3_DS_MARK,
  3483. };
  3484. /* - SSI -------------------------------------------------------------------- */
  3485. static const unsigned int ssi0_data_pins[] = {
  3486. /* SDATA */
  3487. RCAR_GP_PIN(6, 2),
  3488. };
  3489. static const unsigned int ssi0_data_mux[] = {
  3490. SSI_SDATA0_MARK,
  3491. };
  3492. static const unsigned int ssi01239_ctrl_pins[] = {
  3493. /* SCK, WS */
  3494. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  3495. };
  3496. static const unsigned int ssi01239_ctrl_mux[] = {
  3497. SSI_SCK01239_MARK, SSI_WS01239_MARK,
  3498. };
  3499. static const unsigned int ssi1_data_a_pins[] = {
  3500. /* SDATA */
  3501. RCAR_GP_PIN(6, 3),
  3502. };
  3503. static const unsigned int ssi1_data_a_mux[] = {
  3504. SSI_SDATA1_A_MARK,
  3505. };
  3506. static const unsigned int ssi1_data_b_pins[] = {
  3507. /* SDATA */
  3508. RCAR_GP_PIN(5, 12),
  3509. };
  3510. static const unsigned int ssi1_data_b_mux[] = {
  3511. SSI_SDATA1_B_MARK,
  3512. };
  3513. static const unsigned int ssi1_ctrl_a_pins[] = {
  3514. /* SCK, WS */
  3515. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  3516. };
  3517. static const unsigned int ssi1_ctrl_a_mux[] = {
  3518. SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
  3519. };
  3520. static const unsigned int ssi1_ctrl_b_pins[] = {
  3521. /* SCK, WS */
  3522. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
  3523. };
  3524. static const unsigned int ssi1_ctrl_b_mux[] = {
  3525. SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
  3526. };
  3527. static const unsigned int ssi2_data_a_pins[] = {
  3528. /* SDATA */
  3529. RCAR_GP_PIN(6, 4),
  3530. };
  3531. static const unsigned int ssi2_data_a_mux[] = {
  3532. SSI_SDATA2_A_MARK,
  3533. };
  3534. static const unsigned int ssi2_data_b_pins[] = {
  3535. /* SDATA */
  3536. RCAR_GP_PIN(5, 13),
  3537. };
  3538. static const unsigned int ssi2_data_b_mux[] = {
  3539. SSI_SDATA2_B_MARK,
  3540. };
  3541. static const unsigned int ssi2_ctrl_a_pins[] = {
  3542. /* SCK, WS */
  3543. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
  3544. };
  3545. static const unsigned int ssi2_ctrl_a_mux[] = {
  3546. SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
  3547. };
  3548. static const unsigned int ssi2_ctrl_b_pins[] = {
  3549. /* SCK, WS */
  3550. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  3551. };
  3552. static const unsigned int ssi2_ctrl_b_mux[] = {
  3553. SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
  3554. };
  3555. static const unsigned int ssi3_data_pins[] = {
  3556. /* SDATA */
  3557. RCAR_GP_PIN(6, 7),
  3558. };
  3559. static const unsigned int ssi3_data_mux[] = {
  3560. SSI_SDATA3_MARK,
  3561. };
  3562. static const unsigned int ssi349_ctrl_pins[] = {
  3563. /* SCK, WS */
  3564. RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
  3565. };
  3566. static const unsigned int ssi349_ctrl_mux[] = {
  3567. SSI_SCK349_MARK, SSI_WS349_MARK,
  3568. };
  3569. static const unsigned int ssi4_data_pins[] = {
  3570. /* SDATA */
  3571. RCAR_GP_PIN(6, 10),
  3572. };
  3573. static const unsigned int ssi4_data_mux[] = {
  3574. SSI_SDATA4_MARK,
  3575. };
  3576. static const unsigned int ssi4_ctrl_pins[] = {
  3577. /* SCK, WS */
  3578. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  3579. };
  3580. static const unsigned int ssi4_ctrl_mux[] = {
  3581. SSI_SCK4_MARK, SSI_WS4_MARK,
  3582. };
  3583. static const unsigned int ssi5_data_pins[] = {
  3584. /* SDATA */
  3585. RCAR_GP_PIN(6, 13),
  3586. };
  3587. static const unsigned int ssi5_data_mux[] = {
  3588. SSI_SDATA5_MARK,
  3589. };
  3590. static const unsigned int ssi5_ctrl_pins[] = {
  3591. /* SCK, WS */
  3592. RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
  3593. };
  3594. static const unsigned int ssi5_ctrl_mux[] = {
  3595. SSI_SCK5_MARK, SSI_WS5_MARK,
  3596. };
  3597. static const unsigned int ssi6_data_pins[] = {
  3598. /* SDATA */
  3599. RCAR_GP_PIN(6, 16),
  3600. };
  3601. static const unsigned int ssi6_data_mux[] = {
  3602. SSI_SDATA6_MARK,
  3603. };
  3604. static const unsigned int ssi6_ctrl_pins[] = {
  3605. /* SCK, WS */
  3606. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  3607. };
  3608. static const unsigned int ssi6_ctrl_mux[] = {
  3609. SSI_SCK6_MARK, SSI_WS6_MARK,
  3610. };
  3611. static const unsigned int ssi7_data_pins[] = {
  3612. /* SDATA */
  3613. RCAR_GP_PIN(6, 19),
  3614. };
  3615. static const unsigned int ssi7_data_mux[] = {
  3616. SSI_SDATA7_MARK,
  3617. };
  3618. static const unsigned int ssi78_ctrl_pins[] = {
  3619. /* SCK, WS */
  3620. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
  3621. };
  3622. static const unsigned int ssi78_ctrl_mux[] = {
  3623. SSI_SCK78_MARK, SSI_WS78_MARK,
  3624. };
  3625. static const unsigned int ssi8_data_pins[] = {
  3626. /* SDATA */
  3627. RCAR_GP_PIN(6, 20),
  3628. };
  3629. static const unsigned int ssi8_data_mux[] = {
  3630. SSI_SDATA8_MARK,
  3631. };
  3632. static const unsigned int ssi9_data_a_pins[] = {
  3633. /* SDATA */
  3634. RCAR_GP_PIN(6, 21),
  3635. };
  3636. static const unsigned int ssi9_data_a_mux[] = {
  3637. SSI_SDATA9_A_MARK,
  3638. };
  3639. static const unsigned int ssi9_data_b_pins[] = {
  3640. /* SDATA */
  3641. RCAR_GP_PIN(5, 14),
  3642. };
  3643. static const unsigned int ssi9_data_b_mux[] = {
  3644. SSI_SDATA9_B_MARK,
  3645. };
  3646. static const unsigned int ssi9_ctrl_a_pins[] = {
  3647. /* SCK, WS */
  3648. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  3649. };
  3650. static const unsigned int ssi9_ctrl_a_mux[] = {
  3651. SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
  3652. };
  3653. static const unsigned int ssi9_ctrl_b_pins[] = {
  3654. /* SCK, WS */
  3655. RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
  3656. };
  3657. static const unsigned int ssi9_ctrl_b_mux[] = {
  3658. SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
  3659. };
  3660. /* - TMU -------------------------------------------------------------------- */
  3661. static const unsigned int tmu_tclk1_a_pins[] = {
  3662. /* TCLK */
  3663. RCAR_GP_PIN(6, 23),
  3664. };
  3665. static const unsigned int tmu_tclk1_a_mux[] = {
  3666. TCLK1_A_MARK,
  3667. };
  3668. static const unsigned int tmu_tclk1_b_pins[] = {
  3669. /* TCLK */
  3670. RCAR_GP_PIN(5, 19),
  3671. };
  3672. static const unsigned int tmu_tclk1_b_mux[] = {
  3673. TCLK1_B_MARK,
  3674. };
  3675. static const unsigned int tmu_tclk2_a_pins[] = {
  3676. /* TCLK */
  3677. RCAR_GP_PIN(6, 19),
  3678. };
  3679. static const unsigned int tmu_tclk2_a_mux[] = {
  3680. TCLK2_A_MARK,
  3681. };
  3682. static const unsigned int tmu_tclk2_b_pins[] = {
  3683. /* TCLK */
  3684. RCAR_GP_PIN(6, 28),
  3685. };
  3686. static const unsigned int tmu_tclk2_b_mux[] = {
  3687. TCLK2_B_MARK,
  3688. };
  3689. /* - TPU ------------------------------------------------------------------- */
  3690. static const unsigned int tpu_to0_pins[] = {
  3691. /* TPU0TO0 */
  3692. RCAR_GP_PIN(6, 28),
  3693. };
  3694. static const unsigned int tpu_to0_mux[] = {
  3695. TPU0TO0_MARK,
  3696. };
  3697. static const unsigned int tpu_to1_pins[] = {
  3698. /* TPU0TO1 */
  3699. RCAR_GP_PIN(6, 29),
  3700. };
  3701. static const unsigned int tpu_to1_mux[] = {
  3702. TPU0TO1_MARK,
  3703. };
  3704. static const unsigned int tpu_to2_pins[] = {
  3705. /* TPU0TO2 */
  3706. RCAR_GP_PIN(6, 30),
  3707. };
  3708. static const unsigned int tpu_to2_mux[] = {
  3709. TPU0TO2_MARK,
  3710. };
  3711. static const unsigned int tpu_to3_pins[] = {
  3712. /* TPU0TO3 */
  3713. RCAR_GP_PIN(6, 31),
  3714. };
  3715. static const unsigned int tpu_to3_mux[] = {
  3716. TPU0TO3_MARK,
  3717. };
  3718. /* - USB0 ------------------------------------------------------------------- */
  3719. static const unsigned int usb0_pins[] = {
  3720. /* PWEN, OVC */
  3721. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  3722. };
  3723. static const unsigned int usb0_mux[] = {
  3724. USB0_PWEN_MARK, USB0_OVC_MARK,
  3725. };
  3726. /* - USB1 ------------------------------------------------------------------- */
  3727. static const unsigned int usb1_pins[] = {
  3728. /* PWEN, OVC */
  3729. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  3730. };
  3731. static const unsigned int usb1_mux[] = {
  3732. USB1_PWEN_MARK, USB1_OVC_MARK,
  3733. };
  3734. /* - USB30 ------------------------------------------------------------------ */
  3735. static const unsigned int usb30_pins[] = {
  3736. /* PWEN, OVC */
  3737. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  3738. };
  3739. static const unsigned int usb30_mux[] = {
  3740. USB30_PWEN_MARK, USB30_OVC_MARK,
  3741. };
  3742. /* - VIN4 ------------------------------------------------------------------- */
  3743. static const unsigned int vin4_data18_a_pins[] = {
  3744. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  3745. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3746. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  3747. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3748. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3749. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3750. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3751. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3752. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  3753. };
  3754. static const unsigned int vin4_data18_a_mux[] = {
  3755. VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
  3756. VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
  3757. VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
  3758. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3759. VI4_DATA12_MARK, VI4_DATA13_MARK,
  3760. VI4_DATA14_MARK, VI4_DATA15_MARK,
  3761. VI4_DATA18_MARK, VI4_DATA19_MARK,
  3762. VI4_DATA20_MARK, VI4_DATA21_MARK,
  3763. VI4_DATA22_MARK, VI4_DATA23_MARK,
  3764. };
  3765. static const unsigned int vin4_data_a_pins[] = {
  3766. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
  3767. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  3768. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3769. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  3770. RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
  3771. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3772. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3773. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3774. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  3775. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3776. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3777. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  3778. };
  3779. static const unsigned int vin4_data_a_mux[] = {
  3780. VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
  3781. VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
  3782. VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
  3783. VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
  3784. VI4_DATA8_MARK, VI4_DATA9_MARK,
  3785. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3786. VI4_DATA12_MARK, VI4_DATA13_MARK,
  3787. VI4_DATA14_MARK, VI4_DATA15_MARK,
  3788. VI4_DATA16_MARK, VI4_DATA17_MARK,
  3789. VI4_DATA18_MARK, VI4_DATA19_MARK,
  3790. VI4_DATA20_MARK, VI4_DATA21_MARK,
  3791. VI4_DATA22_MARK, VI4_DATA23_MARK,
  3792. };
  3793. static const unsigned int vin4_data18_b_pins[] = {
  3794. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  3795. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  3796. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  3797. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3798. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3799. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3800. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3801. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3802. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  3803. };
  3804. static const unsigned int vin4_data18_b_mux[] = {
  3805. VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
  3806. VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
  3807. VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
  3808. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3809. VI4_DATA12_MARK, VI4_DATA13_MARK,
  3810. VI4_DATA14_MARK, VI4_DATA15_MARK,
  3811. VI4_DATA18_MARK, VI4_DATA19_MARK,
  3812. VI4_DATA20_MARK, VI4_DATA21_MARK,
  3813. VI4_DATA22_MARK, VI4_DATA23_MARK,
  3814. };
  3815. static const unsigned int vin4_data_b_pins[] = {
  3816. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3817. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  3818. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  3819. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  3820. RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
  3821. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3822. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3823. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3824. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  3825. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3826. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3827. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  3828. };
  3829. static const unsigned int vin4_data_b_mux[] = {
  3830. VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
  3831. VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
  3832. VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
  3833. VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
  3834. VI4_DATA8_MARK, VI4_DATA9_MARK,
  3835. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3836. VI4_DATA12_MARK, VI4_DATA13_MARK,
  3837. VI4_DATA14_MARK, VI4_DATA15_MARK,
  3838. VI4_DATA16_MARK, VI4_DATA17_MARK,
  3839. VI4_DATA18_MARK, VI4_DATA19_MARK,
  3840. VI4_DATA20_MARK, VI4_DATA21_MARK,
  3841. VI4_DATA22_MARK, VI4_DATA23_MARK,
  3842. };
  3843. static const unsigned int vin4_sync_pins[] = {
  3844. /* VSYNC_N, HSYNC_N */
  3845. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3846. };
  3847. static const unsigned int vin4_sync_mux[] = {
  3848. VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
  3849. };
  3850. static const unsigned int vin4_field_pins[] = {
  3851. RCAR_GP_PIN(1, 16),
  3852. };
  3853. static const unsigned int vin4_field_mux[] = {
  3854. VI4_FIELD_MARK,
  3855. };
  3856. static const unsigned int vin4_clkenb_pins[] = {
  3857. RCAR_GP_PIN(1, 19),
  3858. };
  3859. static const unsigned int vin4_clkenb_mux[] = {
  3860. VI4_CLKENB_MARK,
  3861. };
  3862. static const unsigned int vin4_clk_pins[] = {
  3863. RCAR_GP_PIN(1, 27),
  3864. };
  3865. static const unsigned int vin4_clk_mux[] = {
  3866. VI4_CLK_MARK,
  3867. };
  3868. /* - VIN5 ------------------------------------------------------------------- */
  3869. static const unsigned int vin5_data_pins[] = {
  3870. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  3871. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3872. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3873. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  3874. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
  3875. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
  3876. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3877. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3878. };
  3879. static const unsigned int vin5_data_mux[] = {
  3880. VI5_DATA0_MARK, VI5_DATA1_MARK,
  3881. VI5_DATA2_MARK, VI5_DATA3_MARK,
  3882. VI5_DATA4_MARK, VI5_DATA5_MARK,
  3883. VI5_DATA6_MARK, VI5_DATA7_MARK,
  3884. VI5_DATA8_MARK, VI5_DATA9_MARK,
  3885. VI5_DATA10_MARK, VI5_DATA11_MARK,
  3886. VI5_DATA12_MARK, VI5_DATA13_MARK,
  3887. VI5_DATA14_MARK, VI5_DATA15_MARK,
  3888. };
  3889. static const unsigned int vin5_sync_pins[] = {
  3890. /* VSYNC_N, HSYNC_N */
  3891. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 10),
  3892. };
  3893. static const unsigned int vin5_sync_mux[] = {
  3894. VI5_HSYNC_N_MARK, VI5_VSYNC_N_MARK,
  3895. };
  3896. static const unsigned int vin5_field_pins[] = {
  3897. RCAR_GP_PIN(1, 11),
  3898. };
  3899. static const unsigned int vin5_field_mux[] = {
  3900. VI5_FIELD_MARK,
  3901. };
  3902. static const unsigned int vin5_clkenb_pins[] = {
  3903. RCAR_GP_PIN(1, 20),
  3904. };
  3905. static const unsigned int vin5_clkenb_mux[] = {
  3906. VI5_CLKENB_MARK,
  3907. };
  3908. static const unsigned int vin5_clk_pins[] = {
  3909. RCAR_GP_PIN(1, 21),
  3910. };
  3911. static const unsigned int vin5_clk_mux[] = {
  3912. VI5_CLK_MARK,
  3913. };
  3914. static const struct {
  3915. struct sh_pfc_pin_group common[326];
  3916. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  3917. struct sh_pfc_pin_group automotive[31];
  3918. #endif
  3919. } pinmux_groups = {
  3920. .common = {
  3921. SH_PFC_PIN_GROUP(audio_clk_a_a),
  3922. SH_PFC_PIN_GROUP(audio_clk_a_b),
  3923. SH_PFC_PIN_GROUP(audio_clk_a_c),
  3924. SH_PFC_PIN_GROUP(audio_clk_b_a),
  3925. SH_PFC_PIN_GROUP(audio_clk_b_b),
  3926. SH_PFC_PIN_GROUP(audio_clk_c_a),
  3927. SH_PFC_PIN_GROUP(audio_clk_c_b),
  3928. SH_PFC_PIN_GROUP(audio_clkout_a),
  3929. SH_PFC_PIN_GROUP(audio_clkout_b),
  3930. SH_PFC_PIN_GROUP(audio_clkout_c),
  3931. SH_PFC_PIN_GROUP(audio_clkout_d),
  3932. SH_PFC_PIN_GROUP(audio_clkout1_a),
  3933. SH_PFC_PIN_GROUP(audio_clkout1_b),
  3934. SH_PFC_PIN_GROUP(audio_clkout2_a),
  3935. SH_PFC_PIN_GROUP(audio_clkout2_b),
  3936. SH_PFC_PIN_GROUP(audio_clkout3_a),
  3937. SH_PFC_PIN_GROUP(audio_clkout3_b),
  3938. SH_PFC_PIN_GROUP(avb_link),
  3939. SH_PFC_PIN_GROUP(avb_magic),
  3940. SH_PFC_PIN_GROUP(avb_phy_int),
  3941. SH_PFC_PIN_GROUP_ALIAS(avb_mdc, avb_mdio), /* Deprecated */
  3942. SH_PFC_PIN_GROUP(avb_mdio),
  3943. SH_PFC_PIN_GROUP(avb_mii),
  3944. SH_PFC_PIN_GROUP(avb_avtp_pps),
  3945. SH_PFC_PIN_GROUP(avb_avtp_match_a),
  3946. SH_PFC_PIN_GROUP(avb_avtp_capture_a),
  3947. SH_PFC_PIN_GROUP(avb_avtp_match_b),
  3948. SH_PFC_PIN_GROUP(avb_avtp_capture_b),
  3949. SH_PFC_PIN_GROUP(can0_data_a),
  3950. SH_PFC_PIN_GROUP(can0_data_b),
  3951. SH_PFC_PIN_GROUP(can1_data),
  3952. SH_PFC_PIN_GROUP(can_clk),
  3953. SH_PFC_PIN_GROUP(canfd0_data_a),
  3954. SH_PFC_PIN_GROUP(canfd0_data_b),
  3955. SH_PFC_PIN_GROUP(canfd1_data),
  3956. SH_PFC_PIN_GROUP(du_rgb666),
  3957. SH_PFC_PIN_GROUP(du_rgb888),
  3958. SH_PFC_PIN_GROUP(du_clk_out_0),
  3959. SH_PFC_PIN_GROUP(du_clk_out_1),
  3960. SH_PFC_PIN_GROUP(du_sync),
  3961. SH_PFC_PIN_GROUP(du_oddf),
  3962. SH_PFC_PIN_GROUP(du_cde),
  3963. SH_PFC_PIN_GROUP(du_disp),
  3964. SH_PFC_PIN_GROUP(hscif0_data),
  3965. SH_PFC_PIN_GROUP(hscif0_clk),
  3966. SH_PFC_PIN_GROUP(hscif0_ctrl),
  3967. SH_PFC_PIN_GROUP(hscif1_data_a),
  3968. SH_PFC_PIN_GROUP(hscif1_clk_a),
  3969. SH_PFC_PIN_GROUP(hscif1_ctrl_a),
  3970. SH_PFC_PIN_GROUP(hscif1_data_b),
  3971. SH_PFC_PIN_GROUP(hscif1_clk_b),
  3972. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  3973. SH_PFC_PIN_GROUP(hscif2_data_a),
  3974. SH_PFC_PIN_GROUP(hscif2_clk_a),
  3975. SH_PFC_PIN_GROUP(hscif2_ctrl_a),
  3976. SH_PFC_PIN_GROUP(hscif2_data_b),
  3977. SH_PFC_PIN_GROUP(hscif2_clk_b),
  3978. SH_PFC_PIN_GROUP(hscif2_ctrl_b),
  3979. SH_PFC_PIN_GROUP(hscif2_data_c),
  3980. SH_PFC_PIN_GROUP(hscif2_clk_c),
  3981. SH_PFC_PIN_GROUP(hscif2_ctrl_c),
  3982. SH_PFC_PIN_GROUP(hscif3_data_a),
  3983. SH_PFC_PIN_GROUP(hscif3_clk),
  3984. SH_PFC_PIN_GROUP(hscif3_ctrl),
  3985. SH_PFC_PIN_GROUP(hscif3_data_b),
  3986. SH_PFC_PIN_GROUP(hscif3_data_c),
  3987. SH_PFC_PIN_GROUP(hscif3_data_d),
  3988. SH_PFC_PIN_GROUP(hscif4_data_a),
  3989. SH_PFC_PIN_GROUP(hscif4_clk),
  3990. SH_PFC_PIN_GROUP(hscif4_ctrl),
  3991. SH_PFC_PIN_GROUP(hscif4_data_b),
  3992. SH_PFC_PIN_GROUP(i2c0),
  3993. SH_PFC_PIN_GROUP(i2c1_a),
  3994. SH_PFC_PIN_GROUP(i2c1_b),
  3995. SH_PFC_PIN_GROUP(i2c2_a),
  3996. SH_PFC_PIN_GROUP(i2c2_b),
  3997. SH_PFC_PIN_GROUP(i2c3),
  3998. SH_PFC_PIN_GROUP(i2c5),
  3999. SH_PFC_PIN_GROUP(i2c6_a),
  4000. SH_PFC_PIN_GROUP(i2c6_b),
  4001. SH_PFC_PIN_GROUP(i2c6_c),
  4002. SH_PFC_PIN_GROUP(intc_ex_irq0),
  4003. SH_PFC_PIN_GROUP(intc_ex_irq1),
  4004. SH_PFC_PIN_GROUP(intc_ex_irq2),
  4005. SH_PFC_PIN_GROUP(intc_ex_irq3),
  4006. SH_PFC_PIN_GROUP(intc_ex_irq4),
  4007. SH_PFC_PIN_GROUP(intc_ex_irq5),
  4008. SH_PFC_PIN_GROUP(msiof0_clk),
  4009. SH_PFC_PIN_GROUP(msiof0_sync),
  4010. SH_PFC_PIN_GROUP(msiof0_ss1),
  4011. SH_PFC_PIN_GROUP(msiof0_ss2),
  4012. SH_PFC_PIN_GROUP(msiof0_txd),
  4013. SH_PFC_PIN_GROUP(msiof0_rxd),
  4014. SH_PFC_PIN_GROUP(msiof1_clk_a),
  4015. SH_PFC_PIN_GROUP(msiof1_sync_a),
  4016. SH_PFC_PIN_GROUP(msiof1_ss1_a),
  4017. SH_PFC_PIN_GROUP(msiof1_ss2_a),
  4018. SH_PFC_PIN_GROUP(msiof1_txd_a),
  4019. SH_PFC_PIN_GROUP(msiof1_rxd_a),
  4020. SH_PFC_PIN_GROUP(msiof1_clk_b),
  4021. SH_PFC_PIN_GROUP(msiof1_sync_b),
  4022. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  4023. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  4024. SH_PFC_PIN_GROUP(msiof1_txd_b),
  4025. SH_PFC_PIN_GROUP(msiof1_rxd_b),
  4026. SH_PFC_PIN_GROUP(msiof1_clk_c),
  4027. SH_PFC_PIN_GROUP(msiof1_sync_c),
  4028. SH_PFC_PIN_GROUP(msiof1_ss1_c),
  4029. SH_PFC_PIN_GROUP(msiof1_ss2_c),
  4030. SH_PFC_PIN_GROUP(msiof1_txd_c),
  4031. SH_PFC_PIN_GROUP(msiof1_rxd_c),
  4032. SH_PFC_PIN_GROUP(msiof1_clk_d),
  4033. SH_PFC_PIN_GROUP(msiof1_sync_d),
  4034. SH_PFC_PIN_GROUP(msiof1_ss1_d),
  4035. SH_PFC_PIN_GROUP(msiof1_ss2_d),
  4036. SH_PFC_PIN_GROUP(msiof1_txd_d),
  4037. SH_PFC_PIN_GROUP(msiof1_rxd_d),
  4038. SH_PFC_PIN_GROUP(msiof1_clk_e),
  4039. SH_PFC_PIN_GROUP(msiof1_sync_e),
  4040. SH_PFC_PIN_GROUP(msiof1_ss1_e),
  4041. SH_PFC_PIN_GROUP(msiof1_ss2_e),
  4042. SH_PFC_PIN_GROUP(msiof1_txd_e),
  4043. SH_PFC_PIN_GROUP(msiof1_rxd_e),
  4044. SH_PFC_PIN_GROUP(msiof1_clk_f),
  4045. SH_PFC_PIN_GROUP(msiof1_sync_f),
  4046. SH_PFC_PIN_GROUP(msiof1_ss1_f),
  4047. SH_PFC_PIN_GROUP(msiof1_ss2_f),
  4048. SH_PFC_PIN_GROUP(msiof1_txd_f),
  4049. SH_PFC_PIN_GROUP(msiof1_rxd_f),
  4050. SH_PFC_PIN_GROUP(msiof1_clk_g),
  4051. SH_PFC_PIN_GROUP(msiof1_sync_g),
  4052. SH_PFC_PIN_GROUP(msiof1_ss1_g),
  4053. SH_PFC_PIN_GROUP(msiof1_ss2_g),
  4054. SH_PFC_PIN_GROUP(msiof1_txd_g),
  4055. SH_PFC_PIN_GROUP(msiof1_rxd_g),
  4056. SH_PFC_PIN_GROUP(msiof2_clk_a),
  4057. SH_PFC_PIN_GROUP(msiof2_sync_a),
  4058. SH_PFC_PIN_GROUP(msiof2_ss1_a),
  4059. SH_PFC_PIN_GROUP(msiof2_ss2_a),
  4060. SH_PFC_PIN_GROUP(msiof2_txd_a),
  4061. SH_PFC_PIN_GROUP(msiof2_rxd_a),
  4062. SH_PFC_PIN_GROUP(msiof2_clk_b),
  4063. SH_PFC_PIN_GROUP(msiof2_sync_b),
  4064. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  4065. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  4066. SH_PFC_PIN_GROUP(msiof2_txd_b),
  4067. SH_PFC_PIN_GROUP(msiof2_rxd_b),
  4068. SH_PFC_PIN_GROUP(msiof2_clk_c),
  4069. SH_PFC_PIN_GROUP(msiof2_sync_c),
  4070. SH_PFC_PIN_GROUP(msiof2_ss1_c),
  4071. SH_PFC_PIN_GROUP(msiof2_ss2_c),
  4072. SH_PFC_PIN_GROUP(msiof2_txd_c),
  4073. SH_PFC_PIN_GROUP(msiof2_rxd_c),
  4074. SH_PFC_PIN_GROUP(msiof2_clk_d),
  4075. SH_PFC_PIN_GROUP(msiof2_sync_d),
  4076. SH_PFC_PIN_GROUP(msiof2_ss1_d),
  4077. SH_PFC_PIN_GROUP(msiof2_ss2_d),
  4078. SH_PFC_PIN_GROUP(msiof2_txd_d),
  4079. SH_PFC_PIN_GROUP(msiof2_rxd_d),
  4080. SH_PFC_PIN_GROUP(msiof3_clk_a),
  4081. SH_PFC_PIN_GROUP(msiof3_sync_a),
  4082. SH_PFC_PIN_GROUP(msiof3_ss1_a),
  4083. SH_PFC_PIN_GROUP(msiof3_ss2_a),
  4084. SH_PFC_PIN_GROUP(msiof3_txd_a),
  4085. SH_PFC_PIN_GROUP(msiof3_rxd_a),
  4086. SH_PFC_PIN_GROUP(msiof3_clk_b),
  4087. SH_PFC_PIN_GROUP(msiof3_sync_b),
  4088. SH_PFC_PIN_GROUP(msiof3_ss1_b),
  4089. SH_PFC_PIN_GROUP(msiof3_ss2_b),
  4090. SH_PFC_PIN_GROUP(msiof3_txd_b),
  4091. SH_PFC_PIN_GROUP(msiof3_rxd_b),
  4092. SH_PFC_PIN_GROUP(msiof3_clk_c),
  4093. SH_PFC_PIN_GROUP(msiof3_sync_c),
  4094. SH_PFC_PIN_GROUP(msiof3_txd_c),
  4095. SH_PFC_PIN_GROUP(msiof3_rxd_c),
  4096. SH_PFC_PIN_GROUP(msiof3_clk_d),
  4097. SH_PFC_PIN_GROUP(msiof3_sync_d),
  4098. SH_PFC_PIN_GROUP(msiof3_ss1_d),
  4099. SH_PFC_PIN_GROUP(msiof3_txd_d),
  4100. SH_PFC_PIN_GROUP(msiof3_rxd_d),
  4101. SH_PFC_PIN_GROUP(msiof3_clk_e),
  4102. SH_PFC_PIN_GROUP(msiof3_sync_e),
  4103. SH_PFC_PIN_GROUP(msiof3_ss1_e),
  4104. SH_PFC_PIN_GROUP(msiof3_ss2_e),
  4105. SH_PFC_PIN_GROUP(msiof3_txd_e),
  4106. SH_PFC_PIN_GROUP(msiof3_rxd_e),
  4107. SH_PFC_PIN_GROUP(pwm0),
  4108. SH_PFC_PIN_GROUP(pwm1_a),
  4109. SH_PFC_PIN_GROUP(pwm1_b),
  4110. SH_PFC_PIN_GROUP(pwm2_a),
  4111. SH_PFC_PIN_GROUP(pwm2_b),
  4112. SH_PFC_PIN_GROUP(pwm3_a),
  4113. SH_PFC_PIN_GROUP(pwm3_b),
  4114. SH_PFC_PIN_GROUP(pwm4_a),
  4115. SH_PFC_PIN_GROUP(pwm4_b),
  4116. SH_PFC_PIN_GROUP(pwm5_a),
  4117. SH_PFC_PIN_GROUP(pwm5_b),
  4118. SH_PFC_PIN_GROUP(pwm6_a),
  4119. SH_PFC_PIN_GROUP(pwm6_b),
  4120. SH_PFC_PIN_GROUP(qspi0_ctrl),
  4121. BUS_DATA_PIN_GROUP(qspi0_data, 2),
  4122. BUS_DATA_PIN_GROUP(qspi0_data, 4),
  4123. SH_PFC_PIN_GROUP(qspi1_ctrl),
  4124. BUS_DATA_PIN_GROUP(qspi1_data, 2),
  4125. BUS_DATA_PIN_GROUP(qspi1_data, 4),
  4126. SH_PFC_PIN_GROUP(sata0_devslp_a),
  4127. SH_PFC_PIN_GROUP(sata0_devslp_b),
  4128. SH_PFC_PIN_GROUP(scif0_data),
  4129. SH_PFC_PIN_GROUP(scif0_clk),
  4130. SH_PFC_PIN_GROUP(scif0_ctrl),
  4131. SH_PFC_PIN_GROUP(scif1_data_a),
  4132. SH_PFC_PIN_GROUP(scif1_clk),
  4133. SH_PFC_PIN_GROUP(scif1_ctrl),
  4134. SH_PFC_PIN_GROUP(scif1_data_b),
  4135. SH_PFC_PIN_GROUP(scif2_data_a),
  4136. SH_PFC_PIN_GROUP(scif2_clk),
  4137. SH_PFC_PIN_GROUP(scif2_data_b),
  4138. SH_PFC_PIN_GROUP(scif3_data_a),
  4139. SH_PFC_PIN_GROUP(scif3_clk),
  4140. SH_PFC_PIN_GROUP(scif3_ctrl),
  4141. SH_PFC_PIN_GROUP(scif3_data_b),
  4142. SH_PFC_PIN_GROUP(scif4_data_a),
  4143. SH_PFC_PIN_GROUP(scif4_clk_a),
  4144. SH_PFC_PIN_GROUP(scif4_ctrl_a),
  4145. SH_PFC_PIN_GROUP(scif4_data_b),
  4146. SH_PFC_PIN_GROUP(scif4_clk_b),
  4147. SH_PFC_PIN_GROUP(scif4_ctrl_b),
  4148. SH_PFC_PIN_GROUP(scif4_data_c),
  4149. SH_PFC_PIN_GROUP(scif4_clk_c),
  4150. SH_PFC_PIN_GROUP(scif4_ctrl_c),
  4151. SH_PFC_PIN_GROUP(scif5_data_a),
  4152. SH_PFC_PIN_GROUP(scif5_clk_a),
  4153. SH_PFC_PIN_GROUP(scif5_data_b),
  4154. SH_PFC_PIN_GROUP(scif5_clk_b),
  4155. SH_PFC_PIN_GROUP(scif_clk_a),
  4156. SH_PFC_PIN_GROUP(scif_clk_b),
  4157. BUS_DATA_PIN_GROUP(sdhi0_data, 1),
  4158. BUS_DATA_PIN_GROUP(sdhi0_data, 4),
  4159. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  4160. SH_PFC_PIN_GROUP(sdhi0_cd),
  4161. SH_PFC_PIN_GROUP(sdhi0_wp),
  4162. BUS_DATA_PIN_GROUP(sdhi1_data, 1),
  4163. BUS_DATA_PIN_GROUP(sdhi1_data, 4),
  4164. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  4165. SH_PFC_PIN_GROUP(sdhi1_cd),
  4166. SH_PFC_PIN_GROUP(sdhi1_wp),
  4167. BUS_DATA_PIN_GROUP(sdhi2_data, 1),
  4168. BUS_DATA_PIN_GROUP(sdhi2_data, 4),
  4169. BUS_DATA_PIN_GROUP(sdhi2_data, 8),
  4170. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  4171. SH_PFC_PIN_GROUP(sdhi2_cd_a),
  4172. SH_PFC_PIN_GROUP(sdhi2_wp_a),
  4173. SH_PFC_PIN_GROUP(sdhi2_cd_b),
  4174. SH_PFC_PIN_GROUP(sdhi2_wp_b),
  4175. SH_PFC_PIN_GROUP(sdhi2_ds),
  4176. BUS_DATA_PIN_GROUP(sdhi3_data, 1),
  4177. BUS_DATA_PIN_GROUP(sdhi3_data, 4),
  4178. BUS_DATA_PIN_GROUP(sdhi3_data, 8),
  4179. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  4180. SH_PFC_PIN_GROUP(sdhi3_cd),
  4181. SH_PFC_PIN_GROUP(sdhi3_wp),
  4182. SH_PFC_PIN_GROUP(sdhi3_ds),
  4183. SH_PFC_PIN_GROUP(ssi0_data),
  4184. SH_PFC_PIN_GROUP(ssi01239_ctrl),
  4185. SH_PFC_PIN_GROUP(ssi1_data_a),
  4186. SH_PFC_PIN_GROUP(ssi1_data_b),
  4187. SH_PFC_PIN_GROUP(ssi1_ctrl_a),
  4188. SH_PFC_PIN_GROUP(ssi1_ctrl_b),
  4189. SH_PFC_PIN_GROUP(ssi2_data_a),
  4190. SH_PFC_PIN_GROUP(ssi2_data_b),
  4191. SH_PFC_PIN_GROUP(ssi2_ctrl_a),
  4192. SH_PFC_PIN_GROUP(ssi2_ctrl_b),
  4193. SH_PFC_PIN_GROUP(ssi3_data),
  4194. SH_PFC_PIN_GROUP(ssi349_ctrl),
  4195. SH_PFC_PIN_GROUP(ssi4_data),
  4196. SH_PFC_PIN_GROUP(ssi4_ctrl),
  4197. SH_PFC_PIN_GROUP(ssi5_data),
  4198. SH_PFC_PIN_GROUP(ssi5_ctrl),
  4199. SH_PFC_PIN_GROUP(ssi6_data),
  4200. SH_PFC_PIN_GROUP(ssi6_ctrl),
  4201. SH_PFC_PIN_GROUP(ssi7_data),
  4202. SH_PFC_PIN_GROUP(ssi78_ctrl),
  4203. SH_PFC_PIN_GROUP(ssi8_data),
  4204. SH_PFC_PIN_GROUP(ssi9_data_a),
  4205. SH_PFC_PIN_GROUP(ssi9_data_b),
  4206. SH_PFC_PIN_GROUP(ssi9_ctrl_a),
  4207. SH_PFC_PIN_GROUP(ssi9_ctrl_b),
  4208. SH_PFC_PIN_GROUP(tmu_tclk1_a),
  4209. SH_PFC_PIN_GROUP(tmu_tclk1_b),
  4210. SH_PFC_PIN_GROUP(tmu_tclk2_a),
  4211. SH_PFC_PIN_GROUP(tmu_tclk2_b),
  4212. SH_PFC_PIN_GROUP(tpu_to0),
  4213. SH_PFC_PIN_GROUP(tpu_to1),
  4214. SH_PFC_PIN_GROUP(tpu_to2),
  4215. SH_PFC_PIN_GROUP(tpu_to3),
  4216. SH_PFC_PIN_GROUP(usb0),
  4217. SH_PFC_PIN_GROUP(usb1),
  4218. SH_PFC_PIN_GROUP(usb30),
  4219. BUS_DATA_PIN_GROUP(vin4_data, 8, _a),
  4220. BUS_DATA_PIN_GROUP(vin4_data, 10, _a),
  4221. BUS_DATA_PIN_GROUP(vin4_data, 12, _a),
  4222. BUS_DATA_PIN_GROUP(vin4_data, 16, _a),
  4223. SH_PFC_PIN_GROUP(vin4_data18_a),
  4224. BUS_DATA_PIN_GROUP(vin4_data, 20, _a),
  4225. BUS_DATA_PIN_GROUP(vin4_data, 24, _a),
  4226. BUS_DATA_PIN_GROUP(vin4_data, 8, _b),
  4227. BUS_DATA_PIN_GROUP(vin4_data, 10, _b),
  4228. BUS_DATA_PIN_GROUP(vin4_data, 12, _b),
  4229. BUS_DATA_PIN_GROUP(vin4_data, 16, _b),
  4230. SH_PFC_PIN_GROUP(vin4_data18_b),
  4231. BUS_DATA_PIN_GROUP(vin4_data, 20, _b),
  4232. BUS_DATA_PIN_GROUP(vin4_data, 24, _b),
  4233. SH_PFC_PIN_GROUP_SUBSET(vin4_g8, vin4_data_a, 8, 8),
  4234. SH_PFC_PIN_GROUP(vin4_sync),
  4235. SH_PFC_PIN_GROUP(vin4_field),
  4236. SH_PFC_PIN_GROUP(vin4_clkenb),
  4237. SH_PFC_PIN_GROUP(vin4_clk),
  4238. BUS_DATA_PIN_GROUP(vin5_data, 8),
  4239. BUS_DATA_PIN_GROUP(vin5_data, 10),
  4240. BUS_DATA_PIN_GROUP(vin5_data, 12),
  4241. BUS_DATA_PIN_GROUP(vin5_data, 16),
  4242. SH_PFC_PIN_GROUP_SUBSET(vin5_high8, vin5_data, 8, 8),
  4243. SH_PFC_PIN_GROUP(vin5_sync),
  4244. SH_PFC_PIN_GROUP(vin5_field),
  4245. SH_PFC_PIN_GROUP(vin5_clkenb),
  4246. SH_PFC_PIN_GROUP(vin5_clk),
  4247. },
  4248. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  4249. .automotive = {
  4250. SH_PFC_PIN_GROUP(drif0_ctrl_a),
  4251. SH_PFC_PIN_GROUP(drif0_data0_a),
  4252. SH_PFC_PIN_GROUP(drif0_data1_a),
  4253. SH_PFC_PIN_GROUP(drif0_ctrl_b),
  4254. SH_PFC_PIN_GROUP(drif0_data0_b),
  4255. SH_PFC_PIN_GROUP(drif0_data1_b),
  4256. SH_PFC_PIN_GROUP(drif0_ctrl_c),
  4257. SH_PFC_PIN_GROUP(drif0_data0_c),
  4258. SH_PFC_PIN_GROUP(drif0_data1_c),
  4259. SH_PFC_PIN_GROUP(drif1_ctrl_a),
  4260. SH_PFC_PIN_GROUP(drif1_data0_a),
  4261. SH_PFC_PIN_GROUP(drif1_data1_a),
  4262. SH_PFC_PIN_GROUP(drif1_ctrl_b),
  4263. SH_PFC_PIN_GROUP(drif1_data0_b),
  4264. SH_PFC_PIN_GROUP(drif1_data1_b),
  4265. SH_PFC_PIN_GROUP(drif1_ctrl_c),
  4266. SH_PFC_PIN_GROUP(drif1_data0_c),
  4267. SH_PFC_PIN_GROUP(drif1_data1_c),
  4268. SH_PFC_PIN_GROUP(drif2_ctrl_a),
  4269. SH_PFC_PIN_GROUP(drif2_data0_a),
  4270. SH_PFC_PIN_GROUP(drif2_data1_a),
  4271. SH_PFC_PIN_GROUP(drif2_ctrl_b),
  4272. SH_PFC_PIN_GROUP(drif2_data0_b),
  4273. SH_PFC_PIN_GROUP(drif2_data1_b),
  4274. SH_PFC_PIN_GROUP(drif3_ctrl_a),
  4275. SH_PFC_PIN_GROUP(drif3_data0_a),
  4276. SH_PFC_PIN_GROUP(drif3_data1_a),
  4277. SH_PFC_PIN_GROUP(drif3_ctrl_b),
  4278. SH_PFC_PIN_GROUP(drif3_data0_b),
  4279. SH_PFC_PIN_GROUP(drif3_data1_b),
  4280. SH_PFC_PIN_GROUP(mlb_3pin),
  4281. }
  4282. #endif /* CONFIG_PINCTRL_PFC_R8A77965 */
  4283. };
  4284. static const char * const audio_clk_groups[] = {
  4285. "audio_clk_a_a",
  4286. "audio_clk_a_b",
  4287. "audio_clk_a_c",
  4288. "audio_clk_b_a",
  4289. "audio_clk_b_b",
  4290. "audio_clk_c_a",
  4291. "audio_clk_c_b",
  4292. "audio_clkout_a",
  4293. "audio_clkout_b",
  4294. "audio_clkout_c",
  4295. "audio_clkout_d",
  4296. "audio_clkout1_a",
  4297. "audio_clkout1_b",
  4298. "audio_clkout2_a",
  4299. "audio_clkout2_b",
  4300. "audio_clkout3_a",
  4301. "audio_clkout3_b",
  4302. };
  4303. static const char * const avb_groups[] = {
  4304. "avb_link",
  4305. "avb_magic",
  4306. "avb_phy_int",
  4307. "avb_mdc", /* Deprecated, please use "avb_mdio" instead */
  4308. "avb_mdio",
  4309. "avb_mii",
  4310. "avb_avtp_pps",
  4311. "avb_avtp_match_a",
  4312. "avb_avtp_capture_a",
  4313. "avb_avtp_match_b",
  4314. "avb_avtp_capture_b",
  4315. };
  4316. static const char * const can0_groups[] = {
  4317. "can0_data_a",
  4318. "can0_data_b",
  4319. };
  4320. static const char * const can1_groups[] = {
  4321. "can1_data",
  4322. };
  4323. static const char * const can_clk_groups[] = {
  4324. "can_clk",
  4325. };
  4326. static const char * const canfd0_groups[] = {
  4327. "canfd0_data_a",
  4328. "canfd0_data_b",
  4329. };
  4330. static const char * const canfd1_groups[] = {
  4331. "canfd1_data",
  4332. };
  4333. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  4334. static const char * const drif0_groups[] = {
  4335. "drif0_ctrl_a",
  4336. "drif0_data0_a",
  4337. "drif0_data1_a",
  4338. "drif0_ctrl_b",
  4339. "drif0_data0_b",
  4340. "drif0_data1_b",
  4341. "drif0_ctrl_c",
  4342. "drif0_data0_c",
  4343. "drif0_data1_c",
  4344. };
  4345. static const char * const drif1_groups[] = {
  4346. "drif1_ctrl_a",
  4347. "drif1_data0_a",
  4348. "drif1_data1_a",
  4349. "drif1_ctrl_b",
  4350. "drif1_data0_b",
  4351. "drif1_data1_b",
  4352. "drif1_ctrl_c",
  4353. "drif1_data0_c",
  4354. "drif1_data1_c",
  4355. };
  4356. static const char * const drif2_groups[] = {
  4357. "drif2_ctrl_a",
  4358. "drif2_data0_a",
  4359. "drif2_data1_a",
  4360. "drif2_ctrl_b",
  4361. "drif2_data0_b",
  4362. "drif2_data1_b",
  4363. };
  4364. static const char * const drif3_groups[] = {
  4365. "drif3_ctrl_a",
  4366. "drif3_data0_a",
  4367. "drif3_data1_a",
  4368. "drif3_ctrl_b",
  4369. "drif3_data0_b",
  4370. "drif3_data1_b",
  4371. };
  4372. #endif /* CONFIG_PINCTRL_PFC_R8A77965 */
  4373. static const char * const du_groups[] = {
  4374. "du_rgb666",
  4375. "du_rgb888",
  4376. "du_clk_out_0",
  4377. "du_clk_out_1",
  4378. "du_sync",
  4379. "du_oddf",
  4380. "du_cde",
  4381. "du_disp",
  4382. };
  4383. static const char * const hscif0_groups[] = {
  4384. "hscif0_data",
  4385. "hscif0_clk",
  4386. "hscif0_ctrl",
  4387. };
  4388. static const char * const hscif1_groups[] = {
  4389. "hscif1_data_a",
  4390. "hscif1_clk_a",
  4391. "hscif1_ctrl_a",
  4392. "hscif1_data_b",
  4393. "hscif1_clk_b",
  4394. "hscif1_ctrl_b",
  4395. };
  4396. static const char * const hscif2_groups[] = {
  4397. "hscif2_data_a",
  4398. "hscif2_clk_a",
  4399. "hscif2_ctrl_a",
  4400. "hscif2_data_b",
  4401. "hscif2_clk_b",
  4402. "hscif2_ctrl_b",
  4403. "hscif2_data_c",
  4404. "hscif2_clk_c",
  4405. "hscif2_ctrl_c",
  4406. };
  4407. static const char * const hscif3_groups[] = {
  4408. "hscif3_data_a",
  4409. "hscif3_clk",
  4410. "hscif3_ctrl",
  4411. "hscif3_data_b",
  4412. "hscif3_data_c",
  4413. "hscif3_data_d",
  4414. };
  4415. static const char * const hscif4_groups[] = {
  4416. "hscif4_data_a",
  4417. "hscif4_clk",
  4418. "hscif4_ctrl",
  4419. "hscif4_data_b",
  4420. };
  4421. static const char * const i2c0_groups[] = {
  4422. "i2c0",
  4423. };
  4424. static const char * const i2c1_groups[] = {
  4425. "i2c1_a",
  4426. "i2c1_b",
  4427. };
  4428. static const char * const i2c2_groups[] = {
  4429. "i2c2_a",
  4430. "i2c2_b",
  4431. };
  4432. static const char * const i2c3_groups[] = {
  4433. "i2c3",
  4434. };
  4435. static const char * const i2c5_groups[] = {
  4436. "i2c5",
  4437. };
  4438. static const char * const i2c6_groups[] = {
  4439. "i2c6_a",
  4440. "i2c6_b",
  4441. "i2c6_c",
  4442. };
  4443. static const char * const intc_ex_groups[] = {
  4444. "intc_ex_irq0",
  4445. "intc_ex_irq1",
  4446. "intc_ex_irq2",
  4447. "intc_ex_irq3",
  4448. "intc_ex_irq4",
  4449. "intc_ex_irq5",
  4450. };
  4451. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  4452. static const char * const mlb_3pin_groups[] = {
  4453. "mlb_3pin",
  4454. };
  4455. #endif /* CONFIG_PINCTRL_PFC_R8A77965 */
  4456. static const char * const msiof0_groups[] = {
  4457. "msiof0_clk",
  4458. "msiof0_sync",
  4459. "msiof0_ss1",
  4460. "msiof0_ss2",
  4461. "msiof0_txd",
  4462. "msiof0_rxd",
  4463. };
  4464. static const char * const msiof1_groups[] = {
  4465. "msiof1_clk_a",
  4466. "msiof1_sync_a",
  4467. "msiof1_ss1_a",
  4468. "msiof1_ss2_a",
  4469. "msiof1_txd_a",
  4470. "msiof1_rxd_a",
  4471. "msiof1_clk_b",
  4472. "msiof1_sync_b",
  4473. "msiof1_ss1_b",
  4474. "msiof1_ss2_b",
  4475. "msiof1_txd_b",
  4476. "msiof1_rxd_b",
  4477. "msiof1_clk_c",
  4478. "msiof1_sync_c",
  4479. "msiof1_ss1_c",
  4480. "msiof1_ss2_c",
  4481. "msiof1_txd_c",
  4482. "msiof1_rxd_c",
  4483. "msiof1_clk_d",
  4484. "msiof1_sync_d",
  4485. "msiof1_ss1_d",
  4486. "msiof1_ss2_d",
  4487. "msiof1_txd_d",
  4488. "msiof1_rxd_d",
  4489. "msiof1_clk_e",
  4490. "msiof1_sync_e",
  4491. "msiof1_ss1_e",
  4492. "msiof1_ss2_e",
  4493. "msiof1_txd_e",
  4494. "msiof1_rxd_e",
  4495. "msiof1_clk_f",
  4496. "msiof1_sync_f",
  4497. "msiof1_ss1_f",
  4498. "msiof1_ss2_f",
  4499. "msiof1_txd_f",
  4500. "msiof1_rxd_f",
  4501. "msiof1_clk_g",
  4502. "msiof1_sync_g",
  4503. "msiof1_ss1_g",
  4504. "msiof1_ss2_g",
  4505. "msiof1_txd_g",
  4506. "msiof1_rxd_g",
  4507. };
  4508. static const char * const msiof2_groups[] = {
  4509. "msiof2_clk_a",
  4510. "msiof2_sync_a",
  4511. "msiof2_ss1_a",
  4512. "msiof2_ss2_a",
  4513. "msiof2_txd_a",
  4514. "msiof2_rxd_a",
  4515. "msiof2_clk_b",
  4516. "msiof2_sync_b",
  4517. "msiof2_ss1_b",
  4518. "msiof2_ss2_b",
  4519. "msiof2_txd_b",
  4520. "msiof2_rxd_b",
  4521. "msiof2_clk_c",
  4522. "msiof2_sync_c",
  4523. "msiof2_ss1_c",
  4524. "msiof2_ss2_c",
  4525. "msiof2_txd_c",
  4526. "msiof2_rxd_c",
  4527. "msiof2_clk_d",
  4528. "msiof2_sync_d",
  4529. "msiof2_ss1_d",
  4530. "msiof2_ss2_d",
  4531. "msiof2_txd_d",
  4532. "msiof2_rxd_d",
  4533. };
  4534. static const char * const msiof3_groups[] = {
  4535. "msiof3_clk_a",
  4536. "msiof3_sync_a",
  4537. "msiof3_ss1_a",
  4538. "msiof3_ss2_a",
  4539. "msiof3_txd_a",
  4540. "msiof3_rxd_a",
  4541. "msiof3_clk_b",
  4542. "msiof3_sync_b",
  4543. "msiof3_ss1_b",
  4544. "msiof3_ss2_b",
  4545. "msiof3_txd_b",
  4546. "msiof3_rxd_b",
  4547. "msiof3_clk_c",
  4548. "msiof3_sync_c",
  4549. "msiof3_txd_c",
  4550. "msiof3_rxd_c",
  4551. "msiof3_clk_d",
  4552. "msiof3_sync_d",
  4553. "msiof3_ss1_d",
  4554. "msiof3_txd_d",
  4555. "msiof3_rxd_d",
  4556. "msiof3_clk_e",
  4557. "msiof3_sync_e",
  4558. "msiof3_ss1_e",
  4559. "msiof3_ss2_e",
  4560. "msiof3_txd_e",
  4561. "msiof3_rxd_e",
  4562. };
  4563. static const char * const pwm0_groups[] = {
  4564. "pwm0",
  4565. };
  4566. static const char * const pwm1_groups[] = {
  4567. "pwm1_a",
  4568. "pwm1_b",
  4569. };
  4570. static const char * const pwm2_groups[] = {
  4571. "pwm2_a",
  4572. "pwm2_b",
  4573. };
  4574. static const char * const pwm3_groups[] = {
  4575. "pwm3_a",
  4576. "pwm3_b",
  4577. };
  4578. static const char * const pwm4_groups[] = {
  4579. "pwm4_a",
  4580. "pwm4_b",
  4581. };
  4582. static const char * const pwm5_groups[] = {
  4583. "pwm5_a",
  4584. "pwm5_b",
  4585. };
  4586. static const char * const pwm6_groups[] = {
  4587. "pwm6_a",
  4588. "pwm6_b",
  4589. };
  4590. static const char * const qspi0_groups[] = {
  4591. "qspi0_ctrl",
  4592. "qspi0_data2",
  4593. "qspi0_data4",
  4594. };
  4595. static const char * const qspi1_groups[] = {
  4596. "qspi1_ctrl",
  4597. "qspi1_data2",
  4598. "qspi1_data4",
  4599. };
  4600. static const char * const sata0_groups[] = {
  4601. "sata0_devslp_a",
  4602. "sata0_devslp_b",
  4603. };
  4604. static const char * const scif0_groups[] = {
  4605. "scif0_data",
  4606. "scif0_clk",
  4607. "scif0_ctrl",
  4608. };
  4609. static const char * const scif1_groups[] = {
  4610. "scif1_data_a",
  4611. "scif1_clk",
  4612. "scif1_ctrl",
  4613. "scif1_data_b",
  4614. };
  4615. static const char * const scif2_groups[] = {
  4616. "scif2_data_a",
  4617. "scif2_clk",
  4618. "scif2_data_b",
  4619. };
  4620. static const char * const scif3_groups[] = {
  4621. "scif3_data_a",
  4622. "scif3_clk",
  4623. "scif3_ctrl",
  4624. "scif3_data_b",
  4625. };
  4626. static const char * const scif4_groups[] = {
  4627. "scif4_data_a",
  4628. "scif4_clk_a",
  4629. "scif4_ctrl_a",
  4630. "scif4_data_b",
  4631. "scif4_clk_b",
  4632. "scif4_ctrl_b",
  4633. "scif4_data_c",
  4634. "scif4_clk_c",
  4635. "scif4_ctrl_c",
  4636. };
  4637. static const char * const scif5_groups[] = {
  4638. "scif5_data_a",
  4639. "scif5_clk_a",
  4640. "scif5_data_b",
  4641. "scif5_clk_b",
  4642. };
  4643. static const char * const scif_clk_groups[] = {
  4644. "scif_clk_a",
  4645. "scif_clk_b",
  4646. };
  4647. static const char * const sdhi0_groups[] = {
  4648. "sdhi0_data1",
  4649. "sdhi0_data4",
  4650. "sdhi0_ctrl",
  4651. "sdhi0_cd",
  4652. "sdhi0_wp",
  4653. };
  4654. static const char * const sdhi1_groups[] = {
  4655. "sdhi1_data1",
  4656. "sdhi1_data4",
  4657. "sdhi1_ctrl",
  4658. "sdhi1_cd",
  4659. "sdhi1_wp",
  4660. };
  4661. static const char * const sdhi2_groups[] = {
  4662. "sdhi2_data1",
  4663. "sdhi2_data4",
  4664. "sdhi2_data8",
  4665. "sdhi2_ctrl",
  4666. "sdhi2_cd_a",
  4667. "sdhi2_wp_a",
  4668. "sdhi2_cd_b",
  4669. "sdhi2_wp_b",
  4670. "sdhi2_ds",
  4671. };
  4672. static const char * const sdhi3_groups[] = {
  4673. "sdhi3_data1",
  4674. "sdhi3_data4",
  4675. "sdhi3_data8",
  4676. "sdhi3_ctrl",
  4677. "sdhi3_cd",
  4678. "sdhi3_wp",
  4679. "sdhi3_ds",
  4680. };
  4681. static const char * const ssi_groups[] = {
  4682. "ssi0_data",
  4683. "ssi01239_ctrl",
  4684. "ssi1_data_a",
  4685. "ssi1_data_b",
  4686. "ssi1_ctrl_a",
  4687. "ssi1_ctrl_b",
  4688. "ssi2_data_a",
  4689. "ssi2_data_b",
  4690. "ssi2_ctrl_a",
  4691. "ssi2_ctrl_b",
  4692. "ssi3_data",
  4693. "ssi349_ctrl",
  4694. "ssi4_data",
  4695. "ssi4_ctrl",
  4696. "ssi5_data",
  4697. "ssi5_ctrl",
  4698. "ssi6_data",
  4699. "ssi6_ctrl",
  4700. "ssi7_data",
  4701. "ssi78_ctrl",
  4702. "ssi8_data",
  4703. "ssi9_data_a",
  4704. "ssi9_data_b",
  4705. "ssi9_ctrl_a",
  4706. "ssi9_ctrl_b",
  4707. };
  4708. static const char * const tmu_groups[] = {
  4709. "tmu_tclk1_a",
  4710. "tmu_tclk1_b",
  4711. "tmu_tclk2_a",
  4712. "tmu_tclk2_b",
  4713. };
  4714. static const char * const tpu_groups[] = {
  4715. "tpu_to0",
  4716. "tpu_to1",
  4717. "tpu_to2",
  4718. "tpu_to3",
  4719. };
  4720. static const char * const usb0_groups[] = {
  4721. "usb0",
  4722. };
  4723. static const char * const usb1_groups[] = {
  4724. "usb1",
  4725. };
  4726. static const char * const usb30_groups[] = {
  4727. "usb30",
  4728. };
  4729. static const char * const vin4_groups[] = {
  4730. "vin4_data8_a",
  4731. "vin4_data10_a",
  4732. "vin4_data12_a",
  4733. "vin4_data16_a",
  4734. "vin4_data18_a",
  4735. "vin4_data20_a",
  4736. "vin4_data24_a",
  4737. "vin4_data8_b",
  4738. "vin4_data10_b",
  4739. "vin4_data12_b",
  4740. "vin4_data16_b",
  4741. "vin4_data18_b",
  4742. "vin4_data20_b",
  4743. "vin4_data24_b",
  4744. "vin4_g8",
  4745. "vin4_sync",
  4746. "vin4_field",
  4747. "vin4_clkenb",
  4748. "vin4_clk",
  4749. };
  4750. static const char * const vin5_groups[] = {
  4751. "vin5_data8",
  4752. "vin5_data10",
  4753. "vin5_data12",
  4754. "vin5_data16",
  4755. "vin5_high8",
  4756. "vin5_sync",
  4757. "vin5_field",
  4758. "vin5_clkenb",
  4759. "vin5_clk",
  4760. };
  4761. static const struct {
  4762. struct sh_pfc_function common[53];
  4763. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  4764. struct sh_pfc_function automotive[5];
  4765. #endif
  4766. } pinmux_functions = {
  4767. .common = {
  4768. SH_PFC_FUNCTION(audio_clk),
  4769. SH_PFC_FUNCTION(avb),
  4770. SH_PFC_FUNCTION(can0),
  4771. SH_PFC_FUNCTION(can1),
  4772. SH_PFC_FUNCTION(can_clk),
  4773. SH_PFC_FUNCTION(canfd0),
  4774. SH_PFC_FUNCTION(canfd1),
  4775. SH_PFC_FUNCTION(du),
  4776. SH_PFC_FUNCTION(hscif0),
  4777. SH_PFC_FUNCTION(hscif1),
  4778. SH_PFC_FUNCTION(hscif2),
  4779. SH_PFC_FUNCTION(hscif3),
  4780. SH_PFC_FUNCTION(hscif4),
  4781. SH_PFC_FUNCTION(i2c0),
  4782. SH_PFC_FUNCTION(i2c1),
  4783. SH_PFC_FUNCTION(i2c2),
  4784. SH_PFC_FUNCTION(i2c3),
  4785. SH_PFC_FUNCTION(i2c5),
  4786. SH_PFC_FUNCTION(i2c6),
  4787. SH_PFC_FUNCTION(intc_ex),
  4788. SH_PFC_FUNCTION(msiof0),
  4789. SH_PFC_FUNCTION(msiof1),
  4790. SH_PFC_FUNCTION(msiof2),
  4791. SH_PFC_FUNCTION(msiof3),
  4792. SH_PFC_FUNCTION(pwm0),
  4793. SH_PFC_FUNCTION(pwm1),
  4794. SH_PFC_FUNCTION(pwm2),
  4795. SH_PFC_FUNCTION(pwm3),
  4796. SH_PFC_FUNCTION(pwm4),
  4797. SH_PFC_FUNCTION(pwm5),
  4798. SH_PFC_FUNCTION(pwm6),
  4799. SH_PFC_FUNCTION(qspi0),
  4800. SH_PFC_FUNCTION(qspi1),
  4801. SH_PFC_FUNCTION(sata0),
  4802. SH_PFC_FUNCTION(scif0),
  4803. SH_PFC_FUNCTION(scif1),
  4804. SH_PFC_FUNCTION(scif2),
  4805. SH_PFC_FUNCTION(scif3),
  4806. SH_PFC_FUNCTION(scif4),
  4807. SH_PFC_FUNCTION(scif5),
  4808. SH_PFC_FUNCTION(scif_clk),
  4809. SH_PFC_FUNCTION(sdhi0),
  4810. SH_PFC_FUNCTION(sdhi1),
  4811. SH_PFC_FUNCTION(sdhi2),
  4812. SH_PFC_FUNCTION(sdhi3),
  4813. SH_PFC_FUNCTION(ssi),
  4814. SH_PFC_FUNCTION(tmu),
  4815. SH_PFC_FUNCTION(tpu),
  4816. SH_PFC_FUNCTION(usb0),
  4817. SH_PFC_FUNCTION(usb1),
  4818. SH_PFC_FUNCTION(usb30),
  4819. SH_PFC_FUNCTION(vin4),
  4820. SH_PFC_FUNCTION(vin5),
  4821. },
  4822. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  4823. .automotive = {
  4824. SH_PFC_FUNCTION(drif0),
  4825. SH_PFC_FUNCTION(drif1),
  4826. SH_PFC_FUNCTION(drif2),
  4827. SH_PFC_FUNCTION(drif3),
  4828. SH_PFC_FUNCTION(mlb_3pin),
  4829. }
  4830. #endif /* CONFIG_PINCTRL_PFC_R8A77965 */
  4831. };
  4832. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  4833. #define F_(x, y) FN_##y
  4834. #define FM(x) FN_##x
  4835. { PINMUX_CFG_REG_VAR("GPSR0", 0xe6060100, 32,
  4836. GROUP(-16, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  4837. 1, 1, 1, 1, 1),
  4838. GROUP(
  4839. /* GP0_31_16 RESERVED */
  4840. GP_0_15_FN, GPSR0_15,
  4841. GP_0_14_FN, GPSR0_14,
  4842. GP_0_13_FN, GPSR0_13,
  4843. GP_0_12_FN, GPSR0_12,
  4844. GP_0_11_FN, GPSR0_11,
  4845. GP_0_10_FN, GPSR0_10,
  4846. GP_0_9_FN, GPSR0_9,
  4847. GP_0_8_FN, GPSR0_8,
  4848. GP_0_7_FN, GPSR0_7,
  4849. GP_0_6_FN, GPSR0_6,
  4850. GP_0_5_FN, GPSR0_5,
  4851. GP_0_4_FN, GPSR0_4,
  4852. GP_0_3_FN, GPSR0_3,
  4853. GP_0_2_FN, GPSR0_2,
  4854. GP_0_1_FN, GPSR0_1,
  4855. GP_0_0_FN, GPSR0_0, ))
  4856. },
  4857. { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
  4858. 0, 0,
  4859. 0, 0,
  4860. 0, 0,
  4861. GP_1_28_FN, GPSR1_28,
  4862. GP_1_27_FN, GPSR1_27,
  4863. GP_1_26_FN, GPSR1_26,
  4864. GP_1_25_FN, GPSR1_25,
  4865. GP_1_24_FN, GPSR1_24,
  4866. GP_1_23_FN, GPSR1_23,
  4867. GP_1_22_FN, GPSR1_22,
  4868. GP_1_21_FN, GPSR1_21,
  4869. GP_1_20_FN, GPSR1_20,
  4870. GP_1_19_FN, GPSR1_19,
  4871. GP_1_18_FN, GPSR1_18,
  4872. GP_1_17_FN, GPSR1_17,
  4873. GP_1_16_FN, GPSR1_16,
  4874. GP_1_15_FN, GPSR1_15,
  4875. GP_1_14_FN, GPSR1_14,
  4876. GP_1_13_FN, GPSR1_13,
  4877. GP_1_12_FN, GPSR1_12,
  4878. GP_1_11_FN, GPSR1_11,
  4879. GP_1_10_FN, GPSR1_10,
  4880. GP_1_9_FN, GPSR1_9,
  4881. GP_1_8_FN, GPSR1_8,
  4882. GP_1_7_FN, GPSR1_7,
  4883. GP_1_6_FN, GPSR1_6,
  4884. GP_1_5_FN, GPSR1_5,
  4885. GP_1_4_FN, GPSR1_4,
  4886. GP_1_3_FN, GPSR1_3,
  4887. GP_1_2_FN, GPSR1_2,
  4888. GP_1_1_FN, GPSR1_1,
  4889. GP_1_0_FN, GPSR1_0, ))
  4890. },
  4891. { PINMUX_CFG_REG_VAR("GPSR2", 0xe6060108, 32,
  4892. GROUP(-17, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  4893. 1, 1, 1, 1),
  4894. GROUP(
  4895. /* GP2_31_15 RESERVED */
  4896. GP_2_14_FN, GPSR2_14,
  4897. GP_2_13_FN, GPSR2_13,
  4898. GP_2_12_FN, GPSR2_12,
  4899. GP_2_11_FN, GPSR2_11,
  4900. GP_2_10_FN, GPSR2_10,
  4901. GP_2_9_FN, GPSR2_9,
  4902. GP_2_8_FN, GPSR2_8,
  4903. GP_2_7_FN, GPSR2_7,
  4904. GP_2_6_FN, GPSR2_6,
  4905. GP_2_5_FN, GPSR2_5,
  4906. GP_2_4_FN, GPSR2_4,
  4907. GP_2_3_FN, GPSR2_3,
  4908. GP_2_2_FN, GPSR2_2,
  4909. GP_2_1_FN, GPSR2_1,
  4910. GP_2_0_FN, GPSR2_0, ))
  4911. },
  4912. { PINMUX_CFG_REG_VAR("GPSR3", 0xe606010c, 32,
  4913. GROUP(-16, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  4914. 1, 1, 1, 1, 1),
  4915. GROUP(
  4916. /* GP3_31_16 RESERVED */
  4917. GP_3_15_FN, GPSR3_15,
  4918. GP_3_14_FN, GPSR3_14,
  4919. GP_3_13_FN, GPSR3_13,
  4920. GP_3_12_FN, GPSR3_12,
  4921. GP_3_11_FN, GPSR3_11,
  4922. GP_3_10_FN, GPSR3_10,
  4923. GP_3_9_FN, GPSR3_9,
  4924. GP_3_8_FN, GPSR3_8,
  4925. GP_3_7_FN, GPSR3_7,
  4926. GP_3_6_FN, GPSR3_6,
  4927. GP_3_5_FN, GPSR3_5,
  4928. GP_3_4_FN, GPSR3_4,
  4929. GP_3_3_FN, GPSR3_3,
  4930. GP_3_2_FN, GPSR3_2,
  4931. GP_3_1_FN, GPSR3_1,
  4932. GP_3_0_FN, GPSR3_0, ))
  4933. },
  4934. { PINMUX_CFG_REG_VAR("GPSR4", 0xe6060110, 32,
  4935. GROUP(-14, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  4936. 1, 1, 1, 1, 1, 1, 1),
  4937. GROUP(
  4938. /* GP4_31_18 RESERVED */
  4939. GP_4_17_FN, GPSR4_17,
  4940. GP_4_16_FN, GPSR4_16,
  4941. GP_4_15_FN, GPSR4_15,
  4942. GP_4_14_FN, GPSR4_14,
  4943. GP_4_13_FN, GPSR4_13,
  4944. GP_4_12_FN, GPSR4_12,
  4945. GP_4_11_FN, GPSR4_11,
  4946. GP_4_10_FN, GPSR4_10,
  4947. GP_4_9_FN, GPSR4_9,
  4948. GP_4_8_FN, GPSR4_8,
  4949. GP_4_7_FN, GPSR4_7,
  4950. GP_4_6_FN, GPSR4_6,
  4951. GP_4_5_FN, GPSR4_5,
  4952. GP_4_4_FN, GPSR4_4,
  4953. GP_4_3_FN, GPSR4_3,
  4954. GP_4_2_FN, GPSR4_2,
  4955. GP_4_1_FN, GPSR4_1,
  4956. GP_4_0_FN, GPSR4_0, ))
  4957. },
  4958. { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
  4959. 0, 0,
  4960. 0, 0,
  4961. 0, 0,
  4962. 0, 0,
  4963. 0, 0,
  4964. 0, 0,
  4965. GP_5_25_FN, GPSR5_25,
  4966. GP_5_24_FN, GPSR5_24,
  4967. GP_5_23_FN, GPSR5_23,
  4968. GP_5_22_FN, GPSR5_22,
  4969. GP_5_21_FN, GPSR5_21,
  4970. GP_5_20_FN, GPSR5_20,
  4971. GP_5_19_FN, GPSR5_19,
  4972. GP_5_18_FN, GPSR5_18,
  4973. GP_5_17_FN, GPSR5_17,
  4974. GP_5_16_FN, GPSR5_16,
  4975. GP_5_15_FN, GPSR5_15,
  4976. GP_5_14_FN, GPSR5_14,
  4977. GP_5_13_FN, GPSR5_13,
  4978. GP_5_12_FN, GPSR5_12,
  4979. GP_5_11_FN, GPSR5_11,
  4980. GP_5_10_FN, GPSR5_10,
  4981. GP_5_9_FN, GPSR5_9,
  4982. GP_5_8_FN, GPSR5_8,
  4983. GP_5_7_FN, GPSR5_7,
  4984. GP_5_6_FN, GPSR5_6,
  4985. GP_5_5_FN, GPSR5_5,
  4986. GP_5_4_FN, GPSR5_4,
  4987. GP_5_3_FN, GPSR5_3,
  4988. GP_5_2_FN, GPSR5_2,
  4989. GP_5_1_FN, GPSR5_1,
  4990. GP_5_0_FN, GPSR5_0, ))
  4991. },
  4992. { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
  4993. GP_6_31_FN, GPSR6_31,
  4994. GP_6_30_FN, GPSR6_30,
  4995. GP_6_29_FN, GPSR6_29,
  4996. GP_6_28_FN, GPSR6_28,
  4997. GP_6_27_FN, GPSR6_27,
  4998. GP_6_26_FN, GPSR6_26,
  4999. GP_6_25_FN, GPSR6_25,
  5000. GP_6_24_FN, GPSR6_24,
  5001. GP_6_23_FN, GPSR6_23,
  5002. GP_6_22_FN, GPSR6_22,
  5003. GP_6_21_FN, GPSR6_21,
  5004. GP_6_20_FN, GPSR6_20,
  5005. GP_6_19_FN, GPSR6_19,
  5006. GP_6_18_FN, GPSR6_18,
  5007. GP_6_17_FN, GPSR6_17,
  5008. GP_6_16_FN, GPSR6_16,
  5009. GP_6_15_FN, GPSR6_15,
  5010. GP_6_14_FN, GPSR6_14,
  5011. GP_6_13_FN, GPSR6_13,
  5012. GP_6_12_FN, GPSR6_12,
  5013. GP_6_11_FN, GPSR6_11,
  5014. GP_6_10_FN, GPSR6_10,
  5015. GP_6_9_FN, GPSR6_9,
  5016. GP_6_8_FN, GPSR6_8,
  5017. GP_6_7_FN, GPSR6_7,
  5018. GP_6_6_FN, GPSR6_6,
  5019. GP_6_5_FN, GPSR6_5,
  5020. GP_6_4_FN, GPSR6_4,
  5021. GP_6_3_FN, GPSR6_3,
  5022. GP_6_2_FN, GPSR6_2,
  5023. GP_6_1_FN, GPSR6_1,
  5024. GP_6_0_FN, GPSR6_0, ))
  5025. },
  5026. { PINMUX_CFG_REG_VAR("GPSR7", 0xe606011c, 32,
  5027. GROUP(-28, 1, 1, 1, 1),
  5028. GROUP(
  5029. /* GP7_31_4 RESERVED */
  5030. GP_7_3_FN, GPSR7_3,
  5031. GP_7_2_FN, GPSR7_2,
  5032. GP_7_1_FN, GPSR7_1,
  5033. GP_7_0_FN, GPSR7_0, ))
  5034. },
  5035. #undef F_
  5036. #undef FM
  5037. #define F_(x, y) x,
  5038. #define FM(x) FN_##x,
  5039. { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
  5040. IP0_31_28
  5041. IP0_27_24
  5042. IP0_23_20
  5043. IP0_19_16
  5044. IP0_15_12
  5045. IP0_11_8
  5046. IP0_7_4
  5047. IP0_3_0 ))
  5048. },
  5049. { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
  5050. IP1_31_28
  5051. IP1_27_24
  5052. IP1_23_20
  5053. IP1_19_16
  5054. IP1_15_12
  5055. IP1_11_8
  5056. IP1_7_4
  5057. IP1_3_0 ))
  5058. },
  5059. { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
  5060. IP2_31_28
  5061. IP2_27_24
  5062. IP2_23_20
  5063. IP2_19_16
  5064. IP2_15_12
  5065. IP2_11_8
  5066. IP2_7_4
  5067. IP2_3_0 ))
  5068. },
  5069. { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
  5070. IP3_31_28
  5071. IP3_27_24
  5072. IP3_23_20
  5073. IP3_19_16
  5074. IP3_15_12
  5075. IP3_11_8
  5076. IP3_7_4
  5077. IP3_3_0 ))
  5078. },
  5079. { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
  5080. IP4_31_28
  5081. IP4_27_24
  5082. IP4_23_20
  5083. IP4_19_16
  5084. IP4_15_12
  5085. IP4_11_8
  5086. IP4_7_4
  5087. IP4_3_0 ))
  5088. },
  5089. { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
  5090. IP5_31_28
  5091. IP5_27_24
  5092. IP5_23_20
  5093. IP5_19_16
  5094. IP5_15_12
  5095. IP5_11_8
  5096. IP5_7_4
  5097. IP5_3_0 ))
  5098. },
  5099. { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
  5100. IP6_31_28
  5101. IP6_27_24
  5102. IP6_23_20
  5103. IP6_19_16
  5104. IP6_15_12
  5105. IP6_11_8
  5106. IP6_7_4
  5107. IP6_3_0 ))
  5108. },
  5109. { PINMUX_CFG_REG_VAR("IPSR7", 0xe606021c, 32,
  5110. GROUP(4, 4, 4, 4, -4, 4, 4, 4),
  5111. GROUP(
  5112. IP7_31_28
  5113. IP7_27_24
  5114. IP7_23_20
  5115. IP7_19_16
  5116. /* IP7_15_12 RESERVED */
  5117. IP7_11_8
  5118. IP7_7_4
  5119. IP7_3_0 ))
  5120. },
  5121. { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
  5122. IP8_31_28
  5123. IP8_27_24
  5124. IP8_23_20
  5125. IP8_19_16
  5126. IP8_15_12
  5127. IP8_11_8
  5128. IP8_7_4
  5129. IP8_3_0 ))
  5130. },
  5131. { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
  5132. IP9_31_28
  5133. IP9_27_24
  5134. IP9_23_20
  5135. IP9_19_16
  5136. IP9_15_12
  5137. IP9_11_8
  5138. IP9_7_4
  5139. IP9_3_0 ))
  5140. },
  5141. { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
  5142. IP10_31_28
  5143. IP10_27_24
  5144. IP10_23_20
  5145. IP10_19_16
  5146. IP10_15_12
  5147. IP10_11_8
  5148. IP10_7_4
  5149. IP10_3_0 ))
  5150. },
  5151. { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
  5152. IP11_31_28
  5153. IP11_27_24
  5154. IP11_23_20
  5155. IP11_19_16
  5156. IP11_15_12
  5157. IP11_11_8
  5158. IP11_7_4
  5159. IP11_3_0 ))
  5160. },
  5161. { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
  5162. IP12_31_28
  5163. IP12_27_24
  5164. IP12_23_20
  5165. IP12_19_16
  5166. IP12_15_12
  5167. IP12_11_8
  5168. IP12_7_4
  5169. IP12_3_0 ))
  5170. },
  5171. { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
  5172. IP13_31_28
  5173. IP13_27_24
  5174. IP13_23_20
  5175. IP13_19_16
  5176. IP13_15_12
  5177. IP13_11_8
  5178. IP13_7_4
  5179. IP13_3_0 ))
  5180. },
  5181. { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
  5182. IP14_31_28
  5183. IP14_27_24
  5184. IP14_23_20
  5185. IP14_19_16
  5186. IP14_15_12
  5187. IP14_11_8
  5188. IP14_7_4
  5189. IP14_3_0 ))
  5190. },
  5191. { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
  5192. IP15_31_28
  5193. IP15_27_24
  5194. IP15_23_20
  5195. IP15_19_16
  5196. IP15_15_12
  5197. IP15_11_8
  5198. IP15_7_4
  5199. IP15_3_0 ))
  5200. },
  5201. { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4, GROUP(
  5202. IP16_31_28
  5203. IP16_27_24
  5204. IP16_23_20
  5205. IP16_19_16
  5206. IP16_15_12
  5207. IP16_11_8
  5208. IP16_7_4
  5209. IP16_3_0 ))
  5210. },
  5211. { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4, GROUP(
  5212. IP17_31_28
  5213. IP17_27_24
  5214. IP17_23_20
  5215. IP17_19_16
  5216. IP17_15_12
  5217. IP17_11_8
  5218. IP17_7_4
  5219. IP17_3_0 ))
  5220. },
  5221. { PINMUX_CFG_REG_VAR("IPSR18", 0xe6060248, 32,
  5222. GROUP(-24, 4, 4),
  5223. GROUP(
  5224. /* IP18_31_8 RESERVED */
  5225. IP18_7_4
  5226. IP18_3_0 ))
  5227. },
  5228. #undef F_
  5229. #undef FM
  5230. #define F_(x, y) x,
  5231. #define FM(x) FN_##x,
  5232. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
  5233. GROUP(3, 2, 3, 1, 1, 1, 1, 1, 2, 1, -1, 2,
  5234. 1, 1, 1, 2, 2, 1, 2, -3),
  5235. GROUP(
  5236. MOD_SEL0_31_30_29
  5237. MOD_SEL0_28_27
  5238. MOD_SEL0_26_25_24
  5239. MOD_SEL0_23
  5240. MOD_SEL0_22
  5241. MOD_SEL0_21
  5242. MOD_SEL0_20
  5243. MOD_SEL0_19
  5244. MOD_SEL0_18_17
  5245. MOD_SEL0_16
  5246. /* RESERVED 15 */
  5247. MOD_SEL0_14_13
  5248. MOD_SEL0_12
  5249. MOD_SEL0_11
  5250. MOD_SEL0_10
  5251. MOD_SEL0_9_8
  5252. MOD_SEL0_7_6
  5253. MOD_SEL0_5
  5254. MOD_SEL0_4_3
  5255. /* RESERVED 2, 1, 0 */ ))
  5256. },
  5257. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
  5258. GROUP(2, 3, 1, 2, 3, 1, 1, 2, 1, 2, 1, 1,
  5259. 1, 1, 1, -2, 1, 1, 1, 1, 1, 1, 1),
  5260. GROUP(
  5261. MOD_SEL1_31_30
  5262. MOD_SEL1_29_28_27
  5263. MOD_SEL1_26
  5264. MOD_SEL1_25_24
  5265. MOD_SEL1_23_22_21
  5266. MOD_SEL1_20
  5267. MOD_SEL1_19
  5268. MOD_SEL1_18_17
  5269. MOD_SEL1_16
  5270. MOD_SEL1_15_14
  5271. MOD_SEL1_13
  5272. MOD_SEL1_12
  5273. MOD_SEL1_11
  5274. MOD_SEL1_10
  5275. MOD_SEL1_9
  5276. /* RESERVED 8, 7 */
  5277. MOD_SEL1_6
  5278. MOD_SEL1_5
  5279. MOD_SEL1_4
  5280. MOD_SEL1_3
  5281. MOD_SEL1_2
  5282. MOD_SEL1_1
  5283. MOD_SEL1_0 ))
  5284. },
  5285. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
  5286. GROUP(1, 1, 1, 2, 1, 3, 1, 1, 1, 1, 1, 1,
  5287. -16, 1),
  5288. GROUP(
  5289. MOD_SEL2_31
  5290. MOD_SEL2_30
  5291. MOD_SEL2_29
  5292. MOD_SEL2_28_27
  5293. MOD_SEL2_26
  5294. MOD_SEL2_25_24_23
  5295. MOD_SEL2_22
  5296. MOD_SEL2_21
  5297. MOD_SEL2_20
  5298. MOD_SEL2_19
  5299. MOD_SEL2_18
  5300. MOD_SEL2_17
  5301. /* RESERVED 16-1 */
  5302. MOD_SEL2_0 ))
  5303. },
  5304. { },
  5305. };
  5306. static const struct pinmux_drive_reg pinmux_drive_regs[] = {
  5307. { PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
  5308. { PIN_QSPI0_SPCLK, 28, 2 }, /* QSPI0_SPCLK */
  5309. { PIN_QSPI0_MOSI_IO0, 24, 2 }, /* QSPI0_MOSI_IO0 */
  5310. { PIN_QSPI0_MISO_IO1, 20, 2 }, /* QSPI0_MISO_IO1 */
  5311. { PIN_QSPI0_IO2, 16, 2 }, /* QSPI0_IO2 */
  5312. { PIN_QSPI0_IO3, 12, 2 }, /* QSPI0_IO3 */
  5313. { PIN_QSPI0_SSL, 8, 2 }, /* QSPI0_SSL */
  5314. { PIN_QSPI1_SPCLK, 4, 2 }, /* QSPI1_SPCLK */
  5315. { PIN_QSPI1_MOSI_IO0, 0, 2 }, /* QSPI1_MOSI_IO0 */
  5316. } },
  5317. { PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
  5318. { PIN_QSPI1_MISO_IO1, 28, 2 }, /* QSPI1_MISO_IO1 */
  5319. { PIN_QSPI1_IO2, 24, 2 }, /* QSPI1_IO2 */
  5320. { PIN_QSPI1_IO3, 20, 2 }, /* QSPI1_IO3 */
  5321. { PIN_QSPI1_SSL, 16, 2 }, /* QSPI1_SSL */
  5322. { PIN_RPC_INT_N, 12, 2 }, /* RPC_INT# */
  5323. { PIN_RPC_WP_N, 8, 2 }, /* RPC_WP# */
  5324. { PIN_RPC_RESET_N, 4, 2 }, /* RPC_RESET# */
  5325. { PIN_AVB_RX_CTL, 0, 3 }, /* AVB_RX_CTL */
  5326. } },
  5327. { PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
  5328. { PIN_AVB_RXC, 28, 3 }, /* AVB_RXC */
  5329. { PIN_AVB_RD0, 24, 3 }, /* AVB_RD0 */
  5330. { PIN_AVB_RD1, 20, 3 }, /* AVB_RD1 */
  5331. { PIN_AVB_RD2, 16, 3 }, /* AVB_RD2 */
  5332. { PIN_AVB_RD3, 12, 3 }, /* AVB_RD3 */
  5333. { PIN_AVB_TX_CTL, 8, 3 }, /* AVB_TX_CTL */
  5334. { PIN_AVB_TXC, 4, 3 }, /* AVB_TXC */
  5335. { PIN_AVB_TD0, 0, 3 }, /* AVB_TD0 */
  5336. } },
  5337. { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
  5338. { PIN_AVB_TD1, 28, 3 }, /* AVB_TD1 */
  5339. { PIN_AVB_TD2, 24, 3 }, /* AVB_TD2 */
  5340. { PIN_AVB_TD3, 20, 3 }, /* AVB_TD3 */
  5341. { PIN_AVB_TXCREFCLK, 16, 3 }, /* AVB_TXCREFCLK */
  5342. { PIN_AVB_MDIO, 12, 3 }, /* AVB_MDIO */
  5343. { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
  5344. { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
  5345. { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
  5346. } },
  5347. { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
  5348. { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
  5349. { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
  5350. { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
  5351. { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
  5352. { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
  5353. { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
  5354. { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
  5355. { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
  5356. } },
  5357. { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
  5358. { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
  5359. { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
  5360. { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
  5361. { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
  5362. { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
  5363. { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
  5364. { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
  5365. { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
  5366. } },
  5367. { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
  5368. { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
  5369. { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
  5370. { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
  5371. { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
  5372. { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
  5373. { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
  5374. { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
  5375. { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
  5376. } },
  5377. { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
  5378. { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
  5379. { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
  5380. { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
  5381. { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
  5382. { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
  5383. { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
  5384. { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
  5385. { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
  5386. } },
  5387. { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
  5388. { RCAR_GP_PIN(1, 28), 28, 3 }, /* CLKOUT */
  5389. { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
  5390. { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
  5391. { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
  5392. { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
  5393. { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
  5394. { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
  5395. { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
  5396. } },
  5397. { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
  5398. { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
  5399. { PIN_PRESETOUT_N, 24, 3 }, /* PRESETOUT# */
  5400. { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
  5401. { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
  5402. { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
  5403. { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
  5404. { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
  5405. { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
  5406. } },
  5407. { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
  5408. { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
  5409. { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
  5410. { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
  5411. { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
  5412. { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
  5413. { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
  5414. { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
  5415. { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
  5416. } },
  5417. { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
  5418. { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
  5419. { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
  5420. { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
  5421. { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
  5422. { RCAR_GP_PIN(7, 2), 12, 3 }, /* GP7_02 */
  5423. { RCAR_GP_PIN(7, 3), 8, 3 }, /* GP7_03 */
  5424. { PIN_DU_DOTCLKIN0, 4, 2 }, /* DU_DOTCLKIN0 */
  5425. { PIN_DU_DOTCLKIN1, 0, 2 }, /* DU_DOTCLKIN1 */
  5426. } },
  5427. { PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
  5428. { PIN_DU_DOTCLKIN3, 24, 2 }, /* DU_DOTCLKIN3 */
  5429. { PIN_FSCLKST, 20, 2 }, /* FSCLKST */
  5430. { PIN_TMS, 4, 2 }, /* TMS */
  5431. } },
  5432. { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
  5433. { PIN_TDO, 28, 2 }, /* TDO */
  5434. { PIN_ASEBRK, 24, 2 }, /* ASEBRK */
  5435. { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
  5436. { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
  5437. { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
  5438. { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
  5439. { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
  5440. { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
  5441. } },
  5442. { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
  5443. { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
  5444. { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
  5445. { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
  5446. { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
  5447. { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
  5448. { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
  5449. { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
  5450. { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
  5451. } },
  5452. { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
  5453. { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
  5454. { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
  5455. { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
  5456. { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
  5457. { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
  5458. { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
  5459. { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
  5460. { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
  5461. } },
  5462. { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
  5463. { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
  5464. { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
  5465. { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
  5466. { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
  5467. { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
  5468. { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
  5469. { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
  5470. { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
  5471. } },
  5472. { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
  5473. { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
  5474. { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
  5475. { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
  5476. { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
  5477. { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
  5478. { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
  5479. { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
  5480. { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
  5481. } },
  5482. { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
  5483. { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0 */
  5484. { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
  5485. { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
  5486. { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
  5487. { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1 */
  5488. { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
  5489. { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
  5490. { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
  5491. } },
  5492. { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
  5493. { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
  5494. { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
  5495. { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
  5496. { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
  5497. { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
  5498. { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
  5499. { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
  5500. { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
  5501. } },
  5502. { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
  5503. { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
  5504. { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
  5505. { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
  5506. { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
  5507. { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
  5508. { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
  5509. { PIN_MLB_REF, 4, 3 }, /* MLB_REF */
  5510. { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
  5511. } },
  5512. { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
  5513. { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
  5514. { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
  5515. { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
  5516. { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
  5517. { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK349 */
  5518. { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS349 */
  5519. { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
  5520. { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
  5521. } },
  5522. { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
  5523. { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
  5524. { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
  5525. { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
  5526. { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
  5527. { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
  5528. { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
  5529. { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
  5530. { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
  5531. } },
  5532. { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
  5533. { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
  5534. { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
  5535. { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
  5536. { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
  5537. { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
  5538. { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
  5539. { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
  5540. { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
  5541. } },
  5542. { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
  5543. { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
  5544. { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
  5545. { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
  5546. { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
  5547. { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
  5548. { RCAR_GP_PIN(6, 30), 8, 3 }, /* GP6_30 */
  5549. { RCAR_GP_PIN(6, 31), 4, 3 }, /* GP6_31 */
  5550. } },
  5551. { },
  5552. };
  5553. enum ioctrl_regs {
  5554. POCCTRL,
  5555. TDSELCTRL,
  5556. };
  5557. static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
  5558. [POCCTRL] = { 0xe6060380, },
  5559. [TDSELCTRL] = { 0xe60603c0, },
  5560. { /* sentinel */ },
  5561. };
  5562. static int r8a77965_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
  5563. {
  5564. int bit = -EINVAL;
  5565. *pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
  5566. if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
  5567. bit = pin & 0x1f;
  5568. if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
  5569. bit = (pin & 0x1f) + 12;
  5570. return bit;
  5571. }
  5572. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  5573. { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
  5574. [ 0] = PIN_QSPI0_SPCLK, /* QSPI0_SPCLK */
  5575. [ 1] = PIN_QSPI0_MOSI_IO0, /* QSPI0_MOSI_IO0 */
  5576. [ 2] = PIN_QSPI0_MISO_IO1, /* QSPI0_MISO_IO1 */
  5577. [ 3] = PIN_QSPI0_IO2, /* QSPI0_IO2 */
  5578. [ 4] = PIN_QSPI0_IO3, /* QSPI0_IO3 */
  5579. [ 5] = PIN_QSPI0_SSL, /* QSPI0_SSL */
  5580. [ 6] = PIN_QSPI1_SPCLK, /* QSPI1_SPCLK */
  5581. [ 7] = PIN_QSPI1_MOSI_IO0, /* QSPI1_MOSI_IO0 */
  5582. [ 8] = PIN_QSPI1_MISO_IO1, /* QSPI1_MISO_IO1 */
  5583. [ 9] = PIN_QSPI1_IO2, /* QSPI1_IO2 */
  5584. [10] = PIN_QSPI1_IO3, /* QSPI1_IO3 */
  5585. [11] = PIN_QSPI1_SSL, /* QSPI1_SSL */
  5586. [12] = PIN_RPC_INT_N, /* RPC_INT# */
  5587. [13] = PIN_RPC_WP_N, /* RPC_WP# */
  5588. [14] = PIN_RPC_RESET_N, /* RPC_RESET# */
  5589. [15] = PIN_AVB_RX_CTL, /* AVB_RX_CTL */
  5590. [16] = PIN_AVB_RXC, /* AVB_RXC */
  5591. [17] = PIN_AVB_RD0, /* AVB_RD0 */
  5592. [18] = PIN_AVB_RD1, /* AVB_RD1 */
  5593. [19] = PIN_AVB_RD2, /* AVB_RD2 */
  5594. [20] = PIN_AVB_RD3, /* AVB_RD3 */
  5595. [21] = PIN_AVB_TX_CTL, /* AVB_TX_CTL */
  5596. [22] = PIN_AVB_TXC, /* AVB_TXC */
  5597. [23] = PIN_AVB_TD0, /* AVB_TD0 */
  5598. [24] = PIN_AVB_TD1, /* AVB_TD1 */
  5599. [25] = PIN_AVB_TD2, /* AVB_TD2 */
  5600. [26] = PIN_AVB_TD3, /* AVB_TD3 */
  5601. [27] = PIN_AVB_TXCREFCLK, /* AVB_TXCREFCLK */
  5602. [28] = PIN_AVB_MDIO, /* AVB_MDIO */
  5603. [29] = RCAR_GP_PIN(2, 9), /* AVB_MDC */
  5604. [30] = RCAR_GP_PIN(2, 10), /* AVB_MAGIC */
  5605. [31] = RCAR_GP_PIN(2, 11), /* AVB_PHY_INT */
  5606. } },
  5607. { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
  5608. [ 0] = RCAR_GP_PIN(2, 12), /* AVB_LINK */
  5609. [ 1] = RCAR_GP_PIN(2, 13), /* AVB_AVTP_MATCH_A */
  5610. [ 2] = RCAR_GP_PIN(2, 14), /* AVB_AVTP_CAPTURE_A */
  5611. [ 3] = RCAR_GP_PIN(2, 0), /* IRQ0 */
  5612. [ 4] = RCAR_GP_PIN(2, 1), /* IRQ1 */
  5613. [ 5] = RCAR_GP_PIN(2, 2), /* IRQ2 */
  5614. [ 6] = RCAR_GP_PIN(2, 3), /* IRQ3 */
  5615. [ 7] = RCAR_GP_PIN(2, 4), /* IRQ4 */
  5616. [ 8] = RCAR_GP_PIN(2, 5), /* IRQ5 */
  5617. [ 9] = RCAR_GP_PIN(2, 6), /* PWM0 */
  5618. [10] = RCAR_GP_PIN(2, 7), /* PWM1_A */
  5619. [11] = RCAR_GP_PIN(2, 8), /* PWM2_A */
  5620. [12] = RCAR_GP_PIN(1, 0), /* A0 */
  5621. [13] = RCAR_GP_PIN(1, 1), /* A1 */
  5622. [14] = RCAR_GP_PIN(1, 2), /* A2 */
  5623. [15] = RCAR_GP_PIN(1, 3), /* A3 */
  5624. [16] = RCAR_GP_PIN(1, 4), /* A4 */
  5625. [17] = RCAR_GP_PIN(1, 5), /* A5 */
  5626. [18] = RCAR_GP_PIN(1, 6), /* A6 */
  5627. [19] = RCAR_GP_PIN(1, 7), /* A7 */
  5628. [20] = RCAR_GP_PIN(1, 8), /* A8 */
  5629. [21] = RCAR_GP_PIN(1, 9), /* A9 */
  5630. [22] = RCAR_GP_PIN(1, 10), /* A10 */
  5631. [23] = RCAR_GP_PIN(1, 11), /* A11 */
  5632. [24] = RCAR_GP_PIN(1, 12), /* A12 */
  5633. [25] = RCAR_GP_PIN(1, 13), /* A13 */
  5634. [26] = RCAR_GP_PIN(1, 14), /* A14 */
  5635. [27] = RCAR_GP_PIN(1, 15), /* A15 */
  5636. [28] = RCAR_GP_PIN(1, 16), /* A16 */
  5637. [29] = RCAR_GP_PIN(1, 17), /* A17 */
  5638. [30] = RCAR_GP_PIN(1, 18), /* A18 */
  5639. [31] = RCAR_GP_PIN(1, 19), /* A19 */
  5640. } },
  5641. { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
  5642. [ 0] = RCAR_GP_PIN(1, 28), /* CLKOUT */
  5643. [ 1] = RCAR_GP_PIN(1, 20), /* CS0_N */
  5644. [ 2] = RCAR_GP_PIN(1, 21), /* CS1_N */
  5645. [ 3] = RCAR_GP_PIN(1, 22), /* BS_N */
  5646. [ 4] = RCAR_GP_PIN(1, 23), /* RD_N */
  5647. [ 5] = RCAR_GP_PIN(1, 24), /* RD_WR_N */
  5648. [ 6] = RCAR_GP_PIN(1, 25), /* WE0_N */
  5649. [ 7] = RCAR_GP_PIN(1, 26), /* WE1_N */
  5650. [ 8] = RCAR_GP_PIN(1, 27), /* EX_WAIT0_A */
  5651. [ 9] = PIN_PRESETOUT_N, /* PRESETOUT# */
  5652. [10] = RCAR_GP_PIN(0, 0), /* D0 */
  5653. [11] = RCAR_GP_PIN(0, 1), /* D1 */
  5654. [12] = RCAR_GP_PIN(0, 2), /* D2 */
  5655. [13] = RCAR_GP_PIN(0, 3), /* D3 */
  5656. [14] = RCAR_GP_PIN(0, 4), /* D4 */
  5657. [15] = RCAR_GP_PIN(0, 5), /* D5 */
  5658. [16] = RCAR_GP_PIN(0, 6), /* D6 */
  5659. [17] = RCAR_GP_PIN(0, 7), /* D7 */
  5660. [18] = RCAR_GP_PIN(0, 8), /* D8 */
  5661. [19] = RCAR_GP_PIN(0, 9), /* D9 */
  5662. [20] = RCAR_GP_PIN(0, 10), /* D10 */
  5663. [21] = RCAR_GP_PIN(0, 11), /* D11 */
  5664. [22] = RCAR_GP_PIN(0, 12), /* D12 */
  5665. [23] = RCAR_GP_PIN(0, 13), /* D13 */
  5666. [24] = RCAR_GP_PIN(0, 14), /* D14 */
  5667. [25] = RCAR_GP_PIN(0, 15), /* D15 */
  5668. [26] = RCAR_GP_PIN(7, 0), /* AVS1 */
  5669. [27] = RCAR_GP_PIN(7, 1), /* AVS2 */
  5670. [28] = RCAR_GP_PIN(7, 2), /* GP7_02 */
  5671. [29] = RCAR_GP_PIN(7, 3), /* GP7_03 */
  5672. [30] = PIN_DU_DOTCLKIN0, /* DU_DOTCLKIN0 */
  5673. [31] = PIN_DU_DOTCLKIN1, /* DU_DOTCLKIN1 */
  5674. } },
  5675. { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
  5676. [ 0] = SH_PFC_PIN_NONE,
  5677. [ 1] = PIN_DU_DOTCLKIN3, /* DU_DOTCLKIN3 */
  5678. [ 2] = PIN_FSCLKST, /* FSCLKST */
  5679. [ 3] = PIN_EXTALR, /* EXTALR*/
  5680. [ 4] = PIN_TRST_N, /* TRST# */
  5681. [ 5] = PIN_TCK, /* TCK */
  5682. [ 6] = PIN_TMS, /* TMS */
  5683. [ 7] = PIN_TDI, /* TDI */
  5684. [ 8] = SH_PFC_PIN_NONE,
  5685. [ 9] = PIN_ASEBRK, /* ASEBRK */
  5686. [10] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
  5687. [11] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
  5688. [12] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
  5689. [13] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
  5690. [14] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
  5691. [15] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
  5692. [16] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
  5693. [17] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
  5694. [18] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
  5695. [19] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
  5696. [20] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
  5697. [21] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
  5698. [22] = RCAR_GP_PIN(4, 0), /* SD2_CLK */
  5699. [23] = RCAR_GP_PIN(4, 1), /* SD2_CMD */
  5700. [24] = RCAR_GP_PIN(4, 2), /* SD2_DAT0 */
  5701. [25] = RCAR_GP_PIN(4, 3), /* SD2_DAT1 */
  5702. [26] = RCAR_GP_PIN(4, 4), /* SD2_DAT2 */
  5703. [27] = RCAR_GP_PIN(4, 5), /* SD2_DAT3 */
  5704. [28] = RCAR_GP_PIN(4, 6), /* SD2_DS */
  5705. [29] = RCAR_GP_PIN(4, 7), /* SD3_CLK */
  5706. [30] = RCAR_GP_PIN(4, 8), /* SD3_CMD */
  5707. [31] = RCAR_GP_PIN(4, 9), /* SD3_DAT0 */
  5708. } },
  5709. { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
  5710. [ 0] = RCAR_GP_PIN(4, 10), /* SD3_DAT1 */
  5711. [ 1] = RCAR_GP_PIN(4, 11), /* SD3_DAT2 */
  5712. [ 2] = RCAR_GP_PIN(4, 12), /* SD3_DAT3 */
  5713. [ 3] = RCAR_GP_PIN(4, 13), /* SD3_DAT4 */
  5714. [ 4] = RCAR_GP_PIN(4, 14), /* SD3_DAT5 */
  5715. [ 5] = RCAR_GP_PIN(4, 15), /* SD3_DAT6 */
  5716. [ 6] = RCAR_GP_PIN(4, 16), /* SD3_DAT7 */
  5717. [ 7] = RCAR_GP_PIN(4, 17), /* SD3_DS */
  5718. [ 8] = RCAR_GP_PIN(3, 12), /* SD0_CD */
  5719. [ 9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
  5720. [10] = RCAR_GP_PIN(3, 14), /* SD1_CD */
  5721. [11] = RCAR_GP_PIN(3, 15), /* SD1_WP */
  5722. [12] = RCAR_GP_PIN(5, 0), /* SCK0 */
  5723. [13] = RCAR_GP_PIN(5, 1), /* RX0 */
  5724. [14] = RCAR_GP_PIN(5, 2), /* TX0 */
  5725. [15] = RCAR_GP_PIN(5, 3), /* CTS0_N */
  5726. [16] = RCAR_GP_PIN(5, 4), /* RTS0_N */
  5727. [17] = RCAR_GP_PIN(5, 5), /* RX1_A */
  5728. [18] = RCAR_GP_PIN(5, 6), /* TX1_A */
  5729. [19] = RCAR_GP_PIN(5, 7), /* CTS1_N */
  5730. [20] = RCAR_GP_PIN(5, 8), /* RTS1_N */
  5731. [21] = RCAR_GP_PIN(5, 9), /* SCK2 */
  5732. [22] = RCAR_GP_PIN(5, 10), /* TX2_A */
  5733. [23] = RCAR_GP_PIN(5, 11), /* RX2_A */
  5734. [24] = RCAR_GP_PIN(5, 12), /* HSCK0 */
  5735. [25] = RCAR_GP_PIN(5, 13), /* HRX0 */
  5736. [26] = RCAR_GP_PIN(5, 14), /* HTX0 */
  5737. [27] = RCAR_GP_PIN(5, 15), /* HCTS0_N */
  5738. [28] = RCAR_GP_PIN(5, 16), /* HRTS0_N */
  5739. [29] = RCAR_GP_PIN(5, 17), /* MSIOF0_SCK */
  5740. [30] = RCAR_GP_PIN(5, 18), /* MSIOF0_SYNC */
  5741. [31] = RCAR_GP_PIN(5, 19), /* MSIOF0_SS1 */
  5742. } },
  5743. { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
  5744. [ 0] = RCAR_GP_PIN(5, 20), /* MSIOF0_TXD */
  5745. [ 1] = RCAR_GP_PIN(5, 21), /* MSIOF0_SS2 */
  5746. [ 2] = RCAR_GP_PIN(5, 22), /* MSIOF0_RXD */
  5747. [ 3] = RCAR_GP_PIN(5, 23), /* MLB_CLK */
  5748. [ 4] = RCAR_GP_PIN(5, 24), /* MLB_SIG */
  5749. [ 5] = RCAR_GP_PIN(5, 25), /* MLB_DAT */
  5750. [ 6] = PIN_MLB_REF, /* MLB_REF */
  5751. [ 7] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
  5752. [ 8] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
  5753. [ 9] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
  5754. [10] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1_A */
  5755. [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2_A */
  5756. [12] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
  5757. [13] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
  5758. [14] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
  5759. [15] = RCAR_GP_PIN(6, 8), /* SSI_SCK4 */
  5760. [16] = RCAR_GP_PIN(6, 9), /* SSI_WS4 */
  5761. [17] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
  5762. [18] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
  5763. [19] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
  5764. [20] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
  5765. [21] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
  5766. [22] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
  5767. [23] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
  5768. [24] = RCAR_GP_PIN(6, 17), /* SSI_SCK78 */
  5769. [25] = RCAR_GP_PIN(6, 18), /* SSI_WS78 */
  5770. [26] = RCAR_GP_PIN(6, 19), /* SSI_SDATA7 */
  5771. [27] = RCAR_GP_PIN(6, 20), /* SSI_SDATA8 */
  5772. [28] = RCAR_GP_PIN(6, 21), /* SSI_SDATA9_A */
  5773. [29] = RCAR_GP_PIN(6, 22), /* AUDIO_CLKA_A */
  5774. [30] = RCAR_GP_PIN(6, 23), /* AUDIO_CLKB_B */
  5775. [31] = RCAR_GP_PIN(6, 24), /* USB0_PWEN */
  5776. } },
  5777. { PINMUX_BIAS_REG("PUEN6", 0xe6060418, "PUD6", 0xe6060458) {
  5778. [ 0] = RCAR_GP_PIN(6, 25), /* USB0_OVC */
  5779. [ 1] = RCAR_GP_PIN(6, 26), /* USB1_PWEN */
  5780. [ 2] = RCAR_GP_PIN(6, 27), /* USB1_OVC */
  5781. [ 3] = RCAR_GP_PIN(6, 28), /* USB30_PWEN */
  5782. [ 4] = RCAR_GP_PIN(6, 29), /* USB30_OVC */
  5783. [ 5] = RCAR_GP_PIN(6, 30), /* GP6_30 */
  5784. [ 6] = RCAR_GP_PIN(6, 31), /* GP6_31 */
  5785. [ 7] = SH_PFC_PIN_NONE,
  5786. [ 8] = SH_PFC_PIN_NONE,
  5787. [ 9] = SH_PFC_PIN_NONE,
  5788. [10] = SH_PFC_PIN_NONE,
  5789. [11] = SH_PFC_PIN_NONE,
  5790. [12] = SH_PFC_PIN_NONE,
  5791. [13] = SH_PFC_PIN_NONE,
  5792. [14] = SH_PFC_PIN_NONE,
  5793. [15] = SH_PFC_PIN_NONE,
  5794. [16] = SH_PFC_PIN_NONE,
  5795. [17] = SH_PFC_PIN_NONE,
  5796. [18] = SH_PFC_PIN_NONE,
  5797. [19] = SH_PFC_PIN_NONE,
  5798. [20] = SH_PFC_PIN_NONE,
  5799. [21] = SH_PFC_PIN_NONE,
  5800. [22] = SH_PFC_PIN_NONE,
  5801. [23] = SH_PFC_PIN_NONE,
  5802. [24] = SH_PFC_PIN_NONE,
  5803. [25] = SH_PFC_PIN_NONE,
  5804. [26] = SH_PFC_PIN_NONE,
  5805. [27] = SH_PFC_PIN_NONE,
  5806. [28] = SH_PFC_PIN_NONE,
  5807. [29] = SH_PFC_PIN_NONE,
  5808. [30] = SH_PFC_PIN_NONE,
  5809. [31] = SH_PFC_PIN_NONE,
  5810. } },
  5811. { /* sentinel */ },
  5812. };
  5813. static const struct sh_pfc_soc_operations r8a77965_pfc_ops = {
  5814. .pin_to_pocctrl = r8a77965_pin_to_pocctrl,
  5815. .get_bias = rcar_pinmux_get_bias,
  5816. .set_bias = rcar_pinmux_set_bias,
  5817. };
  5818. #ifdef CONFIG_PINCTRL_PFC_R8A774B1
  5819. const struct sh_pfc_soc_info r8a774b1_pinmux_info = {
  5820. .name = "r8a774b1_pfc",
  5821. .ops = &r8a77965_pfc_ops,
  5822. .unlock_reg = 0xe6060000, /* PMMR */
  5823. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  5824. .pins = pinmux_pins,
  5825. .nr_pins = ARRAY_SIZE(pinmux_pins),
  5826. .groups = pinmux_groups.common,
  5827. .nr_groups = ARRAY_SIZE(pinmux_groups.common),
  5828. .functions = pinmux_functions.common,
  5829. .nr_functions = ARRAY_SIZE(pinmux_functions.common),
  5830. .cfg_regs = pinmux_config_regs,
  5831. .drive_regs = pinmux_drive_regs,
  5832. .bias_regs = pinmux_bias_regs,
  5833. .ioctrl_regs = pinmux_ioctrl_regs,
  5834. .pinmux_data = pinmux_data,
  5835. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  5836. };
  5837. #endif
  5838. #ifdef CONFIG_PINCTRL_PFC_R8A77965
  5839. const struct sh_pfc_soc_info r8a77965_pinmux_info = {
  5840. .name = "r8a77965_pfc",
  5841. .ops = &r8a77965_pfc_ops,
  5842. .unlock_reg = 0xe6060000, /* PMMR */
  5843. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  5844. .pins = pinmux_pins,
  5845. .nr_pins = ARRAY_SIZE(pinmux_pins),
  5846. .groups = pinmux_groups.common,
  5847. .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
  5848. ARRAY_SIZE(pinmux_groups.automotive),
  5849. .functions = pinmux_functions.common,
  5850. .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
  5851. ARRAY_SIZE(pinmux_functions.automotive),
  5852. .cfg_regs = pinmux_config_regs,
  5853. .drive_regs = pinmux_drive_regs,
  5854. .bias_regs = pinmux_bias_regs,
  5855. .ioctrl_regs = pinmux_ioctrl_regs,
  5856. .pinmux_data = pinmux_data,
  5857. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  5858. };
  5859. #endif