12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137 |
- // SPDX-License-Identifier: GPL-2.0
- /*
- * r8a7792 processor support - PFC hardware block.
- *
- * Copyright (C) 2013-2014 Renesas Electronics Corporation
- * Copyright (C) 2016 Cogent Embedded, Inc., <[email protected]>
- */
- #include <linux/kernel.h>
- #include "sh_pfc.h"
- #define CPU_ALL_GP(fn, sfx) \
- PORT_GP_CFG_29(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_23(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_32(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_28(3, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_17(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_17(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_17(6, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_17(7, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_17(8, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_17(9, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_32(10, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
- PORT_GP_CFG_30(11, fn, sfx, SH_PFC_PIN_CFG_PULL_UP)
- #define CPU_ALL_NOGP(fn) \
- PIN_NOGP_CFG(DU0_DOTCLKIN, "DU0_DOTCLKIN", fn, SH_PFC_PIN_CFG_PULL_UP), \
- PIN_NOGP_CFG(DU0_DOTCLKOUT, "DU0_DOTCLKOUT", fn, SH_PFC_PIN_CFG_PULL_UP), \
- PIN_NOGP_CFG(DU1_DOTCLKIN, "DU1_DOTCLKIN", fn, SH_PFC_PIN_CFG_PULL_UP), \
- PIN_NOGP_CFG(DU1_DOTCLKOUT, "DU1_DOTCLKOUT", fn, SH_PFC_PIN_CFG_PULL_UP), \
- PIN_NOGP_CFG(EDBGREQ, "EDBGREQ", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
- PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
- PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
- PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
- PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP)
- enum {
- PINMUX_RESERVED = 0,
- PINMUX_DATA_BEGIN,
- GP_ALL(DATA),
- PINMUX_DATA_END,
- PINMUX_FUNCTION_BEGIN,
- GP_ALL(FN),
- /* GPSR0 */
- FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
- FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
- FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_16,
- FN_IP0_17, FN_IP0_18, FN_IP0_19, FN_IP0_20, FN_IP0_21,
- FN_IP0_22, FN_IP0_23, FN_IP1_0, FN_IP1_1, FN_IP1_2,
- FN_IP1_3, FN_IP1_4,
- /* GPSR1 */
- FN_IP1_5, FN_IP1_6, FN_IP1_7, FN_IP1_8, FN_IP1_9, FN_IP1_10,
- FN_IP1_11, FN_IP1_12, FN_IP1_13, FN_IP1_14, FN_IP1_15, FN_IP1_16,
- FN_DU1_DB2_C0_DATA12, FN_DU1_DB3_C1_DATA13, FN_DU1_DB4_C2_DATA14,
- FN_DU1_DB5_C3_DATA15, FN_DU1_DB6_C4, FN_DU1_DB7_C5,
- FN_DU1_EXHSYNC_DU1_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC,
- FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_DU1_DISP, FN_DU1_CDE,
- /* GPSR2 */
- FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7,
- FN_D8, FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
- FN_A0, FN_A1, FN_A2, FN_A3, FN_A4, FN_A5, FN_A6, FN_A7,
- FN_A8, FN_A9, FN_A10, FN_A11, FN_A12, FN_A13, FN_A14, FN_A15,
- /* GPSR3 */
- FN_A16, FN_A17, FN_A18, FN_A19, FN_IP1_17, FN_IP1_18,
- FN_CS1_N_A26, FN_EX_CS0_N, FN_EX_CS1_N, FN_EX_CS2_N, FN_EX_CS3_N,
- FN_EX_CS4_N, FN_EX_CS5_N, FN_BS_N, FN_RD_N, FN_RD_WR_N,
- FN_WE0_N, FN_WE1_N, FN_EX_WAIT0, FN_IRQ0, FN_IRQ1, FN_IRQ2, FN_IRQ3,
- FN_IP1_19, FN_IP1_20, FN_IP1_21, FN_IP1_22, FN_CS0_N,
- /* GPSR4 */
- FN_VI0_CLK, FN_VI0_CLKENB, FN_VI0_HSYNC_N, FN_VI0_VSYNC_N,
- FN_VI0_D0_B0_C0, FN_VI0_D1_B1_C1, FN_VI0_D2_B2_C2, FN_VI0_D3_B3_C3,
- FN_VI0_D4_B4_C4, FN_VI0_D5_B5_C5, FN_VI0_D6_B6_C6, FN_VI0_D7_B7_C7,
- FN_VI0_D8_G0_Y0, FN_VI0_D9_G1_Y1, FN_VI0_D10_G2_Y2, FN_VI0_D11_G3_Y3,
- FN_VI0_FIELD,
- /* GPSR5 */
- FN_VI1_CLK, FN_VI1_CLKENB, FN_VI1_HSYNC_N, FN_VI1_VSYNC_N,
- FN_VI1_D0_B0_C0, FN_VI1_D1_B1_C1, FN_VI1_D2_B2_C2, FN_VI1_D3_B3_C3,
- FN_VI1_D4_B4_C4, FN_VI1_D5_B5_C5, FN_VI1_D6_B6_C6, FN_VI1_D7_B7_C7,
- FN_VI1_D8_G0_Y0, FN_VI1_D9_G1_Y1, FN_VI1_D10_G2_Y2, FN_VI1_D11_G3_Y3,
- FN_VI1_FIELD,
- /* GPSR6 */
- FN_IP2_0, FN_IP2_1, FN_IP2_2, FN_IP2_3, FN_IP2_4, FN_IP2_5, FN_IP2_6,
- FN_IP2_7, FN_IP2_8, FN_IP2_9, FN_IP2_10, FN_IP2_11, FN_IP2_12,
- FN_IP2_13, FN_IP2_14, FN_IP2_15, FN_IP2_16,
- /* GPSR7 */
- FN_IP3_0, FN_IP3_1, FN_IP3_2, FN_IP3_3, FN_IP3_4, FN_IP3_5, FN_IP3_6,
- FN_IP3_7, FN_IP3_8, FN_IP3_9, FN_IP3_10, FN_IP3_11, FN_IP3_12,
- FN_IP3_13, FN_VI3_D10_Y2, FN_IP3_14, FN_VI3_FIELD,
- /* GPSR8 */
- FN_VI4_CLK, FN_IP4_0, FN_IP4_1, FN_IP4_3_2, FN_IP4_4, FN_IP4_6_5,
- FN_IP4_8_7, FN_IP4_10_9, FN_IP4_12_11, FN_IP4_14_13, FN_IP4_16_15,
- FN_IP4_18_17, FN_IP4_20_19, FN_IP4_21, FN_IP4_22, FN_IP4_23, FN_IP4_24,
- /* GPSR9 */
- FN_VI5_CLK, FN_IP5_0, FN_IP5_1, FN_IP5_2, FN_IP5_3, FN_IP5_4, FN_IP5_5,
- FN_IP5_6, FN_IP5_7, FN_IP5_8, FN_IP5_9, FN_IP5_10, FN_IP5_11,
- FN_VI5_D9_Y1, FN_VI5_D10_Y2, FN_VI5_D11_Y3, FN_VI5_FIELD,
- /* GPSR10 */
- FN_IP6_0, FN_IP6_1, FN_HRTS0_N, FN_IP6_2, FN_IP6_3, FN_IP6_4, FN_IP6_5,
- FN_HCTS1_N, FN_IP6_6, FN_IP6_7, FN_SCK0, FN_CTS0_N, FN_RTS0_N,
- FN_TX0, FN_RX0, FN_SCK1, FN_CTS1_N, FN_RTS1_N, FN_TX1, FN_RX1,
- FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14, FN_IP6_16,
- FN_IP6_18_17, FN_SCIF_CLK, FN_CAN0_TX, FN_CAN0_RX, FN_CAN_CLK,
- FN_CAN1_TX, FN_CAN1_RX,
- /* GPSR11 */
- FN_IP7_1_0, FN_IP7_3_2, FN_IP7_5_4, FN_IP7_6, FN_IP7_7, FN_SD0_CLK,
- FN_SD0_CMD, FN_SD0_DAT0, FN_SD0_DAT1, FN_SD0_DAT2, FN_SD0_DAT3,
- FN_SD0_CD, FN_SD0_WP, FN_IP7_9_8, FN_IP7_11_10, FN_IP7_13_12,
- FN_IP7_15_14, FN_IP7_16, FN_IP7_17, FN_IP7_18, FN_IP7_19, FN_IP7_20,
- FN_ADICLK, FN_ADICS_SAMP, FN_ADIDATA, FN_ADICHS0, FN_ADICHS1,
- FN_ADICHS2, FN_AVS1, FN_AVS2,
- /* IPSR0 */
- FN_DU0_DR0_DATA0, FN_DU0_DR1_DATA1, FN_DU0_DR2_Y4_DATA2,
- FN_DU0_DR3_Y5_DATA3, FN_DU0_DR4_Y6_DATA4, FN_DU0_DR5_Y7_DATA5,
- FN_DU0_DR6_Y8_DATA6, FN_DU0_DR7_Y9_DATA7, FN_DU0_DG0_DATA8,
- FN_DU0_DG1_DATA9, FN_DU0_DG2_C6_DATA10, FN_DU0_DG3_C7_DATA11,
- FN_DU0_DG4_Y0_DATA12, FN_DU0_DG5_Y1_DATA13, FN_DU0_DG6_Y2_DATA14,
- FN_DU0_DG7_Y3_DATA15, FN_DU0_DB0, FN_DU0_DB1, FN_DU0_DB2_C0,
- FN_DU0_DB3_C1, FN_DU0_DB4_C2, FN_DU0_DB5_C3, FN_DU0_DB6_C4,
- FN_DU0_DB7_C5,
- /* IPSR1 */
- FN_DU0_EXHSYNC_DU0_HSYNC, FN_DU0_EXVSYNC_DU0_VSYNC,
- FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_DU0_DISP, FN_DU0_CDE,
- FN_DU1_DR2_Y4_DATA0, FN_DU1_DR3_Y5_DATA1, FN_DU1_DR4_Y6_DATA2,
- FN_DU1_DR5_Y7_DATA3, FN_DU1_DR6_DATA4, FN_DU1_DR7_DATA5,
- FN_DU1_DG2_C6_DATA6, FN_DU1_DG3_C7_DATA7, FN_DU1_DG4_Y0_DATA8,
- FN_DU1_DG5_Y1_DATA9, FN_DU1_DG6_Y2_DATA10, FN_DU1_DG7_Y3_DATA11,
- FN_A20, FN_MOSI_IO0, FN_A21, FN_MISO_IO1, FN_A22, FN_IO2,
- FN_A23, FN_IO3, FN_A24, FN_SPCLK, FN_A25, FN_SSL,
- /* IPSR2 */
- FN_VI2_CLK, FN_AVB_RX_CLK, FN_VI2_CLKENB, FN_AVB_RX_DV,
- FN_VI2_HSYNC_N, FN_AVB_RXD0, FN_VI2_VSYNC_N, FN_AVB_RXD1,
- FN_VI2_D0_C0, FN_AVB_RXD2, FN_VI2_D1_C1, FN_AVB_RXD3,
- FN_VI2_D2_C2, FN_AVB_RXD4, FN_VI2_D3_C3, FN_AVB_RXD5,
- FN_VI2_D4_C4, FN_AVB_RXD6, FN_VI2_D5_C5, FN_AVB_RXD7,
- FN_VI2_D6_C6, FN_AVB_RX_ER, FN_VI2_D7_C7, FN_AVB_COL,
- FN_VI2_D8_Y0, FN_AVB_TXD3, FN_VI2_D9_Y1, FN_AVB_TX_EN,
- FN_VI2_D10_Y2, FN_AVB_TXD0, FN_VI2_D11_Y3, FN_AVB_TXD1,
- FN_VI2_FIELD, FN_AVB_TXD2,
- /* IPSR3 */
- FN_VI3_CLK, FN_AVB_TX_CLK, FN_VI3_CLKENB, FN_AVB_TXD4,
- FN_VI3_HSYNC_N, FN_AVB_TXD5, FN_VI3_VSYNC_N, FN_AVB_TXD6,
- FN_VI3_D0_C0, FN_AVB_TXD7, FN_VI3_D1_C1, FN_AVB_TX_ER,
- FN_VI3_D2_C2, FN_AVB_GTX_CLK, FN_VI3_D3_C3, FN_AVB_MDC,
- FN_VI3_D4_C4, FN_AVB_MDIO, FN_VI3_D5_C5, FN_AVB_LINK,
- FN_VI3_D6_C6, FN_AVB_MAGIC, FN_VI3_D7_C7, FN_AVB_PHY_INT,
- FN_VI3_D8_Y0, FN_AVB_CRS, FN_VI3_D9_Y1, FN_AVB_GTXREFCLK,
- FN_VI3_D11_Y3, FN_AVB_AVTP_MATCH,
- /* IPSR4 */
- FN_VI4_CLKENB, FN_VI0_D12_G4_Y4, FN_VI4_HSYNC_N, FN_VI0_D13_G5_Y5,
- FN_VI4_VSYNC_N, FN_VI0_D14_G6_Y6, FN_RDR_CLKOUT,
- FN_VI4_D0_C0, FN_VI0_D15_G7_Y7,
- FN_VI4_D1_C1, FN_VI0_D16_R0, FN_VI1_D12_G4_Y4,
- FN_VI4_D2_C2, FN_VI0_D17_R1, FN_VI1_D13_G5_Y5,
- FN_VI4_D3_C3, FN_VI0_D18_R2, FN_VI1_D14_G6_Y6,
- FN_VI4_D4_C4, FN_VI0_D19_R3, FN_VI1_D15_G7_Y7,
- FN_VI4_D5_C5, FN_VI0_D20_R4, FN_VI2_D12_Y4,
- FN_VI4_D6_C6, FN_VI0_D21_R5, FN_VI2_D13_Y5,
- FN_VI4_D7_C7, FN_VI0_D22_R6, FN_VI2_D14_Y6,
- FN_VI4_D8_Y0, FN_VI0_D23_R7, FN_VI2_D15_Y7,
- FN_VI4_D9_Y1, FN_VI3_D12_Y4, FN_VI4_D10_Y2, FN_VI3_D13_Y5,
- FN_VI4_D11_Y3, FN_VI3_D14_Y6, FN_VI4_FIELD, FN_VI3_D15_Y7,
- /* IPSR5 */
- FN_VI5_CLKENB, FN_VI1_D12_G4_Y4_B, FN_VI5_HSYNC_N, FN_VI1_D13_G5_Y5_B,
- FN_VI5_VSYNC_N, FN_VI1_D14_G6_Y6_B, FN_VI5_D0_C0, FN_VI1_D15_G7_Y7_B,
- FN_VI5_D1_C1, FN_VI1_D16_R0, FN_VI5_D2_C2, FN_VI1_D17_R1,
- FN_VI5_D3_C3, FN_VI1_D18_R2, FN_VI5_D4_C4, FN_VI1_D19_R3,
- FN_VI5_D5_C5, FN_VI1_D20_R4, FN_VI5_D6_C6, FN_VI1_D21_R5,
- FN_VI5_D7_C7, FN_VI1_D22_R6, FN_VI5_D8_Y0, FN_VI1_D23_R7,
- /* IPSR6 */
- FN_MSIOF0_SCK, FN_HSCK0, FN_MSIOF0_SYNC, FN_HCTS0_N,
- FN_MSIOF0_TXD, FN_HTX0, FN_MSIOF0_RXD, FN_HRX0,
- FN_MSIOF1_SCK, FN_HSCK1, FN_MSIOF1_SYNC, FN_HRTS1_N,
- FN_MSIOF1_TXD, FN_HTX1, FN_MSIOF1_RXD, FN_HRX1,
- FN_DRACK0, FN_SCK2, FN_DACK0, FN_TX2, FN_DREQ0_N, FN_RX2,
- FN_DACK1, FN_SCK3, FN_TX3, FN_DREQ1_N, FN_RX3,
- /* IPSR7 */
- FN_PWM0, FN_TCLK1, FN_FSO_CFE_0, FN_PWM1, FN_TCLK2, FN_FSO_CFE_1,
- FN_PWM2, FN_TCLK3, FN_FSO_TOE, FN_PWM3, FN_PWM4,
- FN_SSI_SCK34, FN_TPU0TO0, FN_SSI_WS34, FN_TPU0TO1,
- FN_SSI_SDATA3, FN_TPU0TO2, FN_SSI_SCK4, FN_TPU0TO3,
- FN_SSI_WS4, FN_SSI_SDATA4, FN_AUDIO_CLKOUT,
- FN_AUDIO_CLKA, FN_AUDIO_CLKB,
- /* MOD_SEL */
- FN_SEL_VI1_0, FN_SEL_VI1_1,
- PINMUX_FUNCTION_END,
- PINMUX_MARK_BEGIN,
- DU1_DB2_C0_DATA12_MARK, DU1_DB3_C1_DATA13_MARK,
- DU1_DB4_C2_DATA14_MARK, DU1_DB5_C3_DATA15_MARK,
- DU1_DB6_C4_MARK, DU1_DB7_C5_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
- DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
- DU1_DISP_MARK, DU1_CDE_MARK,
- D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK, D6_MARK,
- D7_MARK, D8_MARK, D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK,
- D14_MARK, D15_MARK, A0_MARK, A1_MARK, A2_MARK, A3_MARK, A4_MARK,
- A5_MARK, A6_MARK, A7_MARK, A8_MARK, A9_MARK, A10_MARK, A11_MARK,
- A12_MARK, A13_MARK, A14_MARK, A15_MARK,
- A16_MARK, A17_MARK, A18_MARK, A19_MARK, CS1_N_A26_MARK,
- EX_CS0_N_MARK, EX_CS1_N_MARK, EX_CS2_N_MARK, EX_CS3_N_MARK,
- EX_CS4_N_MARK, EX_CS5_N_MARK, BS_N_MARK, RD_N_MARK, RD_WR_N_MARK,
- WE0_N_MARK, WE1_N_MARK, EX_WAIT0_MARK,
- IRQ0_MARK, IRQ1_MARK, IRQ2_MARK, IRQ3_MARK, CS0_N_MARK,
- VI0_CLK_MARK, VI0_CLKENB_MARK, VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
- VI0_D0_B0_C0_MARK, VI0_D1_B1_C1_MARK, VI0_D2_B2_C2_MARK,
- VI0_D3_B3_C3_MARK, VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
- VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK, VI0_D8_G0_Y0_MARK,
- VI0_D9_G1_Y1_MARK, VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
- VI0_FIELD_MARK,
- VI1_CLK_MARK, VI1_CLKENB_MARK, VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
- VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK, VI1_D2_B2_C2_MARK,
- VI1_D3_B3_C3_MARK, VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
- VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK, VI1_D8_G0_Y0_MARK,
- VI1_D9_G1_Y1_MARK, VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
- VI1_FIELD_MARK,
- VI3_D10_Y2_MARK, VI3_FIELD_MARK,
- VI4_CLK_MARK,
- VI5_CLK_MARK, VI5_D9_Y1_MARK, VI5_D10_Y2_MARK, VI5_D11_Y3_MARK,
- VI5_FIELD_MARK,
- HRTS0_N_MARK, HCTS1_N_MARK, SCK0_MARK, CTS0_N_MARK, RTS0_N_MARK,
- TX0_MARK, RX0_MARK, SCK1_MARK, CTS1_N_MARK, RTS1_N_MARK,
- TX1_MARK, RX1_MARK, SCIF_CLK_MARK, CAN0_TX_MARK, CAN0_RX_MARK,
- CAN_CLK_MARK, CAN1_TX_MARK, CAN1_RX_MARK,
- SD0_CLK_MARK, SD0_CMD_MARK, SD0_DAT0_MARK, SD0_DAT1_MARK,
- SD0_DAT2_MARK, SD0_DAT3_MARK, SD0_CD_MARK, SD0_WP_MARK,
- ADICLK_MARK, ADICS_SAMP_MARK, ADIDATA_MARK, ADICHS0_MARK,
- ADICHS1_MARK, ADICHS2_MARK, AVS1_MARK, AVS2_MARK,
- /* IPSR0 */
- DU0_DR0_DATA0_MARK, DU0_DR1_DATA1_MARK, DU0_DR2_Y4_DATA2_MARK,
- DU0_DR3_Y5_DATA3_MARK, DU0_DR4_Y6_DATA4_MARK, DU0_DR5_Y7_DATA5_MARK,
- DU0_DR6_Y8_DATA6_MARK, DU0_DR7_Y9_DATA7_MARK, DU0_DG0_DATA8_MARK,
- DU0_DG1_DATA9_MARK, DU0_DG2_C6_DATA10_MARK, DU0_DG3_C7_DATA11_MARK,
- DU0_DG4_Y0_DATA12_MARK, DU0_DG5_Y1_DATA13_MARK, DU0_DG6_Y2_DATA14_MARK,
- DU0_DG7_Y3_DATA15_MARK, DU0_DB0_MARK, DU0_DB1_MARK,
- DU0_DB2_C0_MARK, DU0_DB3_C1_MARK, DU0_DB4_C2_MARK, DU0_DB5_C3_MARK,
- DU0_DB6_C4_MARK, DU0_DB7_C5_MARK,
- /* IPSR1 */
- DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
- DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, DU0_DISP_MARK, DU0_CDE_MARK,
- DU1_DR2_Y4_DATA0_MARK, DU1_DR3_Y5_DATA1_MARK, DU1_DR4_Y6_DATA2_MARK,
- DU1_DR5_Y7_DATA3_MARK, DU1_DR6_DATA4_MARK, DU1_DR7_DATA5_MARK,
- DU1_DG2_C6_DATA6_MARK, DU1_DG3_C7_DATA7_MARK, DU1_DG4_Y0_DATA8_MARK,
- DU1_DG5_Y1_DATA9_MARK, DU1_DG6_Y2_DATA10_MARK, DU1_DG7_Y3_DATA11_MARK,
- A20_MARK, MOSI_IO0_MARK, A21_MARK, MISO_IO1_MARK, A22_MARK, IO2_MARK,
- A23_MARK, IO3_MARK, A24_MARK, SPCLK_MARK, A25_MARK, SSL_MARK,
- /* IPSR2 */
- VI2_CLK_MARK, AVB_RX_CLK_MARK, VI2_CLKENB_MARK, AVB_RX_DV_MARK,
- VI2_HSYNC_N_MARK, AVB_RXD0_MARK, VI2_VSYNC_N_MARK, AVB_RXD1_MARK,
- VI2_D0_C0_MARK, AVB_RXD2_MARK, VI2_D1_C1_MARK, AVB_TX_CLK_MARK,
- VI2_D2_C2_MARK, AVB_RXD4_MARK, VI2_D3_C3_MARK, AVB_RXD5_MARK,
- VI2_D4_C4_MARK, AVB_RXD6_MARK, VI2_D5_C5_MARK, AVB_RXD7_MARK,
- VI2_D6_C6_MARK, AVB_RX_ER_MARK, VI2_D7_C7_MARK, AVB_COL_MARK,
- VI2_D8_Y0_MARK, AVB_RXD3_MARK, VI2_D9_Y1_MARK, AVB_TX_EN_MARK,
- VI2_D10_Y2_MARK, AVB_TXD0_MARK,
- VI2_D11_Y3_MARK, AVB_TXD1_MARK, VI2_FIELD_MARK, AVB_TXD2_MARK,
- /* IPSR3 */
- VI3_CLK_MARK, AVB_TXD3_MARK, VI3_CLKENB_MARK, AVB_TXD4_MARK,
- VI3_HSYNC_N_MARK, AVB_TXD5_MARK, VI3_VSYNC_N_MARK, AVB_TXD6_MARK,
- VI3_D0_C0_MARK, AVB_TXD7_MARK, VI3_D1_C1_MARK, AVB_TX_ER_MARK,
- VI3_D2_C2_MARK, AVB_GTX_CLK_MARK, VI3_D3_C3_MARK, AVB_MDC_MARK,
- VI3_D4_C4_MARK, AVB_MDIO_MARK, VI3_D5_C5_MARK, AVB_LINK_MARK,
- VI3_D6_C6_MARK, AVB_MAGIC_MARK, VI3_D7_C7_MARK, AVB_PHY_INT_MARK,
- VI3_D8_Y0_MARK, AVB_CRS_MARK, VI3_D9_Y1_MARK, AVB_GTXREFCLK_MARK,
- VI3_D11_Y3_MARK, AVB_AVTP_MATCH_MARK,
- /* IPSR4 */
- VI4_CLKENB_MARK, VI0_D12_G4_Y4_MARK, VI4_HSYNC_N_MARK,
- VI0_D13_G5_Y5_MARK, VI4_VSYNC_N_MARK, VI0_D14_G6_Y6_MARK,
- RDR_CLKOUT_MARK, VI4_D0_C0_MARK, VI0_D15_G7_Y7_MARK, VI4_D1_C1_MARK,
- VI0_D16_R0_MARK, VI1_D12_G4_Y4_MARK, VI4_D2_C2_MARK, VI0_D17_R1_MARK,
- VI1_D13_G5_Y5_MARK, VI4_D3_C3_MARK, VI0_D18_R2_MARK, VI1_D14_G6_Y6_MARK,
- VI4_D4_C4_MARK, VI0_D19_R3_MARK, VI1_D15_G7_Y7_MARK, VI4_D5_C5_MARK,
- VI0_D20_R4_MARK, VI2_D12_Y4_MARK, VI4_D6_C6_MARK, VI0_D21_R5_MARK,
- VI2_D13_Y5_MARK, VI4_D7_C7_MARK, VI0_D22_R6_MARK, VI2_D14_Y6_MARK,
- VI4_D8_Y0_MARK, VI0_D23_R7_MARK, VI2_D15_Y7_MARK, VI4_D9_Y1_MARK,
- VI3_D12_Y4_MARK, VI4_D10_Y2_MARK, VI3_D13_Y5_MARK, VI4_D11_Y3_MARK,
- VI3_D14_Y6_MARK, VI4_FIELD_MARK, VI3_D15_Y7_MARK,
- /* IPSR5 */
- VI5_CLKENB_MARK, VI1_D12_G4_Y4_B_MARK, VI5_HSYNC_N_MARK,
- VI1_D13_G5_Y5_B_MARK, VI5_VSYNC_N_MARK, VI1_D14_G6_Y6_B_MARK,
- VI5_D0_C0_MARK, VI1_D15_G7_Y7_B_MARK, VI5_D1_C1_MARK, VI1_D16_R0_MARK,
- VI5_D2_C2_MARK, VI1_D17_R1_MARK, VI5_D3_C3_MARK, VI1_D18_R2_MARK,
- VI5_D4_C4_MARK, VI1_D19_R3_MARK, VI5_D5_C5_MARK, VI1_D20_R4_MARK,
- VI5_D6_C6_MARK, VI1_D21_R5_MARK, VI5_D7_C7_MARK, VI1_D22_R6_MARK,
- VI5_D8_Y0_MARK, VI1_D23_R7_MARK,
- /* IPSR6 */
- MSIOF0_SCK_MARK, HSCK0_MARK, MSIOF0_SYNC_MARK, HCTS0_N_MARK,
- MSIOF0_TXD_MARK, HTX0_MARK, MSIOF0_RXD_MARK, HRX0_MARK,
- MSIOF1_SCK_MARK, HSCK1_MARK, MSIOF1_SYNC_MARK, HRTS1_N_MARK,
- MSIOF1_TXD_MARK, HTX1_MARK, MSIOF1_RXD_MARK, HRX1_MARK,
- DRACK0_MARK, SCK2_MARK, DACK0_MARK, TX2_MARK, DREQ0_N_MARK,
- RX2_MARK, DACK1_MARK, SCK3_MARK, TX3_MARK, DREQ1_N_MARK,
- RX3_MARK,
- /* IPSR7 */
- PWM0_MARK, TCLK1_MARK, FSO_CFE_0_MARK, PWM1_MARK, TCLK2_MARK,
- FSO_CFE_1_MARK, PWM2_MARK, TCLK3_MARK, FSO_TOE_MARK, PWM3_MARK,
- PWM4_MARK, SSI_SCK34_MARK, TPU0TO0_MARK, SSI_WS34_MARK, TPU0TO1_MARK,
- SSI_SDATA3_MARK, TPU0TO2_MARK, SSI_SCK4_MARK, TPU0TO3_MARK,
- SSI_WS4_MARK, SSI_SDATA4_MARK, AUDIO_CLKOUT_MARK, AUDIO_CLKA_MARK,
- AUDIO_CLKB_MARK,
- PINMUX_MARK_END,
- };
- static const u16 pinmux_data[] = {
- PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
- PINMUX_SINGLE(DU1_DB2_C0_DATA12),
- PINMUX_SINGLE(DU1_DB3_C1_DATA13),
- PINMUX_SINGLE(DU1_DB4_C2_DATA14),
- PINMUX_SINGLE(DU1_DB5_C3_DATA15),
- PINMUX_SINGLE(DU1_DB6_C4),
- PINMUX_SINGLE(DU1_DB7_C5),
- PINMUX_SINGLE(DU1_EXHSYNC_DU1_HSYNC),
- PINMUX_SINGLE(DU1_EXVSYNC_DU1_VSYNC),
- PINMUX_SINGLE(DU1_EXODDF_DU1_ODDF_DISP_CDE),
- PINMUX_SINGLE(DU1_DISP),
- PINMUX_SINGLE(DU1_CDE),
- PINMUX_SINGLE(D0),
- PINMUX_SINGLE(D1),
- PINMUX_SINGLE(D2),
- PINMUX_SINGLE(D3),
- PINMUX_SINGLE(D4),
- PINMUX_SINGLE(D5),
- PINMUX_SINGLE(D6),
- PINMUX_SINGLE(D7),
- PINMUX_SINGLE(D8),
- PINMUX_SINGLE(D9),
- PINMUX_SINGLE(D10),
- PINMUX_SINGLE(D11),
- PINMUX_SINGLE(D12),
- PINMUX_SINGLE(D13),
- PINMUX_SINGLE(D14),
- PINMUX_SINGLE(D15),
- PINMUX_SINGLE(A0),
- PINMUX_SINGLE(A1),
- PINMUX_SINGLE(A2),
- PINMUX_SINGLE(A3),
- PINMUX_SINGLE(A4),
- PINMUX_SINGLE(A5),
- PINMUX_SINGLE(A6),
- PINMUX_SINGLE(A7),
- PINMUX_SINGLE(A8),
- PINMUX_SINGLE(A9),
- PINMUX_SINGLE(A10),
- PINMUX_SINGLE(A11),
- PINMUX_SINGLE(A12),
- PINMUX_SINGLE(A13),
- PINMUX_SINGLE(A14),
- PINMUX_SINGLE(A15),
- PINMUX_SINGLE(A16),
- PINMUX_SINGLE(A17),
- PINMUX_SINGLE(A18),
- PINMUX_SINGLE(A19),
- PINMUX_SINGLE(CS1_N_A26),
- PINMUX_SINGLE(EX_CS0_N),
- PINMUX_SINGLE(EX_CS1_N),
- PINMUX_SINGLE(EX_CS2_N),
- PINMUX_SINGLE(EX_CS3_N),
- PINMUX_SINGLE(EX_CS4_N),
- PINMUX_SINGLE(EX_CS5_N),
- PINMUX_SINGLE(BS_N),
- PINMUX_SINGLE(RD_N),
- PINMUX_SINGLE(RD_WR_N),
- PINMUX_SINGLE(WE0_N),
- PINMUX_SINGLE(WE1_N),
- PINMUX_SINGLE(EX_WAIT0),
- PINMUX_SINGLE(IRQ0),
- PINMUX_SINGLE(IRQ1),
- PINMUX_SINGLE(IRQ2),
- PINMUX_SINGLE(IRQ3),
- PINMUX_SINGLE(CS0_N),
- PINMUX_SINGLE(VI0_CLK),
- PINMUX_SINGLE(VI0_CLKENB),
- PINMUX_SINGLE(VI0_HSYNC_N),
- PINMUX_SINGLE(VI0_VSYNC_N),
- PINMUX_SINGLE(VI0_D0_B0_C0),
- PINMUX_SINGLE(VI0_D1_B1_C1),
- PINMUX_SINGLE(VI0_D2_B2_C2),
- PINMUX_SINGLE(VI0_D3_B3_C3),
- PINMUX_SINGLE(VI0_D4_B4_C4),
- PINMUX_SINGLE(VI0_D5_B5_C5),
- PINMUX_SINGLE(VI0_D6_B6_C6),
- PINMUX_SINGLE(VI0_D7_B7_C7),
- PINMUX_SINGLE(VI0_D8_G0_Y0),
- PINMUX_SINGLE(VI0_D9_G1_Y1),
- PINMUX_SINGLE(VI0_D10_G2_Y2),
- PINMUX_SINGLE(VI0_D11_G3_Y3),
- PINMUX_SINGLE(VI0_FIELD),
- PINMUX_SINGLE(VI1_CLK),
- PINMUX_SINGLE(VI1_CLKENB),
- PINMUX_SINGLE(VI1_HSYNC_N),
- PINMUX_SINGLE(VI1_VSYNC_N),
- PINMUX_SINGLE(VI1_D0_B0_C0),
- PINMUX_SINGLE(VI1_D1_B1_C1),
- PINMUX_SINGLE(VI1_D2_B2_C2),
- PINMUX_SINGLE(VI1_D3_B3_C3),
- PINMUX_SINGLE(VI1_D4_B4_C4),
- PINMUX_SINGLE(VI1_D5_B5_C5),
- PINMUX_SINGLE(VI1_D6_B6_C6),
- PINMUX_SINGLE(VI1_D7_B7_C7),
- PINMUX_SINGLE(VI1_D8_G0_Y0),
- PINMUX_SINGLE(VI1_D9_G1_Y1),
- PINMUX_SINGLE(VI1_D10_G2_Y2),
- PINMUX_SINGLE(VI1_D11_G3_Y3),
- PINMUX_SINGLE(VI1_FIELD),
- PINMUX_SINGLE(VI3_D10_Y2),
- PINMUX_SINGLE(VI3_FIELD),
- PINMUX_SINGLE(VI4_CLK),
- PINMUX_SINGLE(VI5_CLK),
- PINMUX_SINGLE(VI5_D9_Y1),
- PINMUX_SINGLE(VI5_D10_Y2),
- PINMUX_SINGLE(VI5_D11_Y3),
- PINMUX_SINGLE(VI5_FIELD),
- PINMUX_SINGLE(HRTS0_N),
- PINMUX_SINGLE(HCTS1_N),
- PINMUX_SINGLE(SCK0),
- PINMUX_SINGLE(CTS0_N),
- PINMUX_SINGLE(RTS0_N),
- PINMUX_SINGLE(TX0),
- PINMUX_SINGLE(RX0),
- PINMUX_SINGLE(SCK1),
- PINMUX_SINGLE(CTS1_N),
- PINMUX_SINGLE(RTS1_N),
- PINMUX_SINGLE(TX1),
- PINMUX_SINGLE(RX1),
- PINMUX_SINGLE(SCIF_CLK),
- PINMUX_SINGLE(CAN0_TX),
- PINMUX_SINGLE(CAN0_RX),
- PINMUX_SINGLE(CAN_CLK),
- PINMUX_SINGLE(CAN1_TX),
- PINMUX_SINGLE(CAN1_RX),
- PINMUX_SINGLE(SD0_CLK),
- PINMUX_SINGLE(SD0_CMD),
- PINMUX_SINGLE(SD0_DAT0),
- PINMUX_SINGLE(SD0_DAT1),
- PINMUX_SINGLE(SD0_DAT2),
- PINMUX_SINGLE(SD0_DAT3),
- PINMUX_SINGLE(SD0_CD),
- PINMUX_SINGLE(SD0_WP),
- PINMUX_SINGLE(ADICLK),
- PINMUX_SINGLE(ADICS_SAMP),
- PINMUX_SINGLE(ADIDATA),
- PINMUX_SINGLE(ADICHS0),
- PINMUX_SINGLE(ADICHS1),
- PINMUX_SINGLE(ADICHS2),
- PINMUX_SINGLE(AVS1),
- PINMUX_SINGLE(AVS2),
- /* IPSR0 */
- PINMUX_IPSR_GPSR(IP0_0, DU0_DR0_DATA0),
- PINMUX_IPSR_GPSR(IP0_1, DU0_DR1_DATA1),
- PINMUX_IPSR_GPSR(IP0_2, DU0_DR2_Y4_DATA2),
- PINMUX_IPSR_GPSR(IP0_3, DU0_DR3_Y5_DATA3),
- PINMUX_IPSR_GPSR(IP0_4, DU0_DR4_Y6_DATA4),
- PINMUX_IPSR_GPSR(IP0_5, DU0_DR5_Y7_DATA5),
- PINMUX_IPSR_GPSR(IP0_6, DU0_DR6_Y8_DATA6),
- PINMUX_IPSR_GPSR(IP0_7, DU0_DR7_Y9_DATA7),
- PINMUX_IPSR_GPSR(IP0_8, DU0_DG0_DATA8),
- PINMUX_IPSR_GPSR(IP0_9, DU0_DG1_DATA9),
- PINMUX_IPSR_GPSR(IP0_10, DU0_DG2_C6_DATA10),
- PINMUX_IPSR_GPSR(IP0_11, DU0_DG3_C7_DATA11),
- PINMUX_IPSR_GPSR(IP0_12, DU0_DG4_Y0_DATA12),
- PINMUX_IPSR_GPSR(IP0_13, DU0_DG5_Y1_DATA13),
- PINMUX_IPSR_GPSR(IP0_14, DU0_DG6_Y2_DATA14),
- PINMUX_IPSR_GPSR(IP0_15, DU0_DG7_Y3_DATA15),
- PINMUX_IPSR_GPSR(IP0_16, DU0_DB0),
- PINMUX_IPSR_GPSR(IP0_17, DU0_DB1),
- PINMUX_IPSR_GPSR(IP0_18, DU0_DB2_C0),
- PINMUX_IPSR_GPSR(IP0_19, DU0_DB3_C1),
- PINMUX_IPSR_GPSR(IP0_20, DU0_DB4_C2),
- PINMUX_IPSR_GPSR(IP0_21, DU0_DB5_C3),
- PINMUX_IPSR_GPSR(IP0_22, DU0_DB6_C4),
- PINMUX_IPSR_GPSR(IP0_23, DU0_DB7_C5),
- /* IPSR1 */
- PINMUX_IPSR_GPSR(IP1_0, DU0_EXHSYNC_DU0_HSYNC),
- PINMUX_IPSR_GPSR(IP1_1, DU0_EXVSYNC_DU0_VSYNC),
- PINMUX_IPSR_GPSR(IP1_2, DU0_EXODDF_DU0_ODDF_DISP_CDE),
- PINMUX_IPSR_GPSR(IP1_3, DU0_DISP),
- PINMUX_IPSR_GPSR(IP1_4, DU0_CDE),
- PINMUX_IPSR_GPSR(IP1_5, DU1_DR2_Y4_DATA0),
- PINMUX_IPSR_GPSR(IP1_6, DU1_DR3_Y5_DATA1),
- PINMUX_IPSR_GPSR(IP1_7, DU1_DR4_Y6_DATA2),
- PINMUX_IPSR_GPSR(IP1_8, DU1_DR5_Y7_DATA3),
- PINMUX_IPSR_GPSR(IP1_9, DU1_DR6_DATA4),
- PINMUX_IPSR_GPSR(IP1_10, DU1_DR7_DATA5),
- PINMUX_IPSR_GPSR(IP1_11, DU1_DG2_C6_DATA6),
- PINMUX_IPSR_GPSR(IP1_12, DU1_DG3_C7_DATA7),
- PINMUX_IPSR_GPSR(IP1_13, DU1_DG4_Y0_DATA8),
- PINMUX_IPSR_GPSR(IP1_14, DU1_DG5_Y1_DATA9),
- PINMUX_IPSR_GPSR(IP1_15, DU1_DG6_Y2_DATA10),
- PINMUX_IPSR_GPSR(IP1_16, DU1_DG7_Y3_DATA11),
- PINMUX_IPSR_GPSR(IP1_17, A20),
- PINMUX_IPSR_GPSR(IP1_17, MOSI_IO0),
- PINMUX_IPSR_GPSR(IP1_18, A21),
- PINMUX_IPSR_GPSR(IP1_18, MISO_IO1),
- PINMUX_IPSR_GPSR(IP1_19, A22),
- PINMUX_IPSR_GPSR(IP1_19, IO2),
- PINMUX_IPSR_GPSR(IP1_20, A23),
- PINMUX_IPSR_GPSR(IP1_20, IO3),
- PINMUX_IPSR_GPSR(IP1_21, A24),
- PINMUX_IPSR_GPSR(IP1_21, SPCLK),
- PINMUX_IPSR_GPSR(IP1_22, A25),
- PINMUX_IPSR_GPSR(IP1_22, SSL),
- /* IPSR2 */
- PINMUX_IPSR_GPSR(IP2_0, VI2_CLK),
- PINMUX_IPSR_GPSR(IP2_0, AVB_RX_CLK),
- PINMUX_IPSR_GPSR(IP2_1, VI2_CLKENB),
- PINMUX_IPSR_GPSR(IP2_1, AVB_RX_DV),
- PINMUX_IPSR_GPSR(IP2_2, VI2_HSYNC_N),
- PINMUX_IPSR_GPSR(IP2_2, AVB_RXD0),
- PINMUX_IPSR_GPSR(IP2_3, VI2_VSYNC_N),
- PINMUX_IPSR_GPSR(IP2_3, AVB_RXD1),
- PINMUX_IPSR_GPSR(IP2_4, VI2_D0_C0),
- PINMUX_IPSR_GPSR(IP2_4, AVB_RXD2),
- PINMUX_IPSR_GPSR(IP2_5, VI2_D1_C1),
- PINMUX_IPSR_GPSR(IP2_5, AVB_RXD3),
- PINMUX_IPSR_GPSR(IP2_6, VI2_D2_C2),
- PINMUX_IPSR_GPSR(IP2_6, AVB_RXD4),
- PINMUX_IPSR_GPSR(IP2_7, VI2_D3_C3),
- PINMUX_IPSR_GPSR(IP2_7, AVB_RXD5),
- PINMUX_IPSR_GPSR(IP2_8, VI2_D4_C4),
- PINMUX_IPSR_GPSR(IP2_8, AVB_RXD6),
- PINMUX_IPSR_GPSR(IP2_9, VI2_D5_C5),
- PINMUX_IPSR_GPSR(IP2_9, AVB_RXD7),
- PINMUX_IPSR_GPSR(IP2_10, VI2_D6_C6),
- PINMUX_IPSR_GPSR(IP2_10, AVB_RX_ER),
- PINMUX_IPSR_GPSR(IP2_11, VI2_D7_C7),
- PINMUX_IPSR_GPSR(IP2_11, AVB_COL),
- PINMUX_IPSR_GPSR(IP2_12, VI2_D8_Y0),
- PINMUX_IPSR_GPSR(IP2_12, AVB_TXD3),
- PINMUX_IPSR_GPSR(IP2_13, VI2_D9_Y1),
- PINMUX_IPSR_GPSR(IP2_13, AVB_TX_EN),
- PINMUX_IPSR_GPSR(IP2_14, VI2_D10_Y2),
- PINMUX_IPSR_GPSR(IP2_14, AVB_TXD0),
- PINMUX_IPSR_GPSR(IP2_15, VI2_D11_Y3),
- PINMUX_IPSR_GPSR(IP2_15, AVB_TXD1),
- PINMUX_IPSR_GPSR(IP2_16, VI2_FIELD),
- PINMUX_IPSR_GPSR(IP2_16, AVB_TXD2),
- /* IPSR3 */
- PINMUX_IPSR_GPSR(IP3_0, VI3_CLK),
- PINMUX_IPSR_GPSR(IP3_0, AVB_TX_CLK),
- PINMUX_IPSR_GPSR(IP3_1, VI3_CLKENB),
- PINMUX_IPSR_GPSR(IP3_1, AVB_TXD4),
- PINMUX_IPSR_GPSR(IP3_2, VI3_HSYNC_N),
- PINMUX_IPSR_GPSR(IP3_2, AVB_TXD5),
- PINMUX_IPSR_GPSR(IP3_3, VI3_VSYNC_N),
- PINMUX_IPSR_GPSR(IP3_3, AVB_TXD6),
- PINMUX_IPSR_GPSR(IP3_4, VI3_D0_C0),
- PINMUX_IPSR_GPSR(IP3_4, AVB_TXD7),
- PINMUX_IPSR_GPSR(IP3_5, VI3_D1_C1),
- PINMUX_IPSR_GPSR(IP3_5, AVB_TX_ER),
- PINMUX_IPSR_GPSR(IP3_6, VI3_D2_C2),
- PINMUX_IPSR_GPSR(IP3_6, AVB_GTX_CLK),
- PINMUX_IPSR_GPSR(IP3_7, VI3_D3_C3),
- PINMUX_IPSR_GPSR(IP3_7, AVB_MDC),
- PINMUX_IPSR_GPSR(IP3_8, VI3_D4_C4),
- PINMUX_IPSR_GPSR(IP3_8, AVB_MDIO),
- PINMUX_IPSR_GPSR(IP3_9, VI3_D5_C5),
- PINMUX_IPSR_GPSR(IP3_9, AVB_LINK),
- PINMUX_IPSR_GPSR(IP3_10, VI3_D6_C6),
- PINMUX_IPSR_GPSR(IP3_10, AVB_MAGIC),
- PINMUX_IPSR_GPSR(IP3_11, VI3_D7_C7),
- PINMUX_IPSR_GPSR(IP3_11, AVB_PHY_INT),
- PINMUX_IPSR_GPSR(IP3_12, VI3_D8_Y0),
- PINMUX_IPSR_GPSR(IP3_12, AVB_CRS),
- PINMUX_IPSR_GPSR(IP3_13, VI3_D9_Y1),
- PINMUX_IPSR_GPSR(IP3_13, AVB_GTXREFCLK),
- PINMUX_IPSR_GPSR(IP3_14, VI3_D11_Y3),
- PINMUX_IPSR_GPSR(IP3_14, AVB_AVTP_MATCH),
- /* IPSR4 */
- PINMUX_IPSR_GPSR(IP4_0, VI4_CLKENB),
- PINMUX_IPSR_GPSR(IP4_0, VI0_D12_G4_Y4),
- PINMUX_IPSR_GPSR(IP4_1, VI4_HSYNC_N),
- PINMUX_IPSR_GPSR(IP4_1, VI0_D13_G5_Y5),
- PINMUX_IPSR_GPSR(IP4_3_2, VI4_VSYNC_N),
- PINMUX_IPSR_GPSR(IP4_3_2, VI0_D14_G6_Y6),
- PINMUX_IPSR_GPSR(IP4_4, VI4_D0_C0),
- PINMUX_IPSR_GPSR(IP4_4, VI0_D15_G7_Y7),
- PINMUX_IPSR_GPSR(IP4_6_5, VI4_D1_C1),
- PINMUX_IPSR_GPSR(IP4_6_5, VI0_D16_R0),
- PINMUX_IPSR_MSEL(IP4_6_5, VI1_D12_G4_Y4, SEL_VI1_0),
- PINMUX_IPSR_GPSR(IP4_8_7, VI4_D2_C2),
- PINMUX_IPSR_GPSR(IP4_8_7, VI0_D17_R1),
- PINMUX_IPSR_MSEL(IP4_8_7, VI1_D13_G5_Y5, SEL_VI1_0),
- PINMUX_IPSR_GPSR(IP4_10_9, VI4_D3_C3),
- PINMUX_IPSR_GPSR(IP4_10_9, VI0_D18_R2),
- PINMUX_IPSR_MSEL(IP4_10_9, VI1_D14_G6_Y6, SEL_VI1_0),
- PINMUX_IPSR_GPSR(IP4_12_11, VI4_D4_C4),
- PINMUX_IPSR_GPSR(IP4_12_11, VI0_D19_R3),
- PINMUX_IPSR_MSEL(IP4_12_11, VI1_D15_G7_Y7, SEL_VI1_0),
- PINMUX_IPSR_GPSR(IP4_14_13, VI4_D5_C5),
- PINMUX_IPSR_GPSR(IP4_14_13, VI0_D20_R4),
- PINMUX_IPSR_GPSR(IP4_14_13, VI2_D12_Y4),
- PINMUX_IPSR_GPSR(IP4_16_15, VI4_D6_C6),
- PINMUX_IPSR_GPSR(IP4_16_15, VI0_D21_R5),
- PINMUX_IPSR_GPSR(IP4_16_15, VI2_D13_Y5),
- PINMUX_IPSR_GPSR(IP4_18_17, VI4_D7_C7),
- PINMUX_IPSR_GPSR(IP4_18_17, VI0_D22_R6),
- PINMUX_IPSR_GPSR(IP4_18_17, VI2_D14_Y6),
- PINMUX_IPSR_GPSR(IP4_20_19, VI4_D8_Y0),
- PINMUX_IPSR_GPSR(IP4_20_19, VI0_D23_R7),
- PINMUX_IPSR_GPSR(IP4_20_19, VI2_D15_Y7),
- PINMUX_IPSR_GPSR(IP4_21, VI4_D9_Y1),
- PINMUX_IPSR_GPSR(IP4_21, VI3_D12_Y4),
- PINMUX_IPSR_GPSR(IP4_22, VI4_D10_Y2),
- PINMUX_IPSR_GPSR(IP4_22, VI3_D13_Y5),
- PINMUX_IPSR_GPSR(IP4_23, VI4_D11_Y3),
- PINMUX_IPSR_GPSR(IP4_23, VI3_D14_Y6),
- PINMUX_IPSR_GPSR(IP4_24, VI4_FIELD),
- PINMUX_IPSR_GPSR(IP4_24, VI3_D15_Y7),
- /* IPSR5 */
- PINMUX_IPSR_GPSR(IP5_0, VI5_CLKENB),
- PINMUX_IPSR_MSEL(IP5_0, VI1_D12_G4_Y4_B, SEL_VI1_1),
- PINMUX_IPSR_GPSR(IP5_1, VI5_HSYNC_N),
- PINMUX_IPSR_MSEL(IP5_1, VI1_D13_G5_Y5_B, SEL_VI1_1),
- PINMUX_IPSR_GPSR(IP5_2, VI5_VSYNC_N),
- PINMUX_IPSR_MSEL(IP5_2, VI1_D14_G6_Y6_B, SEL_VI1_1),
- PINMUX_IPSR_GPSR(IP5_3, VI5_D0_C0),
- PINMUX_IPSR_MSEL(IP5_3, VI1_D15_G7_Y7_B, SEL_VI1_1),
- PINMUX_IPSR_GPSR(IP5_4, VI5_D1_C1),
- PINMUX_IPSR_GPSR(IP5_4, VI1_D16_R0),
- PINMUX_IPSR_GPSR(IP5_5, VI5_D2_C2),
- PINMUX_IPSR_GPSR(IP5_5, VI1_D17_R1),
- PINMUX_IPSR_GPSR(IP5_6, VI5_D3_C3),
- PINMUX_IPSR_GPSR(IP5_6, VI1_D18_R2),
- PINMUX_IPSR_GPSR(IP5_7, VI5_D4_C4),
- PINMUX_IPSR_GPSR(IP5_7, VI1_D19_R3),
- PINMUX_IPSR_GPSR(IP5_8, VI5_D5_C5),
- PINMUX_IPSR_GPSR(IP5_8, VI1_D20_R4),
- PINMUX_IPSR_GPSR(IP5_9, VI5_D6_C6),
- PINMUX_IPSR_GPSR(IP5_9, VI1_D21_R5),
- PINMUX_IPSR_GPSR(IP5_10, VI5_D7_C7),
- PINMUX_IPSR_GPSR(IP5_10, VI1_D22_R6),
- PINMUX_IPSR_GPSR(IP5_11, VI5_D8_Y0),
- PINMUX_IPSR_GPSR(IP5_11, VI1_D23_R7),
- /* IPSR6 */
- PINMUX_IPSR_GPSR(IP6_0, MSIOF0_SCK),
- PINMUX_IPSR_GPSR(IP6_0, HSCK0),
- PINMUX_IPSR_GPSR(IP6_1, MSIOF0_SYNC),
- PINMUX_IPSR_GPSR(IP6_1, HCTS0_N),
- PINMUX_IPSR_GPSR(IP6_2, MSIOF0_TXD),
- PINMUX_IPSR_GPSR(IP6_2, HTX0),
- PINMUX_IPSR_GPSR(IP6_3, MSIOF0_RXD),
- PINMUX_IPSR_GPSR(IP6_3, HRX0),
- PINMUX_IPSR_GPSR(IP6_4, MSIOF1_SCK),
- PINMUX_IPSR_GPSR(IP6_4, HSCK1),
- PINMUX_IPSR_GPSR(IP6_5, MSIOF1_SYNC),
- PINMUX_IPSR_GPSR(IP6_5, HRTS1_N),
- PINMUX_IPSR_GPSR(IP6_6, MSIOF1_TXD),
- PINMUX_IPSR_GPSR(IP6_6, HTX1),
- PINMUX_IPSR_GPSR(IP6_7, MSIOF1_RXD),
- PINMUX_IPSR_GPSR(IP6_7, HRX1),
- PINMUX_IPSR_GPSR(IP6_9_8, DRACK0),
- PINMUX_IPSR_GPSR(IP6_9_8, SCK2),
- PINMUX_IPSR_GPSR(IP6_11_10, DACK0),
- PINMUX_IPSR_GPSR(IP6_11_10, TX2),
- PINMUX_IPSR_GPSR(IP6_13_12, DREQ0_N),
- PINMUX_IPSR_GPSR(IP6_13_12, RX2),
- PINMUX_IPSR_GPSR(IP6_15_14, DACK1),
- PINMUX_IPSR_GPSR(IP6_15_14, SCK3),
- PINMUX_IPSR_GPSR(IP6_16, TX3),
- PINMUX_IPSR_GPSR(IP6_18_17, DREQ1_N),
- PINMUX_IPSR_GPSR(IP6_18_17, RX3),
- /* IPSR7 */
- PINMUX_IPSR_GPSR(IP7_1_0, PWM0),
- PINMUX_IPSR_GPSR(IP7_1_0, TCLK1),
- PINMUX_IPSR_GPSR(IP7_1_0, FSO_CFE_0),
- PINMUX_IPSR_GPSR(IP7_3_2, PWM1),
- PINMUX_IPSR_GPSR(IP7_3_2, TCLK2),
- PINMUX_IPSR_GPSR(IP7_3_2, FSO_CFE_1),
- PINMUX_IPSR_GPSR(IP7_5_4, PWM2),
- PINMUX_IPSR_GPSR(IP7_5_4, TCLK3),
- PINMUX_IPSR_GPSR(IP7_5_4, FSO_TOE),
- PINMUX_IPSR_GPSR(IP7_6, PWM3),
- PINMUX_IPSR_GPSR(IP7_7, PWM4),
- PINMUX_IPSR_GPSR(IP7_9_8, SSI_SCK34),
- PINMUX_IPSR_GPSR(IP7_9_8, TPU0TO0),
- PINMUX_IPSR_GPSR(IP7_11_10, SSI_WS34),
- PINMUX_IPSR_GPSR(IP7_11_10, TPU0TO1),
- PINMUX_IPSR_GPSR(IP7_13_12, SSI_SDATA3),
- PINMUX_IPSR_GPSR(IP7_13_12, TPU0TO2),
- PINMUX_IPSR_GPSR(IP7_15_14, SSI_SCK4),
- PINMUX_IPSR_GPSR(IP7_15_14, TPU0TO3),
- PINMUX_IPSR_GPSR(IP7_16, SSI_WS4),
- PINMUX_IPSR_GPSR(IP7_17, SSI_SDATA4),
- PINMUX_IPSR_GPSR(IP7_18, AUDIO_CLKOUT),
- PINMUX_IPSR_GPSR(IP7_19, AUDIO_CLKA),
- PINMUX_IPSR_GPSR(IP7_20, AUDIO_CLKB),
- };
- /*
- * Pins not associated with a GPIO port.
- */
- enum {
- GP_ASSIGN_LAST(),
- NOGP_ALL(),
- };
- static const struct sh_pfc_pin pinmux_pins[] = {
- PINMUX_GPIO_GP_ALL(),
- PINMUX_NOGP_ALL(),
- };
- /* - AVB -------------------------------------------------------------------- */
- static const unsigned int avb_link_pins[] = {
- RCAR_GP_PIN(7, 9),
- };
- static const unsigned int avb_link_mux[] = {
- AVB_LINK_MARK,
- };
- static const unsigned int avb_magic_pins[] = {
- RCAR_GP_PIN(7, 10),
- };
- static const unsigned int avb_magic_mux[] = {
- AVB_MAGIC_MARK,
- };
- static const unsigned int avb_phy_int_pins[] = {
- RCAR_GP_PIN(7, 11),
- };
- static const unsigned int avb_phy_int_mux[] = {
- AVB_PHY_INT_MARK,
- };
- static const unsigned int avb_mdio_pins[] = {
- RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8),
- };
- static const unsigned int avb_mdio_mux[] = {
- AVB_MDC_MARK, AVB_MDIO_MARK,
- };
- static const unsigned int avb_mii_pins[] = {
- RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 16),
- RCAR_GP_PIN(6, 12),
- RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3), RCAR_GP_PIN(6, 4),
- RCAR_GP_PIN(6, 5),
- RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
- RCAR_GP_PIN(7, 12), RCAR_GP_PIN(6, 13), RCAR_GP_PIN(7, 5),
- RCAR_GP_PIN(7, 0), RCAR_GP_PIN(6, 11),
- };
- static const unsigned int avb_mii_mux[] = {
- AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
- AVB_TXD3_MARK,
- AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
- AVB_RXD3_MARK,
- AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
- AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
- AVB_TX_CLK_MARK, AVB_COL_MARK,
- };
- static const unsigned int avb_gmii_pins[] = {
- RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 16),
- RCAR_GP_PIN(6, 12), RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 2),
- RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
- RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3), RCAR_GP_PIN(6, 4),
- RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
- RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
- RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
- RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 13),
- RCAR_GP_PIN(6, 13), RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 0),
- RCAR_GP_PIN(6, 11),
- };
- static const unsigned int avb_gmii_mux[] = {
- AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
- AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
- AVB_TXD6_MARK, AVB_TXD7_MARK,
- AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
- AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
- AVB_RXD6_MARK, AVB_RXD7_MARK,
- AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
- AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
- AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
- AVB_COL_MARK,
- };
- static const unsigned int avb_avtp_match_pins[] = {
- RCAR_GP_PIN(7, 15),
- };
- static const unsigned int avb_avtp_match_mux[] = {
- AVB_AVTP_MATCH_MARK,
- };
- /* - CAN -------------------------------------------------------------------- */
- static const unsigned int can0_data_pins[] = {
- /* TX, RX */
- RCAR_GP_PIN(10, 27), RCAR_GP_PIN(10, 28),
- };
- static const unsigned int can0_data_mux[] = {
- CAN0_TX_MARK, CAN0_RX_MARK,
- };
- static const unsigned int can1_data_pins[] = {
- /* TX, RX */
- RCAR_GP_PIN(10, 30), RCAR_GP_PIN(10, 31),
- };
- static const unsigned int can1_data_mux[] = {
- CAN1_TX_MARK, CAN1_RX_MARK,
- };
- static const unsigned int can_clk_pins[] = {
- /* CAN_CLK */
- RCAR_GP_PIN(10, 29),
- };
- static const unsigned int can_clk_mux[] = {
- CAN_CLK_MARK,
- };
- /* - DU --------------------------------------------------------------------- */
- static const unsigned int du0_rgb666_pins[] = {
- /* R[7:2], G[7:2], B[7:2] */
- RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
- RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2),
- RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
- RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
- RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
- RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 18),
- };
- static const unsigned int du0_rgb666_mux[] = {
- DU0_DR7_Y9_DATA7_MARK, DU0_DR6_Y8_DATA6_MARK, DU0_DR5_Y7_DATA5_MARK,
- DU0_DR4_Y6_DATA4_MARK, DU0_DR3_Y5_DATA3_MARK, DU0_DR2_Y4_DATA2_MARK,
- DU0_DG7_Y3_DATA15_MARK, DU0_DG6_Y2_DATA14_MARK, DU0_DG5_Y1_DATA13_MARK,
- DU0_DG4_Y0_DATA12_MARK, DU0_DG3_C7_DATA11_MARK, DU0_DG2_C6_DATA10_MARK,
- DU0_DB7_C5_MARK, DU0_DB6_C4_MARK, DU0_DB5_C3_MARK,
- DU0_DB4_C2_MARK, DU0_DB3_C1_MARK, DU0_DB2_C0_MARK,
- };
- static const unsigned int du0_rgb888_pins[] = {
- /* R[7:0], G[7:0], B[7:0] */
- RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
- RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2),
- RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
- RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
- RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
- RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
- RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
- RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 18),
- RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
- };
- static const unsigned int du0_rgb888_mux[] = {
- DU0_DR7_Y9_DATA7_MARK, DU0_DR6_Y8_DATA6_MARK, DU0_DR5_Y7_DATA5_MARK,
- DU0_DR4_Y6_DATA4_MARK, DU0_DR3_Y5_DATA3_MARK, DU0_DR2_Y4_DATA2_MARK,
- DU0_DR1_DATA1_MARK, DU0_DR0_DATA0_MARK,
- DU0_DG7_Y3_DATA15_MARK, DU0_DG6_Y2_DATA14_MARK, DU0_DG5_Y1_DATA13_MARK,
- DU0_DG4_Y0_DATA12_MARK, DU0_DG3_C7_DATA11_MARK, DU0_DG2_C6_DATA10_MARK,
- DU0_DG1_DATA9_MARK, DU0_DG0_DATA8_MARK,
- DU0_DB7_C5_MARK, DU0_DB6_C4_MARK, DU0_DB5_C3_MARK,
- DU0_DB4_C2_MARK, DU0_DB3_C1_MARK, DU0_DB2_C0_MARK,
- DU0_DB1_MARK, DU0_DB0_MARK,
- };
- static const unsigned int du0_sync_pins[] = {
- /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
- RCAR_GP_PIN(0, 25), RCAR_GP_PIN(0, 24),
- };
- static const unsigned int du0_sync_mux[] = {
- DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
- };
- static const unsigned int du0_oddf_pins[] = {
- /* EXODDF/ODDF/DISP/CDE */
- RCAR_GP_PIN(0, 26),
- };
- static const unsigned int du0_oddf_mux[] = {
- DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
- };
- static const unsigned int du0_disp_pins[] = {
- /* DISP */
- RCAR_GP_PIN(0, 27),
- };
- static const unsigned int du0_disp_mux[] = {
- DU0_DISP_MARK,
- };
- static const unsigned int du0_cde_pins[] = {
- /* CDE */
- RCAR_GP_PIN(0, 28),
- };
- static const unsigned int du0_cde_mux[] = {
- DU0_CDE_MARK,
- };
- static const unsigned int du1_rgb666_pins[] = {
- /* R[7:2], G[7:2], B[7:2] */
- RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3),
- RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
- RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
- RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
- RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
- };
- static const unsigned int du1_rgb666_mux[] = {
- DU1_DR7_DATA5_MARK, DU1_DR6_DATA4_MARK, DU1_DR5_Y7_DATA3_MARK,
- DU1_DR4_Y6_DATA2_MARK, DU1_DR3_Y5_DATA1_MARK, DU1_DR2_Y4_DATA0_MARK,
- DU1_DG7_Y3_DATA11_MARK, DU1_DG6_Y2_DATA10_MARK, DU1_DG5_Y1_DATA9_MARK,
- DU1_DG4_Y0_DATA8_MARK, DU1_DG3_C7_DATA7_MARK, DU1_DG2_C6_DATA6_MARK,
- DU1_DB7_C5_MARK, DU1_DB6_C4_MARK, DU1_DB5_C3_DATA15_MARK,
- DU1_DB4_C2_DATA14_MARK, DU1_DB3_C1_DATA13_MARK, DU1_DB2_C0_DATA12_MARK,
- };
- static const unsigned int du1_sync_pins[] = {
- /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
- RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
- };
- static const unsigned int du1_sync_mux[] = {
- DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
- };
- static const unsigned int du1_oddf_pins[] = {
- /* EXODDF/ODDF/DISP/CDE */
- RCAR_GP_PIN(1, 20),
- };
- static const unsigned int du1_oddf_mux[] = {
- DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
- };
- static const unsigned int du1_disp_pins[] = {
- /* DISP */
- RCAR_GP_PIN(1, 21),
- };
- static const unsigned int du1_disp_mux[] = {
- DU1_DISP_MARK,
- };
- static const unsigned int du1_cde_pins[] = {
- /* CDE */
- RCAR_GP_PIN(1, 22),
- };
- static const unsigned int du1_cde_mux[] = {
- DU1_CDE_MARK,
- };
- /* - INTC ------------------------------------------------------------------- */
- static const unsigned int intc_irq0_pins[] = {
- /* IRQ0 */
- RCAR_GP_PIN(3, 19),
- };
- static const unsigned int intc_irq0_mux[] = {
- IRQ0_MARK,
- };
- static const unsigned int intc_irq1_pins[] = {
- /* IRQ1 */
- RCAR_GP_PIN(3, 20),
- };
- static const unsigned int intc_irq1_mux[] = {
- IRQ1_MARK,
- };
- static const unsigned int intc_irq2_pins[] = {
- /* IRQ2 */
- RCAR_GP_PIN(3, 21),
- };
- static const unsigned int intc_irq2_mux[] = {
- IRQ2_MARK,
- };
- static const unsigned int intc_irq3_pins[] = {
- /* IRQ3 */
- RCAR_GP_PIN(3, 22),
- };
- static const unsigned int intc_irq3_mux[] = {
- IRQ3_MARK,
- };
- /* - LBSC ------------------------------------------------------------------- */
- static const unsigned int lbsc_cs0_pins[] = {
- /* CS0# */
- RCAR_GP_PIN(3, 27),
- };
- static const unsigned int lbsc_cs0_mux[] = {
- CS0_N_MARK,
- };
- static const unsigned int lbsc_cs1_pins[] = {
- /* CS1#_A26 */
- RCAR_GP_PIN(3, 6),
- };
- static const unsigned int lbsc_cs1_mux[] = {
- CS1_N_A26_MARK,
- };
- static const unsigned int lbsc_ex_cs0_pins[] = {
- /* EX_CS0# */
- RCAR_GP_PIN(3, 7),
- };
- static const unsigned int lbsc_ex_cs0_mux[] = {
- EX_CS0_N_MARK,
- };
- static const unsigned int lbsc_ex_cs1_pins[] = {
- /* EX_CS1# */
- RCAR_GP_PIN(3, 8),
- };
- static const unsigned int lbsc_ex_cs1_mux[] = {
- EX_CS1_N_MARK,
- };
- static const unsigned int lbsc_ex_cs2_pins[] = {
- /* EX_CS2# */
- RCAR_GP_PIN(3, 9),
- };
- static const unsigned int lbsc_ex_cs2_mux[] = {
- EX_CS2_N_MARK,
- };
- static const unsigned int lbsc_ex_cs3_pins[] = {
- /* EX_CS3# */
- RCAR_GP_PIN(3, 10),
- };
- static const unsigned int lbsc_ex_cs3_mux[] = {
- EX_CS3_N_MARK,
- };
- static const unsigned int lbsc_ex_cs4_pins[] = {
- /* EX_CS4# */
- RCAR_GP_PIN(3, 11),
- };
- static const unsigned int lbsc_ex_cs4_mux[] = {
- EX_CS4_N_MARK,
- };
- static const unsigned int lbsc_ex_cs5_pins[] = {
- /* EX_CS5# */
- RCAR_GP_PIN(3, 12),
- };
- static const unsigned int lbsc_ex_cs5_mux[] = {
- EX_CS5_N_MARK,
- };
- /* - MSIOF0 ----------------------------------------------------------------- */
- static const unsigned int msiof0_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(10, 0),
- };
- static const unsigned int msiof0_clk_mux[] = {
- MSIOF0_SCK_MARK,
- };
- static const unsigned int msiof0_sync_pins[] = {
- /* SYNC */
- RCAR_GP_PIN(10, 1),
- };
- static const unsigned int msiof0_sync_mux[] = {
- MSIOF0_SYNC_MARK,
- };
- static const unsigned int msiof0_rx_pins[] = {
- /* RXD */
- RCAR_GP_PIN(10, 4),
- };
- static const unsigned int msiof0_rx_mux[] = {
- MSIOF0_RXD_MARK,
- };
- static const unsigned int msiof0_tx_pins[] = {
- /* TXD */
- RCAR_GP_PIN(10, 3),
- };
- static const unsigned int msiof0_tx_mux[] = {
- MSIOF0_TXD_MARK,
- };
- /* - MSIOF1 ----------------------------------------------------------------- */
- static const unsigned int msiof1_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(10, 5),
- };
- static const unsigned int msiof1_clk_mux[] = {
- MSIOF1_SCK_MARK,
- };
- static const unsigned int msiof1_sync_pins[] = {
- /* SYNC */
- RCAR_GP_PIN(10, 6),
- };
- static const unsigned int msiof1_sync_mux[] = {
- MSIOF1_SYNC_MARK,
- };
- static const unsigned int msiof1_rx_pins[] = {
- /* RXD */
- RCAR_GP_PIN(10, 9),
- };
- static const unsigned int msiof1_rx_mux[] = {
- MSIOF1_RXD_MARK,
- };
- static const unsigned int msiof1_tx_pins[] = {
- /* TXD */
- RCAR_GP_PIN(10, 8),
- };
- static const unsigned int msiof1_tx_mux[] = {
- MSIOF1_TXD_MARK,
- };
- /* - QSPI ------------------------------------------------------------------- */
- static const unsigned int qspi_ctrl_pins[] = {
- /* SPCLK, SSL */
- RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
- };
- static const unsigned int qspi_ctrl_mux[] = {
- SPCLK_MARK, SSL_MARK,
- };
- static const unsigned int qspi_data_pins[] = {
- /* MOSI_IO0, MISO_IO1, IO2, IO3 */
- RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 23),
- RCAR_GP_PIN(3, 24),
- };
- static const unsigned int qspi_data_mux[] = {
- MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
- };
- /* - SCIF0 ------------------------------------------------------------------ */
- static const unsigned int scif0_data_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(10, 14), RCAR_GP_PIN(10, 13),
- };
- static const unsigned int scif0_data_mux[] = {
- RX0_MARK, TX0_MARK,
- };
- static const unsigned int scif0_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(10, 10),
- };
- static const unsigned int scif0_clk_mux[] = {
- SCK0_MARK,
- };
- static const unsigned int scif0_ctrl_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(10, 12), RCAR_GP_PIN(10, 11),
- };
- static const unsigned int scif0_ctrl_mux[] = {
- RTS0_N_MARK, CTS0_N_MARK,
- };
- /* - SCIF1 ------------------------------------------------------------------ */
- static const unsigned int scif1_data_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(10, 19), RCAR_GP_PIN(10, 18),
- };
- static const unsigned int scif1_data_mux[] = {
- RX1_MARK, TX1_MARK,
- };
- static const unsigned int scif1_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(10, 15),
- };
- static const unsigned int scif1_clk_mux[] = {
- SCK1_MARK,
- };
- static const unsigned int scif1_ctrl_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(10, 17), RCAR_GP_PIN(10, 16),
- };
- static const unsigned int scif1_ctrl_mux[] = {
- RTS1_N_MARK, CTS1_N_MARK,
- };
- /* - SCIF2 ------------------------------------------------------------------ */
- static const unsigned int scif2_data_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(10, 22), RCAR_GP_PIN(10, 21),
- };
- static const unsigned int scif2_data_mux[] = {
- RX2_MARK, TX2_MARK,
- };
- static const unsigned int scif2_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(10, 20),
- };
- static const unsigned int scif2_clk_mux[] = {
- SCK2_MARK,
- };
- /* - SCIF3 ------------------------------------------------------------------ */
- static const unsigned int scif3_data_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(10, 25), RCAR_GP_PIN(10, 24),
- };
- static const unsigned int scif3_data_mux[] = {
- RX3_MARK, TX3_MARK,
- };
- static const unsigned int scif3_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(10, 23),
- };
- static const unsigned int scif3_clk_mux[] = {
- SCK3_MARK,
- };
- /* - SDHI0 ------------------------------------------------------------------ */
- static const unsigned int sdhi0_data_pins[] = {
- /* DAT[0-3] */
- RCAR_GP_PIN(11, 7), RCAR_GP_PIN(11, 8),
- RCAR_GP_PIN(11, 9), RCAR_GP_PIN(11, 10),
- };
- static const unsigned int sdhi0_data_mux[] = {
- SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
- };
- static const unsigned int sdhi0_ctrl_pins[] = {
- /* CLK, CMD */
- RCAR_GP_PIN(11, 5), RCAR_GP_PIN(11, 6),
- };
- static const unsigned int sdhi0_ctrl_mux[] = {
- SD0_CLK_MARK, SD0_CMD_MARK,
- };
- static const unsigned int sdhi0_cd_pins[] = {
- /* CD */
- RCAR_GP_PIN(11, 11),
- };
- static const unsigned int sdhi0_cd_mux[] = {
- SD0_CD_MARK,
- };
- static const unsigned int sdhi0_wp_pins[] = {
- /* WP */
- RCAR_GP_PIN(11, 12),
- };
- static const unsigned int sdhi0_wp_mux[] = {
- SD0_WP_MARK,
- };
- /* - VIN0 ------------------------------------------------------------------- */
- static const unsigned int vin0_data_pins[] = {
- /* B */
- RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
- RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
- RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
- RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
- /* G */
- RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 13),
- RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
- RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 2),
- RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 4),
- /* R */
- RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
- RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
- RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
- RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
- };
- static const unsigned int vin0_data_mux[] = {
- /* B */
- VI0_D0_B0_C0_MARK, VI0_D1_B1_C1_MARK,
- VI0_D2_B2_C2_MARK, VI0_D3_B3_C3_MARK,
- VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
- VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK,
- /* G */
- VI0_D8_G0_Y0_MARK, VI0_D9_G1_Y1_MARK,
- VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
- VI0_D12_G4_Y4_MARK, VI0_D13_G5_Y5_MARK,
- VI0_D14_G6_Y6_MARK, VI0_D15_G7_Y7_MARK,
- /* R */
- VI0_D16_R0_MARK, VI0_D17_R1_MARK,
- VI0_D18_R2_MARK, VI0_D19_R3_MARK,
- VI0_D20_R4_MARK, VI0_D21_R5_MARK,
- VI0_D22_R6_MARK, VI0_D23_R7_MARK,
- };
- static const unsigned int vin0_data18_pins[] = {
- /* B */
- RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
- RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
- RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
- /* G */
- RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
- RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 2),
- RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 4),
- /* R */
- RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
- RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
- RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
- };
- static const unsigned int vin0_data18_mux[] = {
- /* B */
- VI0_D2_B2_C2_MARK, VI0_D3_B3_C3_MARK,
- VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
- VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK,
- /* G */
- VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
- VI0_D12_G4_Y4_MARK, VI0_D13_G5_Y5_MARK,
- VI0_D14_G6_Y6_MARK, VI0_D15_G7_Y7_MARK,
- /* R */
- VI0_D18_R2_MARK, VI0_D19_R3_MARK,
- VI0_D20_R4_MARK, VI0_D21_R5_MARK,
- VI0_D22_R6_MARK, VI0_D23_R7_MARK,
- };
- static const unsigned int vin0_sync_pins[] = {
- /* HSYNC#, VSYNC# */
- RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
- };
- static const unsigned int vin0_sync_mux[] = {
- VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
- };
- static const unsigned int vin0_field_pins[] = {
- RCAR_GP_PIN(4, 16),
- };
- static const unsigned int vin0_field_mux[] = {
- VI0_FIELD_MARK,
- };
- static const unsigned int vin0_clkenb_pins[] = {
- RCAR_GP_PIN(4, 1),
- };
- static const unsigned int vin0_clkenb_mux[] = {
- VI0_CLKENB_MARK,
- };
- static const unsigned int vin0_clk_pins[] = {
- RCAR_GP_PIN(4, 0),
- };
- static const unsigned int vin0_clk_mux[] = {
- VI0_CLK_MARK,
- };
- /* - VIN1 ------------------------------------------------------------------- */
- static const unsigned int vin1_data_pins[] = {
- /* B */
- RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
- RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
- RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
- RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
- /* G */
- RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
- RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
- RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
- RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
- /* R */
- RCAR_GP_PIN(9, 5), RCAR_GP_PIN(9, 6),
- RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
- RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
- RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
- };
- static const unsigned int vin1_data_mux[] = {
- /* B */
- VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK,
- VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
- VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
- VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
- /* G */
- VI1_D8_G0_Y0_MARK, VI1_D9_G1_Y1_MARK,
- VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
- VI1_D12_G4_Y4_MARK, VI1_D13_G5_Y5_MARK,
- VI1_D14_G6_Y6_MARK, VI1_D15_G7_Y7_MARK,
- /* R */
- VI1_D16_R0_MARK, VI1_D17_R1_MARK,
- VI1_D18_R2_MARK, VI1_D19_R3_MARK,
- VI1_D20_R4_MARK, VI1_D21_R5_MARK,
- VI1_D22_R6_MARK, VI1_D23_R7_MARK,
- };
- static const unsigned int vin1_data18_pins[] = {
- /* B */
- RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
- RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
- RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
- /* G */
- RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
- RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
- RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
- /* R */
- RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
- RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
- RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
- };
- static const unsigned int vin1_data18_mux[] = {
- /* B */
- VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
- VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
- VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
- /* G */
- VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
- VI1_D12_G4_Y4_MARK, VI1_D13_G5_Y5_MARK,
- VI1_D14_G6_Y6_MARK, VI1_D15_G7_Y7_MARK,
- /* R */
- VI1_D18_R2_MARK, VI1_D19_R3_MARK,
- VI1_D20_R4_MARK, VI1_D21_R5_MARK,
- VI1_D22_R6_MARK, VI1_D23_R7_MARK,
- };
- static const unsigned int vin1_data_b_pins[] = {
- /* B */
- RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
- RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
- RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
- RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
- /* G */
- RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
- RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
- RCAR_GP_PIN(9, 1), RCAR_GP_PIN(9, 2),
- RCAR_GP_PIN(9, 3), RCAR_GP_PIN(9, 4),
- /* R */
- RCAR_GP_PIN(9, 5), RCAR_GP_PIN(9, 6),
- RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
- RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
- RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
- };
- static const unsigned int vin1_data_b_mux[] = {
- /* B */
- VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK,
- VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
- VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
- VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
- /* G */
- VI1_D8_G0_Y0_MARK, VI1_D9_G1_Y1_MARK,
- VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
- VI1_D12_G4_Y4_B_MARK, VI1_D13_G5_Y5_B_MARK,
- VI1_D14_G6_Y6_B_MARK, VI1_D15_G7_Y7_B_MARK,
- /* R */
- VI1_D16_R0_MARK, VI1_D17_R1_MARK,
- VI1_D18_R2_MARK, VI1_D19_R3_MARK,
- VI1_D20_R4_MARK, VI1_D21_R5_MARK,
- VI1_D22_R6_MARK, VI1_D23_R7_MARK,
- };
- static const unsigned int vin1_data18_b_pins[] = {
- /* B */
- RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
- RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
- RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
- /* G */
- RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
- RCAR_GP_PIN(9, 1), RCAR_GP_PIN(9, 2),
- RCAR_GP_PIN(9, 3), RCAR_GP_PIN(9, 4),
- /* R */
- RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
- RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
- RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
- };
- static const unsigned int vin1_data18_b_mux[] = {
- /* B */
- VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
- VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
- VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
- /* G */
- VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
- VI1_D12_G4_Y4_B_MARK, VI1_D13_G5_Y5_B_MARK,
- VI1_D14_G6_Y6_B_MARK, VI1_D15_G7_Y7_B_MARK,
- /* R */
- VI1_D18_R2_MARK, VI1_D19_R3_MARK,
- VI1_D20_R4_MARK, VI1_D21_R5_MARK,
- VI1_D22_R6_MARK, VI1_D23_R7_MARK,
- };
- static const unsigned int vin1_sync_pins[] = {
- /* HSYNC#, VSYNC# */
- RCAR_GP_PIN(5, 2), RCAR_GP_PIN(5, 3),
- };
- static const unsigned int vin1_sync_mux[] = {
- VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
- };
- static const unsigned int vin1_field_pins[] = {
- RCAR_GP_PIN(5, 16),
- };
- static const unsigned int vin1_field_mux[] = {
- VI1_FIELD_MARK,
- };
- static const unsigned int vin1_clkenb_pins[] = {
- RCAR_GP_PIN(5, 1),
- };
- static const unsigned int vin1_clkenb_mux[] = {
- VI1_CLKENB_MARK,
- };
- static const unsigned int vin1_clk_pins[] = {
- RCAR_GP_PIN(5, 0),
- };
- static const unsigned int vin1_clk_mux[] = {
- VI1_CLK_MARK,
- };
- /* - VIN2 ------------------------------------------------------------------- */
- static const unsigned int vin2_data_pins[] = {
- RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
- RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
- RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
- RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
- RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
- RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
- RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
- RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
- };
- static const unsigned int vin2_data_mux[] = {
- VI2_D0_C0_MARK, VI2_D1_C1_MARK,
- VI2_D2_C2_MARK, VI2_D3_C3_MARK,
- VI2_D4_C4_MARK, VI2_D5_C5_MARK,
- VI2_D6_C6_MARK, VI2_D7_C7_MARK,
- VI2_D8_Y0_MARK, VI2_D9_Y1_MARK,
- VI2_D10_Y2_MARK, VI2_D11_Y3_MARK,
- VI2_D12_Y4_MARK, VI2_D13_Y5_MARK,
- VI2_D14_Y6_MARK, VI2_D15_Y7_MARK,
- };
- static const unsigned int vin2_sync_pins[] = {
- /* HSYNC#, VSYNC# */
- RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
- };
- static const unsigned int vin2_sync_mux[] = {
- VI2_HSYNC_N_MARK, VI2_VSYNC_N_MARK,
- };
- static const unsigned int vin2_field_pins[] = {
- RCAR_GP_PIN(6, 16),
- };
- static const unsigned int vin2_field_mux[] = {
- VI2_FIELD_MARK,
- };
- static const unsigned int vin2_clkenb_pins[] = {
- RCAR_GP_PIN(6, 1),
- };
- static const unsigned int vin2_clkenb_mux[] = {
- VI2_CLKENB_MARK,
- };
- static const unsigned int vin2_clk_pins[] = {
- RCAR_GP_PIN(6, 0),
- };
- static const unsigned int vin2_clk_mux[] = {
- VI2_CLK_MARK,
- };
- /* - VIN3 ------------------------------------------------------------------- */
- static const unsigned int vin3_data_pins[] = {
- RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 5),
- RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 7),
- RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
- RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 11),
- RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 13),
- RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
- RCAR_GP_PIN(8, 13), RCAR_GP_PIN(8, 14),
- RCAR_GP_PIN(8, 15), RCAR_GP_PIN(8, 16),
- };
- static const unsigned int vin3_data_mux[] = {
- VI3_D0_C0_MARK, VI3_D1_C1_MARK,
- VI3_D2_C2_MARK, VI3_D3_C3_MARK,
- VI3_D4_C4_MARK, VI3_D5_C5_MARK,
- VI3_D6_C6_MARK, VI3_D7_C7_MARK,
- VI3_D8_Y0_MARK, VI3_D9_Y1_MARK,
- VI3_D10_Y2_MARK, VI3_D11_Y3_MARK,
- VI3_D12_Y4_MARK, VI3_D13_Y5_MARK,
- VI3_D14_Y6_MARK, VI3_D15_Y7_MARK,
- };
- static const unsigned int vin3_sync_pins[] = {
- /* HSYNC#, VSYNC# */
- RCAR_GP_PIN(7, 2), RCAR_GP_PIN(7, 3),
- };
- static const unsigned int vin3_sync_mux[] = {
- VI3_HSYNC_N_MARK, VI3_VSYNC_N_MARK,
- };
- static const unsigned int vin3_field_pins[] = {
- RCAR_GP_PIN(7, 16),
- };
- static const unsigned int vin3_field_mux[] = {
- VI3_FIELD_MARK,
- };
- static const unsigned int vin3_clkenb_pins[] = {
- RCAR_GP_PIN(7, 1),
- };
- static const unsigned int vin3_clkenb_mux[] = {
- VI3_CLKENB_MARK,
- };
- static const unsigned int vin3_clk_pins[] = {
- RCAR_GP_PIN(7, 0),
- };
- static const unsigned int vin3_clk_mux[] = {
- VI3_CLK_MARK,
- };
- /* - VIN4 ------------------------------------------------------------------- */
- static const unsigned int vin4_data_pins[] = {
- RCAR_GP_PIN(8, 4), RCAR_GP_PIN(8, 5),
- RCAR_GP_PIN(8, 6), RCAR_GP_PIN(8, 7),
- RCAR_GP_PIN(8, 8), RCAR_GP_PIN(8, 9),
- RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 11),
- RCAR_GP_PIN(8, 12), RCAR_GP_PIN(8, 13),
- RCAR_GP_PIN(8, 14), RCAR_GP_PIN(8, 15),
- };
- static const unsigned int vin4_data_mux[] = {
- VI4_D0_C0_MARK, VI4_D1_C1_MARK,
- VI4_D2_C2_MARK, VI4_D3_C3_MARK,
- VI4_D4_C4_MARK, VI4_D5_C5_MARK,
- VI4_D6_C6_MARK, VI4_D7_C7_MARK,
- VI4_D8_Y0_MARK, VI4_D9_Y1_MARK,
- VI4_D10_Y2_MARK, VI4_D11_Y3_MARK,
- };
- static const unsigned int vin4_sync_pins[] = {
- /* HSYNC#, VSYNC# */
- RCAR_GP_PIN(8, 2), RCAR_GP_PIN(8, 3),
- };
- static const unsigned int vin4_sync_mux[] = {
- VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
- };
- static const unsigned int vin4_field_pins[] = {
- RCAR_GP_PIN(8, 16),
- };
- static const unsigned int vin4_field_mux[] = {
- VI4_FIELD_MARK,
- };
- static const unsigned int vin4_clkenb_pins[] = {
- RCAR_GP_PIN(8, 1),
- };
- static const unsigned int vin4_clkenb_mux[] = {
- VI4_CLKENB_MARK,
- };
- static const unsigned int vin4_clk_pins[] = {
- RCAR_GP_PIN(8, 0),
- };
- static const unsigned int vin4_clk_mux[] = {
- VI4_CLK_MARK,
- };
- /* - VIN5 ------------------------------------------------------------------- */
- static const unsigned int vin5_data_pins[] = {
- RCAR_GP_PIN(9, 4), RCAR_GP_PIN(9, 5),
- RCAR_GP_PIN(9, 6), RCAR_GP_PIN(9, 7),
- RCAR_GP_PIN(9, 8), RCAR_GP_PIN(9, 9),
- RCAR_GP_PIN(9, 10), RCAR_GP_PIN(9, 11),
- RCAR_GP_PIN(9, 12), RCAR_GP_PIN(9, 13),
- RCAR_GP_PIN(9, 14), RCAR_GP_PIN(9, 15),
- };
- static const unsigned int vin5_data_mux[] = {
- VI5_D0_C0_MARK, VI5_D1_C1_MARK,
- VI5_D2_C2_MARK, VI5_D3_C3_MARK,
- VI5_D4_C4_MARK, VI5_D5_C5_MARK,
- VI5_D6_C6_MARK, VI5_D7_C7_MARK,
- VI5_D8_Y0_MARK, VI5_D9_Y1_MARK,
- VI5_D10_Y2_MARK, VI5_D11_Y3_MARK,
- };
- static const unsigned int vin5_sync_pins[] = {
- /* HSYNC#, VSYNC# */
- RCAR_GP_PIN(9, 2), RCAR_GP_PIN(9, 3),
- };
- static const unsigned int vin5_sync_mux[] = {
- VI5_HSYNC_N_MARK, VI5_VSYNC_N_MARK,
- };
- static const unsigned int vin5_field_pins[] = {
- RCAR_GP_PIN(9, 16),
- };
- static const unsigned int vin5_field_mux[] = {
- VI5_FIELD_MARK,
- };
- static const unsigned int vin5_clkenb_pins[] = {
- RCAR_GP_PIN(9, 1),
- };
- static const unsigned int vin5_clkenb_mux[] = {
- VI5_CLKENB_MARK,
- };
- static const unsigned int vin5_clk_pins[] = {
- RCAR_GP_PIN(9, 0),
- };
- static const unsigned int vin5_clk_mux[] = {
- VI5_CLK_MARK,
- };
- static const struct sh_pfc_pin_group pinmux_groups[] = {
- SH_PFC_PIN_GROUP(avb_link),
- SH_PFC_PIN_GROUP(avb_magic),
- SH_PFC_PIN_GROUP(avb_phy_int),
- SH_PFC_PIN_GROUP(avb_mdio),
- SH_PFC_PIN_GROUP(avb_mii),
- SH_PFC_PIN_GROUP(avb_gmii),
- SH_PFC_PIN_GROUP(avb_avtp_match),
- SH_PFC_PIN_GROUP(can0_data),
- SH_PFC_PIN_GROUP(can1_data),
- SH_PFC_PIN_GROUP(can_clk),
- SH_PFC_PIN_GROUP(du0_rgb666),
- SH_PFC_PIN_GROUP(du0_rgb888),
- SH_PFC_PIN_GROUP(du0_sync),
- SH_PFC_PIN_GROUP(du0_oddf),
- SH_PFC_PIN_GROUP(du0_disp),
- SH_PFC_PIN_GROUP(du0_cde),
- SH_PFC_PIN_GROUP(du1_rgb666),
- SH_PFC_PIN_GROUP(du1_sync),
- SH_PFC_PIN_GROUP(du1_oddf),
- SH_PFC_PIN_GROUP(du1_disp),
- SH_PFC_PIN_GROUP(du1_cde),
- SH_PFC_PIN_GROUP(intc_irq0),
- SH_PFC_PIN_GROUP(intc_irq1),
- SH_PFC_PIN_GROUP(intc_irq2),
- SH_PFC_PIN_GROUP(intc_irq3),
- SH_PFC_PIN_GROUP(lbsc_cs0),
- SH_PFC_PIN_GROUP(lbsc_cs1),
- SH_PFC_PIN_GROUP(lbsc_ex_cs0),
- SH_PFC_PIN_GROUP(lbsc_ex_cs1),
- SH_PFC_PIN_GROUP(lbsc_ex_cs2),
- SH_PFC_PIN_GROUP(lbsc_ex_cs3),
- SH_PFC_PIN_GROUP(lbsc_ex_cs4),
- SH_PFC_PIN_GROUP(lbsc_ex_cs5),
- SH_PFC_PIN_GROUP(msiof0_clk),
- SH_PFC_PIN_GROUP(msiof0_sync),
- SH_PFC_PIN_GROUP(msiof0_rx),
- SH_PFC_PIN_GROUP(msiof0_tx),
- SH_PFC_PIN_GROUP(msiof1_clk),
- SH_PFC_PIN_GROUP(msiof1_sync),
- SH_PFC_PIN_GROUP(msiof1_rx),
- SH_PFC_PIN_GROUP(msiof1_tx),
- SH_PFC_PIN_GROUP(qspi_ctrl),
- BUS_DATA_PIN_GROUP(qspi_data, 2),
- BUS_DATA_PIN_GROUP(qspi_data, 4),
- SH_PFC_PIN_GROUP(scif0_data),
- SH_PFC_PIN_GROUP(scif0_clk),
- SH_PFC_PIN_GROUP(scif0_ctrl),
- SH_PFC_PIN_GROUP(scif1_data),
- SH_PFC_PIN_GROUP(scif1_clk),
- SH_PFC_PIN_GROUP(scif1_ctrl),
- SH_PFC_PIN_GROUP(scif2_data),
- SH_PFC_PIN_GROUP(scif2_clk),
- SH_PFC_PIN_GROUP(scif3_data),
- SH_PFC_PIN_GROUP(scif3_clk),
- BUS_DATA_PIN_GROUP(sdhi0_data, 1),
- BUS_DATA_PIN_GROUP(sdhi0_data, 4),
- SH_PFC_PIN_GROUP(sdhi0_ctrl),
- SH_PFC_PIN_GROUP(sdhi0_cd),
- SH_PFC_PIN_GROUP(sdhi0_wp),
- BUS_DATA_PIN_GROUP(vin0_data, 24),
- BUS_DATA_PIN_GROUP(vin0_data, 20),
- SH_PFC_PIN_GROUP(vin0_data18),
- BUS_DATA_PIN_GROUP(vin0_data, 16),
- BUS_DATA_PIN_GROUP(vin0_data, 12),
- BUS_DATA_PIN_GROUP(vin0_data, 10),
- BUS_DATA_PIN_GROUP(vin0_data, 8),
- SH_PFC_PIN_GROUP(vin0_sync),
- SH_PFC_PIN_GROUP(vin0_field),
- SH_PFC_PIN_GROUP(vin0_clkenb),
- SH_PFC_PIN_GROUP(vin0_clk),
- BUS_DATA_PIN_GROUP(vin1_data, 24),
- BUS_DATA_PIN_GROUP(vin1_data, 20),
- SH_PFC_PIN_GROUP(vin1_data18),
- BUS_DATA_PIN_GROUP(vin1_data, 16),
- BUS_DATA_PIN_GROUP(vin1_data, 12),
- BUS_DATA_PIN_GROUP(vin1_data, 10),
- BUS_DATA_PIN_GROUP(vin1_data, 8),
- BUS_DATA_PIN_GROUP(vin1_data, 24, _b),
- BUS_DATA_PIN_GROUP(vin1_data, 20, _b),
- SH_PFC_PIN_GROUP(vin1_data18_b),
- BUS_DATA_PIN_GROUP(vin1_data, 16, _b),
- SH_PFC_PIN_GROUP(vin1_sync),
- SH_PFC_PIN_GROUP(vin1_field),
- SH_PFC_PIN_GROUP(vin1_clkenb),
- SH_PFC_PIN_GROUP(vin1_clk),
- BUS_DATA_PIN_GROUP(vin2_data, 16),
- BUS_DATA_PIN_GROUP(vin2_data, 12),
- BUS_DATA_PIN_GROUP(vin2_data, 10),
- BUS_DATA_PIN_GROUP(vin2_data, 8),
- SH_PFC_PIN_GROUP(vin2_sync),
- SH_PFC_PIN_GROUP(vin2_field),
- SH_PFC_PIN_GROUP(vin2_clkenb),
- SH_PFC_PIN_GROUP(vin2_clk),
- BUS_DATA_PIN_GROUP(vin3_data, 16),
- BUS_DATA_PIN_GROUP(vin3_data, 12),
- BUS_DATA_PIN_GROUP(vin3_data, 10),
- BUS_DATA_PIN_GROUP(vin3_data, 8),
- SH_PFC_PIN_GROUP(vin3_sync),
- SH_PFC_PIN_GROUP(vin3_field),
- SH_PFC_PIN_GROUP(vin3_clkenb),
- SH_PFC_PIN_GROUP(vin3_clk),
- BUS_DATA_PIN_GROUP(vin4_data, 12),
- BUS_DATA_PIN_GROUP(vin4_data, 10),
- BUS_DATA_PIN_GROUP(vin4_data, 8),
- SH_PFC_PIN_GROUP(vin4_sync),
- SH_PFC_PIN_GROUP(vin4_field),
- SH_PFC_PIN_GROUP(vin4_clkenb),
- SH_PFC_PIN_GROUP(vin4_clk),
- BUS_DATA_PIN_GROUP(vin5_data, 12),
- BUS_DATA_PIN_GROUP(vin5_data, 10),
- BUS_DATA_PIN_GROUP(vin5_data, 8),
- SH_PFC_PIN_GROUP(vin5_sync),
- SH_PFC_PIN_GROUP(vin5_field),
- SH_PFC_PIN_GROUP(vin5_clkenb),
- SH_PFC_PIN_GROUP(vin5_clk),
- };
- static const char * const avb_groups[] = {
- "avb_link",
- "avb_magic",
- "avb_phy_int",
- "avb_mdio",
- "avb_mii",
- "avb_gmii",
- "avb_avtp_match",
- };
- static const char * const can0_groups[] = {
- "can0_data",
- "can_clk",
- };
- static const char * const can1_groups[] = {
- "can1_data",
- "can_clk",
- };
- static const char * const du0_groups[] = {
- "du0_rgb666",
- "du0_rgb888",
- "du0_sync",
- "du0_oddf",
- "du0_disp",
- "du0_cde",
- };
- static const char * const du1_groups[] = {
- "du1_rgb666",
- "du1_sync",
- "du1_oddf",
- "du1_disp",
- "du1_cde",
- };
- static const char * const intc_groups[] = {
- "intc_irq0",
- "intc_irq1",
- "intc_irq2",
- "intc_irq3",
- };
- static const char * const lbsc_groups[] = {
- "lbsc_cs0",
- "lbsc_cs1",
- "lbsc_ex_cs0",
- "lbsc_ex_cs1",
- "lbsc_ex_cs2",
- "lbsc_ex_cs3",
- "lbsc_ex_cs4",
- "lbsc_ex_cs5",
- };
- static const char * const msiof0_groups[] = {
- "msiof0_clk",
- "msiof0_sync",
- "msiof0_rx",
- "msiof0_tx",
- };
- static const char * const msiof1_groups[] = {
- "msiof1_clk",
- "msiof1_sync",
- "msiof1_rx",
- "msiof1_tx",
- };
- static const char * const qspi_groups[] = {
- "qspi_ctrl",
- "qspi_data2",
- "qspi_data4",
- };
- static const char * const scif0_groups[] = {
- "scif0_data",
- "scif0_clk",
- "scif0_ctrl",
- };
- static const char * const scif1_groups[] = {
- "scif1_data",
- "scif1_clk",
- "scif1_ctrl",
- };
- static const char * const scif2_groups[] = {
- "scif2_data",
- "scif2_clk",
- };
- static const char * const scif3_groups[] = {
- "scif3_data",
- "scif3_clk",
- };
- static const char * const sdhi0_groups[] = {
- "sdhi0_data1",
- "sdhi0_data4",
- "sdhi0_ctrl",
- "sdhi0_cd",
- "sdhi0_wp",
- };
- static const char * const vin0_groups[] = {
- "vin0_data24",
- "vin0_data20",
- "vin0_data18",
- "vin0_data16",
- "vin0_data12",
- "vin0_data10",
- "vin0_data8",
- "vin0_sync",
- "vin0_field",
- "vin0_clkenb",
- "vin0_clk",
- };
- static const char * const vin1_groups[] = {
- "vin1_data24",
- "vin1_data20",
- "vin1_data18",
- "vin1_data16",
- "vin1_data12",
- "vin1_data10",
- "vin1_data8",
- "vin1_data24_b",
- "vin1_data20_b",
- "vin1_data18_b",
- "vin1_data16_b",
- "vin1_sync",
- "vin1_field",
- "vin1_clkenb",
- "vin1_clk",
- };
- static const char * const vin2_groups[] = {
- "vin2_data16",
- "vin2_data12",
- "vin2_data10",
- "vin2_data8",
- "vin2_sync",
- "vin2_field",
- "vin2_clkenb",
- "vin2_clk",
- };
- static const char * const vin3_groups[] = {
- "vin3_data16",
- "vin3_data12",
- "vin3_data10",
- "vin3_data8",
- "vin3_sync",
- "vin3_field",
- "vin3_clkenb",
- "vin3_clk",
- };
- static const char * const vin4_groups[] = {
- "vin4_data12",
- "vin4_data10",
- "vin4_data8",
- "vin4_sync",
- "vin4_field",
- "vin4_clkenb",
- "vin4_clk",
- };
- static const char * const vin5_groups[] = {
- "vin5_data12",
- "vin5_data10",
- "vin5_data8",
- "vin5_sync",
- "vin5_field",
- "vin5_clkenb",
- "vin5_clk",
- };
- static const struct sh_pfc_function pinmux_functions[] = {
- SH_PFC_FUNCTION(avb),
- SH_PFC_FUNCTION(can0),
- SH_PFC_FUNCTION(can1),
- SH_PFC_FUNCTION(du0),
- SH_PFC_FUNCTION(du1),
- SH_PFC_FUNCTION(intc),
- SH_PFC_FUNCTION(lbsc),
- SH_PFC_FUNCTION(msiof0),
- SH_PFC_FUNCTION(msiof1),
- SH_PFC_FUNCTION(qspi),
- SH_PFC_FUNCTION(scif0),
- SH_PFC_FUNCTION(scif1),
- SH_PFC_FUNCTION(scif2),
- SH_PFC_FUNCTION(scif3),
- SH_PFC_FUNCTION(sdhi0),
- SH_PFC_FUNCTION(vin0),
- SH_PFC_FUNCTION(vin1),
- SH_PFC_FUNCTION(vin2),
- SH_PFC_FUNCTION(vin3),
- SH_PFC_FUNCTION(vin4),
- SH_PFC_FUNCTION(vin5),
- };
- static const struct pinmux_cfg_reg pinmux_config_regs[] = {
- { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
- 0, 0,
- 0, 0,
- 0, 0,
- GP_0_28_FN, FN_IP1_4,
- GP_0_27_FN, FN_IP1_3,
- GP_0_26_FN, FN_IP1_2,
- GP_0_25_FN, FN_IP1_1,
- GP_0_24_FN, FN_IP1_0,
- GP_0_23_FN, FN_IP0_23,
- GP_0_22_FN, FN_IP0_22,
- GP_0_21_FN, FN_IP0_21,
- GP_0_20_FN, FN_IP0_20,
- GP_0_19_FN, FN_IP0_19,
- GP_0_18_FN, FN_IP0_18,
- GP_0_17_FN, FN_IP0_17,
- GP_0_16_FN, FN_IP0_16,
- GP_0_15_FN, FN_IP0_15,
- GP_0_14_FN, FN_IP0_14,
- GP_0_13_FN, FN_IP0_13,
- GP_0_12_FN, FN_IP0_12,
- GP_0_11_FN, FN_IP0_11,
- GP_0_10_FN, FN_IP0_10,
- GP_0_9_FN, FN_IP0_9,
- GP_0_8_FN, FN_IP0_8,
- GP_0_7_FN, FN_IP0_7,
- GP_0_6_FN, FN_IP0_6,
- GP_0_5_FN, FN_IP0_5,
- GP_0_4_FN, FN_IP0_4,
- GP_0_3_FN, FN_IP0_3,
- GP_0_2_FN, FN_IP0_2,
- GP_0_1_FN, FN_IP0_1,
- GP_0_0_FN, FN_IP0_0 ))
- },
- { PINMUX_CFG_REG_VAR("GPSR1", 0xE6060008, 32,
- GROUP(-9, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
- GROUP(
- /* GP1_31_23 RESERVED */
- GP_1_22_FN, FN_DU1_CDE,
- GP_1_21_FN, FN_DU1_DISP,
- GP_1_20_FN, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
- GP_1_19_FN, FN_DU1_EXVSYNC_DU1_VSYNC,
- GP_1_18_FN, FN_DU1_EXHSYNC_DU1_HSYNC,
- GP_1_17_FN, FN_DU1_DB7_C5,
- GP_1_16_FN, FN_DU1_DB6_C4,
- GP_1_15_FN, FN_DU1_DB5_C3_DATA15,
- GP_1_14_FN, FN_DU1_DB4_C2_DATA14,
- GP_1_13_FN, FN_DU1_DB3_C1_DATA13,
- GP_1_12_FN, FN_DU1_DB2_C0_DATA12,
- GP_1_11_FN, FN_IP1_16,
- GP_1_10_FN, FN_IP1_15,
- GP_1_9_FN, FN_IP1_14,
- GP_1_8_FN, FN_IP1_13,
- GP_1_7_FN, FN_IP1_12,
- GP_1_6_FN, FN_IP1_11,
- GP_1_5_FN, FN_IP1_10,
- GP_1_4_FN, FN_IP1_9,
- GP_1_3_FN, FN_IP1_8,
- GP_1_2_FN, FN_IP1_7,
- GP_1_1_FN, FN_IP1_6,
- GP_1_0_FN, FN_IP1_5, ))
- },
- { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
- GP_2_31_FN, FN_A15,
- GP_2_30_FN, FN_A14,
- GP_2_29_FN, FN_A13,
- GP_2_28_FN, FN_A12,
- GP_2_27_FN, FN_A11,
- GP_2_26_FN, FN_A10,
- GP_2_25_FN, FN_A9,
- GP_2_24_FN, FN_A8,
- GP_2_23_FN, FN_A7,
- GP_2_22_FN, FN_A6,
- GP_2_21_FN, FN_A5,
- GP_2_20_FN, FN_A4,
- GP_2_19_FN, FN_A3,
- GP_2_18_FN, FN_A2,
- GP_2_17_FN, FN_A1,
- GP_2_16_FN, FN_A0,
- GP_2_15_FN, FN_D15,
- GP_2_14_FN, FN_D14,
- GP_2_13_FN, FN_D13,
- GP_2_12_FN, FN_D12,
- GP_2_11_FN, FN_D11,
- GP_2_10_FN, FN_D10,
- GP_2_9_FN, FN_D9,
- GP_2_8_FN, FN_D8,
- GP_2_7_FN, FN_D7,
- GP_2_6_FN, FN_D6,
- GP_2_5_FN, FN_D5,
- GP_2_4_FN, FN_D4,
- GP_2_3_FN, FN_D3,
- GP_2_2_FN, FN_D2,
- GP_2_1_FN, FN_D1,
- GP_2_0_FN, FN_D0 ))
- },
- { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- GP_3_27_FN, FN_CS0_N,
- GP_3_26_FN, FN_IP1_22,
- GP_3_25_FN, FN_IP1_21,
- GP_3_24_FN, FN_IP1_20,
- GP_3_23_FN, FN_IP1_19,
- GP_3_22_FN, FN_IRQ3,
- GP_3_21_FN, FN_IRQ2,
- GP_3_20_FN, FN_IRQ1,
- GP_3_19_FN, FN_IRQ0,
- GP_3_18_FN, FN_EX_WAIT0,
- GP_3_17_FN, FN_WE1_N,
- GP_3_16_FN, FN_WE0_N,
- GP_3_15_FN, FN_RD_WR_N,
- GP_3_14_FN, FN_RD_N,
- GP_3_13_FN, FN_BS_N,
- GP_3_12_FN, FN_EX_CS5_N,
- GP_3_11_FN, FN_EX_CS4_N,
- GP_3_10_FN, FN_EX_CS3_N,
- GP_3_9_FN, FN_EX_CS2_N,
- GP_3_8_FN, FN_EX_CS1_N,
- GP_3_7_FN, FN_EX_CS0_N,
- GP_3_6_FN, FN_CS1_N_A26,
- GP_3_5_FN, FN_IP1_18,
- GP_3_4_FN, FN_IP1_17,
- GP_3_3_FN, FN_A19,
- GP_3_2_FN, FN_A18,
- GP_3_1_FN, FN_A17,
- GP_3_0_FN, FN_A16 ))
- },
- { PINMUX_CFG_REG_VAR("GPSR4", 0xE6060014, 32,
- GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1),
- GROUP(
- /* GP4_31_17 RESERVED */
- GP_4_16_FN, FN_VI0_FIELD,
- GP_4_15_FN, FN_VI0_D11_G3_Y3,
- GP_4_14_FN, FN_VI0_D10_G2_Y2,
- GP_4_13_FN, FN_VI0_D9_G1_Y1,
- GP_4_12_FN, FN_VI0_D8_G0_Y0,
- GP_4_11_FN, FN_VI0_D7_B7_C7,
- GP_4_10_FN, FN_VI0_D6_B6_C6,
- GP_4_9_FN, FN_VI0_D5_B5_C5,
- GP_4_8_FN, FN_VI0_D4_B4_C4,
- GP_4_7_FN, FN_VI0_D3_B3_C3,
- GP_4_6_FN, FN_VI0_D2_B2_C2,
- GP_4_5_FN, FN_VI0_D1_B1_C1,
- GP_4_4_FN, FN_VI0_D0_B0_C0,
- GP_4_3_FN, FN_VI0_VSYNC_N,
- GP_4_2_FN, FN_VI0_HSYNC_N,
- GP_4_1_FN, FN_VI0_CLKENB,
- GP_4_0_FN, FN_VI0_CLK ))
- },
- { PINMUX_CFG_REG_VAR("GPSR5", 0xE6060018, 32,
- GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1),
- GROUP(
- /* GP5_31_17 RESERVED */
- GP_5_16_FN, FN_VI1_FIELD,
- GP_5_15_FN, FN_VI1_D11_G3_Y3,
- GP_5_14_FN, FN_VI1_D10_G2_Y2,
- GP_5_13_FN, FN_VI1_D9_G1_Y1,
- GP_5_12_FN, FN_VI1_D8_G0_Y0,
- GP_5_11_FN, FN_VI1_D7_B7_C7,
- GP_5_10_FN, FN_VI1_D6_B6_C6,
- GP_5_9_FN, FN_VI1_D5_B5_C5,
- GP_5_8_FN, FN_VI1_D4_B4_C4,
- GP_5_7_FN, FN_VI1_D3_B3_C3,
- GP_5_6_FN, FN_VI1_D2_B2_C2,
- GP_5_5_FN, FN_VI1_D1_B1_C1,
- GP_5_4_FN, FN_VI1_D0_B0_C0,
- GP_5_3_FN, FN_VI1_VSYNC_N,
- GP_5_2_FN, FN_VI1_HSYNC_N,
- GP_5_1_FN, FN_VI1_CLKENB,
- GP_5_0_FN, FN_VI1_CLK ))
- },
- { PINMUX_CFG_REG_VAR("GPSR6", 0xE606001C, 32,
- GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1),
- GROUP(
- /* GP6_31_17 RESERVED */
- GP_6_16_FN, FN_IP2_16,
- GP_6_15_FN, FN_IP2_15,
- GP_6_14_FN, FN_IP2_14,
- GP_6_13_FN, FN_IP2_13,
- GP_6_12_FN, FN_IP2_12,
- GP_6_11_FN, FN_IP2_11,
- GP_6_10_FN, FN_IP2_10,
- GP_6_9_FN, FN_IP2_9,
- GP_6_8_FN, FN_IP2_8,
- GP_6_7_FN, FN_IP2_7,
- GP_6_6_FN, FN_IP2_6,
- GP_6_5_FN, FN_IP2_5,
- GP_6_4_FN, FN_IP2_4,
- GP_6_3_FN, FN_IP2_3,
- GP_6_2_FN, FN_IP2_2,
- GP_6_1_FN, FN_IP2_1,
- GP_6_0_FN, FN_IP2_0 ))
- },
- { PINMUX_CFG_REG_VAR("GPSR7", 0xE6060020, 32,
- GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1),
- GROUP(
- /* GP7_31_17 RESERVED */
- GP_7_16_FN, FN_VI3_FIELD,
- GP_7_15_FN, FN_IP3_14,
- GP_7_14_FN, FN_VI3_D10_Y2,
- GP_7_13_FN, FN_IP3_13,
- GP_7_12_FN, FN_IP3_12,
- GP_7_11_FN, FN_IP3_11,
- GP_7_10_FN, FN_IP3_10,
- GP_7_9_FN, FN_IP3_9,
- GP_7_8_FN, FN_IP3_8,
- GP_7_7_FN, FN_IP3_7,
- GP_7_6_FN, FN_IP3_6,
- GP_7_5_FN, FN_IP3_5,
- GP_7_4_FN, FN_IP3_4,
- GP_7_3_FN, FN_IP3_3,
- GP_7_2_FN, FN_IP3_2,
- GP_7_1_FN, FN_IP3_1,
- GP_7_0_FN, FN_IP3_0 ))
- },
- { PINMUX_CFG_REG_VAR("GPSR8", 0xE6060024, 32,
- GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1),
- GROUP(
- /* GP8_31_17 RESERVED */
- GP_8_16_FN, FN_IP4_24,
- GP_8_15_FN, FN_IP4_23,
- GP_8_14_FN, FN_IP4_22,
- GP_8_13_FN, FN_IP4_21,
- GP_8_12_FN, FN_IP4_20_19,
- GP_8_11_FN, FN_IP4_18_17,
- GP_8_10_FN, FN_IP4_16_15,
- GP_8_9_FN, FN_IP4_14_13,
- GP_8_8_FN, FN_IP4_12_11,
- GP_8_7_FN, FN_IP4_10_9,
- GP_8_6_FN, FN_IP4_8_7,
- GP_8_5_FN, FN_IP4_6_5,
- GP_8_4_FN, FN_IP4_4,
- GP_8_3_FN, FN_IP4_3_2,
- GP_8_2_FN, FN_IP4_1,
- GP_8_1_FN, FN_IP4_0,
- GP_8_0_FN, FN_VI4_CLK ))
- },
- { PINMUX_CFG_REG_VAR("GPSR9", 0xE6060028, 32,
- GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1),
- GROUP(
- /* GP9_31_17 RESERVED */
- GP_9_16_FN, FN_VI5_FIELD,
- GP_9_15_FN, FN_VI5_D11_Y3,
- GP_9_14_FN, FN_VI5_D10_Y2,
- GP_9_13_FN, FN_VI5_D9_Y1,
- GP_9_12_FN, FN_IP5_11,
- GP_9_11_FN, FN_IP5_10,
- GP_9_10_FN, FN_IP5_9,
- GP_9_9_FN, FN_IP5_8,
- GP_9_8_FN, FN_IP5_7,
- GP_9_7_FN, FN_IP5_6,
- GP_9_6_FN, FN_IP5_5,
- GP_9_5_FN, FN_IP5_4,
- GP_9_4_FN, FN_IP5_3,
- GP_9_3_FN, FN_IP5_2,
- GP_9_2_FN, FN_IP5_1,
- GP_9_1_FN, FN_IP5_0,
- GP_9_0_FN, FN_VI5_CLK ))
- },
- { PINMUX_CFG_REG("GPSR10", 0xE606002C, 32, 1, GROUP(
- GP_10_31_FN, FN_CAN1_RX,
- GP_10_30_FN, FN_CAN1_TX,
- GP_10_29_FN, FN_CAN_CLK,
- GP_10_28_FN, FN_CAN0_RX,
- GP_10_27_FN, FN_CAN0_TX,
- GP_10_26_FN, FN_SCIF_CLK,
- GP_10_25_FN, FN_IP6_18_17,
- GP_10_24_FN, FN_IP6_16,
- GP_10_23_FN, FN_IP6_15_14,
- GP_10_22_FN, FN_IP6_13_12,
- GP_10_21_FN, FN_IP6_11_10,
- GP_10_20_FN, FN_IP6_9_8,
- GP_10_19_FN, FN_RX1,
- GP_10_18_FN, FN_TX1,
- GP_10_17_FN, FN_RTS1_N,
- GP_10_16_FN, FN_CTS1_N,
- GP_10_15_FN, FN_SCK1,
- GP_10_14_FN, FN_RX0,
- GP_10_13_FN, FN_TX0,
- GP_10_12_FN, FN_RTS0_N,
- GP_10_11_FN, FN_CTS0_N,
- GP_10_10_FN, FN_SCK0,
- GP_10_9_FN, FN_IP6_7,
- GP_10_8_FN, FN_IP6_6,
- GP_10_7_FN, FN_HCTS1_N,
- GP_10_6_FN, FN_IP6_5,
- GP_10_5_FN, FN_IP6_4,
- GP_10_4_FN, FN_IP6_3,
- GP_10_3_FN, FN_IP6_2,
- GP_10_2_FN, FN_HRTS0_N,
- GP_10_1_FN, FN_IP6_1,
- GP_10_0_FN, FN_IP6_0 ))
- },
- { PINMUX_CFG_REG("GPSR11", 0xE6060030, 32, 1, GROUP(
- 0, 0,
- 0, 0,
- GP_11_29_FN, FN_AVS2,
- GP_11_28_FN, FN_AVS1,
- GP_11_27_FN, FN_ADICHS2,
- GP_11_26_FN, FN_ADICHS1,
- GP_11_25_FN, FN_ADICHS0,
- GP_11_24_FN, FN_ADIDATA,
- GP_11_23_FN, FN_ADICS_SAMP,
- GP_11_22_FN, FN_ADICLK,
- GP_11_21_FN, FN_IP7_20,
- GP_11_20_FN, FN_IP7_19,
- GP_11_19_FN, FN_IP7_18,
- GP_11_18_FN, FN_IP7_17,
- GP_11_17_FN, FN_IP7_16,
- GP_11_16_FN, FN_IP7_15_14,
- GP_11_15_FN, FN_IP7_13_12,
- GP_11_14_FN, FN_IP7_11_10,
- GP_11_13_FN, FN_IP7_9_8,
- GP_11_12_FN, FN_SD0_WP,
- GP_11_11_FN, FN_SD0_CD,
- GP_11_10_FN, FN_SD0_DAT3,
- GP_11_9_FN, FN_SD0_DAT2,
- GP_11_8_FN, FN_SD0_DAT1,
- GP_11_7_FN, FN_SD0_DAT0,
- GP_11_6_FN, FN_SD0_CMD,
- GP_11_5_FN, FN_SD0_CLK,
- GP_11_4_FN, FN_IP7_7,
- GP_11_3_FN, FN_IP7_6,
- GP_11_2_FN, FN_IP7_5_4,
- GP_11_1_FN, FN_IP7_3_2,
- GP_11_0_FN, FN_IP7_1_0 ))
- },
- { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060040, 32,
- GROUP(-8,
- 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1, 1, 1),
- GROUP(
- /* IP0_31_24 [8] RESERVED */
- /* IP0_23 [1] */
- FN_DU0_DB7_C5, 0,
- /* IP0_22 [1] */
- FN_DU0_DB6_C4, 0,
- /* IP0_21 [1] */
- FN_DU0_DB5_C3, 0,
- /* IP0_20 [1] */
- FN_DU0_DB4_C2, 0,
- /* IP0_19 [1] */
- FN_DU0_DB3_C1, 0,
- /* IP0_18 [1] */
- FN_DU0_DB2_C0, 0,
- /* IP0_17 [1] */
- FN_DU0_DB1, 0,
- /* IP0_16 [1] */
- FN_DU0_DB0, 0,
- /* IP0_15 [1] */
- FN_DU0_DG7_Y3_DATA15, 0,
- /* IP0_14 [1] */
- FN_DU0_DG6_Y2_DATA14, 0,
- /* IP0_13 [1] */
- FN_DU0_DG5_Y1_DATA13, 0,
- /* IP0_12 [1] */
- FN_DU0_DG4_Y0_DATA12, 0,
- /* IP0_11 [1] */
- FN_DU0_DG3_C7_DATA11, 0,
- /* IP0_10 [1] */
- FN_DU0_DG2_C6_DATA10, 0,
- /* IP0_9 [1] */
- FN_DU0_DG1_DATA9, 0,
- /* IP0_8 [1] */
- FN_DU0_DG0_DATA8, 0,
- /* IP0_7 [1] */
- FN_DU0_DR7_Y9_DATA7, 0,
- /* IP0_6 [1] */
- FN_DU0_DR6_Y8_DATA6, 0,
- /* IP0_5 [1] */
- FN_DU0_DR5_Y7_DATA5, 0,
- /* IP0_4 [1] */
- FN_DU0_DR4_Y6_DATA4, 0,
- /* IP0_3 [1] */
- FN_DU0_DR3_Y5_DATA3, 0,
- /* IP0_2 [1] */
- FN_DU0_DR2_Y4_DATA2, 0,
- /* IP0_1 [1] */
- FN_DU0_DR1_DATA1, 0,
- /* IP0_0 [1] */
- FN_DU0_DR0_DATA0, 0 ))
- },
- { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060044, 32,
- GROUP(-9, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1, 1, 1),
- GROUP(
- /* IP1_31_23 [9] RESERVED */
- /* IP1_22 [1] */
- FN_A25, FN_SSL,
- /* IP1_21 [1] */
- FN_A24, FN_SPCLK,
- /* IP1_20 [1] */
- FN_A23, FN_IO3,
- /* IP1_19 [1] */
- FN_A22, FN_IO2,
- /* IP1_18 [1] */
- FN_A21, FN_MISO_IO1,
- /* IP1_17 [1] */
- FN_A20, FN_MOSI_IO0,
- /* IP1_16 [1] */
- FN_DU1_DG7_Y3_DATA11, 0,
- /* IP1_15 [1] */
- FN_DU1_DG6_Y2_DATA10, 0,
- /* IP1_14 [1] */
- FN_DU1_DG5_Y1_DATA9, 0,
- /* IP1_13 [1] */
- FN_DU1_DG4_Y0_DATA8, 0,
- /* IP1_12 [1] */
- FN_DU1_DG3_C7_DATA7, 0,
- /* IP1_11 [1] */
- FN_DU1_DG2_C6_DATA6, 0,
- /* IP1_10 [1] */
- FN_DU1_DR7_DATA5, 0,
- /* IP1_9 [1] */
- FN_DU1_DR6_DATA4, 0,
- /* IP1_8 [1] */
- FN_DU1_DR5_Y7_DATA3, 0,
- /* IP1_7 [1] */
- FN_DU1_DR4_Y6_DATA2, 0,
- /* IP1_6 [1] */
- FN_DU1_DR3_Y5_DATA1, 0,
- /* IP1_5 [1] */
- FN_DU1_DR2_Y4_DATA0, 0,
- /* IP1_4 [1] */
- FN_DU0_CDE, 0,
- /* IP1_3 [1] */
- FN_DU0_DISP, 0,
- /* IP1_2 [1] */
- FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, 0,
- /* IP1_1 [1] */
- FN_DU0_EXVSYNC_DU0_VSYNC, 0,
- /* IP1_0 [1] */
- FN_DU0_EXHSYNC_DU0_HSYNC, 0 ))
- },
- { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060048, 32,
- GROUP(-15, 1,
- 1, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1, 1, 1),
- GROUP(
- /* IP2_31_17 [15] RESERVED */
- /* IP2_16 [1] */
- FN_VI2_FIELD, FN_AVB_TXD2,
- /* IP2_15 [1] */
- FN_VI2_D11_Y3, FN_AVB_TXD1,
- /* IP2_14 [1] */
- FN_VI2_D10_Y2, FN_AVB_TXD0,
- /* IP2_13 [1] */
- FN_VI2_D9_Y1, FN_AVB_TX_EN,
- /* IP2_12 [1] */
- FN_VI2_D8_Y0, FN_AVB_TXD3,
- /* IP2_11 [1] */
- FN_VI2_D7_C7, FN_AVB_COL,
- /* IP2_10 [1] */
- FN_VI2_D6_C6, FN_AVB_RX_ER,
- /* IP2_9 [1] */
- FN_VI2_D5_C5, FN_AVB_RXD7,
- /* IP2_8 [1] */
- FN_VI2_D4_C4, FN_AVB_RXD6,
- /* IP2_7 [1] */
- FN_VI2_D3_C3, FN_AVB_RXD5,
- /* IP2_6 [1] */
- FN_VI2_D2_C2, FN_AVB_RXD4,
- /* IP2_5 [1] */
- FN_VI2_D1_C1, FN_AVB_RXD3,
- /* IP2_4 [1] */
- FN_VI2_D0_C0, FN_AVB_RXD2,
- /* IP2_3 [1] */
- FN_VI2_VSYNC_N, FN_AVB_RXD1,
- /* IP2_2 [1] */
- FN_VI2_HSYNC_N, FN_AVB_RXD0,
- /* IP2_1 [1] */
- FN_VI2_CLKENB, FN_AVB_RX_DV,
- /* IP2_0 [1] */
- FN_VI2_CLK, FN_AVB_RX_CLK ))
- },
- { PINMUX_CFG_REG_VAR("IPSR3", 0xE606004C, 32,
- GROUP(-17, 1, 1, 1, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1, 1, 1),
- GROUP(
- /* IP3_31_15 [17] RESERVED */
- /* IP3_14 [1] */
- FN_VI3_D11_Y3, FN_AVB_AVTP_MATCH,
- /* IP3_13 [1] */
- FN_VI3_D9_Y1, FN_AVB_GTXREFCLK,
- /* IP3_12 [1] */
- FN_VI3_D8_Y0, FN_AVB_CRS,
- /* IP3_11 [1] */
- FN_VI3_D7_C7, FN_AVB_PHY_INT,
- /* IP3_10 [1] */
- FN_VI3_D6_C6, FN_AVB_MAGIC,
- /* IP3_9 [1] */
- FN_VI3_D5_C5, FN_AVB_LINK,
- /* IP3_8 [1] */
- FN_VI3_D4_C4, FN_AVB_MDIO,
- /* IP3_7 [1] */
- FN_VI3_D3_C3, FN_AVB_MDC,
- /* IP3_6 [1] */
- FN_VI3_D2_C2, FN_AVB_GTX_CLK,
- /* IP3_5 [1] */
- FN_VI3_D1_C1, FN_AVB_TX_ER,
- /* IP3_4 [1] */
- FN_VI3_D0_C0, FN_AVB_TXD7,
- /* IP3_3 [1] */
- FN_VI3_VSYNC_N, FN_AVB_TXD6,
- /* IP3_2 [1] */
- FN_VI3_HSYNC_N, FN_AVB_TXD5,
- /* IP3_1 [1] */
- FN_VI3_CLKENB, FN_AVB_TXD4,
- /* IP3_0 [1] */
- FN_VI3_CLK, FN_AVB_TX_CLK ))
- },
- { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060050, 32,
- GROUP(-7, 1, 1, 1, 1, 2, 2, 2,
- 2, 2, 2, 2, 2, 1, 2, 1, 1),
- GROUP(
- /* IP4_31_25 [7] RESERVED */
- /* IP4_24 [1] */
- FN_VI4_FIELD, FN_VI3_D15_Y7,
- /* IP4_23 [1] */
- FN_VI4_D11_Y3, FN_VI3_D14_Y6,
- /* IP4_22 [1] */
- FN_VI4_D10_Y2, FN_VI3_D13_Y5,
- /* IP4_21 [1] */
- FN_VI4_D9_Y1, FN_VI3_D12_Y4,
- /* IP4_20_19 [2] */
- FN_VI4_D8_Y0, FN_VI0_D23_R7, FN_VI2_D15_Y7, 0,
- /* IP4_18_17 [2] */
- FN_VI4_D7_C7, FN_VI0_D22_R6, FN_VI2_D14_Y6, 0,
- /* IP4_16_15 [2] */
- FN_VI4_D6_C6, FN_VI0_D21_R5, FN_VI2_D13_Y5, 0,
- /* IP4_14_13 [2] */
- FN_VI4_D5_C5, FN_VI0_D20_R4, FN_VI2_D12_Y4, 0,
- /* IP4_12_11 [2] */
- FN_VI4_D4_C4, FN_VI0_D19_R3, FN_VI1_D15_G7_Y7, 0,
- /* IP4_10_9 [2] */
- FN_VI4_D3_C3, FN_VI0_D18_R2, FN_VI1_D14_G6_Y6, 0,
- /* IP4_8_7 [2] */
- FN_VI4_D2_C2, 0, FN_VI0_D17_R1, FN_VI1_D13_G5_Y5,
- /* IP4_6_5 [2] */
- FN_VI4_D1_C1, FN_VI0_D16_R0, FN_VI1_D12_G4_Y4, 0,
- /* IP4_4 [1] */
- FN_VI4_D0_C0, FN_VI0_D15_G7_Y7,
- /* IP4_3_2 [2] */
- FN_VI4_VSYNC_N, FN_VI0_D14_G6_Y6, 0, 0,
- /* IP4_1 [1] */
- FN_VI4_HSYNC_N, FN_VI0_D13_G5_Y5,
- /* IP4_0 [1] */
- FN_VI4_CLKENB, FN_VI0_D12_G4_Y4 ))
- },
- { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060054, 32,
- GROUP(-20, 1, 1, 1, 1,
- 1, 1, 1, 1, 1, 1, 1, 1),
- GROUP(
- /* IP5_31_12 [20] RESERVED */
- /* IP5_11 [1] */
- FN_VI5_D8_Y0, FN_VI1_D23_R7,
- /* IP5_10 [1] */
- FN_VI5_D7_C7, FN_VI1_D22_R6,
- /* IP5_9 [1] */
- FN_VI5_D6_C6, FN_VI1_D21_R5,
- /* IP5_8 [1] */
- FN_VI5_D5_C5, FN_VI1_D20_R4,
- /* IP5_7 [1] */
- FN_VI5_D4_C4, FN_VI1_D19_R3,
- /* IP5_6 [1] */
- FN_VI5_D3_C3, FN_VI1_D18_R2,
- /* IP5_5 [1] */
- FN_VI5_D2_C2, FN_VI1_D17_R1,
- /* IP5_4 [1] */
- FN_VI5_D1_C1, FN_VI1_D16_R0,
- /* IP5_3 [1] */
- FN_VI5_D0_C0, FN_VI1_D15_G7_Y7_B,
- /* IP5_2 [1] */
- FN_VI5_VSYNC_N, FN_VI1_D14_G6_Y6_B,
- /* IP5_1 [1] */
- FN_VI5_HSYNC_N, FN_VI1_D13_G5_Y5_B,
- /* IP5_0 [1] */
- FN_VI5_CLKENB, FN_VI1_D12_G4_Y4_B ))
- },
- { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060058, 32,
- GROUP(-13, 2, 1, 2, 2, 2, 2,
- 1, 1, 1, 1, 1, 1, 1, 1),
- GROUP(
- /* IP6_31_19 [13] RESERVED */
- /* IP6_18_17 [2] */
- FN_DREQ1_N, FN_RX3, 0, 0,
- /* IP6_16 [1] */
- FN_TX3, 0,
- /* IP6_15_14 [2] */
- FN_DACK1, FN_SCK3, 0, 0,
- /* IP6_13_12 [2] */
- FN_DREQ0_N, FN_RX2, 0, 0,
- /* IP6_11_10 [2] */
- FN_DACK0, FN_TX2, 0, 0,
- /* IP6_9_8 [2] */
- FN_DRACK0, FN_SCK2, 0, 0,
- /* IP6_7 [1] */
- FN_MSIOF1_RXD, FN_HRX1,
- /* IP6_6 [1] */
- FN_MSIOF1_TXD, FN_HTX1,
- /* IP6_5 [1] */
- FN_MSIOF1_SYNC, FN_HRTS1_N,
- /* IP6_4 [1] */
- FN_MSIOF1_SCK, FN_HSCK1,
- /* IP6_3 [1] */
- FN_MSIOF0_RXD, FN_HRX0,
- /* IP6_2 [1] */
- FN_MSIOF0_TXD, FN_HTX0,
- /* IP6_1 [1] */
- FN_MSIOF0_SYNC, FN_HCTS0_N,
- /* IP6_0 [1] */
- FN_MSIOF0_SCK, FN_HSCK0 ))
- },
- { PINMUX_CFG_REG_VAR("IPSR7", 0xE606005C, 32,
- GROUP(-11, 1, 1, 1, 1, 1,
- 2, 2, 2, 2,
- 1, 1, 2, 2, 2),
- GROUP(
- /* IP7_31_21 [11] RESERVED */
- /* IP7_20 [1] */
- FN_AUDIO_CLKB, 0,
- /* IP7_19 [1] */
- FN_AUDIO_CLKA, 0,
- /* IP7_18 [1] */
- FN_AUDIO_CLKOUT, 0,
- /* IP7_17 [1] */
- FN_SSI_SDATA4, 0,
- /* IP7_16 [1] */
- FN_SSI_WS4, 0,
- /* IP7_15_14 [2] */
- FN_SSI_SCK4, FN_TPU0TO3, 0, 0,
- /* IP7_13_12 [2] */
- FN_SSI_SDATA3, FN_TPU0TO2, 0, 0,
- /* IP7_11_10 [2] */
- FN_SSI_WS34, FN_TPU0TO1, 0, 0,
- /* IP7_9_8 [2] */
- FN_SSI_SCK34, FN_TPU0TO0, 0, 0,
- /* IP7_7 [1] */
- FN_PWM4, 0,
- /* IP7_6 [1] */
- FN_PWM3, 0,
- /* IP7_5_4 [2] */
- FN_PWM2, FN_TCLK3, FN_FSO_TOE, 0,
- /* IP7_3_2 [2] */
- FN_PWM1, FN_TCLK2, FN_FSO_CFE_1, 0,
- /* IP7_1_0 [2] */
- FN_PWM0, FN_TCLK1, FN_FSO_CFE_0, 0 ))
- },
- { },
- };
- static const struct pinmux_bias_reg pinmux_bias_regs[] = {
- { PINMUX_BIAS_REG("PUPR0", 0xe6060100, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(0, 0), /* DU0_DR0_DATA0 */
- [ 1] = RCAR_GP_PIN(0, 1), /* DU0_DR1_DATA1 */
- [ 2] = RCAR_GP_PIN(0, 2), /* DU0_DR2_Y4_DATA2 */
- [ 3] = RCAR_GP_PIN(0, 3), /* DU0_DR3_Y5_DATA3 */
- [ 4] = RCAR_GP_PIN(0, 4), /* DU0_DR4_Y6_DATA4 */
- [ 5] = RCAR_GP_PIN(0, 5), /* DU0_DR5_Y7_DATA5 */
- [ 6] = RCAR_GP_PIN(0, 6), /* DU0_DR6_Y8_DATA6 */
- [ 7] = RCAR_GP_PIN(0, 7), /* DU0_DR7_Y9_DATA7 */
- [ 8] = RCAR_GP_PIN(0, 8), /* DU0_DG0_DATA8 */
- [ 9] = RCAR_GP_PIN(0, 9), /* DU0_DG1_DATA9 */
- [10] = RCAR_GP_PIN(0, 10), /* DU0_DG2_C6_DATA10 */
- [11] = RCAR_GP_PIN(0, 11), /* DU0_DG3_C7_DATA11 */
- [12] = RCAR_GP_PIN(0, 12), /* DU0_DG4_Y0_DATA12 */
- [13] = RCAR_GP_PIN(0, 13), /* DU0_DG5_Y1_DATA13 */
- [14] = RCAR_GP_PIN(0, 14), /* DU0_DG6_Y2_DATA14 */
- [15] = RCAR_GP_PIN(0, 15), /* DU0_DG7_Y3_DATA15 */
- [16] = RCAR_GP_PIN(0, 16), /* DU0_DB0 */
- [17] = RCAR_GP_PIN(0, 17), /* DU0_DB1 */
- [18] = RCAR_GP_PIN(0, 18), /* DU0_DB2_C0 */
- [19] = RCAR_GP_PIN(0, 19), /* DU0_DB3_C1 */
- [20] = RCAR_GP_PIN(0, 20), /* DU0_DB4_C2 */
- [21] = RCAR_GP_PIN(0, 21), /* DU0_DB5_C3 */
- [22] = RCAR_GP_PIN(0, 22), /* DU0_DB6_C4 */
- [23] = RCAR_GP_PIN(0, 23), /* DU0_DB7_C5 */
- [24] = RCAR_GP_PIN(0, 24), /* DU0_EXHSYNC/DU0_HSYNC */
- [25] = RCAR_GP_PIN(0, 25), /* DU0_EXVSYNC/DU0_VSYNC */
- [26] = RCAR_GP_PIN(0, 26), /* DU0_EXODDF/DU0_ODDF_DISP_CDE */
- [27] = RCAR_GP_PIN(0, 27), /* DU0_DISP */
- [28] = RCAR_GP_PIN(0, 28), /* DU0_CDE */
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR1", 0xe6060104, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(1, 0), /* DU1_DR2_Y4_DATA0 */
- [ 1] = RCAR_GP_PIN(1, 1), /* DU1_DR3_Y5_DATA1 */
- [ 2] = RCAR_GP_PIN(1, 2), /* DU1_DR4_Y6_DATA2 */
- [ 3] = RCAR_GP_PIN(1, 3), /* DU1_DR5_Y7_DATA3 */
- [ 4] = RCAR_GP_PIN(1, 4), /* DU1_DR6_DATA4 */
- [ 5] = RCAR_GP_PIN(1, 5), /* DU1_DR7_DATA5 */
- [ 6] = RCAR_GP_PIN(1, 6), /* DU1_DG2_C6_DATA6 */
- [ 7] = RCAR_GP_PIN(1, 7), /* DU1_DG3_C7_DATA7 */
- [ 8] = RCAR_GP_PIN(1, 8), /* DU1_DG4_Y0_DATA8 */
- [ 9] = RCAR_GP_PIN(1, 9), /* DU1_DG5_Y1_DATA9 */
- [10] = RCAR_GP_PIN(1, 10), /* DU1_DG6_Y2_DATA10 */
- [11] = RCAR_GP_PIN(1, 11), /* DU1_DG7_Y3_DATA11 */
- [12] = RCAR_GP_PIN(1, 12), /* DU1_DB2_C0_DATA12 */
- [13] = RCAR_GP_PIN(1, 13), /* DU1_DB3_C1_DATA13 */
- [14] = RCAR_GP_PIN(1, 14), /* DU1_DB4_C2_DATA14 */
- [15] = RCAR_GP_PIN(1, 15), /* DU1_DB5_C3_DATA15 */
- [16] = RCAR_GP_PIN(1, 16), /* DU1_DB6_C4 */
- [17] = RCAR_GP_PIN(1, 17), /* DU1_DB7_C5 */
- [18] = RCAR_GP_PIN(1, 18), /* DU1_EXHSYNC/DU1_HSYNC */
- [19] = RCAR_GP_PIN(1, 19), /* DU1_EXVSYNC/DU1_VSYNC */
- [20] = RCAR_GP_PIN(1, 20), /* DU1_EXODDF/DU1_ODDF_DISP_CDE */
- [21] = RCAR_GP_PIN(1, 21), /* DU1_DISP */
- [22] = RCAR_GP_PIN(1, 22), /* DU1_CDE */
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR2", 0xe6060108, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(2, 0), /* D0 */
- [ 1] = RCAR_GP_PIN(2, 1), /* D1 */
- [ 2] = RCAR_GP_PIN(2, 2), /* D2 */
- [ 3] = RCAR_GP_PIN(2, 3), /* D3 */
- [ 4] = RCAR_GP_PIN(2, 4), /* D4 */
- [ 5] = RCAR_GP_PIN(2, 5), /* D5 */
- [ 6] = RCAR_GP_PIN(2, 6), /* D6 */
- [ 7] = RCAR_GP_PIN(2, 7), /* D7 */
- [ 8] = RCAR_GP_PIN(2, 8), /* D8 */
- [ 9] = RCAR_GP_PIN(2, 9), /* D9 */
- [10] = RCAR_GP_PIN(2, 10), /* D10 */
- [11] = RCAR_GP_PIN(2, 11), /* D11 */
- [12] = RCAR_GP_PIN(2, 12), /* D12 */
- [13] = RCAR_GP_PIN(2, 13), /* D13 */
- [14] = RCAR_GP_PIN(2, 14), /* D14 */
- [15] = RCAR_GP_PIN(2, 15), /* D15 */
- [16] = RCAR_GP_PIN(2, 16), /* A0 */
- [17] = RCAR_GP_PIN(2, 17), /* A1 */
- [18] = RCAR_GP_PIN(2, 18), /* A2 */
- [19] = RCAR_GP_PIN(2, 19), /* A3 */
- [20] = RCAR_GP_PIN(2, 20), /* A4 */
- [21] = RCAR_GP_PIN(2, 21), /* A5 */
- [22] = RCAR_GP_PIN(2, 22), /* A6 */
- [23] = RCAR_GP_PIN(2, 23), /* A7 */
- [24] = RCAR_GP_PIN(2, 24), /* A8 */
- [25] = RCAR_GP_PIN(2, 25), /* A9 */
- [26] = RCAR_GP_PIN(2, 26), /* A10 */
- [27] = RCAR_GP_PIN(2, 27), /* A11 */
- [28] = RCAR_GP_PIN(2, 28), /* A12 */
- [29] = RCAR_GP_PIN(2, 29), /* A13 */
- [30] = RCAR_GP_PIN(2, 30), /* A14 */
- [31] = RCAR_GP_PIN(2, 31), /* A15 */
- } },
- { PINMUX_BIAS_REG("PUPR3", 0xe606010c, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(3, 0), /* A16 */
- [ 1] = RCAR_GP_PIN(3, 1), /* A17 */
- [ 2] = RCAR_GP_PIN(3, 2), /* A18 */
- [ 3] = RCAR_GP_PIN(3, 3), /* A19 */
- [ 4] = RCAR_GP_PIN(3, 4), /* A20 */
- [ 5] = RCAR_GP_PIN(3, 5), /* A21 */
- [ 6] = RCAR_GP_PIN(3, 6), /* CS1#/A26 */
- [ 7] = RCAR_GP_PIN(3, 7), /* EX_CS0# */
- [ 8] = RCAR_GP_PIN(3, 8), /* EX_CS1# */
- [ 9] = RCAR_GP_PIN(3, 9), /* EX_CS2# */
- [10] = RCAR_GP_PIN(3, 10), /* EX_CS3# */
- [11] = RCAR_GP_PIN(3, 11), /* EX_CS4# */
- [12] = RCAR_GP_PIN(3, 12), /* EX_CS5# */
- [13] = RCAR_GP_PIN(3, 13), /* BS# */
- [14] = RCAR_GP_PIN(3, 14), /* RD# */
- [15] = RCAR_GP_PIN(3, 15), /* RD/WR# */
- [16] = RCAR_GP_PIN(3, 16), /* WE0# */
- [17] = RCAR_GP_PIN(3, 17), /* WE1# */
- [18] = RCAR_GP_PIN(3, 18), /* EX_WAIT0 */
- [19] = RCAR_GP_PIN(3, 19), /* IRQ0 */
- [20] = RCAR_GP_PIN(3, 20), /* IRQ1 */
- [21] = RCAR_GP_PIN(3, 21), /* IRQ2 */
- [22] = RCAR_GP_PIN(3, 22), /* IRQ3 */
- [23] = RCAR_GP_PIN(3, 23), /* A22 */
- [24] = RCAR_GP_PIN(3, 24), /* A23 */
- [25] = RCAR_GP_PIN(3, 25), /* A24 */
- [26] = RCAR_GP_PIN(3, 26), /* A25 */
- [27] = RCAR_GP_PIN(3, 27), /* CS0# */
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR4", 0xe6060110, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(4, 0), /* VI0_CLK */
- [ 1] = RCAR_GP_PIN(4, 1), /* VI0_CLKENB */
- [ 2] = RCAR_GP_PIN(4, 2), /* VI0_HSYNC# */
- [ 3] = RCAR_GP_PIN(4, 3), /* VI0_VSYNC# */
- [ 4] = RCAR_GP_PIN(4, 4), /* VI0_D0_B0_C0 */
- [ 5] = RCAR_GP_PIN(4, 5), /* VI0_D1_B1_C1 */
- [ 6] = RCAR_GP_PIN(4, 6), /* VI0_D2_B2_C2 */
- [ 7] = RCAR_GP_PIN(4, 7), /* VI0_D3_B3_C3 */
- [ 8] = RCAR_GP_PIN(4, 8), /* VI0_D4_B4_C4 */
- [ 9] = RCAR_GP_PIN(4, 9), /* VI0_D5_B5_C5 */
- [10] = RCAR_GP_PIN(4, 10), /* VI0_D6_B6_C6 */
- [11] = RCAR_GP_PIN(4, 11), /* VI0_D7_B7_C7 */
- [12] = RCAR_GP_PIN(4, 12), /* VI0_D8_G0_Y0 */
- [13] = RCAR_GP_PIN(4, 13), /* VI0_D9_G1_Y1 */
- [14] = RCAR_GP_PIN(4, 14), /* VI0_D10_G2_Y2 */
- [15] = RCAR_GP_PIN(4, 15), /* VI0_D11_G3_Y3 */
- [16] = RCAR_GP_PIN(4, 16), /* VI0_FIELD */
- [17] = SH_PFC_PIN_NONE,
- [18] = SH_PFC_PIN_NONE,
- [19] = SH_PFC_PIN_NONE,
- [20] = SH_PFC_PIN_NONE,
- [21] = SH_PFC_PIN_NONE,
- [22] = SH_PFC_PIN_NONE,
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR5", 0xe6060114, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(5, 0), /* VI1_CLK */
- [ 1] = RCAR_GP_PIN(5, 1), /* VI1_CLKENB */
- [ 2] = RCAR_GP_PIN(5, 2), /* VI1_HSYNC# */
- [ 3] = RCAR_GP_PIN(5, 3), /* VI1_VSYNC# */
- [ 4] = RCAR_GP_PIN(5, 4), /* VI1_D0_B0_C0 */
- [ 5] = RCAR_GP_PIN(5, 5), /* VI1_D1_B1_C1 */
- [ 6] = RCAR_GP_PIN(5, 6), /* VI1_D2_B2_C2 */
- [ 7] = RCAR_GP_PIN(5, 7), /* VI1_D3_B3_C3 */
- [ 8] = RCAR_GP_PIN(5, 8), /* VI1_D4_B4_C4 */
- [ 9] = RCAR_GP_PIN(5, 9), /* VI1_D5_B5_C5 */
- [10] = RCAR_GP_PIN(5, 10), /* VI1_D6_B6_C6 */
- [11] = RCAR_GP_PIN(5, 11), /* VI1_D7_B7_C7 */
- [12] = RCAR_GP_PIN(5, 12), /* VI1_D8_G0_Y0 */
- [13] = RCAR_GP_PIN(5, 13), /* VI1_D9_G1_Y1 */
- [14] = RCAR_GP_PIN(5, 14), /* VI1_D10_G2_Y2 */
- [15] = RCAR_GP_PIN(5, 15), /* VI1_D11_G3_Y3 */
- [16] = RCAR_GP_PIN(5, 16), /* VI1_FIELD */
- [17] = SH_PFC_PIN_NONE,
- [18] = SH_PFC_PIN_NONE,
- [19] = SH_PFC_PIN_NONE,
- [20] = SH_PFC_PIN_NONE,
- [21] = SH_PFC_PIN_NONE,
- [22] = SH_PFC_PIN_NONE,
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR6", 0xe6060118, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(6, 0), /* VI2_CLK */
- [ 1] = RCAR_GP_PIN(6, 1), /* VI2_CLKENB */
- [ 2] = RCAR_GP_PIN(6, 2), /* VI2_HSYNC# */
- [ 3] = RCAR_GP_PIN(6, 3), /* VI2_VSYNC# */
- [ 4] = RCAR_GP_PIN(6, 4), /* VI2_D0_C0 */
- [ 5] = RCAR_GP_PIN(6, 5), /* VI2_D1_C1 */
- [ 6] = RCAR_GP_PIN(6, 6), /* VI2_D2_C2 */
- [ 7] = RCAR_GP_PIN(6, 7), /* VI2_D3_C3 */
- [ 8] = RCAR_GP_PIN(6, 8), /* VI2_D4_C4 */
- [ 9] = RCAR_GP_PIN(6, 9), /* VI2_D5_C5 */
- [10] = RCAR_GP_PIN(6, 10), /* VI2_D6_C6 */
- [11] = RCAR_GP_PIN(6, 11), /* VI2_D7_C7 */
- [12] = RCAR_GP_PIN(6, 12), /* VI2_D8_Y0 */
- [13] = RCAR_GP_PIN(6, 13), /* VI2_D9_Y1 */
- [14] = RCAR_GP_PIN(6, 14), /* VI2_D10_Y2 */
- [15] = RCAR_GP_PIN(6, 15), /* VI2_D11_Y3 */
- [16] = RCAR_GP_PIN(6, 16), /* VI2_FIELD */
- [17] = SH_PFC_PIN_NONE,
- [18] = SH_PFC_PIN_NONE,
- [19] = SH_PFC_PIN_NONE,
- [20] = SH_PFC_PIN_NONE,
- [21] = SH_PFC_PIN_NONE,
- [22] = SH_PFC_PIN_NONE,
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR7", 0xe606011c, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(7, 0), /* VI3_CLK */
- [ 1] = RCAR_GP_PIN(7, 1), /* VI3_CLKENB */
- [ 2] = RCAR_GP_PIN(7, 2), /* VI3_HSYNC# */
- [ 3] = RCAR_GP_PIN(7, 3), /* VI3_VSYNC# */
- [ 4] = RCAR_GP_PIN(7, 4), /* VI3_D0_C0 */
- [ 5] = RCAR_GP_PIN(7, 5), /* VI3_D1_C1 */
- [ 6] = RCAR_GP_PIN(7, 6), /* VI3_D2_C2 */
- [ 7] = RCAR_GP_PIN(7, 7), /* VI3_D3_C3 */
- [ 8] = RCAR_GP_PIN(7, 8), /* VI3_D4_C4 */
- [ 9] = RCAR_GP_PIN(7, 9), /* VI3_D5_C5 */
- [10] = RCAR_GP_PIN(7, 10), /* VI3_D6_C6 */
- [11] = RCAR_GP_PIN(7, 11), /* VI3_D7_C7 */
- [12] = RCAR_GP_PIN(7, 12), /* VI3_D8_Y0 */
- [13] = RCAR_GP_PIN(7, 13), /* VI3_D9_Y1 */
- [14] = RCAR_GP_PIN(7, 14), /* VI3_D10_Y2 */
- [15] = RCAR_GP_PIN(7, 15), /* VI3_D11_Y3 */
- [16] = RCAR_GP_PIN(7, 16), /* VI3_FIELD */
- [17] = SH_PFC_PIN_NONE,
- [18] = SH_PFC_PIN_NONE,
- [19] = SH_PFC_PIN_NONE,
- [20] = SH_PFC_PIN_NONE,
- [21] = SH_PFC_PIN_NONE,
- [22] = SH_PFC_PIN_NONE,
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR8", 0xe6060120, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(8, 0), /* VI4_CLK */
- [ 1] = RCAR_GP_PIN(8, 1), /* VI4_CLKENB */
- [ 2] = RCAR_GP_PIN(8, 2), /* VI4_HSYNC# */
- [ 3] = RCAR_GP_PIN(8, 3), /* VI4_VSYNC# */
- [ 4] = RCAR_GP_PIN(8, 4), /* VI4_D0_C0 */
- [ 5] = RCAR_GP_PIN(8, 5), /* VI4_D1_C1 */
- [ 6] = RCAR_GP_PIN(8, 6), /* VI4_D2_C2 */
- [ 7] = RCAR_GP_PIN(8, 7), /* VI4_D3_C3 */
- [ 8] = RCAR_GP_PIN(8, 8), /* VI4_D4_C4 */
- [ 9] = RCAR_GP_PIN(8, 9), /* VI4_D5_C5 */
- [10] = RCAR_GP_PIN(8, 10), /* VI4_D6_C6 */
- [11] = RCAR_GP_PIN(8, 11), /* VI4_D7_C7 */
- [12] = RCAR_GP_PIN(8, 12), /* VI4_D8_Y0 */
- [13] = RCAR_GP_PIN(8, 13), /* VI4_D9_Y1 */
- [14] = RCAR_GP_PIN(8, 14), /* VI4_D10_Y2 */
- [15] = RCAR_GP_PIN(8, 15), /* VI4_D11_Y3 */
- [16] = RCAR_GP_PIN(8, 16), /* VI4_FIELD */
- [17] = SH_PFC_PIN_NONE,
- [18] = SH_PFC_PIN_NONE,
- [19] = SH_PFC_PIN_NONE,
- [20] = SH_PFC_PIN_NONE,
- [21] = SH_PFC_PIN_NONE,
- [22] = SH_PFC_PIN_NONE,
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR9", 0xe6060124, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(9, 0), /* VI5_CLK */
- [ 1] = RCAR_GP_PIN(9, 1), /* VI5_CLKENB */
- [ 2] = RCAR_GP_PIN(9, 2), /* VI5_HSYNC# */
- [ 3] = RCAR_GP_PIN(9, 3), /* VI5_VSYNC# */
- [ 4] = RCAR_GP_PIN(9, 4), /* VI5_D0_C0 */
- [ 5] = RCAR_GP_PIN(9, 5), /* VI5_D1_C1 */
- [ 6] = RCAR_GP_PIN(9, 6), /* VI5_D2_C2 */
- [ 7] = RCAR_GP_PIN(9, 7), /* VI5_D3_C3 */
- [ 8] = RCAR_GP_PIN(9, 8), /* VI5_D4_C4 */
- [ 9] = RCAR_GP_PIN(9, 9), /* VI5_D5_C5 */
- [10] = RCAR_GP_PIN(9, 10), /* VI5_D6_C6 */
- [11] = RCAR_GP_PIN(9, 11), /* VI5_D7_C7 */
- [12] = RCAR_GP_PIN(9, 12), /* VI5_D8_Y0 */
- [13] = RCAR_GP_PIN(9, 13), /* VI5_D9_Y1 */
- [14] = RCAR_GP_PIN(9, 14), /* VI5_D10_Y2 */
- [15] = RCAR_GP_PIN(9, 15), /* VI5_D11_Y3 */
- [16] = RCAR_GP_PIN(9, 16), /* VI5_FIELD */
- [17] = SH_PFC_PIN_NONE,
- [18] = SH_PFC_PIN_NONE,
- [19] = SH_PFC_PIN_NONE,
- [20] = SH_PFC_PIN_NONE,
- [21] = SH_PFC_PIN_NONE,
- [22] = SH_PFC_PIN_NONE,
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR10", 0xe6060128, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(10, 0), /* HSCK0 */
- [ 1] = RCAR_GP_PIN(10, 1), /* HCTS0# */
- [ 2] = RCAR_GP_PIN(10, 2), /* HRTS0# */
- [ 3] = RCAR_GP_PIN(10, 3), /* HTX0 */
- [ 4] = RCAR_GP_PIN(10, 4), /* HRX0 */
- [ 5] = RCAR_GP_PIN(10, 5), /* HSCK1 */
- [ 6] = RCAR_GP_PIN(10, 6), /* HRTS1# */
- [ 7] = RCAR_GP_PIN(10, 7), /* HCTS1# */
- [ 8] = RCAR_GP_PIN(10, 8), /* HTX1 */
- [ 9] = RCAR_GP_PIN(10, 9), /* HRX1 */
- [10] = RCAR_GP_PIN(10, 10), /* SCK0 */
- [11] = RCAR_GP_PIN(10, 11), /* CTS0# */
- [12] = RCAR_GP_PIN(10, 12), /* RTS0# */
- [13] = RCAR_GP_PIN(10, 13), /* TX0 */
- [14] = RCAR_GP_PIN(10, 14), /* RX0 */
- [15] = RCAR_GP_PIN(10, 15), /* SCK1 */
- [16] = RCAR_GP_PIN(10, 16), /* CTS1# */
- [17] = RCAR_GP_PIN(10, 17), /* RTS1# */
- [18] = RCAR_GP_PIN(10, 18), /* TX1 */
- [19] = RCAR_GP_PIN(10, 19), /* RX1 */
- [20] = RCAR_GP_PIN(10, 20), /* SCK2 */
- [21] = RCAR_GP_PIN(10, 21), /* TX2 */
- [22] = RCAR_GP_PIN(10, 22), /* RX2 */
- [23] = RCAR_GP_PIN(10, 23), /* SCK3 */
- [24] = RCAR_GP_PIN(10, 24), /* TX3 */
- [25] = RCAR_GP_PIN(10, 25), /* RX3 */
- [26] = RCAR_GP_PIN(10, 26), /* SCIF_CLK */
- [27] = RCAR_GP_PIN(10, 27), /* CAN0_TX */
- [28] = RCAR_GP_PIN(10, 28), /* CAN0_RX */
- [29] = RCAR_GP_PIN(10, 29), /* CAN_CLK */
- [30] = RCAR_GP_PIN(10, 30), /* CAN1_TX */
- [31] = RCAR_GP_PIN(10, 31), /* CAN1_RX */
- } },
- { PINMUX_BIAS_REG("PUPR11", 0xe606012c, "N/A", 0) {
- [ 0] = RCAR_GP_PIN(11, 0), /* PWM0 */
- [ 1] = RCAR_GP_PIN(11, 1), /* PWM1 */
- [ 2] = RCAR_GP_PIN(11, 2), /* PWM2 */
- [ 3] = RCAR_GP_PIN(11, 3), /* PWM3 */
- [ 4] = RCAR_GP_PIN(11, 4), /* PWM4 */
- [ 5] = RCAR_GP_PIN(11, 5), /* SD0_CLK */
- [ 6] = RCAR_GP_PIN(11, 6), /* SD0_CMD */
- [ 7] = RCAR_GP_PIN(11, 7), /* SD0_DAT0 */
- [ 8] = RCAR_GP_PIN(11, 8), /* SD0_DAT1 */
- [ 9] = RCAR_GP_PIN(11, 9), /* SD0_DAT2 */
- [10] = RCAR_GP_PIN(11, 10), /* SD0_DAT3 */
- [11] = RCAR_GP_PIN(11, 11), /* SD0_CD */
- [12] = RCAR_GP_PIN(11, 12), /* SD0_WP */
- [13] = RCAR_GP_PIN(11, 13), /* SSI_SCK3 */
- [14] = RCAR_GP_PIN(11, 14), /* SSI_WS3 */
- [15] = RCAR_GP_PIN(11, 15), /* SSI_SDATA3 */
- [16] = RCAR_GP_PIN(11, 16), /* SSI_SCK4 */
- [17] = RCAR_GP_PIN(11, 17), /* SSI_WS4 */
- [18] = RCAR_GP_PIN(11, 18), /* SSI_SDATA4 */
- [19] = RCAR_GP_PIN(11, 19), /* AUDIO_CLKOUT */
- [20] = RCAR_GP_PIN(11, 20), /* AUDIO_CLKA */
- [21] = RCAR_GP_PIN(11, 21), /* AUDIO_CLKB */
- [22] = RCAR_GP_PIN(11, 22), /* ADICLK */
- [23] = RCAR_GP_PIN(11, 23), /* ADICS_SAMP */
- [24] = RCAR_GP_PIN(11, 24), /* ADIDATA */
- [25] = RCAR_GP_PIN(11, 25), /* ADICHS0 */
- [26] = RCAR_GP_PIN(11, 26), /* ADICHS1 */
- [27] = RCAR_GP_PIN(11, 27), /* ADICHS2 */
- [28] = RCAR_GP_PIN(11, 28), /* AVS1 */
- [29] = RCAR_GP_PIN(11, 29), /* AVS2 */
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("PUPR12", 0xe6060130, "N/A", 0) {
- /* PUPR12 pull-up pins */
- [ 0] = PIN_DU0_DOTCLKIN, /* DU0_DOTCLKIN */
- [ 1] = PIN_DU0_DOTCLKOUT, /* DU0_DOTCLKOUT */
- [ 2] = PIN_DU1_DOTCLKIN, /* DU1_DOTCLKIN */
- [ 3] = PIN_DU1_DOTCLKOUT, /* DU1_DOTCLKOUT */
- [ 4] = PIN_TRST_N, /* TRST# */
- [ 5] = PIN_TCK, /* TCK */
- [ 6] = PIN_TMS, /* TMS */
- [ 7] = PIN_TDI, /* TDI */
- [ 8] = SH_PFC_PIN_NONE,
- [ 9] = SH_PFC_PIN_NONE,
- [10] = SH_PFC_PIN_NONE,
- [11] = SH_PFC_PIN_NONE,
- [12] = SH_PFC_PIN_NONE,
- [13] = SH_PFC_PIN_NONE,
- [14] = SH_PFC_PIN_NONE,
- [15] = SH_PFC_PIN_NONE,
- [16] = SH_PFC_PIN_NONE,
- [17] = SH_PFC_PIN_NONE,
- [18] = SH_PFC_PIN_NONE,
- [19] = SH_PFC_PIN_NONE,
- [20] = SH_PFC_PIN_NONE,
- [21] = SH_PFC_PIN_NONE,
- [22] = SH_PFC_PIN_NONE,
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { PINMUX_BIAS_REG("N/A", 0, "PUPR12", 0xe6060130) {
- /* PUPR12 pull-down pins */
- [ 0] = SH_PFC_PIN_NONE,
- [ 1] = SH_PFC_PIN_NONE,
- [ 2] = SH_PFC_PIN_NONE,
- [ 3] = SH_PFC_PIN_NONE,
- [ 4] = SH_PFC_PIN_NONE,
- [ 5] = SH_PFC_PIN_NONE,
- [ 6] = SH_PFC_PIN_NONE,
- [ 7] = SH_PFC_PIN_NONE,
- [ 8] = PIN_EDBGREQ, /* EDBGREQ */
- [ 9] = SH_PFC_PIN_NONE,
- [10] = SH_PFC_PIN_NONE,
- [11] = SH_PFC_PIN_NONE,
- [12] = SH_PFC_PIN_NONE,
- [13] = SH_PFC_PIN_NONE,
- [14] = SH_PFC_PIN_NONE,
- [15] = SH_PFC_PIN_NONE,
- [16] = SH_PFC_PIN_NONE,
- [17] = SH_PFC_PIN_NONE,
- [18] = SH_PFC_PIN_NONE,
- [19] = SH_PFC_PIN_NONE,
- [20] = SH_PFC_PIN_NONE,
- [21] = SH_PFC_PIN_NONE,
- [22] = SH_PFC_PIN_NONE,
- [23] = SH_PFC_PIN_NONE,
- [24] = SH_PFC_PIN_NONE,
- [25] = SH_PFC_PIN_NONE,
- [26] = SH_PFC_PIN_NONE,
- [27] = SH_PFC_PIN_NONE,
- [28] = SH_PFC_PIN_NONE,
- [29] = SH_PFC_PIN_NONE,
- [30] = SH_PFC_PIN_NONE,
- [31] = SH_PFC_PIN_NONE,
- } },
- { /* sentinel */ }
- };
- static const struct sh_pfc_soc_operations r8a7792_pfc_ops = {
- .get_bias = rcar_pinmux_get_bias,
- .set_bias = rcar_pinmux_set_bias,
- };
- const struct sh_pfc_soc_info r8a7792_pinmux_info = {
- .name = "r8a77920_pfc",
- .ops = &r8a7792_pfc_ops,
- .unlock_reg = 0xe6060000, /* PMMR */
- .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
- .pins = pinmux_pins,
- .nr_pins = ARRAY_SIZE(pinmux_pins),
- .groups = pinmux_groups,
- .nr_groups = ARRAY_SIZE(pinmux_groups),
- .functions = pinmux_functions,
- .nr_functions = ARRAY_SIZE(pinmux_functions),
- .cfg_regs = pinmux_config_regs,
- .bias_regs = pinmux_bias_regs,
- .pinmux_data = pinmux_data,
- .pinmux_data_size = ARRAY_SIZE(pinmux_data),
- };
|