pfc-r8a7740.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A7740 processor support
  4. *
  5. * Copyright (C) 2011 Renesas Solutions Corp.
  6. * Copyright (C) 2011 Kuninori Morimoto <[email protected]>
  7. */
  8. #include <linux/io.h>
  9. #include <linux/kernel.h>
  10. #include <linux/pinctrl/pinconf-generic.h>
  11. #include "sh_pfc.h"
  12. #define CPU_ALL_PORT(fn, pfx, sfx) \
  13. PORT_10(0, fn, pfx, sfx), PORT_90(0, fn, pfx, sfx), \
  14. PORT_10(100, fn, pfx##10, sfx), PORT_90(100, fn, pfx##1, sfx), \
  15. PORT_10(200, fn, pfx##20, sfx), \
  16. PORT_1(210, fn, pfx##210, sfx), PORT_1(211, fn, pfx##211, sfx)
  17. #define IRQC_PIN_MUX(irq, pin) \
  18. static const unsigned int intc_irq##irq##_pins[] = { \
  19. pin, \
  20. }; \
  21. static const unsigned int intc_irq##irq##_mux[] = { \
  22. IRQ##irq##_MARK, \
  23. }
  24. #define IRQC_PINS_MUX(irq, idx, pin) \
  25. static const unsigned int intc_irq##irq##_##idx##_pins[] = { \
  26. pin, \
  27. }; \
  28. static const unsigned int intc_irq##irq##_##idx##_mux[] = { \
  29. IRQ##irq##_PORT##pin##_MARK, \
  30. }
  31. enum {
  32. PINMUX_RESERVED = 0,
  33. /* PORT0_DATA -> PORT211_DATA */
  34. PINMUX_DATA_BEGIN,
  35. PORT_ALL(DATA),
  36. PINMUX_DATA_END,
  37. /* PORT0_IN -> PORT211_IN */
  38. PINMUX_INPUT_BEGIN,
  39. PORT_ALL(IN),
  40. PINMUX_INPUT_END,
  41. /* PORT0_OUT -> PORT211_OUT */
  42. PINMUX_OUTPUT_BEGIN,
  43. PORT_ALL(OUT),
  44. PINMUX_OUTPUT_END,
  45. PINMUX_FUNCTION_BEGIN,
  46. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT211_FN_IN */
  47. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT211_FN_OUT */
  48. PORT_ALL(FN0), /* PORT0_FN0 -> PORT211_FN0 */
  49. PORT_ALL(FN1), /* PORT0_FN1 -> PORT211_FN1 */
  50. PORT_ALL(FN2), /* PORT0_FN2 -> PORT211_FN2 */
  51. PORT_ALL(FN3), /* PORT0_FN3 -> PORT211_FN3 */
  52. PORT_ALL(FN4), /* PORT0_FN4 -> PORT211_FN4 */
  53. PORT_ALL(FN5), /* PORT0_FN5 -> PORT211_FN5 */
  54. PORT_ALL(FN6), /* PORT0_FN6 -> PORT211_FN6 */
  55. PORT_ALL(FN7), /* PORT0_FN7 -> PORT211_FN7 */
  56. MSEL1CR_31_0, MSEL1CR_31_1,
  57. MSEL1CR_30_0, MSEL1CR_30_1,
  58. MSEL1CR_29_0, MSEL1CR_29_1,
  59. MSEL1CR_28_0, MSEL1CR_28_1,
  60. MSEL1CR_27_0, MSEL1CR_27_1,
  61. MSEL1CR_26_0, MSEL1CR_26_1,
  62. MSEL1CR_16_0, MSEL1CR_16_1,
  63. MSEL1CR_15_0, MSEL1CR_15_1,
  64. MSEL1CR_14_0, MSEL1CR_14_1,
  65. MSEL1CR_13_0, MSEL1CR_13_1,
  66. MSEL1CR_12_0, MSEL1CR_12_1,
  67. MSEL1CR_9_0, MSEL1CR_9_1,
  68. MSEL1CR_7_0, MSEL1CR_7_1,
  69. MSEL1CR_6_0, MSEL1CR_6_1,
  70. MSEL1CR_5_0, MSEL1CR_5_1,
  71. MSEL1CR_4_0, MSEL1CR_4_1,
  72. MSEL1CR_3_0, MSEL1CR_3_1,
  73. MSEL1CR_2_0, MSEL1CR_2_1,
  74. MSEL1CR_0_0, MSEL1CR_0_1,
  75. MSEL3CR_15_0, MSEL3CR_15_1, /* Trace / Debug ? */
  76. MSEL3CR_6_0, MSEL3CR_6_1,
  77. MSEL4CR_19_0, MSEL4CR_19_1,
  78. MSEL4CR_18_0, MSEL4CR_18_1,
  79. MSEL4CR_15_0, MSEL4CR_15_1,
  80. MSEL4CR_10_0, MSEL4CR_10_1,
  81. MSEL4CR_6_0, MSEL4CR_6_1,
  82. MSEL4CR_4_0, MSEL4CR_4_1,
  83. MSEL4CR_1_0, MSEL4CR_1_1,
  84. MSEL5CR_31_0, MSEL5CR_31_1, /* irq/fiq output */
  85. MSEL5CR_30_0, MSEL5CR_30_1,
  86. MSEL5CR_29_0, MSEL5CR_29_1,
  87. MSEL5CR_27_0, MSEL5CR_27_1,
  88. MSEL5CR_25_0, MSEL5CR_25_1,
  89. MSEL5CR_23_0, MSEL5CR_23_1,
  90. MSEL5CR_21_0, MSEL5CR_21_1,
  91. MSEL5CR_19_0, MSEL5CR_19_1,
  92. MSEL5CR_17_0, MSEL5CR_17_1,
  93. MSEL5CR_15_0, MSEL5CR_15_1,
  94. MSEL5CR_14_0, MSEL5CR_14_1,
  95. MSEL5CR_13_0, MSEL5CR_13_1,
  96. MSEL5CR_12_0, MSEL5CR_12_1,
  97. MSEL5CR_11_0, MSEL5CR_11_1,
  98. MSEL5CR_10_0, MSEL5CR_10_1,
  99. MSEL5CR_8_0, MSEL5CR_8_1,
  100. MSEL5CR_7_0, MSEL5CR_7_1,
  101. MSEL5CR_6_0, MSEL5CR_6_1,
  102. MSEL5CR_5_0, MSEL5CR_5_1,
  103. MSEL5CR_4_0, MSEL5CR_4_1,
  104. MSEL5CR_3_0, MSEL5CR_3_1,
  105. MSEL5CR_2_0, MSEL5CR_2_1,
  106. MSEL5CR_0_0, MSEL5CR_0_1,
  107. PINMUX_FUNCTION_END,
  108. PINMUX_MARK_BEGIN,
  109. /* IRQ */
  110. IRQ0_PORT2_MARK, IRQ0_PORT13_MARK,
  111. IRQ1_MARK,
  112. IRQ2_PORT11_MARK, IRQ2_PORT12_MARK,
  113. IRQ3_PORT10_MARK, IRQ3_PORT14_MARK,
  114. IRQ4_PORT15_MARK, IRQ4_PORT172_MARK,
  115. IRQ5_PORT0_MARK, IRQ5_PORT1_MARK,
  116. IRQ6_PORT121_MARK, IRQ6_PORT173_MARK,
  117. IRQ7_PORT120_MARK, IRQ7_PORT209_MARK,
  118. IRQ8_MARK,
  119. IRQ9_PORT118_MARK, IRQ9_PORT210_MARK,
  120. IRQ10_MARK,
  121. IRQ11_MARK,
  122. IRQ12_PORT42_MARK, IRQ12_PORT97_MARK,
  123. IRQ13_PORT64_MARK, IRQ13_PORT98_MARK,
  124. IRQ14_PORT63_MARK, IRQ14_PORT99_MARK,
  125. IRQ15_PORT62_MARK, IRQ15_PORT100_MARK,
  126. IRQ16_PORT68_MARK, IRQ16_PORT211_MARK,
  127. IRQ17_MARK,
  128. IRQ18_MARK,
  129. IRQ19_MARK,
  130. IRQ20_MARK,
  131. IRQ21_MARK,
  132. IRQ22_MARK,
  133. IRQ23_MARK,
  134. IRQ24_MARK,
  135. IRQ25_MARK,
  136. IRQ26_PORT58_MARK, IRQ26_PORT81_MARK,
  137. IRQ27_PORT57_MARK, IRQ27_PORT168_MARK,
  138. IRQ28_PORT56_MARK, IRQ28_PORT169_MARK,
  139. IRQ29_PORT50_MARK, IRQ29_PORT170_MARK,
  140. IRQ30_PORT49_MARK, IRQ30_PORT171_MARK,
  141. IRQ31_PORT41_MARK, IRQ31_PORT167_MARK,
  142. /* Function */
  143. /* DBGT */
  144. DBGMDT2_MARK, DBGMDT1_MARK, DBGMDT0_MARK,
  145. DBGMD10_MARK, DBGMD11_MARK, DBGMD20_MARK,
  146. DBGMD21_MARK,
  147. /* FSI-A */
  148. FSIAISLD_PORT0_MARK, /* FSIAISLD Port 0/5 */
  149. FSIAISLD_PORT5_MARK,
  150. FSIASPDIF_PORT9_MARK, /* FSIASPDIF Port 9/18 */
  151. FSIASPDIF_PORT18_MARK,
  152. FSIAOSLD1_MARK, FSIAOSLD2_MARK, FSIAOLR_MARK,
  153. FSIAOBT_MARK, FSIAOSLD_MARK, FSIAOMC_MARK,
  154. FSIACK_MARK, FSIAILR_MARK, FSIAIBT_MARK,
  155. /* FSI-B */
  156. FSIBCK_MARK,
  157. /* FMSI */
  158. FMSISLD_PORT1_MARK, /* FMSISLD Port 1/6 */
  159. FMSISLD_PORT6_MARK,
  160. FMSIILR_MARK, FMSIIBT_MARK, FMSIOLR_MARK, FMSIOBT_MARK,
  161. FMSICK_MARK, FMSOILR_MARK, FMSOIBT_MARK, FMSOOLR_MARK,
  162. FMSOOBT_MARK, FMSOSLD_MARK, FMSOCK_MARK,
  163. /* SCIFA0 */
  164. SCIFA0_SCK_MARK, SCIFA0_CTS_MARK, SCIFA0_RTS_MARK,
  165. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  166. /* SCIFA1 */
  167. SCIFA1_CTS_MARK, SCIFA1_SCK_MARK, SCIFA1_RXD_MARK,
  168. SCIFA1_TXD_MARK, SCIFA1_RTS_MARK,
  169. /* SCIFA2 */
  170. SCIFA2_SCK_PORT22_MARK, /* SCIFA2_SCK Port 22/199 */
  171. SCIFA2_SCK_PORT199_MARK,
  172. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  173. SCIFA2_CTS_MARK, SCIFA2_RTS_MARK,
  174. /* SCIFA3 */
  175. SCIFA3_RTS_PORT105_MARK, /* MSEL5CR_8_0 */
  176. SCIFA3_SCK_PORT116_MARK,
  177. SCIFA3_CTS_PORT117_MARK,
  178. SCIFA3_RXD_PORT174_MARK,
  179. SCIFA3_TXD_PORT175_MARK,
  180. SCIFA3_RTS_PORT161_MARK, /* MSEL5CR_8_1 */
  181. SCIFA3_SCK_PORT158_MARK,
  182. SCIFA3_CTS_PORT162_MARK,
  183. SCIFA3_RXD_PORT159_MARK,
  184. SCIFA3_TXD_PORT160_MARK,
  185. /* SCIFA4 */
  186. SCIFA4_RXD_PORT12_MARK, /* MSEL5CR[12:11] = 00 */
  187. SCIFA4_TXD_PORT13_MARK,
  188. SCIFA4_RXD_PORT204_MARK, /* MSEL5CR[12:11] = 01 */
  189. SCIFA4_TXD_PORT203_MARK,
  190. SCIFA4_RXD_PORT94_MARK, /* MSEL5CR[12:11] = 10 */
  191. SCIFA4_TXD_PORT93_MARK,
  192. SCIFA4_SCK_PORT21_MARK, /* SCIFA4_SCK Port 21/205 */
  193. SCIFA4_SCK_PORT205_MARK,
  194. /* SCIFA5 */
  195. SCIFA5_TXD_PORT20_MARK, /* MSEL5CR[15:14] = 00 */
  196. SCIFA5_RXD_PORT10_MARK,
  197. SCIFA5_RXD_PORT207_MARK, /* MSEL5CR[15:14] = 01 */
  198. SCIFA5_TXD_PORT208_MARK,
  199. SCIFA5_TXD_PORT91_MARK, /* MSEL5CR[15:14] = 10 */
  200. SCIFA5_RXD_PORT92_MARK,
  201. SCIFA5_SCK_PORT23_MARK, /* SCIFA5_SCK Port 23/206 */
  202. SCIFA5_SCK_PORT206_MARK,
  203. /* SCIFA6 */
  204. SCIFA6_SCK_MARK, SCIFA6_RXD_MARK, SCIFA6_TXD_MARK,
  205. /* SCIFA7 */
  206. SCIFA7_TXD_MARK, SCIFA7_RXD_MARK,
  207. /* SCIFB */
  208. SCIFB_SCK_PORT190_MARK, /* MSEL5CR_17_0 */
  209. SCIFB_RXD_PORT191_MARK,
  210. SCIFB_TXD_PORT192_MARK,
  211. SCIFB_RTS_PORT186_MARK,
  212. SCIFB_CTS_PORT187_MARK,
  213. SCIFB_SCK_PORT2_MARK, /* MSEL5CR_17_1 */
  214. SCIFB_RXD_PORT3_MARK,
  215. SCIFB_TXD_PORT4_MARK,
  216. SCIFB_RTS_PORT172_MARK,
  217. SCIFB_CTS_PORT173_MARK,
  218. /* LCD0 */
  219. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  220. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  221. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  222. LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
  223. LCD0_D16_MARK, LCD0_D17_MARK,
  224. LCD0_DON_MARK, LCD0_VCPWC_MARK, LCD0_VEPWC_MARK,
  225. LCD0_DCK_MARK, LCD0_VSYN_MARK, /* for RGB */
  226. LCD0_HSYN_MARK, LCD0_DISP_MARK, /* for RGB */
  227. LCD0_WR_MARK, LCD0_RD_MARK, /* for SYS */
  228. LCD0_CS_MARK, LCD0_RS_MARK, /* for SYS */
  229. LCD0_D21_PORT158_MARK, LCD0_D23_PORT159_MARK, /* MSEL5CR_6_1 */
  230. LCD0_D22_PORT160_MARK, LCD0_D20_PORT161_MARK,
  231. LCD0_D19_PORT162_MARK, LCD0_D18_PORT163_MARK,
  232. LCD0_LCLK_PORT165_MARK,
  233. LCD0_D18_PORT40_MARK, LCD0_D22_PORT0_MARK, /* MSEL5CR_6_0 */
  234. LCD0_D23_PORT1_MARK, LCD0_D21_PORT2_MARK,
  235. LCD0_D20_PORT3_MARK, LCD0_D19_PORT4_MARK,
  236. LCD0_LCLK_PORT102_MARK,
  237. /* LCD1 */
  238. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  239. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  240. LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
  241. LCD1_D12_MARK, LCD1_D13_MARK, LCD1_D14_MARK, LCD1_D15_MARK,
  242. LCD1_D16_MARK, LCD1_D17_MARK, LCD1_D18_MARK, LCD1_D19_MARK,
  243. LCD1_D20_MARK, LCD1_D21_MARK, LCD1_D22_MARK, LCD1_D23_MARK,
  244. LCD1_DON_MARK, LCD1_VCPWC_MARK,
  245. LCD1_LCLK_MARK, LCD1_VEPWC_MARK,
  246. LCD1_DCK_MARK, LCD1_VSYN_MARK, /* for RGB */
  247. LCD1_HSYN_MARK, LCD1_DISP_MARK, /* for RGB */
  248. LCD1_RS_MARK, LCD1_CS_MARK, /* for SYS */
  249. LCD1_RD_MARK, LCD1_WR_MARK, /* for SYS */
  250. /* RSPI */
  251. RSPI_SSL0_A_MARK, RSPI_SSL1_A_MARK, RSPI_SSL2_A_MARK,
  252. RSPI_SSL3_A_MARK, RSPI_CK_A_MARK, RSPI_MOSI_A_MARK,
  253. RSPI_MISO_A_MARK,
  254. /* VIO CKO */
  255. VIO_CKO1_MARK, /* needs fixup */
  256. VIO_CKO2_MARK,
  257. VIO_CKO_1_MARK,
  258. VIO_CKO_MARK,
  259. /* VIO0 */
  260. VIO0_D0_MARK, VIO0_D1_MARK, VIO0_D2_MARK, VIO0_D3_MARK,
  261. VIO0_D4_MARK, VIO0_D5_MARK, VIO0_D6_MARK, VIO0_D7_MARK,
  262. VIO0_D8_MARK, VIO0_D9_MARK, VIO0_D10_MARK, VIO0_D11_MARK,
  263. VIO0_D12_MARK, VIO0_VD_MARK, VIO0_HD_MARK, VIO0_CLK_MARK,
  264. VIO0_FIELD_MARK,
  265. VIO0_D13_PORT26_MARK, /* MSEL5CR_27_0 */
  266. VIO0_D14_PORT25_MARK,
  267. VIO0_D15_PORT24_MARK,
  268. VIO0_D13_PORT22_MARK, /* MSEL5CR_27_1 */
  269. VIO0_D14_PORT95_MARK,
  270. VIO0_D15_PORT96_MARK,
  271. /* VIO1 */
  272. VIO1_D0_MARK, VIO1_D1_MARK, VIO1_D2_MARK, VIO1_D3_MARK,
  273. VIO1_D4_MARK, VIO1_D5_MARK, VIO1_D6_MARK, VIO1_D7_MARK,
  274. VIO1_VD_MARK, VIO1_HD_MARK, VIO1_CLK_MARK, VIO1_FIELD_MARK,
  275. /* TPU0 */
  276. TPU0TO0_MARK, TPU0TO1_MARK, TPU0TO3_MARK,
  277. TPU0TO2_PORT66_MARK, /* TPU0TO2 Port 66/202 */
  278. TPU0TO2_PORT202_MARK,
  279. /* SSP1 0 */
  280. STP0_IPD0_MARK, STP0_IPD1_MARK, STP0_IPD2_MARK, STP0_IPD3_MARK,
  281. STP0_IPD4_MARK, STP0_IPD5_MARK, STP0_IPD6_MARK, STP0_IPD7_MARK,
  282. STP0_IPEN_MARK, STP0_IPCLK_MARK, STP0_IPSYNC_MARK,
  283. /* SSP1 1 */
  284. STP1_IPD1_MARK, STP1_IPD2_MARK, STP1_IPD3_MARK, STP1_IPD4_MARK,
  285. STP1_IPD5_MARK, STP1_IPD6_MARK, STP1_IPD7_MARK, STP1_IPCLK_MARK,
  286. STP1_IPSYNC_MARK,
  287. STP1_IPD0_PORT186_MARK, /* MSEL5CR_23_0 */
  288. STP1_IPEN_PORT187_MARK,
  289. STP1_IPD0_PORT194_MARK, /* MSEL5CR_23_1 */
  290. STP1_IPEN_PORT193_MARK,
  291. /* SIM */
  292. SIM_RST_MARK, SIM_CLK_MARK,
  293. SIM_D_PORT22_MARK, /* SIM_D Port 22/199 */
  294. SIM_D_PORT199_MARK,
  295. /* SDHI0 */
  296. SDHI0_D0_MARK, SDHI0_D1_MARK, SDHI0_D2_MARK, SDHI0_D3_MARK,
  297. SDHI0_CD_MARK, SDHI0_WP_MARK, SDHI0_CMD_MARK, SDHI0_CLK_MARK,
  298. /* SDHI1 */
  299. SDHI1_D0_MARK, SDHI1_D1_MARK, SDHI1_D2_MARK, SDHI1_D3_MARK,
  300. SDHI1_CD_MARK, SDHI1_WP_MARK, SDHI1_CMD_MARK, SDHI1_CLK_MARK,
  301. /* SDHI2 */
  302. SDHI2_D0_MARK, SDHI2_D1_MARK, SDHI2_D2_MARK, SDHI2_D3_MARK,
  303. SDHI2_CLK_MARK, SDHI2_CMD_MARK,
  304. SDHI2_CD_PORT24_MARK, /* MSEL5CR_19_0 */
  305. SDHI2_WP_PORT25_MARK,
  306. SDHI2_WP_PORT177_MARK, /* MSEL5CR_19_1 */
  307. SDHI2_CD_PORT202_MARK,
  308. /* MSIOF2 */
  309. MSIOF2_TXD_MARK, MSIOF2_RXD_MARK, MSIOF2_TSCK_MARK,
  310. MSIOF2_SS2_MARK, MSIOF2_TSYNC_MARK, MSIOF2_SS1_MARK,
  311. MSIOF2_MCK1_MARK, MSIOF2_MCK0_MARK, MSIOF2_RSYNC_MARK,
  312. MSIOF2_RSCK_MARK,
  313. /* KEYSC */
  314. KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK, KEYIN7_MARK,
  315. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK,
  316. KEYOUT4_MARK, KEYOUT5_MARK, KEYOUT6_MARK, KEYOUT7_MARK,
  317. KEYIN0_PORT43_MARK, /* MSEL4CR_18_0 */
  318. KEYIN1_PORT44_MARK,
  319. KEYIN2_PORT45_MARK,
  320. KEYIN3_PORT46_MARK,
  321. KEYIN0_PORT58_MARK, /* MSEL4CR_18_1 */
  322. KEYIN1_PORT57_MARK,
  323. KEYIN2_PORT56_MARK,
  324. KEYIN3_PORT55_MARK,
  325. /* VOU */
  326. DV_D0_MARK, DV_D1_MARK, DV_D2_MARK, DV_D3_MARK,
  327. DV_D4_MARK, DV_D5_MARK, DV_D6_MARK, DV_D7_MARK,
  328. DV_D8_MARK, DV_D9_MARK, DV_D10_MARK, DV_D11_MARK,
  329. DV_D12_MARK, DV_D13_MARK, DV_D14_MARK, DV_D15_MARK,
  330. DV_CLK_MARK, DV_VSYNC_MARK, DV_HSYNC_MARK,
  331. /* MEMC */
  332. MEMC_AD0_MARK, MEMC_AD1_MARK, MEMC_AD2_MARK, MEMC_AD3_MARK,
  333. MEMC_AD4_MARK, MEMC_AD5_MARK, MEMC_AD6_MARK, MEMC_AD7_MARK,
  334. MEMC_AD8_MARK, MEMC_AD9_MARK, MEMC_AD10_MARK, MEMC_AD11_MARK,
  335. MEMC_AD12_MARK, MEMC_AD13_MARK, MEMC_AD14_MARK, MEMC_AD15_MARK,
  336. MEMC_CS0_MARK, MEMC_INT_MARK, MEMC_NWE_MARK, MEMC_NOE_MARK,
  337. MEMC_CS1_MARK, /* MSEL4CR_6_0 */
  338. MEMC_ADV_MARK,
  339. MEMC_WAIT_MARK,
  340. MEMC_BUSCLK_MARK,
  341. MEMC_A1_MARK, /* MSEL4CR_6_1 */
  342. MEMC_DREQ0_MARK,
  343. MEMC_DREQ1_MARK,
  344. MEMC_A0_MARK,
  345. /* MMC */
  346. MMC0_D0_PORT68_MARK, MMC0_D1_PORT69_MARK, MMC0_D2_PORT70_MARK,
  347. MMC0_D3_PORT71_MARK, MMC0_D4_PORT72_MARK, MMC0_D5_PORT73_MARK,
  348. MMC0_D6_PORT74_MARK, MMC0_D7_PORT75_MARK, MMC0_CLK_PORT66_MARK,
  349. MMC0_CMD_PORT67_MARK, /* MSEL4CR_15_0 */
  350. MMC1_D0_PORT149_MARK, MMC1_D1_PORT148_MARK, MMC1_D2_PORT147_MARK,
  351. MMC1_D3_PORT146_MARK, MMC1_D4_PORT145_MARK, MMC1_D5_PORT144_MARK,
  352. MMC1_D6_PORT143_MARK, MMC1_D7_PORT142_MARK, MMC1_CLK_PORT103_MARK,
  353. MMC1_CMD_PORT104_MARK, /* MSEL4CR_15_1 */
  354. /* MSIOF0 */
  355. MSIOF0_SS1_MARK, MSIOF0_SS2_MARK, MSIOF0_RXD_MARK,
  356. MSIOF0_TXD_MARK, MSIOF0_MCK0_MARK, MSIOF0_MCK1_MARK,
  357. MSIOF0_RSYNC_MARK, MSIOF0_RSCK_MARK, MSIOF0_TSCK_MARK,
  358. MSIOF0_TSYNC_MARK,
  359. /* MSIOF1 */
  360. MSIOF1_RSCK_MARK, MSIOF1_RSYNC_MARK,
  361. MSIOF1_MCK0_MARK, MSIOF1_MCK1_MARK,
  362. MSIOF1_SS2_PORT116_MARK, MSIOF1_SS1_PORT117_MARK,
  363. MSIOF1_RXD_PORT118_MARK, MSIOF1_TXD_PORT119_MARK,
  364. MSIOF1_TSYNC_PORT120_MARK,
  365. MSIOF1_TSCK_PORT121_MARK, /* MSEL4CR_10_0 */
  366. MSIOF1_SS1_PORT67_MARK, MSIOF1_TSCK_PORT72_MARK,
  367. MSIOF1_TSYNC_PORT73_MARK, MSIOF1_TXD_PORT74_MARK,
  368. MSIOF1_RXD_PORT75_MARK,
  369. MSIOF1_SS2_PORT202_MARK, /* MSEL4CR_10_1 */
  370. /* GPIO */
  371. GPO0_MARK, GPI0_MARK, GPO1_MARK, GPI1_MARK,
  372. /* USB0 */
  373. USB0_OCI_MARK, USB0_PPON_MARK, VBUS_MARK,
  374. /* USB1 */
  375. USB1_OCI_MARK, USB1_PPON_MARK,
  376. /* BBIF1 */
  377. BBIF1_RXD_MARK, BBIF1_TXD_MARK, BBIF1_TSYNC_MARK,
  378. BBIF1_TSCK_MARK, BBIF1_RSCK_MARK, BBIF1_RSYNC_MARK,
  379. BBIF1_FLOW_MARK, BBIF1_RX_FLOW_N_MARK,
  380. /* BBIF2 */
  381. BBIF2_TXD2_PORT5_MARK, /* MSEL5CR_0_0 */
  382. BBIF2_RXD2_PORT60_MARK,
  383. BBIF2_TSYNC2_PORT6_MARK,
  384. BBIF2_TSCK2_PORT59_MARK,
  385. BBIF2_RXD2_PORT90_MARK, /* MSEL5CR_0_1 */
  386. BBIF2_TXD2_PORT183_MARK,
  387. BBIF2_TSCK2_PORT89_MARK,
  388. BBIF2_TSYNC2_PORT184_MARK,
  389. /* BSC / FLCTL / PCMCIA */
  390. CS0_MARK, CS2_MARK, CS4_MARK,
  391. CS5B_MARK, CS6A_MARK,
  392. CS5A_PORT105_MARK, /* CS5A PORT 19/105 */
  393. CS5A_PORT19_MARK,
  394. IOIS16_MARK, /* ? */
  395. A0_MARK, A1_MARK, A2_MARK, A3_MARK,
  396. A4_FOE_MARK, /* share with FLCTL */
  397. A5_FCDE_MARK, /* share with FLCTL */
  398. A6_MARK, A7_MARK, A8_MARK, A9_MARK,
  399. A10_MARK, A11_MARK, A12_MARK, A13_MARK,
  400. A14_MARK, A15_MARK, A16_MARK, A17_MARK,
  401. A18_MARK, A19_MARK, A20_MARK, A21_MARK,
  402. A22_MARK, A23_MARK, A24_MARK, A25_MARK,
  403. A26_MARK,
  404. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, /* share with FLCTL */
  405. D3_NAF3_MARK, D4_NAF4_MARK, D5_NAF5_MARK, /* share with FLCTL */
  406. D6_NAF6_MARK, D7_NAF7_MARK, D8_NAF8_MARK, /* share with FLCTL */
  407. D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK, /* share with FLCTL */
  408. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, /* share with FLCTL */
  409. D15_NAF15_MARK, /* share with FLCTL */
  410. D16_MARK, D17_MARK, D18_MARK, D19_MARK,
  411. D20_MARK, D21_MARK, D22_MARK, D23_MARK,
  412. D24_MARK, D25_MARK, D26_MARK, D27_MARK,
  413. D28_MARK, D29_MARK, D30_MARK, D31_MARK,
  414. WE0_FWE_MARK, /* share with FLCTL */
  415. WE1_MARK,
  416. WE2_ICIORD_MARK, /* share with PCMCIA */
  417. WE3_ICIOWR_MARK, /* share with PCMCIA */
  418. CKO_MARK, BS_MARK, RDWR_MARK,
  419. RD_FSC_MARK, /* share with FLCTL */
  420. WAIT_PORT177_MARK, /* WAIT Port 90/177 */
  421. WAIT_PORT90_MARK,
  422. FCE0_MARK, FCE1_MARK, FRB_MARK, /* FLCTL */
  423. /* IRDA */
  424. IRDA_FIRSEL_MARK, IRDA_IN_MARK, IRDA_OUT_MARK,
  425. /* ATAPI */
  426. IDE_D0_MARK, IDE_D1_MARK, IDE_D2_MARK, IDE_D3_MARK,
  427. IDE_D4_MARK, IDE_D5_MARK, IDE_D6_MARK, IDE_D7_MARK,
  428. IDE_D8_MARK, IDE_D9_MARK, IDE_D10_MARK, IDE_D11_MARK,
  429. IDE_D12_MARK, IDE_D13_MARK, IDE_D14_MARK, IDE_D15_MARK,
  430. IDE_A0_MARK, IDE_A1_MARK, IDE_A2_MARK, IDE_CS0_MARK,
  431. IDE_CS1_MARK, IDE_IOWR_MARK, IDE_IORD_MARK, IDE_IORDY_MARK,
  432. IDE_INT_MARK, IDE_RST_MARK, IDE_DIRECTION_MARK,
  433. IDE_EXBUF_ENB_MARK, IDE_IODACK_MARK, IDE_IODREQ_MARK,
  434. /* RMII */
  435. RMII_CRS_DV_MARK, RMII_RX_ER_MARK, RMII_RXD0_MARK,
  436. RMII_RXD1_MARK, RMII_TX_EN_MARK, RMII_TXD0_MARK,
  437. RMII_MDC_MARK, RMII_TXD1_MARK, RMII_MDIO_MARK,
  438. RMII_REF50CK_MARK, /* for RMII */
  439. RMII_REF125CK_MARK, /* for GMII */
  440. /* GEther */
  441. ET_TX_CLK_MARK, ET_TX_EN_MARK, ET_ETXD0_MARK, ET_ETXD1_MARK,
  442. ET_ETXD2_MARK, ET_ETXD3_MARK,
  443. ET_ETXD4_MARK, ET_ETXD5_MARK, /* for GEther */
  444. ET_ETXD6_MARK, ET_ETXD7_MARK, /* for GEther */
  445. ET_COL_MARK, ET_TX_ER_MARK, ET_RX_CLK_MARK, ET_RX_DV_MARK,
  446. ET_ERXD0_MARK, ET_ERXD1_MARK, ET_ERXD2_MARK, ET_ERXD3_MARK,
  447. ET_ERXD4_MARK, ET_ERXD5_MARK, /* for GEther */
  448. ET_ERXD6_MARK, ET_ERXD7_MARK, /* for GEther */
  449. ET_RX_ER_MARK, ET_CRS_MARK, ET_MDC_MARK, ET_MDIO_MARK,
  450. ET_LINK_MARK, ET_PHY_INT_MARK, ET_WOL_MARK, ET_GTX_CLK_MARK,
  451. /* DMA0 */
  452. DREQ0_MARK, DACK0_MARK,
  453. /* DMA1 */
  454. DREQ1_MARK, DACK1_MARK,
  455. /* SYSC */
  456. RESETOUTS_MARK, RESETP_PULLUP_MARK, RESETP_PLAIN_MARK,
  457. /* IRREM */
  458. IROUT_MARK,
  459. /* SDENC */
  460. SDENC_CPG_MARK, SDENC_DV_CLKI_MARK,
  461. /* HDMI */
  462. HDMI_HPD_MARK, HDMI_CEC_MARK,
  463. /* DEBUG */
  464. EDEBGREQ_PULLUP_MARK, /* for JTAG */
  465. EDEBGREQ_PULLDOWN_MARK,
  466. TRACEAUD_FROM_VIO_MARK, /* for TRACE/AUD */
  467. TRACEAUD_FROM_LCDC0_MARK,
  468. TRACEAUD_FROM_MEMC_MARK,
  469. PINMUX_MARK_END,
  470. };
  471. static const u16 pinmux_data[] = {
  472. PINMUX_DATA_ALL(),
  473. /* Port0 */
  474. PINMUX_DATA(DBGMDT2_MARK, PORT0_FN1),
  475. PINMUX_DATA(FSIAISLD_PORT0_MARK, PORT0_FN2, MSEL5CR_3_0),
  476. PINMUX_DATA(FSIAOSLD1_MARK, PORT0_FN3),
  477. PINMUX_DATA(LCD0_D22_PORT0_MARK, PORT0_FN4, MSEL5CR_6_0),
  478. PINMUX_DATA(SCIFA7_RXD_MARK, PORT0_FN6),
  479. PINMUX_DATA(LCD1_D4_MARK, PORT0_FN7),
  480. PINMUX_DATA(IRQ5_PORT0_MARK, PORT0_FN0, MSEL1CR_5_0),
  481. /* Port1 */
  482. PINMUX_DATA(DBGMDT1_MARK, PORT1_FN1),
  483. PINMUX_DATA(FMSISLD_PORT1_MARK, PORT1_FN2, MSEL5CR_5_0),
  484. PINMUX_DATA(FSIAOSLD2_MARK, PORT1_FN3),
  485. PINMUX_DATA(LCD0_D23_PORT1_MARK, PORT1_FN4, MSEL5CR_6_0),
  486. PINMUX_DATA(SCIFA7_TXD_MARK, PORT1_FN6),
  487. PINMUX_DATA(LCD1_D3_MARK, PORT1_FN7),
  488. PINMUX_DATA(IRQ5_PORT1_MARK, PORT1_FN0, MSEL1CR_5_1),
  489. /* Port2 */
  490. PINMUX_DATA(DBGMDT0_MARK, PORT2_FN1),
  491. PINMUX_DATA(SCIFB_SCK_PORT2_MARK, PORT2_FN2, MSEL5CR_17_1),
  492. PINMUX_DATA(LCD0_D21_PORT2_MARK, PORT2_FN4, MSEL5CR_6_0),
  493. PINMUX_DATA(LCD1_D2_MARK, PORT2_FN7),
  494. PINMUX_DATA(IRQ0_PORT2_MARK, PORT2_FN0, MSEL1CR_0_1),
  495. /* Port3 */
  496. PINMUX_DATA(DBGMD21_MARK, PORT3_FN1),
  497. PINMUX_DATA(SCIFB_RXD_PORT3_MARK, PORT3_FN2, MSEL5CR_17_1),
  498. PINMUX_DATA(LCD0_D20_PORT3_MARK, PORT3_FN4, MSEL5CR_6_0),
  499. PINMUX_DATA(LCD1_D1_MARK, PORT3_FN7),
  500. /* Port4 */
  501. PINMUX_DATA(DBGMD20_MARK, PORT4_FN1),
  502. PINMUX_DATA(SCIFB_TXD_PORT4_MARK, PORT4_FN2, MSEL5CR_17_1),
  503. PINMUX_DATA(LCD0_D19_PORT4_MARK, PORT4_FN4, MSEL5CR_6_0),
  504. PINMUX_DATA(LCD1_D0_MARK, PORT4_FN7),
  505. /* Port5 */
  506. PINMUX_DATA(DBGMD11_MARK, PORT5_FN1),
  507. PINMUX_DATA(BBIF2_TXD2_PORT5_MARK, PORT5_FN2, MSEL5CR_0_0),
  508. PINMUX_DATA(FSIAISLD_PORT5_MARK, PORT5_FN4, MSEL5CR_3_1),
  509. PINMUX_DATA(RSPI_SSL0_A_MARK, PORT5_FN6),
  510. PINMUX_DATA(LCD1_VCPWC_MARK, PORT5_FN7),
  511. /* Port6 */
  512. PINMUX_DATA(DBGMD10_MARK, PORT6_FN1),
  513. PINMUX_DATA(BBIF2_TSYNC2_PORT6_MARK, PORT6_FN2, MSEL5CR_0_0),
  514. PINMUX_DATA(FMSISLD_PORT6_MARK, PORT6_FN4, MSEL5CR_5_1),
  515. PINMUX_DATA(RSPI_SSL1_A_MARK, PORT6_FN6),
  516. PINMUX_DATA(LCD1_VEPWC_MARK, PORT6_FN7),
  517. /* Port7 */
  518. PINMUX_DATA(FSIAOLR_MARK, PORT7_FN1),
  519. /* Port8 */
  520. PINMUX_DATA(FSIAOBT_MARK, PORT8_FN1),
  521. /* Port9 */
  522. PINMUX_DATA(FSIAOSLD_MARK, PORT9_FN1),
  523. PINMUX_DATA(FSIASPDIF_PORT9_MARK, PORT9_FN2, MSEL5CR_4_0),
  524. /* Port10 */
  525. PINMUX_DATA(FSIAOMC_MARK, PORT10_FN1),
  526. PINMUX_DATA(SCIFA5_RXD_PORT10_MARK, PORT10_FN3, MSEL5CR_14_0, MSEL5CR_15_0),
  527. PINMUX_DATA(IRQ3_PORT10_MARK, PORT10_FN0, MSEL1CR_3_0),
  528. /* Port11 */
  529. PINMUX_DATA(FSIACK_MARK, PORT11_FN1),
  530. PINMUX_DATA(FSIBCK_MARK, PORT11_FN2),
  531. PINMUX_DATA(IRQ2_PORT11_MARK, PORT11_FN0, MSEL1CR_2_0),
  532. /* Port12 */
  533. PINMUX_DATA(FSIAILR_MARK, PORT12_FN1),
  534. PINMUX_DATA(SCIFA4_RXD_PORT12_MARK, PORT12_FN2, MSEL5CR_12_0, MSEL5CR_11_0),
  535. PINMUX_DATA(LCD1_RS_MARK, PORT12_FN6),
  536. PINMUX_DATA(LCD1_DISP_MARK, PORT12_FN7),
  537. PINMUX_DATA(IRQ2_PORT12_MARK, PORT12_FN0, MSEL1CR_2_1),
  538. /* Port13 */
  539. PINMUX_DATA(FSIAIBT_MARK, PORT13_FN1),
  540. PINMUX_DATA(SCIFA4_TXD_PORT13_MARK, PORT13_FN2, MSEL5CR_12_0, MSEL5CR_11_0),
  541. PINMUX_DATA(LCD1_RD_MARK, PORT13_FN7),
  542. PINMUX_DATA(IRQ0_PORT13_MARK, PORT13_FN0, MSEL1CR_0_0),
  543. /* Port14 */
  544. PINMUX_DATA(FMSOILR_MARK, PORT14_FN1),
  545. PINMUX_DATA(FMSIILR_MARK, PORT14_FN2),
  546. PINMUX_DATA(VIO_CKO1_MARK, PORT14_FN3),
  547. PINMUX_DATA(LCD1_D23_MARK, PORT14_FN7),
  548. PINMUX_DATA(IRQ3_PORT14_MARK, PORT14_FN0, MSEL1CR_3_1),
  549. /* Port15 */
  550. PINMUX_DATA(FMSOIBT_MARK, PORT15_FN1),
  551. PINMUX_DATA(FMSIIBT_MARK, PORT15_FN2),
  552. PINMUX_DATA(VIO_CKO2_MARK, PORT15_FN3),
  553. PINMUX_DATA(LCD1_D22_MARK, PORT15_FN7),
  554. PINMUX_DATA(IRQ4_PORT15_MARK, PORT15_FN0, MSEL1CR_4_0),
  555. /* Port16 */
  556. PINMUX_DATA(FMSOOLR_MARK, PORT16_FN1),
  557. PINMUX_DATA(FMSIOLR_MARK, PORT16_FN2),
  558. /* Port17 */
  559. PINMUX_DATA(FMSOOBT_MARK, PORT17_FN1),
  560. PINMUX_DATA(FMSIOBT_MARK, PORT17_FN2),
  561. /* Port18 */
  562. PINMUX_DATA(FMSOSLD_MARK, PORT18_FN1),
  563. PINMUX_DATA(FSIASPDIF_PORT18_MARK, PORT18_FN2, MSEL5CR_4_1),
  564. /* Port19 */
  565. PINMUX_DATA(FMSICK_MARK, PORT19_FN1),
  566. PINMUX_DATA(CS5A_PORT19_MARK, PORT19_FN7, MSEL5CR_2_1),
  567. PINMUX_DATA(IRQ10_MARK, PORT19_FN0),
  568. /* Port20 */
  569. PINMUX_DATA(FMSOCK_MARK, PORT20_FN1),
  570. PINMUX_DATA(SCIFA5_TXD_PORT20_MARK, PORT20_FN3, MSEL5CR_15_0, MSEL5CR_14_0),
  571. PINMUX_DATA(IRQ1_MARK, PORT20_FN0),
  572. /* Port21 */
  573. PINMUX_DATA(SCIFA1_CTS_MARK, PORT21_FN1),
  574. PINMUX_DATA(SCIFA4_SCK_PORT21_MARK, PORT21_FN2, MSEL5CR_10_0),
  575. PINMUX_DATA(TPU0TO1_MARK, PORT21_FN4),
  576. PINMUX_DATA(VIO1_FIELD_MARK, PORT21_FN5),
  577. PINMUX_DATA(STP0_IPD5_MARK, PORT21_FN6),
  578. PINMUX_DATA(LCD1_D10_MARK, PORT21_FN7),
  579. /* Port22 */
  580. PINMUX_DATA(SCIFA2_SCK_PORT22_MARK, PORT22_FN1, MSEL5CR_7_0),
  581. PINMUX_DATA(SIM_D_PORT22_MARK, PORT22_FN4, MSEL5CR_21_0),
  582. PINMUX_DATA(VIO0_D13_PORT22_MARK, PORT22_FN7, MSEL5CR_27_1),
  583. /* Port23 */
  584. PINMUX_DATA(SCIFA1_RTS_MARK, PORT23_FN1),
  585. PINMUX_DATA(SCIFA5_SCK_PORT23_MARK, PORT23_FN3, MSEL5CR_13_0),
  586. PINMUX_DATA(TPU0TO0_MARK, PORT23_FN4),
  587. PINMUX_DATA(VIO_CKO_1_MARK, PORT23_FN5),
  588. PINMUX_DATA(STP0_IPD2_MARK, PORT23_FN6),
  589. PINMUX_DATA(LCD1_D7_MARK, PORT23_FN7),
  590. /* Port24 */
  591. PINMUX_DATA(VIO0_D15_PORT24_MARK, PORT24_FN1, MSEL5CR_27_0),
  592. PINMUX_DATA(VIO1_D7_MARK, PORT24_FN5),
  593. PINMUX_DATA(SCIFA6_SCK_MARK, PORT24_FN6),
  594. PINMUX_DATA(SDHI2_CD_PORT24_MARK, PORT24_FN7, MSEL5CR_19_0),
  595. /* Port25 */
  596. PINMUX_DATA(VIO0_D14_PORT25_MARK, PORT25_FN1, MSEL5CR_27_0),
  597. PINMUX_DATA(VIO1_D6_MARK, PORT25_FN5),
  598. PINMUX_DATA(SCIFA6_RXD_MARK, PORT25_FN6),
  599. PINMUX_DATA(SDHI2_WP_PORT25_MARK, PORT25_FN7, MSEL5CR_19_0),
  600. /* Port26 */
  601. PINMUX_DATA(VIO0_D13_PORT26_MARK, PORT26_FN1, MSEL5CR_27_0),
  602. PINMUX_DATA(VIO1_D5_MARK, PORT26_FN5),
  603. PINMUX_DATA(SCIFA6_TXD_MARK, PORT26_FN6),
  604. /* Port27 - Port39 Function */
  605. PINMUX_DATA(VIO0_D7_MARK, PORT27_FN1),
  606. PINMUX_DATA(VIO0_D6_MARK, PORT28_FN1),
  607. PINMUX_DATA(VIO0_D5_MARK, PORT29_FN1),
  608. PINMUX_DATA(VIO0_D4_MARK, PORT30_FN1),
  609. PINMUX_DATA(VIO0_D3_MARK, PORT31_FN1),
  610. PINMUX_DATA(VIO0_D2_MARK, PORT32_FN1),
  611. PINMUX_DATA(VIO0_D1_MARK, PORT33_FN1),
  612. PINMUX_DATA(VIO0_D0_MARK, PORT34_FN1),
  613. PINMUX_DATA(VIO0_CLK_MARK, PORT35_FN1),
  614. PINMUX_DATA(VIO_CKO_MARK, PORT36_FN1),
  615. PINMUX_DATA(VIO0_HD_MARK, PORT37_FN1),
  616. PINMUX_DATA(VIO0_FIELD_MARK, PORT38_FN1),
  617. PINMUX_DATA(VIO0_VD_MARK, PORT39_FN1),
  618. /* Port38 IRQ */
  619. PINMUX_DATA(IRQ25_MARK, PORT38_FN0),
  620. /* Port40 */
  621. PINMUX_DATA(LCD0_D18_PORT40_MARK, PORT40_FN4, MSEL5CR_6_0),
  622. PINMUX_DATA(RSPI_CK_A_MARK, PORT40_FN6),
  623. PINMUX_DATA(LCD1_LCLK_MARK, PORT40_FN7),
  624. /* Port41 */
  625. PINMUX_DATA(LCD0_D17_MARK, PORT41_FN1),
  626. PINMUX_DATA(MSIOF2_SS1_MARK, PORT41_FN2),
  627. PINMUX_DATA(IRQ31_PORT41_MARK, PORT41_FN0, MSEL1CR_31_1),
  628. /* Port42 */
  629. PINMUX_DATA(LCD0_D16_MARK, PORT42_FN1),
  630. PINMUX_DATA(MSIOF2_MCK1_MARK, PORT42_FN2),
  631. PINMUX_DATA(IRQ12_PORT42_MARK, PORT42_FN0, MSEL1CR_12_1),
  632. /* Port43 */
  633. PINMUX_DATA(LCD0_D15_MARK, PORT43_FN1),
  634. PINMUX_DATA(MSIOF2_MCK0_MARK, PORT43_FN2),
  635. PINMUX_DATA(KEYIN0_PORT43_MARK, PORT43_FN3, MSEL4CR_18_0),
  636. PINMUX_DATA(DV_D15_MARK, PORT43_FN6),
  637. /* Port44 */
  638. PINMUX_DATA(LCD0_D14_MARK, PORT44_FN1),
  639. PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT44_FN2),
  640. PINMUX_DATA(KEYIN1_PORT44_MARK, PORT44_FN3, MSEL4CR_18_0),
  641. PINMUX_DATA(DV_D14_MARK, PORT44_FN6),
  642. /* Port45 */
  643. PINMUX_DATA(LCD0_D13_MARK, PORT45_FN1),
  644. PINMUX_DATA(MSIOF2_RSCK_MARK, PORT45_FN2),
  645. PINMUX_DATA(KEYIN2_PORT45_MARK, PORT45_FN3, MSEL4CR_18_0),
  646. PINMUX_DATA(DV_D13_MARK, PORT45_FN6),
  647. /* Port46 */
  648. PINMUX_DATA(LCD0_D12_MARK, PORT46_FN1),
  649. PINMUX_DATA(KEYIN3_PORT46_MARK, PORT46_FN3, MSEL4CR_18_0),
  650. PINMUX_DATA(DV_D12_MARK, PORT46_FN6),
  651. /* Port47 */
  652. PINMUX_DATA(LCD0_D11_MARK, PORT47_FN1),
  653. PINMUX_DATA(KEYIN4_MARK, PORT47_FN3),
  654. PINMUX_DATA(DV_D11_MARK, PORT47_FN6),
  655. /* Port48 */
  656. PINMUX_DATA(LCD0_D10_MARK, PORT48_FN1),
  657. PINMUX_DATA(KEYIN5_MARK, PORT48_FN3),
  658. PINMUX_DATA(DV_D10_MARK, PORT48_FN6),
  659. /* Port49 */
  660. PINMUX_DATA(LCD0_D9_MARK, PORT49_FN1),
  661. PINMUX_DATA(KEYIN6_MARK, PORT49_FN3),
  662. PINMUX_DATA(DV_D9_MARK, PORT49_FN6),
  663. PINMUX_DATA(IRQ30_PORT49_MARK, PORT49_FN0, MSEL1CR_30_1),
  664. /* Port50 */
  665. PINMUX_DATA(LCD0_D8_MARK, PORT50_FN1),
  666. PINMUX_DATA(KEYIN7_MARK, PORT50_FN3),
  667. PINMUX_DATA(DV_D8_MARK, PORT50_FN6),
  668. PINMUX_DATA(IRQ29_PORT50_MARK, PORT50_FN0, MSEL1CR_29_1),
  669. /* Port51 */
  670. PINMUX_DATA(LCD0_D7_MARK, PORT51_FN1),
  671. PINMUX_DATA(KEYOUT0_MARK, PORT51_FN3),
  672. PINMUX_DATA(DV_D7_MARK, PORT51_FN6),
  673. /* Port52 */
  674. PINMUX_DATA(LCD0_D6_MARK, PORT52_FN1),
  675. PINMUX_DATA(KEYOUT1_MARK, PORT52_FN3),
  676. PINMUX_DATA(DV_D6_MARK, PORT52_FN6),
  677. /* Port53 */
  678. PINMUX_DATA(LCD0_D5_MARK, PORT53_FN1),
  679. PINMUX_DATA(KEYOUT2_MARK, PORT53_FN3),
  680. PINMUX_DATA(DV_D5_MARK, PORT53_FN6),
  681. /* Port54 */
  682. PINMUX_DATA(LCD0_D4_MARK, PORT54_FN1),
  683. PINMUX_DATA(KEYOUT3_MARK, PORT54_FN3),
  684. PINMUX_DATA(DV_D4_MARK, PORT54_FN6),
  685. /* Port55 */
  686. PINMUX_DATA(LCD0_D3_MARK, PORT55_FN1),
  687. PINMUX_DATA(KEYOUT4_MARK, PORT55_FN3),
  688. PINMUX_DATA(KEYIN3_PORT55_MARK, PORT55_FN4, MSEL4CR_18_1),
  689. PINMUX_DATA(DV_D3_MARK, PORT55_FN6),
  690. /* Port56 */
  691. PINMUX_DATA(LCD0_D2_MARK, PORT56_FN1),
  692. PINMUX_DATA(KEYOUT5_MARK, PORT56_FN3),
  693. PINMUX_DATA(KEYIN2_PORT56_MARK, PORT56_FN4, MSEL4CR_18_1),
  694. PINMUX_DATA(DV_D2_MARK, PORT56_FN6),
  695. PINMUX_DATA(IRQ28_PORT56_MARK, PORT56_FN0, MSEL1CR_28_1),
  696. /* Port57 */
  697. PINMUX_DATA(LCD0_D1_MARK, PORT57_FN1),
  698. PINMUX_DATA(KEYOUT6_MARK, PORT57_FN3),
  699. PINMUX_DATA(KEYIN1_PORT57_MARK, PORT57_FN4, MSEL4CR_18_1),
  700. PINMUX_DATA(DV_D1_MARK, PORT57_FN6),
  701. PINMUX_DATA(IRQ27_PORT57_MARK, PORT57_FN0, MSEL1CR_27_1),
  702. /* Port58 */
  703. PINMUX_DATA(LCD0_D0_MARK, PORT58_FN1, MSEL3CR_6_0),
  704. PINMUX_DATA(KEYOUT7_MARK, PORT58_FN3),
  705. PINMUX_DATA(KEYIN0_PORT58_MARK, PORT58_FN4, MSEL4CR_18_1),
  706. PINMUX_DATA(DV_D0_MARK, PORT58_FN6),
  707. PINMUX_DATA(IRQ26_PORT58_MARK, PORT58_FN0, MSEL1CR_26_1),
  708. /* Port59 */
  709. PINMUX_DATA(LCD0_VCPWC_MARK, PORT59_FN1),
  710. PINMUX_DATA(BBIF2_TSCK2_PORT59_MARK, PORT59_FN2, MSEL5CR_0_0),
  711. PINMUX_DATA(RSPI_MOSI_A_MARK, PORT59_FN6),
  712. /* Port60 */
  713. PINMUX_DATA(LCD0_VEPWC_MARK, PORT60_FN1),
  714. PINMUX_DATA(BBIF2_RXD2_PORT60_MARK, PORT60_FN2, MSEL5CR_0_0),
  715. PINMUX_DATA(RSPI_MISO_A_MARK, PORT60_FN6),
  716. /* Port61 */
  717. PINMUX_DATA(LCD0_DON_MARK, PORT61_FN1),
  718. PINMUX_DATA(MSIOF2_TXD_MARK, PORT61_FN2),
  719. /* Port62 */
  720. PINMUX_DATA(LCD0_DCK_MARK, PORT62_FN1),
  721. PINMUX_DATA(LCD0_WR_MARK, PORT62_FN4),
  722. PINMUX_DATA(DV_CLK_MARK, PORT62_FN6),
  723. PINMUX_DATA(IRQ15_PORT62_MARK, PORT62_FN0, MSEL1CR_15_1),
  724. /* Port63 */
  725. PINMUX_DATA(LCD0_VSYN_MARK, PORT63_FN1),
  726. PINMUX_DATA(DV_VSYNC_MARK, PORT63_FN6),
  727. PINMUX_DATA(IRQ14_PORT63_MARK, PORT63_FN0, MSEL1CR_14_1),
  728. /* Port64 */
  729. PINMUX_DATA(LCD0_HSYN_MARK, PORT64_FN1),
  730. PINMUX_DATA(LCD0_CS_MARK, PORT64_FN4),
  731. PINMUX_DATA(DV_HSYNC_MARK, PORT64_FN6),
  732. PINMUX_DATA(IRQ13_PORT64_MARK, PORT64_FN0, MSEL1CR_13_1),
  733. /* Port65 */
  734. PINMUX_DATA(LCD0_DISP_MARK, PORT65_FN1),
  735. PINMUX_DATA(MSIOF2_TSCK_MARK, PORT65_FN2),
  736. PINMUX_DATA(LCD0_RS_MARK, PORT65_FN4),
  737. /* Port66 */
  738. PINMUX_DATA(MEMC_INT_MARK, PORT66_FN1),
  739. PINMUX_DATA(TPU0TO2_PORT66_MARK, PORT66_FN3, MSEL5CR_25_0),
  740. PINMUX_DATA(MMC0_CLK_PORT66_MARK, PORT66_FN4, MSEL4CR_15_0),
  741. PINMUX_DATA(SDHI1_CLK_MARK, PORT66_FN6),
  742. /* Port67 - Port73 Function1 */
  743. PINMUX_DATA(MEMC_CS0_MARK, PORT67_FN1),
  744. PINMUX_DATA(MEMC_AD8_MARK, PORT68_FN1),
  745. PINMUX_DATA(MEMC_AD9_MARK, PORT69_FN1),
  746. PINMUX_DATA(MEMC_AD10_MARK, PORT70_FN1),
  747. PINMUX_DATA(MEMC_AD11_MARK, PORT71_FN1),
  748. PINMUX_DATA(MEMC_AD12_MARK, PORT72_FN1),
  749. PINMUX_DATA(MEMC_AD13_MARK, PORT73_FN1),
  750. /* Port67 - Port73 Function2 */
  751. PINMUX_DATA(MSIOF1_SS1_PORT67_MARK, PORT67_FN2, MSEL4CR_10_1),
  752. PINMUX_DATA(MSIOF1_RSCK_MARK, PORT68_FN2),
  753. PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT69_FN2),
  754. PINMUX_DATA(MSIOF1_MCK0_MARK, PORT70_FN2),
  755. PINMUX_DATA(MSIOF1_MCK1_MARK, PORT71_FN2),
  756. PINMUX_DATA(MSIOF1_TSCK_PORT72_MARK, PORT72_FN2, MSEL4CR_10_1),
  757. PINMUX_DATA(MSIOF1_TSYNC_PORT73_MARK, PORT73_FN2, MSEL4CR_10_1),
  758. /* Port67 - Port73 Function4 */
  759. PINMUX_DATA(MMC0_CMD_PORT67_MARK, PORT67_FN4, MSEL4CR_15_0),
  760. PINMUX_DATA(MMC0_D0_PORT68_MARK, PORT68_FN4, MSEL4CR_15_0),
  761. PINMUX_DATA(MMC0_D1_PORT69_MARK, PORT69_FN4, MSEL4CR_15_0),
  762. PINMUX_DATA(MMC0_D2_PORT70_MARK, PORT70_FN4, MSEL4CR_15_0),
  763. PINMUX_DATA(MMC0_D3_PORT71_MARK, PORT71_FN4, MSEL4CR_15_0),
  764. PINMUX_DATA(MMC0_D4_PORT72_MARK, PORT72_FN4, MSEL4CR_15_0),
  765. PINMUX_DATA(MMC0_D5_PORT73_MARK, PORT73_FN4, MSEL4CR_15_0),
  766. /* Port67 - Port73 Function6 */
  767. PINMUX_DATA(SDHI1_CMD_MARK, PORT67_FN6),
  768. PINMUX_DATA(SDHI1_D0_MARK, PORT68_FN6),
  769. PINMUX_DATA(SDHI1_D1_MARK, PORT69_FN6),
  770. PINMUX_DATA(SDHI1_D2_MARK, PORT70_FN6),
  771. PINMUX_DATA(SDHI1_D3_MARK, PORT71_FN6),
  772. PINMUX_DATA(SDHI1_CD_MARK, PORT72_FN6),
  773. PINMUX_DATA(SDHI1_WP_MARK, PORT73_FN6),
  774. /* Port67 - Port71 IRQ */
  775. PINMUX_DATA(IRQ20_MARK, PORT67_FN0),
  776. PINMUX_DATA(IRQ16_PORT68_MARK, PORT68_FN0, MSEL1CR_16_0),
  777. PINMUX_DATA(IRQ17_MARK, PORT69_FN0),
  778. PINMUX_DATA(IRQ18_MARK, PORT70_FN0),
  779. PINMUX_DATA(IRQ19_MARK, PORT71_FN0),
  780. /* Port74 */
  781. PINMUX_DATA(MEMC_AD14_MARK, PORT74_FN1),
  782. PINMUX_DATA(MSIOF1_TXD_PORT74_MARK, PORT74_FN2, MSEL4CR_10_1),
  783. PINMUX_DATA(MMC0_D6_PORT74_MARK, PORT74_FN4, MSEL4CR_15_0),
  784. PINMUX_DATA(STP1_IPD7_MARK, PORT74_FN6),
  785. PINMUX_DATA(LCD1_D21_MARK, PORT74_FN7),
  786. /* Port75 */
  787. PINMUX_DATA(MEMC_AD15_MARK, PORT75_FN1),
  788. PINMUX_DATA(MSIOF1_RXD_PORT75_MARK, PORT75_FN2, MSEL4CR_10_1),
  789. PINMUX_DATA(MMC0_D7_PORT75_MARK, PORT75_FN4, MSEL4CR_15_0),
  790. PINMUX_DATA(STP1_IPD6_MARK, PORT75_FN6),
  791. PINMUX_DATA(LCD1_D20_MARK, PORT75_FN7),
  792. /* Port76 - Port80 Function */
  793. PINMUX_DATA(SDHI0_CMD_MARK, PORT76_FN1),
  794. PINMUX_DATA(SDHI0_D0_MARK, PORT77_FN1),
  795. PINMUX_DATA(SDHI0_D1_MARK, PORT78_FN1),
  796. PINMUX_DATA(SDHI0_D2_MARK, PORT79_FN1),
  797. PINMUX_DATA(SDHI0_D3_MARK, PORT80_FN1),
  798. /* Port81 */
  799. PINMUX_DATA(SDHI0_CD_MARK, PORT81_FN1),
  800. PINMUX_DATA(IRQ26_PORT81_MARK, PORT81_FN0, MSEL1CR_26_0),
  801. /* Port82 - Port88 Function */
  802. PINMUX_DATA(SDHI0_CLK_MARK, PORT82_FN1),
  803. PINMUX_DATA(SDHI0_WP_MARK, PORT83_FN1),
  804. PINMUX_DATA(RESETOUTS_MARK, PORT84_FN1),
  805. PINMUX_DATA(USB0_PPON_MARK, PORT85_FN1),
  806. PINMUX_DATA(USB0_OCI_MARK, PORT86_FN1),
  807. PINMUX_DATA(USB1_PPON_MARK, PORT87_FN1),
  808. PINMUX_DATA(USB1_OCI_MARK, PORT88_FN1),
  809. /* Port89 */
  810. PINMUX_DATA(DREQ0_MARK, PORT89_FN1),
  811. PINMUX_DATA(BBIF2_TSCK2_PORT89_MARK, PORT89_FN2, MSEL5CR_0_1),
  812. PINMUX_DATA(RSPI_SSL3_A_MARK, PORT89_FN6),
  813. /* Port90 */
  814. PINMUX_DATA(DACK0_MARK, PORT90_FN1),
  815. PINMUX_DATA(BBIF2_RXD2_PORT90_MARK, PORT90_FN2, MSEL5CR_0_1),
  816. PINMUX_DATA(RSPI_SSL2_A_MARK, PORT90_FN6),
  817. PINMUX_DATA(WAIT_PORT90_MARK, PORT90_FN7, MSEL5CR_2_1),
  818. /* Port91 */
  819. PINMUX_DATA(MEMC_AD0_MARK, PORT91_FN1),
  820. PINMUX_DATA(BBIF1_RXD_MARK, PORT91_FN2),
  821. PINMUX_DATA(SCIFA5_TXD_PORT91_MARK, PORT91_FN3, MSEL5CR_15_1, MSEL5CR_14_0),
  822. PINMUX_DATA(LCD1_D5_MARK, PORT91_FN7),
  823. /* Port92 */
  824. PINMUX_DATA(MEMC_AD1_MARK, PORT92_FN1),
  825. PINMUX_DATA(BBIF1_TSYNC_MARK, PORT92_FN2),
  826. PINMUX_DATA(SCIFA5_RXD_PORT92_MARK, PORT92_FN3, MSEL5CR_15_1, MSEL5CR_14_0),
  827. PINMUX_DATA(STP0_IPD1_MARK, PORT92_FN6),
  828. PINMUX_DATA(LCD1_D6_MARK, PORT92_FN7),
  829. /* Port93 */
  830. PINMUX_DATA(MEMC_AD2_MARK, PORT93_FN1),
  831. PINMUX_DATA(BBIF1_TSCK_MARK, PORT93_FN2),
  832. PINMUX_DATA(SCIFA4_TXD_PORT93_MARK, PORT93_FN3, MSEL5CR_12_1, MSEL5CR_11_0),
  833. PINMUX_DATA(STP0_IPD3_MARK, PORT93_FN6),
  834. PINMUX_DATA(LCD1_D8_MARK, PORT93_FN7),
  835. /* Port94 */
  836. PINMUX_DATA(MEMC_AD3_MARK, PORT94_FN1),
  837. PINMUX_DATA(BBIF1_TXD_MARK, PORT94_FN2),
  838. PINMUX_DATA(SCIFA4_RXD_PORT94_MARK, PORT94_FN3, MSEL5CR_12_1, MSEL5CR_11_0),
  839. PINMUX_DATA(STP0_IPD4_MARK, PORT94_FN6),
  840. PINMUX_DATA(LCD1_D9_MARK, PORT94_FN7),
  841. /* Port95 */
  842. PINMUX_DATA(MEMC_CS1_MARK, PORT95_FN1, MSEL4CR_6_0),
  843. PINMUX_DATA(MEMC_A1_MARK, PORT95_FN1, MSEL4CR_6_1),
  844. PINMUX_DATA(SCIFA2_CTS_MARK, PORT95_FN2),
  845. PINMUX_DATA(SIM_RST_MARK, PORT95_FN4),
  846. PINMUX_DATA(VIO0_D14_PORT95_MARK, PORT95_FN7, MSEL5CR_27_1),
  847. PINMUX_DATA(IRQ22_MARK, PORT95_FN0),
  848. /* Port96 */
  849. PINMUX_DATA(MEMC_ADV_MARK, PORT96_FN1, MSEL4CR_6_0),
  850. PINMUX_DATA(MEMC_DREQ0_MARK, PORT96_FN1, MSEL4CR_6_1),
  851. PINMUX_DATA(SCIFA2_RTS_MARK, PORT96_FN2),
  852. PINMUX_DATA(SIM_CLK_MARK, PORT96_FN4),
  853. PINMUX_DATA(VIO0_D15_PORT96_MARK, PORT96_FN7, MSEL5CR_27_1),
  854. PINMUX_DATA(IRQ23_MARK, PORT96_FN0),
  855. /* Port97 */
  856. PINMUX_DATA(MEMC_AD4_MARK, PORT97_FN1),
  857. PINMUX_DATA(BBIF1_RSCK_MARK, PORT97_FN2),
  858. PINMUX_DATA(LCD1_CS_MARK, PORT97_FN6),
  859. PINMUX_DATA(LCD1_HSYN_MARK, PORT97_FN7),
  860. PINMUX_DATA(IRQ12_PORT97_MARK, PORT97_FN0, MSEL1CR_12_0),
  861. /* Port98 */
  862. PINMUX_DATA(MEMC_AD5_MARK, PORT98_FN1),
  863. PINMUX_DATA(BBIF1_RSYNC_MARK, PORT98_FN2),
  864. PINMUX_DATA(LCD1_VSYN_MARK, PORT98_FN7),
  865. PINMUX_DATA(IRQ13_PORT98_MARK, PORT98_FN0, MSEL1CR_13_0),
  866. /* Port99 */
  867. PINMUX_DATA(MEMC_AD6_MARK, PORT99_FN1),
  868. PINMUX_DATA(BBIF1_FLOW_MARK, PORT99_FN2),
  869. PINMUX_DATA(LCD1_WR_MARK, PORT99_FN6),
  870. PINMUX_DATA(LCD1_DCK_MARK, PORT99_FN7),
  871. PINMUX_DATA(IRQ14_PORT99_MARK, PORT99_FN0, MSEL1CR_14_0),
  872. /* Port100 */
  873. PINMUX_DATA(MEMC_AD7_MARK, PORT100_FN1),
  874. PINMUX_DATA(BBIF1_RX_FLOW_N_MARK, PORT100_FN2),
  875. PINMUX_DATA(LCD1_DON_MARK, PORT100_FN7),
  876. PINMUX_DATA(IRQ15_PORT100_MARK, PORT100_FN0, MSEL1CR_15_0),
  877. /* Port101 */
  878. PINMUX_DATA(FCE0_MARK, PORT101_FN1),
  879. /* Port102 */
  880. PINMUX_DATA(FRB_MARK, PORT102_FN1),
  881. PINMUX_DATA(LCD0_LCLK_PORT102_MARK, PORT102_FN4, MSEL5CR_6_0),
  882. /* Port103 */
  883. PINMUX_DATA(CS5B_MARK, PORT103_FN1),
  884. PINMUX_DATA(FCE1_MARK, PORT103_FN2),
  885. PINMUX_DATA(MMC1_CLK_PORT103_MARK, PORT103_FN3, MSEL4CR_15_1),
  886. /* Port104 */
  887. PINMUX_DATA(CS6A_MARK, PORT104_FN1),
  888. PINMUX_DATA(MMC1_CMD_PORT104_MARK, PORT104_FN3, MSEL4CR_15_1),
  889. PINMUX_DATA(IRQ11_MARK, PORT104_FN0),
  890. /* Port105 */
  891. PINMUX_DATA(CS5A_PORT105_MARK, PORT105_FN1, MSEL5CR_2_0),
  892. PINMUX_DATA(SCIFA3_RTS_PORT105_MARK, PORT105_FN4, MSEL5CR_8_0),
  893. /* Port106 */
  894. PINMUX_DATA(IOIS16_MARK, PORT106_FN1),
  895. PINMUX_DATA(IDE_EXBUF_ENB_MARK, PORT106_FN6),
  896. /* Port107 - Port115 Function */
  897. PINMUX_DATA(WE3_ICIOWR_MARK, PORT107_FN1),
  898. PINMUX_DATA(WE2_ICIORD_MARK, PORT108_FN1),
  899. PINMUX_DATA(CS0_MARK, PORT109_FN1),
  900. PINMUX_DATA(CS2_MARK, PORT110_FN1),
  901. PINMUX_DATA(CS4_MARK, PORT111_FN1),
  902. PINMUX_DATA(WE1_MARK, PORT112_FN1),
  903. PINMUX_DATA(WE0_FWE_MARK, PORT113_FN1),
  904. PINMUX_DATA(RDWR_MARK, PORT114_FN1),
  905. PINMUX_DATA(RD_FSC_MARK, PORT115_FN1),
  906. /* Port116 */
  907. PINMUX_DATA(A25_MARK, PORT116_FN1),
  908. PINMUX_DATA(MSIOF0_SS2_MARK, PORT116_FN2),
  909. PINMUX_DATA(MSIOF1_SS2_PORT116_MARK, PORT116_FN3, MSEL4CR_10_0),
  910. PINMUX_DATA(SCIFA3_SCK_PORT116_MARK, PORT116_FN4, MSEL5CR_8_0),
  911. PINMUX_DATA(GPO1_MARK, PORT116_FN5),
  912. /* Port117 */
  913. PINMUX_DATA(A24_MARK, PORT117_FN1),
  914. PINMUX_DATA(MSIOF0_SS1_MARK, PORT117_FN2),
  915. PINMUX_DATA(MSIOF1_SS1_PORT117_MARK, PORT117_FN3, MSEL4CR_10_0),
  916. PINMUX_DATA(SCIFA3_CTS_PORT117_MARK, PORT117_FN4, MSEL5CR_8_0),
  917. PINMUX_DATA(GPO0_MARK, PORT117_FN5),
  918. /* Port118 */
  919. PINMUX_DATA(A23_MARK, PORT118_FN1),
  920. PINMUX_DATA(MSIOF0_MCK1_MARK, PORT118_FN2),
  921. PINMUX_DATA(MSIOF1_RXD_PORT118_MARK, PORT118_FN3, MSEL4CR_10_0),
  922. PINMUX_DATA(GPI1_MARK, PORT118_FN5),
  923. PINMUX_DATA(IRQ9_PORT118_MARK, PORT118_FN0, MSEL1CR_9_0),
  924. /* Port119 */
  925. PINMUX_DATA(A22_MARK, PORT119_FN1),
  926. PINMUX_DATA(MSIOF0_MCK0_MARK, PORT119_FN2),
  927. PINMUX_DATA(MSIOF1_TXD_PORT119_MARK, PORT119_FN3, MSEL4CR_10_0),
  928. PINMUX_DATA(GPI0_MARK, PORT119_FN5),
  929. PINMUX_DATA(IRQ8_MARK, PORT119_FN0),
  930. /* Port120 */
  931. PINMUX_DATA(A21_MARK, PORT120_FN1),
  932. PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT120_FN2),
  933. PINMUX_DATA(MSIOF1_TSYNC_PORT120_MARK, PORT120_FN3, MSEL4CR_10_0),
  934. PINMUX_DATA(IRQ7_PORT120_MARK, PORT120_FN0, MSEL1CR_7_1),
  935. /* Port121 */
  936. PINMUX_DATA(A20_MARK, PORT121_FN1),
  937. PINMUX_DATA(MSIOF0_RSCK_MARK, PORT121_FN2),
  938. PINMUX_DATA(MSIOF1_TSCK_PORT121_MARK, PORT121_FN3, MSEL4CR_10_0),
  939. PINMUX_DATA(IRQ6_PORT121_MARK, PORT121_FN0, MSEL1CR_6_0),
  940. /* Port122 */
  941. PINMUX_DATA(A19_MARK, PORT122_FN1),
  942. PINMUX_DATA(MSIOF0_RXD_MARK, PORT122_FN2),
  943. /* Port123 */
  944. PINMUX_DATA(A18_MARK, PORT123_FN1),
  945. PINMUX_DATA(MSIOF0_TSCK_MARK, PORT123_FN2),
  946. /* Port124 */
  947. PINMUX_DATA(A17_MARK, PORT124_FN1),
  948. PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT124_FN2),
  949. /* Port125 - Port141 Function */
  950. PINMUX_DATA(A16_MARK, PORT125_FN1),
  951. PINMUX_DATA(A15_MARK, PORT126_FN1),
  952. PINMUX_DATA(A14_MARK, PORT127_FN1),
  953. PINMUX_DATA(A13_MARK, PORT128_FN1),
  954. PINMUX_DATA(A12_MARK, PORT129_FN1),
  955. PINMUX_DATA(A11_MARK, PORT130_FN1),
  956. PINMUX_DATA(A10_MARK, PORT131_FN1),
  957. PINMUX_DATA(A9_MARK, PORT132_FN1),
  958. PINMUX_DATA(A8_MARK, PORT133_FN1),
  959. PINMUX_DATA(A7_MARK, PORT134_FN1),
  960. PINMUX_DATA(A6_MARK, PORT135_FN1),
  961. PINMUX_DATA(A5_FCDE_MARK, PORT136_FN1),
  962. PINMUX_DATA(A4_FOE_MARK, PORT137_FN1),
  963. PINMUX_DATA(A3_MARK, PORT138_FN1),
  964. PINMUX_DATA(A2_MARK, PORT139_FN1),
  965. PINMUX_DATA(A1_MARK, PORT140_FN1),
  966. PINMUX_DATA(CKO_MARK, PORT141_FN1),
  967. /* Port142 - Port157 Function1 */
  968. PINMUX_DATA(D15_NAF15_MARK, PORT142_FN1),
  969. PINMUX_DATA(D14_NAF14_MARK, PORT143_FN1),
  970. PINMUX_DATA(D13_NAF13_MARK, PORT144_FN1),
  971. PINMUX_DATA(D12_NAF12_MARK, PORT145_FN1),
  972. PINMUX_DATA(D11_NAF11_MARK, PORT146_FN1),
  973. PINMUX_DATA(D10_NAF10_MARK, PORT147_FN1),
  974. PINMUX_DATA(D9_NAF9_MARK, PORT148_FN1),
  975. PINMUX_DATA(D8_NAF8_MARK, PORT149_FN1),
  976. PINMUX_DATA(D7_NAF7_MARK, PORT150_FN1),
  977. PINMUX_DATA(D6_NAF6_MARK, PORT151_FN1),
  978. PINMUX_DATA(D5_NAF5_MARK, PORT152_FN1),
  979. PINMUX_DATA(D4_NAF4_MARK, PORT153_FN1),
  980. PINMUX_DATA(D3_NAF3_MARK, PORT154_FN1),
  981. PINMUX_DATA(D2_NAF2_MARK, PORT155_FN1),
  982. PINMUX_DATA(D1_NAF1_MARK, PORT156_FN1),
  983. PINMUX_DATA(D0_NAF0_MARK, PORT157_FN1),
  984. /* Port142 - Port149 Function3 */
  985. PINMUX_DATA(MMC1_D7_PORT142_MARK, PORT142_FN3, MSEL4CR_15_1),
  986. PINMUX_DATA(MMC1_D6_PORT143_MARK, PORT143_FN3, MSEL4CR_15_1),
  987. PINMUX_DATA(MMC1_D5_PORT144_MARK, PORT144_FN3, MSEL4CR_15_1),
  988. PINMUX_DATA(MMC1_D4_PORT145_MARK, PORT145_FN3, MSEL4CR_15_1),
  989. PINMUX_DATA(MMC1_D3_PORT146_MARK, PORT146_FN3, MSEL4CR_15_1),
  990. PINMUX_DATA(MMC1_D2_PORT147_MARK, PORT147_FN3, MSEL4CR_15_1),
  991. PINMUX_DATA(MMC1_D1_PORT148_MARK, PORT148_FN3, MSEL4CR_15_1),
  992. PINMUX_DATA(MMC1_D0_PORT149_MARK, PORT149_FN3, MSEL4CR_15_1),
  993. /* Port158 */
  994. PINMUX_DATA(D31_MARK, PORT158_FN1),
  995. PINMUX_DATA(SCIFA3_SCK_PORT158_MARK, PORT158_FN2, MSEL5CR_8_1),
  996. PINMUX_DATA(RMII_REF125CK_MARK, PORT158_FN3),
  997. PINMUX_DATA(LCD0_D21_PORT158_MARK, PORT158_FN4, MSEL5CR_6_1),
  998. PINMUX_DATA(IRDA_FIRSEL_MARK, PORT158_FN5),
  999. PINMUX_DATA(IDE_D15_MARK, PORT158_FN6),
  1000. /* Port159 */
  1001. PINMUX_DATA(D30_MARK, PORT159_FN1),
  1002. PINMUX_DATA(SCIFA3_RXD_PORT159_MARK, PORT159_FN2, MSEL5CR_8_1),
  1003. PINMUX_DATA(RMII_REF50CK_MARK, PORT159_FN3),
  1004. PINMUX_DATA(LCD0_D23_PORT159_MARK, PORT159_FN4, MSEL5CR_6_1),
  1005. PINMUX_DATA(IDE_D14_MARK, PORT159_FN6),
  1006. /* Port160 */
  1007. PINMUX_DATA(D29_MARK, PORT160_FN1),
  1008. PINMUX_DATA(SCIFA3_TXD_PORT160_MARK, PORT160_FN2, MSEL5CR_8_1),
  1009. PINMUX_DATA(LCD0_D22_PORT160_MARK, PORT160_FN4, MSEL5CR_6_1),
  1010. PINMUX_DATA(VIO1_HD_MARK, PORT160_FN5),
  1011. PINMUX_DATA(IDE_D13_MARK, PORT160_FN6),
  1012. /* Port161 */
  1013. PINMUX_DATA(D28_MARK, PORT161_FN1),
  1014. PINMUX_DATA(SCIFA3_RTS_PORT161_MARK, PORT161_FN2, MSEL5CR_8_1),
  1015. PINMUX_DATA(ET_RX_DV_MARK, PORT161_FN3),
  1016. PINMUX_DATA(LCD0_D20_PORT161_MARK, PORT161_FN4, MSEL5CR_6_1),
  1017. PINMUX_DATA(IRDA_IN_MARK, PORT161_FN5),
  1018. PINMUX_DATA(IDE_D12_MARK, PORT161_FN6),
  1019. /* Port162 */
  1020. PINMUX_DATA(D27_MARK, PORT162_FN1),
  1021. PINMUX_DATA(SCIFA3_CTS_PORT162_MARK, PORT162_FN2, MSEL5CR_8_1),
  1022. PINMUX_DATA(LCD0_D19_PORT162_MARK, PORT162_FN4, MSEL5CR_6_1),
  1023. PINMUX_DATA(IRDA_OUT_MARK, PORT162_FN5),
  1024. PINMUX_DATA(IDE_D11_MARK, PORT162_FN6),
  1025. /* Port163 */
  1026. PINMUX_DATA(D26_MARK, PORT163_FN1),
  1027. PINMUX_DATA(MSIOF2_SS2_MARK, PORT163_FN2),
  1028. PINMUX_DATA(ET_COL_MARK, PORT163_FN3),
  1029. PINMUX_DATA(LCD0_D18_PORT163_MARK, PORT163_FN4, MSEL5CR_6_1),
  1030. PINMUX_DATA(IROUT_MARK, PORT163_FN5),
  1031. PINMUX_DATA(IDE_D10_MARK, PORT163_FN6),
  1032. /* Port164 */
  1033. PINMUX_DATA(D25_MARK, PORT164_FN1),
  1034. PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT164_FN2),
  1035. PINMUX_DATA(ET_PHY_INT_MARK, PORT164_FN3),
  1036. PINMUX_DATA(LCD0_RD_MARK, PORT164_FN4),
  1037. PINMUX_DATA(IDE_D9_MARK, PORT164_FN6),
  1038. /* Port165 */
  1039. PINMUX_DATA(D24_MARK, PORT165_FN1),
  1040. PINMUX_DATA(MSIOF2_RXD_MARK, PORT165_FN2),
  1041. PINMUX_DATA(LCD0_LCLK_PORT165_MARK, PORT165_FN4, MSEL5CR_6_1),
  1042. PINMUX_DATA(IDE_D8_MARK, PORT165_FN6),
  1043. /* Port166 - Port171 Function1 */
  1044. PINMUX_DATA(D21_MARK, PORT166_FN1),
  1045. PINMUX_DATA(D20_MARK, PORT167_FN1),
  1046. PINMUX_DATA(D19_MARK, PORT168_FN1),
  1047. PINMUX_DATA(D18_MARK, PORT169_FN1),
  1048. PINMUX_DATA(D17_MARK, PORT170_FN1),
  1049. PINMUX_DATA(D16_MARK, PORT171_FN1),
  1050. /* Port166 - Port171 Function3 */
  1051. PINMUX_DATA(ET_ETXD5_MARK, PORT166_FN3),
  1052. PINMUX_DATA(ET_ETXD4_MARK, PORT167_FN3),
  1053. PINMUX_DATA(ET_ETXD3_MARK, PORT168_FN3),
  1054. PINMUX_DATA(ET_ETXD2_MARK, PORT169_FN3),
  1055. PINMUX_DATA(ET_ETXD1_MARK, PORT170_FN3),
  1056. PINMUX_DATA(ET_ETXD0_MARK, PORT171_FN3),
  1057. /* Port166 - Port171 Function6 */
  1058. PINMUX_DATA(IDE_D5_MARK, PORT166_FN6),
  1059. PINMUX_DATA(IDE_D4_MARK, PORT167_FN6),
  1060. PINMUX_DATA(IDE_D3_MARK, PORT168_FN6),
  1061. PINMUX_DATA(IDE_D2_MARK, PORT169_FN6),
  1062. PINMUX_DATA(IDE_D1_MARK, PORT170_FN6),
  1063. PINMUX_DATA(IDE_D0_MARK, PORT171_FN6),
  1064. /* Port167 - Port171 IRQ */
  1065. PINMUX_DATA(IRQ31_PORT167_MARK, PORT167_FN0, MSEL1CR_31_0),
  1066. PINMUX_DATA(IRQ27_PORT168_MARK, PORT168_FN0, MSEL1CR_27_0),
  1067. PINMUX_DATA(IRQ28_PORT169_MARK, PORT169_FN0, MSEL1CR_28_0),
  1068. PINMUX_DATA(IRQ29_PORT170_MARK, PORT170_FN0, MSEL1CR_29_0),
  1069. PINMUX_DATA(IRQ30_PORT171_MARK, PORT171_FN0, MSEL1CR_30_0),
  1070. /* Port172 */
  1071. PINMUX_DATA(D23_MARK, PORT172_FN1),
  1072. PINMUX_DATA(SCIFB_RTS_PORT172_MARK, PORT172_FN2, MSEL5CR_17_1),
  1073. PINMUX_DATA(ET_ETXD7_MARK, PORT172_FN3),
  1074. PINMUX_DATA(IDE_D7_MARK, PORT172_FN6),
  1075. PINMUX_DATA(IRQ4_PORT172_MARK, PORT172_FN0, MSEL1CR_4_1),
  1076. /* Port173 */
  1077. PINMUX_DATA(D22_MARK, PORT173_FN1),
  1078. PINMUX_DATA(SCIFB_CTS_PORT173_MARK, PORT173_FN2, MSEL5CR_17_1),
  1079. PINMUX_DATA(ET_ETXD6_MARK, PORT173_FN3),
  1080. PINMUX_DATA(IDE_D6_MARK, PORT173_FN6),
  1081. PINMUX_DATA(IRQ6_PORT173_MARK, PORT173_FN0, MSEL1CR_6_1),
  1082. /* Port174 */
  1083. PINMUX_DATA(A26_MARK, PORT174_FN1),
  1084. PINMUX_DATA(MSIOF0_TXD_MARK, PORT174_FN2),
  1085. PINMUX_DATA(ET_RX_CLK_MARK, PORT174_FN3),
  1086. PINMUX_DATA(SCIFA3_RXD_PORT174_MARK, PORT174_FN4, MSEL5CR_8_0),
  1087. /* Port175 */
  1088. PINMUX_DATA(A0_MARK, PORT175_FN1),
  1089. PINMUX_DATA(BS_MARK, PORT175_FN2),
  1090. PINMUX_DATA(ET_WOL_MARK, PORT175_FN3),
  1091. PINMUX_DATA(SCIFA3_TXD_PORT175_MARK, PORT175_FN4, MSEL5CR_8_0),
  1092. /* Port176 */
  1093. PINMUX_DATA(ET_GTX_CLK_MARK, PORT176_FN3),
  1094. /* Port177 */
  1095. PINMUX_DATA(WAIT_PORT177_MARK, PORT177_FN1, MSEL5CR_2_0),
  1096. PINMUX_DATA(ET_LINK_MARK, PORT177_FN3),
  1097. PINMUX_DATA(IDE_IOWR_MARK, PORT177_FN6),
  1098. PINMUX_DATA(SDHI2_WP_PORT177_MARK, PORT177_FN7, MSEL5CR_19_1),
  1099. /* Port178 */
  1100. PINMUX_DATA(VIO0_D12_MARK, PORT178_FN1),
  1101. PINMUX_DATA(VIO1_D4_MARK, PORT178_FN5),
  1102. PINMUX_DATA(IDE_IORD_MARK, PORT178_FN6),
  1103. /* Port179 */
  1104. PINMUX_DATA(VIO0_D11_MARK, PORT179_FN1),
  1105. PINMUX_DATA(VIO1_D3_MARK, PORT179_FN5),
  1106. PINMUX_DATA(IDE_IORDY_MARK, PORT179_FN6),
  1107. /* Port180 */
  1108. PINMUX_DATA(VIO0_D10_MARK, PORT180_FN1),
  1109. PINMUX_DATA(TPU0TO3_MARK, PORT180_FN4),
  1110. PINMUX_DATA(VIO1_D2_MARK, PORT180_FN5),
  1111. PINMUX_DATA(IDE_INT_MARK, PORT180_FN6),
  1112. PINMUX_DATA(IRQ24_MARK, PORT180_FN0),
  1113. /* Port181 */
  1114. PINMUX_DATA(VIO0_D9_MARK, PORT181_FN1),
  1115. PINMUX_DATA(VIO1_D1_MARK, PORT181_FN5),
  1116. PINMUX_DATA(IDE_RST_MARK, PORT181_FN6),
  1117. /* Port182 */
  1118. PINMUX_DATA(VIO0_D8_MARK, PORT182_FN1),
  1119. PINMUX_DATA(VIO1_D0_MARK, PORT182_FN5),
  1120. PINMUX_DATA(IDE_DIRECTION_MARK, PORT182_FN6),
  1121. /* Port183 */
  1122. PINMUX_DATA(DREQ1_MARK, PORT183_FN1),
  1123. PINMUX_DATA(BBIF2_TXD2_PORT183_MARK, PORT183_FN2, MSEL5CR_0_1),
  1124. PINMUX_DATA(ET_TX_EN_MARK, PORT183_FN3),
  1125. /* Port184 */
  1126. PINMUX_DATA(DACK1_MARK, PORT184_FN1),
  1127. PINMUX_DATA(BBIF2_TSYNC2_PORT184_MARK, PORT184_FN2, MSEL5CR_0_1),
  1128. PINMUX_DATA(ET_TX_CLK_MARK, PORT184_FN3),
  1129. /* Port185 - Port192 Function1 */
  1130. PINMUX_DATA(SCIFA1_SCK_MARK, PORT185_FN1),
  1131. PINMUX_DATA(SCIFB_RTS_PORT186_MARK, PORT186_FN1, MSEL5CR_17_0),
  1132. PINMUX_DATA(SCIFB_CTS_PORT187_MARK, PORT187_FN1, MSEL5CR_17_0),
  1133. PINMUX_DATA(SCIFA0_SCK_MARK, PORT188_FN1),
  1134. PINMUX_DATA(SCIFB_SCK_PORT190_MARK, PORT190_FN1, MSEL5CR_17_0),
  1135. PINMUX_DATA(SCIFB_RXD_PORT191_MARK, PORT191_FN1, MSEL5CR_17_0),
  1136. PINMUX_DATA(SCIFB_TXD_PORT192_MARK, PORT192_FN1, MSEL5CR_17_0),
  1137. /* Port185 - Port192 Function3 */
  1138. PINMUX_DATA(ET_ERXD0_MARK, PORT185_FN3),
  1139. PINMUX_DATA(ET_ERXD1_MARK, PORT186_FN3),
  1140. PINMUX_DATA(ET_ERXD2_MARK, PORT187_FN3),
  1141. PINMUX_DATA(ET_ERXD3_MARK, PORT188_FN3),
  1142. PINMUX_DATA(ET_ERXD4_MARK, PORT189_FN3),
  1143. PINMUX_DATA(ET_ERXD5_MARK, PORT190_FN3),
  1144. PINMUX_DATA(ET_ERXD6_MARK, PORT191_FN3),
  1145. PINMUX_DATA(ET_ERXD7_MARK, PORT192_FN3),
  1146. /* Port185 - Port192 Function6 */
  1147. PINMUX_DATA(STP1_IPCLK_MARK, PORT185_FN6),
  1148. PINMUX_DATA(STP1_IPD0_PORT186_MARK, PORT186_FN6, MSEL5CR_23_0),
  1149. PINMUX_DATA(STP1_IPEN_PORT187_MARK, PORT187_FN6, MSEL5CR_23_0),
  1150. PINMUX_DATA(STP1_IPSYNC_MARK, PORT188_FN6),
  1151. PINMUX_DATA(STP0_IPCLK_MARK, PORT189_FN6),
  1152. PINMUX_DATA(STP0_IPD0_MARK, PORT190_FN6),
  1153. PINMUX_DATA(STP0_IPEN_MARK, PORT191_FN6),
  1154. PINMUX_DATA(STP0_IPSYNC_MARK, PORT192_FN6),
  1155. /* Port193 */
  1156. PINMUX_DATA(SCIFA0_CTS_MARK, PORT193_FN1),
  1157. PINMUX_DATA(RMII_CRS_DV_MARK, PORT193_FN3),
  1158. PINMUX_DATA(STP1_IPEN_PORT193_MARK, PORT193_FN6, MSEL5CR_23_1), /* ? */
  1159. PINMUX_DATA(LCD1_D17_MARK, PORT193_FN7),
  1160. /* Port194 */
  1161. PINMUX_DATA(SCIFA0_RTS_MARK, PORT194_FN1),
  1162. PINMUX_DATA(RMII_RX_ER_MARK, PORT194_FN3),
  1163. PINMUX_DATA(STP1_IPD0_PORT194_MARK, PORT194_FN6, MSEL5CR_23_1), /* ? */
  1164. PINMUX_DATA(LCD1_D16_MARK, PORT194_FN7),
  1165. /* Port195 */
  1166. PINMUX_DATA(SCIFA1_RXD_MARK, PORT195_FN1),
  1167. PINMUX_DATA(RMII_RXD0_MARK, PORT195_FN3),
  1168. PINMUX_DATA(STP1_IPD3_MARK, PORT195_FN6),
  1169. PINMUX_DATA(LCD1_D15_MARK, PORT195_FN7),
  1170. /* Port196 */
  1171. PINMUX_DATA(SCIFA1_TXD_MARK, PORT196_FN1),
  1172. PINMUX_DATA(RMII_RXD1_MARK, PORT196_FN3),
  1173. PINMUX_DATA(STP1_IPD2_MARK, PORT196_FN6),
  1174. PINMUX_DATA(LCD1_D14_MARK, PORT196_FN7),
  1175. /* Port197 */
  1176. PINMUX_DATA(SCIFA0_RXD_MARK, PORT197_FN1),
  1177. PINMUX_DATA(VIO1_CLK_MARK, PORT197_FN5),
  1178. PINMUX_DATA(STP1_IPD5_MARK, PORT197_FN6),
  1179. PINMUX_DATA(LCD1_D19_MARK, PORT197_FN7),
  1180. /* Port198 */
  1181. PINMUX_DATA(SCIFA0_TXD_MARK, PORT198_FN1),
  1182. PINMUX_DATA(VIO1_VD_MARK, PORT198_FN5),
  1183. PINMUX_DATA(STP1_IPD4_MARK, PORT198_FN6),
  1184. PINMUX_DATA(LCD1_D18_MARK, PORT198_FN7),
  1185. /* Port199 */
  1186. PINMUX_DATA(MEMC_NWE_MARK, PORT199_FN1),
  1187. PINMUX_DATA(SCIFA2_SCK_PORT199_MARK, PORT199_FN2, MSEL5CR_7_1),
  1188. PINMUX_DATA(RMII_TX_EN_MARK, PORT199_FN3),
  1189. PINMUX_DATA(SIM_D_PORT199_MARK, PORT199_FN4, MSEL5CR_21_1),
  1190. PINMUX_DATA(STP1_IPD1_MARK, PORT199_FN6),
  1191. PINMUX_DATA(LCD1_D13_MARK, PORT199_FN7),
  1192. /* Port200 */
  1193. PINMUX_DATA(MEMC_NOE_MARK, PORT200_FN1),
  1194. PINMUX_DATA(SCIFA2_RXD_MARK, PORT200_FN2),
  1195. PINMUX_DATA(RMII_TXD0_MARK, PORT200_FN3),
  1196. PINMUX_DATA(STP0_IPD7_MARK, PORT200_FN6),
  1197. PINMUX_DATA(LCD1_D12_MARK, PORT200_FN7),
  1198. /* Port201 */
  1199. PINMUX_DATA(MEMC_WAIT_MARK, PORT201_FN1, MSEL4CR_6_0),
  1200. PINMUX_DATA(MEMC_DREQ1_MARK, PORT201_FN1, MSEL4CR_6_1),
  1201. PINMUX_DATA(SCIFA2_TXD_MARK, PORT201_FN2),
  1202. PINMUX_DATA(RMII_TXD1_MARK, PORT201_FN3),
  1203. PINMUX_DATA(STP0_IPD6_MARK, PORT201_FN6),
  1204. PINMUX_DATA(LCD1_D11_MARK, PORT201_FN7),
  1205. /* Port202 */
  1206. PINMUX_DATA(MEMC_BUSCLK_MARK, PORT202_FN1, MSEL4CR_6_0),
  1207. PINMUX_DATA(MEMC_A0_MARK, PORT202_FN1, MSEL4CR_6_1),
  1208. PINMUX_DATA(MSIOF1_SS2_PORT202_MARK, PORT202_FN2, MSEL4CR_10_1),
  1209. PINMUX_DATA(RMII_MDC_MARK, PORT202_FN3),
  1210. PINMUX_DATA(TPU0TO2_PORT202_MARK, PORT202_FN4, MSEL5CR_25_1),
  1211. PINMUX_DATA(IDE_CS0_MARK, PORT202_FN6),
  1212. PINMUX_DATA(SDHI2_CD_PORT202_MARK, PORT202_FN7, MSEL5CR_19_1),
  1213. PINMUX_DATA(IRQ21_MARK, PORT202_FN0),
  1214. /* Port203 - Port208 Function1 */
  1215. PINMUX_DATA(SDHI2_CLK_MARK, PORT203_FN1),
  1216. PINMUX_DATA(SDHI2_CMD_MARK, PORT204_FN1),
  1217. PINMUX_DATA(SDHI2_D0_MARK, PORT205_FN1),
  1218. PINMUX_DATA(SDHI2_D1_MARK, PORT206_FN1),
  1219. PINMUX_DATA(SDHI2_D2_MARK, PORT207_FN1),
  1220. PINMUX_DATA(SDHI2_D3_MARK, PORT208_FN1),
  1221. /* Port203 - Port208 Function3 */
  1222. PINMUX_DATA(ET_TX_ER_MARK, PORT203_FN3),
  1223. PINMUX_DATA(ET_RX_ER_MARK, PORT204_FN3),
  1224. PINMUX_DATA(ET_CRS_MARK, PORT205_FN3),
  1225. PINMUX_DATA(ET_MDC_MARK, PORT206_FN3),
  1226. PINMUX_DATA(ET_MDIO_MARK, PORT207_FN3),
  1227. PINMUX_DATA(RMII_MDIO_MARK, PORT208_FN3),
  1228. /* Port203 - Port208 Function6 */
  1229. PINMUX_DATA(IDE_A2_MARK, PORT203_FN6),
  1230. PINMUX_DATA(IDE_A1_MARK, PORT204_FN6),
  1231. PINMUX_DATA(IDE_A0_MARK, PORT205_FN6),
  1232. PINMUX_DATA(IDE_IODACK_MARK, PORT206_FN6),
  1233. PINMUX_DATA(IDE_IODREQ_MARK, PORT207_FN6),
  1234. PINMUX_DATA(IDE_CS1_MARK, PORT208_FN6),
  1235. /* Port203 - Port208 Function7 */
  1236. PINMUX_DATA(SCIFA4_TXD_PORT203_MARK, PORT203_FN7, MSEL5CR_12_0, MSEL5CR_11_1),
  1237. PINMUX_DATA(SCIFA4_RXD_PORT204_MARK, PORT204_FN7, MSEL5CR_12_0, MSEL5CR_11_1),
  1238. PINMUX_DATA(SCIFA4_SCK_PORT205_MARK, PORT205_FN7, MSEL5CR_10_1),
  1239. PINMUX_DATA(SCIFA5_SCK_PORT206_MARK, PORT206_FN7, MSEL5CR_13_1),
  1240. PINMUX_DATA(SCIFA5_RXD_PORT207_MARK, PORT207_FN7, MSEL5CR_15_0, MSEL5CR_14_1),
  1241. PINMUX_DATA(SCIFA5_TXD_PORT208_MARK, PORT208_FN7, MSEL5CR_15_0, MSEL5CR_14_1),
  1242. /* Port209 */
  1243. PINMUX_DATA(VBUS_MARK, PORT209_FN1),
  1244. PINMUX_DATA(IRQ7_PORT209_MARK, PORT209_FN0, MSEL1CR_7_0),
  1245. /* Port210 */
  1246. PINMUX_DATA(IRQ9_PORT210_MARK, PORT210_FN0, MSEL1CR_9_1),
  1247. PINMUX_DATA(HDMI_HPD_MARK, PORT210_FN1),
  1248. /* Port211 */
  1249. PINMUX_DATA(IRQ16_PORT211_MARK, PORT211_FN0, MSEL1CR_16_1),
  1250. PINMUX_DATA(HDMI_CEC_MARK, PORT211_FN1),
  1251. /* SDENC */
  1252. PINMUX_DATA(SDENC_CPG_MARK, MSEL4CR_19_0),
  1253. PINMUX_DATA(SDENC_DV_CLKI_MARK, MSEL4CR_19_1),
  1254. /* SYSC */
  1255. PINMUX_DATA(RESETP_PULLUP_MARK, MSEL4CR_4_0),
  1256. PINMUX_DATA(RESETP_PLAIN_MARK, MSEL4CR_4_1),
  1257. /* DEBUG */
  1258. PINMUX_DATA(EDEBGREQ_PULLDOWN_MARK, MSEL4CR_1_0),
  1259. PINMUX_DATA(EDEBGREQ_PULLUP_MARK, MSEL4CR_1_1),
  1260. PINMUX_DATA(TRACEAUD_FROM_VIO_MARK, MSEL5CR_30_0, MSEL5CR_29_0),
  1261. PINMUX_DATA(TRACEAUD_FROM_LCDC0_MARK, MSEL5CR_30_0, MSEL5CR_29_1),
  1262. PINMUX_DATA(TRACEAUD_FROM_MEMC_MARK, MSEL5CR_30_1, MSEL5CR_29_0),
  1263. };
  1264. #define __I (SH_PFC_PIN_CFG_INPUT)
  1265. #define __O (SH_PFC_PIN_CFG_OUTPUT)
  1266. #define __IO (SH_PFC_PIN_CFG_INPUT | SH_PFC_PIN_CFG_OUTPUT)
  1267. #define __PD (SH_PFC_PIN_CFG_PULL_DOWN)
  1268. #define __PU (SH_PFC_PIN_CFG_PULL_UP)
  1269. #define __PUD (SH_PFC_PIN_CFG_PULL_UP_DOWN)
  1270. #define R8A7740_PIN_I_PD(pin) SH_PFC_PIN_CFG(pin, __I | __PD)
  1271. #define R8A7740_PIN_I_PU(pin) SH_PFC_PIN_CFG(pin, __I | __PU)
  1272. #define R8A7740_PIN_I_PU_PD(pin) SH_PFC_PIN_CFG(pin, __I | __PUD)
  1273. #define R8A7740_PIN_IO(pin) SH_PFC_PIN_CFG(pin, __IO)
  1274. #define R8A7740_PIN_IO_PD(pin) SH_PFC_PIN_CFG(pin, __IO | __PD)
  1275. #define R8A7740_PIN_IO_PU(pin) SH_PFC_PIN_CFG(pin, __IO | __PU)
  1276. #define R8A7740_PIN_IO_PU_PD(pin) SH_PFC_PIN_CFG(pin, __IO | __PUD)
  1277. #define R8A7740_PIN_O(pin) SH_PFC_PIN_CFG(pin, __O)
  1278. #define R8A7740_PIN_O_PU_PD(pin) SH_PFC_PIN_CFG(pin, __O | __PUD)
  1279. static const struct sh_pfc_pin pinmux_pins[] = {
  1280. /* Table 56-1 (I/O and Pull U/D) */
  1281. R8A7740_PIN_IO_PD(0), R8A7740_PIN_IO_PD(1),
  1282. R8A7740_PIN_IO_PD(2), R8A7740_PIN_IO_PD(3),
  1283. R8A7740_PIN_IO_PD(4), R8A7740_PIN_IO_PD(5),
  1284. R8A7740_PIN_IO_PD(6), R8A7740_PIN_IO(7),
  1285. R8A7740_PIN_IO(8), R8A7740_PIN_IO(9),
  1286. R8A7740_PIN_IO_PD(10), R8A7740_PIN_IO_PD(11),
  1287. R8A7740_PIN_IO_PD(12), R8A7740_PIN_IO_PU_PD(13),
  1288. R8A7740_PIN_IO_PD(14), R8A7740_PIN_IO_PD(15),
  1289. R8A7740_PIN_IO_PD(16), R8A7740_PIN_IO_PD(17),
  1290. R8A7740_PIN_IO(18), R8A7740_PIN_IO_PU(19),
  1291. R8A7740_PIN_IO_PU_PD(20), R8A7740_PIN_IO_PD(21),
  1292. R8A7740_PIN_IO_PU_PD(22), R8A7740_PIN_IO(23),
  1293. R8A7740_PIN_IO_PU(24), R8A7740_PIN_IO_PU(25),
  1294. R8A7740_PIN_IO_PU(26), R8A7740_PIN_IO_PU(27),
  1295. R8A7740_PIN_IO_PU(28), R8A7740_PIN_IO_PU(29),
  1296. R8A7740_PIN_IO_PU(30), R8A7740_PIN_IO_PD(31),
  1297. R8A7740_PIN_IO_PD(32), R8A7740_PIN_IO_PD(33),
  1298. R8A7740_PIN_IO_PD(34), R8A7740_PIN_IO_PU(35),
  1299. R8A7740_PIN_IO_PU(36), R8A7740_PIN_IO_PD(37),
  1300. R8A7740_PIN_IO_PU(38), R8A7740_PIN_IO_PD(39),
  1301. R8A7740_PIN_IO_PU_PD(40), R8A7740_PIN_IO_PD(41),
  1302. R8A7740_PIN_IO_PD(42), R8A7740_PIN_IO_PU_PD(43),
  1303. R8A7740_PIN_IO_PU_PD(44), R8A7740_PIN_IO_PU_PD(45),
  1304. R8A7740_PIN_IO_PU_PD(46), R8A7740_PIN_IO_PU_PD(47),
  1305. R8A7740_PIN_IO_PU_PD(48), R8A7740_PIN_IO_PU_PD(49),
  1306. R8A7740_PIN_IO_PU_PD(50), R8A7740_PIN_IO_PD(51),
  1307. R8A7740_PIN_IO_PD(52), R8A7740_PIN_IO_PD(53),
  1308. R8A7740_PIN_IO_PD(54), R8A7740_PIN_IO_PU_PD(55),
  1309. R8A7740_PIN_IO_PU_PD(56), R8A7740_PIN_IO_PU_PD(57),
  1310. R8A7740_PIN_IO_PU_PD(58), R8A7740_PIN_IO_PU_PD(59),
  1311. R8A7740_PIN_IO_PU_PD(60), R8A7740_PIN_IO_PD(61),
  1312. R8A7740_PIN_IO_PD(62), R8A7740_PIN_IO_PD(63),
  1313. R8A7740_PIN_IO_PD(64), R8A7740_PIN_IO_PD(65),
  1314. R8A7740_PIN_IO_PU_PD(66), R8A7740_PIN_IO_PU_PD(67),
  1315. R8A7740_PIN_IO_PU_PD(68), R8A7740_PIN_IO_PU_PD(69),
  1316. R8A7740_PIN_IO_PU_PD(70), R8A7740_PIN_IO_PU_PD(71),
  1317. R8A7740_PIN_IO_PU_PD(72), R8A7740_PIN_IO_PU_PD(73),
  1318. R8A7740_PIN_IO_PU_PD(74), R8A7740_PIN_IO_PU_PD(75),
  1319. R8A7740_PIN_IO_PU_PD(76), R8A7740_PIN_IO_PU_PD(77),
  1320. R8A7740_PIN_IO_PU_PD(78), R8A7740_PIN_IO_PU_PD(79),
  1321. R8A7740_PIN_IO_PU_PD(80), R8A7740_PIN_IO_PU_PD(81),
  1322. R8A7740_PIN_IO(82), R8A7740_PIN_IO_PU_PD(83),
  1323. R8A7740_PIN_IO(84), R8A7740_PIN_IO_PD(85),
  1324. R8A7740_PIN_IO_PD(86), R8A7740_PIN_IO_PD(87),
  1325. R8A7740_PIN_IO_PD(88), R8A7740_PIN_IO_PD(89),
  1326. R8A7740_PIN_IO_PD(90), R8A7740_PIN_IO_PU_PD(91),
  1327. R8A7740_PIN_IO_PU_PD(92), R8A7740_PIN_IO_PU_PD(93),
  1328. R8A7740_PIN_IO_PU_PD(94), R8A7740_PIN_IO_PU_PD(95),
  1329. R8A7740_PIN_IO_PU_PD(96), R8A7740_PIN_IO_PU_PD(97),
  1330. R8A7740_PIN_IO_PU_PD(98), R8A7740_PIN_IO_PU_PD(99),
  1331. R8A7740_PIN_IO_PU_PD(100), R8A7740_PIN_IO(101),
  1332. R8A7740_PIN_IO_PU(102), R8A7740_PIN_IO_PU_PD(103),
  1333. R8A7740_PIN_IO_PU(104), R8A7740_PIN_IO_PU(105),
  1334. R8A7740_PIN_IO_PU_PD(106), R8A7740_PIN_IO(107),
  1335. R8A7740_PIN_IO(108), R8A7740_PIN_IO(109),
  1336. R8A7740_PIN_IO(110), R8A7740_PIN_IO(111),
  1337. R8A7740_PIN_IO(112), R8A7740_PIN_IO(113),
  1338. R8A7740_PIN_IO_PU_PD(114), R8A7740_PIN_IO(115),
  1339. R8A7740_PIN_IO_PD(116), R8A7740_PIN_IO_PD(117),
  1340. R8A7740_PIN_IO_PD(118), R8A7740_PIN_IO_PD(119),
  1341. R8A7740_PIN_IO_PD(120), R8A7740_PIN_IO_PD(121),
  1342. R8A7740_PIN_IO_PD(122), R8A7740_PIN_IO_PD(123),
  1343. R8A7740_PIN_IO_PD(124), R8A7740_PIN_IO(125),
  1344. R8A7740_PIN_IO(126), R8A7740_PIN_IO(127),
  1345. R8A7740_PIN_IO(128), R8A7740_PIN_IO(129),
  1346. R8A7740_PIN_IO(130), R8A7740_PIN_IO(131),
  1347. R8A7740_PIN_IO(132), R8A7740_PIN_IO(133),
  1348. R8A7740_PIN_IO(134), R8A7740_PIN_IO(135),
  1349. R8A7740_PIN_IO(136), R8A7740_PIN_IO(137),
  1350. R8A7740_PIN_IO(138), R8A7740_PIN_IO(139),
  1351. R8A7740_PIN_IO(140), R8A7740_PIN_IO(141),
  1352. R8A7740_PIN_IO_PU(142), R8A7740_PIN_IO_PU(143),
  1353. R8A7740_PIN_IO_PU(144), R8A7740_PIN_IO_PU(145),
  1354. R8A7740_PIN_IO_PU(146), R8A7740_PIN_IO_PU(147),
  1355. R8A7740_PIN_IO_PU(148), R8A7740_PIN_IO_PU(149),
  1356. R8A7740_PIN_IO_PU(150), R8A7740_PIN_IO_PU(151),
  1357. R8A7740_PIN_IO_PU(152), R8A7740_PIN_IO_PU(153),
  1358. R8A7740_PIN_IO_PU(154), R8A7740_PIN_IO_PU(155),
  1359. R8A7740_PIN_IO_PU(156), R8A7740_PIN_IO_PU(157),
  1360. R8A7740_PIN_IO_PD(158), R8A7740_PIN_IO_PD(159),
  1361. R8A7740_PIN_IO_PU_PD(160), R8A7740_PIN_IO_PD(161),
  1362. R8A7740_PIN_IO_PD(162), R8A7740_PIN_IO_PD(163),
  1363. R8A7740_PIN_IO_PD(164), R8A7740_PIN_IO_PD(165),
  1364. R8A7740_PIN_IO_PU(166), R8A7740_PIN_IO_PU(167),
  1365. R8A7740_PIN_IO_PU(168), R8A7740_PIN_IO_PU(169),
  1366. R8A7740_PIN_IO_PU(170), R8A7740_PIN_IO_PU(171),
  1367. R8A7740_PIN_IO_PD(172), R8A7740_PIN_IO_PD(173),
  1368. R8A7740_PIN_IO_PD(174), R8A7740_PIN_IO_PD(175),
  1369. R8A7740_PIN_IO_PU(176), R8A7740_PIN_IO_PU_PD(177),
  1370. R8A7740_PIN_IO_PU(178), R8A7740_PIN_IO_PD(179),
  1371. R8A7740_PIN_IO_PD(180), R8A7740_PIN_IO_PU(181),
  1372. R8A7740_PIN_IO_PU(182), R8A7740_PIN_IO(183),
  1373. R8A7740_PIN_IO_PD(184), R8A7740_PIN_IO_PD(185),
  1374. R8A7740_PIN_IO_PD(186), R8A7740_PIN_IO_PD(187),
  1375. R8A7740_PIN_IO_PD(188), R8A7740_PIN_IO_PD(189),
  1376. R8A7740_PIN_IO_PD(190), R8A7740_PIN_IO_PD(191),
  1377. R8A7740_PIN_IO_PD(192), R8A7740_PIN_IO_PU_PD(193),
  1378. R8A7740_PIN_IO_PU_PD(194), R8A7740_PIN_IO_PD(195),
  1379. R8A7740_PIN_IO_PU_PD(196), R8A7740_PIN_IO_PD(197),
  1380. R8A7740_PIN_IO_PU_PD(198), R8A7740_PIN_IO_PU_PD(199),
  1381. R8A7740_PIN_IO_PU_PD(200), R8A7740_PIN_IO_PU(201),
  1382. R8A7740_PIN_IO_PU_PD(202), R8A7740_PIN_IO(203),
  1383. R8A7740_PIN_IO_PU_PD(204), R8A7740_PIN_IO_PU_PD(205),
  1384. R8A7740_PIN_IO_PU_PD(206), R8A7740_PIN_IO_PU_PD(207),
  1385. R8A7740_PIN_IO_PU_PD(208), R8A7740_PIN_IO_PD(209),
  1386. R8A7740_PIN_IO_PD(210), R8A7740_PIN_IO_PD(211),
  1387. };
  1388. /* - BSC -------------------------------------------------------------------- */
  1389. static const unsigned int bsc_data_pins[] = {
  1390. /* D[0:31] */
  1391. 157, 156, 155, 154, 153, 152, 151, 150,
  1392. 149, 148, 147, 146, 145, 144, 143, 142,
  1393. 171, 170, 169, 168, 167, 166, 173, 172,
  1394. 165, 164, 163, 162, 161, 160, 159, 158,
  1395. };
  1396. static const unsigned int bsc_data_mux[] = {
  1397. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  1398. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  1399. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  1400. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  1401. D16_MARK, D17_MARK, D18_MARK, D19_MARK,
  1402. D20_MARK, D21_MARK, D22_MARK, D23_MARK,
  1403. D24_MARK, D25_MARK, D26_MARK, D27_MARK,
  1404. D28_MARK, D29_MARK, D30_MARK, D31_MARK,
  1405. };
  1406. static const unsigned int bsc_cs0_pins[] = {
  1407. /* CS */
  1408. 109,
  1409. };
  1410. static const unsigned int bsc_cs0_mux[] = {
  1411. CS0_MARK,
  1412. };
  1413. static const unsigned int bsc_cs2_pins[] = {
  1414. /* CS */
  1415. 110,
  1416. };
  1417. static const unsigned int bsc_cs2_mux[] = {
  1418. CS2_MARK,
  1419. };
  1420. static const unsigned int bsc_cs4_pins[] = {
  1421. /* CS */
  1422. 111,
  1423. };
  1424. static const unsigned int bsc_cs4_mux[] = {
  1425. CS4_MARK,
  1426. };
  1427. static const unsigned int bsc_cs5a_0_pins[] = {
  1428. /* CS */
  1429. 105,
  1430. };
  1431. static const unsigned int bsc_cs5a_0_mux[] = {
  1432. CS5A_PORT105_MARK,
  1433. };
  1434. static const unsigned int bsc_cs5a_1_pins[] = {
  1435. /* CS */
  1436. 19,
  1437. };
  1438. static const unsigned int bsc_cs5a_1_mux[] = {
  1439. CS5A_PORT19_MARK,
  1440. };
  1441. static const unsigned int bsc_cs5b_pins[] = {
  1442. /* CS */
  1443. 103,
  1444. };
  1445. static const unsigned int bsc_cs5b_mux[] = {
  1446. CS5B_MARK,
  1447. };
  1448. static const unsigned int bsc_cs6a_pins[] = {
  1449. /* CS */
  1450. 104,
  1451. };
  1452. static const unsigned int bsc_cs6a_mux[] = {
  1453. CS6A_MARK,
  1454. };
  1455. static const unsigned int bsc_rd_we_pins[] = {
  1456. /* RD, WE[0:3] */
  1457. 115, 113, 112, 108, 107,
  1458. };
  1459. static const unsigned int bsc_rd_we_mux[] = {
  1460. RD_FSC_MARK, WE0_FWE_MARK, WE1_MARK, WE2_ICIORD_MARK, WE3_ICIOWR_MARK,
  1461. };
  1462. static const unsigned int bsc_bs_pins[] = {
  1463. /* BS */
  1464. 175,
  1465. };
  1466. static const unsigned int bsc_bs_mux[] = {
  1467. BS_MARK,
  1468. };
  1469. static const unsigned int bsc_rdwr_pins[] = {
  1470. /* RDWR */
  1471. 114,
  1472. };
  1473. static const unsigned int bsc_rdwr_mux[] = {
  1474. RDWR_MARK,
  1475. };
  1476. /* - CEU0 ------------------------------------------------------------------- */
  1477. static const unsigned int ceu0_data_0_7_pins[] = {
  1478. /* D[0:7] */
  1479. 34, 33, 32, 31, 30, 29, 28, 27,
  1480. };
  1481. static const unsigned int ceu0_data_0_7_mux[] = {
  1482. VIO0_D0_MARK, VIO0_D1_MARK, VIO0_D2_MARK, VIO0_D3_MARK,
  1483. VIO0_D4_MARK, VIO0_D5_MARK, VIO0_D6_MARK, VIO0_D7_MARK,
  1484. };
  1485. static const unsigned int ceu0_data_8_15_0_pins[] = {
  1486. /* D[8:15] */
  1487. 182, 181, 180, 179, 178, 26, 25, 24,
  1488. };
  1489. static const unsigned int ceu0_data_8_15_0_mux[] = {
  1490. VIO0_D8_MARK, VIO0_D9_MARK, VIO0_D10_MARK, VIO0_D11_MARK,
  1491. VIO0_D12_MARK, VIO0_D13_PORT26_MARK, VIO0_D14_PORT25_MARK,
  1492. VIO0_D15_PORT24_MARK,
  1493. };
  1494. static const unsigned int ceu0_data_8_15_1_pins[] = {
  1495. /* D[8:15] */
  1496. 182, 181, 180, 179, 178, 22, 95, 96,
  1497. };
  1498. static const unsigned int ceu0_data_8_15_1_mux[] = {
  1499. VIO0_D8_MARK, VIO0_D9_MARK, VIO0_D10_MARK, VIO0_D11_MARK,
  1500. VIO0_D12_MARK, VIO0_D13_PORT22_MARK, VIO0_D14_PORT95_MARK,
  1501. VIO0_D15_PORT96_MARK,
  1502. };
  1503. static const unsigned int ceu0_clk_0_pins[] = {
  1504. /* CKO */
  1505. 36,
  1506. };
  1507. static const unsigned int ceu0_clk_0_mux[] = {
  1508. VIO_CKO_MARK,
  1509. };
  1510. static const unsigned int ceu0_clk_1_pins[] = {
  1511. /* CKO */
  1512. 14,
  1513. };
  1514. static const unsigned int ceu0_clk_1_mux[] = {
  1515. VIO_CKO1_MARK,
  1516. };
  1517. static const unsigned int ceu0_clk_2_pins[] = {
  1518. /* CKO */
  1519. 15,
  1520. };
  1521. static const unsigned int ceu0_clk_2_mux[] = {
  1522. VIO_CKO2_MARK,
  1523. };
  1524. static const unsigned int ceu0_sync_pins[] = {
  1525. /* CLK, VD, HD */
  1526. 35, 39, 37,
  1527. };
  1528. static const unsigned int ceu0_sync_mux[] = {
  1529. VIO0_CLK_MARK, VIO0_VD_MARK, VIO0_HD_MARK,
  1530. };
  1531. static const unsigned int ceu0_field_pins[] = {
  1532. /* FIELD */
  1533. 38,
  1534. };
  1535. static const unsigned int ceu0_field_mux[] = {
  1536. VIO0_FIELD_MARK,
  1537. };
  1538. /* - CEU1 ------------------------------------------------------------------- */
  1539. static const unsigned int ceu1_data_pins[] = {
  1540. /* D[0:7] */
  1541. 182, 181, 180, 179, 178, 26, 25, 24,
  1542. };
  1543. static const unsigned int ceu1_data_mux[] = {
  1544. VIO1_D0_MARK, VIO1_D1_MARK, VIO1_D2_MARK, VIO1_D3_MARK,
  1545. VIO1_D4_MARK, VIO1_D5_MARK, VIO1_D6_MARK, VIO1_D7_MARK,
  1546. };
  1547. static const unsigned int ceu1_clk_pins[] = {
  1548. /* CKO */
  1549. 23,
  1550. };
  1551. static const unsigned int ceu1_clk_mux[] = {
  1552. VIO_CKO_1_MARK,
  1553. };
  1554. static const unsigned int ceu1_sync_pins[] = {
  1555. /* CLK, VD, HD */
  1556. 197, 198, 160,
  1557. };
  1558. static const unsigned int ceu1_sync_mux[] = {
  1559. VIO1_CLK_MARK, VIO1_VD_MARK, VIO1_HD_MARK,
  1560. };
  1561. static const unsigned int ceu1_field_pins[] = {
  1562. /* FIELD */
  1563. 21,
  1564. };
  1565. static const unsigned int ceu1_field_mux[] = {
  1566. VIO1_FIELD_MARK,
  1567. };
  1568. /* - FSIA ------------------------------------------------------------------- */
  1569. static const unsigned int fsia_mclk_in_pins[] = {
  1570. /* CK */
  1571. 11,
  1572. };
  1573. static const unsigned int fsia_mclk_in_mux[] = {
  1574. FSIACK_MARK,
  1575. };
  1576. static const unsigned int fsia_mclk_out_pins[] = {
  1577. /* OMC */
  1578. 10,
  1579. };
  1580. static const unsigned int fsia_mclk_out_mux[] = {
  1581. FSIAOMC_MARK,
  1582. };
  1583. static const unsigned int fsia_sclk_in_pins[] = {
  1584. /* ILR, IBT */
  1585. 12, 13,
  1586. };
  1587. static const unsigned int fsia_sclk_in_mux[] = {
  1588. FSIAILR_MARK, FSIAIBT_MARK,
  1589. };
  1590. static const unsigned int fsia_sclk_out_pins[] = {
  1591. /* OLR, OBT */
  1592. 7, 8,
  1593. };
  1594. static const unsigned int fsia_sclk_out_mux[] = {
  1595. FSIAOLR_MARK, FSIAOBT_MARK,
  1596. };
  1597. static const unsigned int fsia_data_in_0_pins[] = {
  1598. /* ISLD */
  1599. 0,
  1600. };
  1601. static const unsigned int fsia_data_in_0_mux[] = {
  1602. FSIAISLD_PORT0_MARK,
  1603. };
  1604. static const unsigned int fsia_data_in_1_pins[] = {
  1605. /* ISLD */
  1606. 5,
  1607. };
  1608. static const unsigned int fsia_data_in_1_mux[] = {
  1609. FSIAISLD_PORT5_MARK,
  1610. };
  1611. static const unsigned int fsia_data_out_0_pins[] = {
  1612. /* OSLD */
  1613. 9,
  1614. };
  1615. static const unsigned int fsia_data_out_0_mux[] = {
  1616. FSIAOSLD_MARK,
  1617. };
  1618. static const unsigned int fsia_data_out_1_pins[] = {
  1619. /* OSLD */
  1620. 0,
  1621. };
  1622. static const unsigned int fsia_data_out_1_mux[] = {
  1623. FSIAOSLD1_MARK,
  1624. };
  1625. static const unsigned int fsia_data_out_2_pins[] = {
  1626. /* OSLD */
  1627. 1,
  1628. };
  1629. static const unsigned int fsia_data_out_2_mux[] = {
  1630. FSIAOSLD2_MARK,
  1631. };
  1632. static const unsigned int fsia_spdif_0_pins[] = {
  1633. /* SPDIF */
  1634. 9,
  1635. };
  1636. static const unsigned int fsia_spdif_0_mux[] = {
  1637. FSIASPDIF_PORT9_MARK,
  1638. };
  1639. static const unsigned int fsia_spdif_1_pins[] = {
  1640. /* SPDIF */
  1641. 18,
  1642. };
  1643. static const unsigned int fsia_spdif_1_mux[] = {
  1644. FSIASPDIF_PORT18_MARK,
  1645. };
  1646. /* - FSIB ------------------------------------------------------------------- */
  1647. static const unsigned int fsib_mclk_in_pins[] = {
  1648. /* CK */
  1649. 11,
  1650. };
  1651. static const unsigned int fsib_mclk_in_mux[] = {
  1652. FSIBCK_MARK,
  1653. };
  1654. /* - GETHER ----------------------------------------------------------------- */
  1655. static const unsigned int gether_rmii_pins[] = {
  1656. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK, MDC, MDIO */
  1657. 195, 196, 194, 193, 200, 201, 199, 159, 202, 208,
  1658. };
  1659. static const unsigned int gether_rmii_mux[] = {
  1660. RMII_RXD0_MARK, RMII_RXD1_MARK, RMII_RX_ER_MARK, RMII_CRS_DV_MARK,
  1661. RMII_TXD0_MARK, RMII_TXD1_MARK, RMII_TX_EN_MARK, RMII_REF50CK_MARK,
  1662. RMII_MDC_MARK, RMII_MDIO_MARK,
  1663. };
  1664. static const unsigned int gether_mii_pins[] = {
  1665. /* RXD[0:3], RX_CLK, RX_DV, RX_ER
  1666. * TXD[0:3], TX_CLK, TX_EN, TX_ER
  1667. * CRS, COL, MDC, MDIO,
  1668. */
  1669. 185, 186, 187, 188, 174, 161, 204,
  1670. 171, 170, 169, 168, 184, 183, 203,
  1671. 205, 163, 206, 207,
  1672. };
  1673. static const unsigned int gether_mii_mux[] = {
  1674. ET_ERXD0_MARK, ET_ERXD1_MARK, ET_ERXD2_MARK, ET_ERXD3_MARK,
  1675. ET_RX_CLK_MARK, ET_RX_DV_MARK, ET_RX_ER_MARK,
  1676. ET_ETXD0_MARK, ET_ETXD1_MARK, ET_ETXD2_MARK, ET_ETXD3_MARK,
  1677. ET_TX_CLK_MARK, ET_TX_EN_MARK, ET_TX_ER_MARK,
  1678. ET_CRS_MARK, ET_COL_MARK, ET_MDC_MARK, ET_MDIO_MARK,
  1679. };
  1680. static const unsigned int gether_gmii_pins[] = {
  1681. /* RXD[0:7], RX_CLK, RX_DV, RX_ER
  1682. * TXD[0:7], GTX_CLK, TX_CLK, TX_EN, TX_ER
  1683. * CRS, COL, MDC, MDIO, REF125CK_MARK,
  1684. */
  1685. 185, 186, 187, 188, 189, 190, 191, 192, 174, 161, 204,
  1686. 171, 170, 169, 168, 167, 166, 173, 172, 176, 184, 183, 203,
  1687. 205, 163, 206, 207, 158,
  1688. };
  1689. static const unsigned int gether_gmii_mux[] = {
  1690. ET_ERXD0_MARK, ET_ERXD1_MARK, ET_ERXD2_MARK, ET_ERXD3_MARK,
  1691. ET_ERXD4_MARK, ET_ERXD5_MARK, ET_ERXD6_MARK, ET_ERXD7_MARK,
  1692. ET_RX_CLK_MARK, ET_RX_DV_MARK, ET_RX_ER_MARK,
  1693. ET_ETXD0_MARK, ET_ETXD1_MARK, ET_ETXD2_MARK, ET_ETXD3_MARK,
  1694. ET_ETXD4_MARK, ET_ETXD5_MARK, ET_ETXD6_MARK, ET_ETXD7_MARK,
  1695. ET_GTX_CLK_MARK, ET_TX_CLK_MARK, ET_TX_EN_MARK, ET_TX_ER_MARK,
  1696. ET_CRS_MARK, ET_COL_MARK, ET_MDC_MARK, ET_MDIO_MARK,
  1697. RMII_REF125CK_MARK,
  1698. };
  1699. static const unsigned int gether_int_pins[] = {
  1700. /* PHY_INT */
  1701. 164,
  1702. };
  1703. static const unsigned int gether_int_mux[] = {
  1704. ET_PHY_INT_MARK,
  1705. };
  1706. static const unsigned int gether_link_pins[] = {
  1707. /* LINK */
  1708. 177,
  1709. };
  1710. static const unsigned int gether_link_mux[] = {
  1711. ET_LINK_MARK,
  1712. };
  1713. static const unsigned int gether_wol_pins[] = {
  1714. /* WOL */
  1715. 175,
  1716. };
  1717. static const unsigned int gether_wol_mux[] = {
  1718. ET_WOL_MARK,
  1719. };
  1720. /* - HDMI ------------------------------------------------------------------- */
  1721. static const unsigned int hdmi_pins[] = {
  1722. /* HPD, CEC */
  1723. 210, 211,
  1724. };
  1725. static const unsigned int hdmi_mux[] = {
  1726. HDMI_HPD_MARK, HDMI_CEC_MARK,
  1727. };
  1728. /* - INTC ------------------------------------------------------------------- */
  1729. IRQC_PINS_MUX(0, 0, 2);
  1730. IRQC_PINS_MUX(0, 1, 13);
  1731. IRQC_PIN_MUX(1, 20);
  1732. IRQC_PINS_MUX(2, 0, 11);
  1733. IRQC_PINS_MUX(2, 1, 12);
  1734. IRQC_PINS_MUX(3, 0, 10);
  1735. IRQC_PINS_MUX(3, 1, 14);
  1736. IRQC_PINS_MUX(4, 0, 15);
  1737. IRQC_PINS_MUX(4, 1, 172);
  1738. IRQC_PINS_MUX(5, 0, 0);
  1739. IRQC_PINS_MUX(5, 1, 1);
  1740. IRQC_PINS_MUX(6, 0, 121);
  1741. IRQC_PINS_MUX(6, 1, 173);
  1742. IRQC_PINS_MUX(7, 0, 120);
  1743. IRQC_PINS_MUX(7, 1, 209);
  1744. IRQC_PIN_MUX(8, 119);
  1745. IRQC_PINS_MUX(9, 0, 118);
  1746. IRQC_PINS_MUX(9, 1, 210);
  1747. IRQC_PIN_MUX(10, 19);
  1748. IRQC_PIN_MUX(11, 104);
  1749. IRQC_PINS_MUX(12, 0, 42);
  1750. IRQC_PINS_MUX(12, 1, 97);
  1751. IRQC_PINS_MUX(13, 0, 64);
  1752. IRQC_PINS_MUX(13, 1, 98);
  1753. IRQC_PINS_MUX(14, 0, 63);
  1754. IRQC_PINS_MUX(14, 1, 99);
  1755. IRQC_PINS_MUX(15, 0, 62);
  1756. IRQC_PINS_MUX(15, 1, 100);
  1757. IRQC_PINS_MUX(16, 0, 68);
  1758. IRQC_PINS_MUX(16, 1, 211);
  1759. IRQC_PIN_MUX(17, 69);
  1760. IRQC_PIN_MUX(18, 70);
  1761. IRQC_PIN_MUX(19, 71);
  1762. IRQC_PIN_MUX(20, 67);
  1763. IRQC_PIN_MUX(21, 202);
  1764. IRQC_PIN_MUX(22, 95);
  1765. IRQC_PIN_MUX(23, 96);
  1766. IRQC_PIN_MUX(24, 180);
  1767. IRQC_PIN_MUX(25, 38);
  1768. IRQC_PINS_MUX(26, 0, 58);
  1769. IRQC_PINS_MUX(26, 1, 81);
  1770. IRQC_PINS_MUX(27, 0, 57);
  1771. IRQC_PINS_MUX(27, 1, 168);
  1772. IRQC_PINS_MUX(28, 0, 56);
  1773. IRQC_PINS_MUX(28, 1, 169);
  1774. IRQC_PINS_MUX(29, 0, 50);
  1775. IRQC_PINS_MUX(29, 1, 170);
  1776. IRQC_PINS_MUX(30, 0, 49);
  1777. IRQC_PINS_MUX(30, 1, 171);
  1778. IRQC_PINS_MUX(31, 0, 41);
  1779. IRQC_PINS_MUX(31, 1, 167);
  1780. /* - LCD0 ------------------------------------------------------------------- */
  1781. static const unsigned int lcd0_data24_0_pins[] = {
  1782. /* D[0:23] */
  1783. 58, 57, 56, 55, 54, 53, 52, 51,
  1784. 50, 49, 48, 47, 46, 45, 44, 43,
  1785. 42, 41, 40, 4, 3, 2, 0, 1,
  1786. };
  1787. static const unsigned int lcd0_data24_0_mux[] = {
  1788. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1789. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1790. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  1791. LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
  1792. LCD0_D16_MARK, LCD0_D17_MARK, LCD0_D18_PORT40_MARK, LCD0_D19_PORT4_MARK,
  1793. LCD0_D20_PORT3_MARK, LCD0_D21_PORT2_MARK, LCD0_D22_PORT0_MARK,
  1794. LCD0_D23_PORT1_MARK,
  1795. };
  1796. static const unsigned int lcd0_data24_1_pins[] = {
  1797. /* D[0:23] */
  1798. 58, 57, 56, 55, 54, 53, 52, 51,
  1799. 50, 49, 48, 47, 46, 45, 44, 43,
  1800. 42, 41, 163, 162, 161, 158, 160, 159,
  1801. };
  1802. static const unsigned int lcd0_data24_1_mux[] = {
  1803. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1804. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1805. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  1806. LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
  1807. LCD0_D16_MARK, LCD0_D17_MARK, LCD0_D18_PORT163_MARK,
  1808. LCD0_D19_PORT162_MARK, LCD0_D20_PORT161_MARK, LCD0_D21_PORT158_MARK,
  1809. LCD0_D22_PORT160_MARK, LCD0_D23_PORT159_MARK,
  1810. };
  1811. static const unsigned int lcd0_display_pins[] = {
  1812. /* DON, VCPWC, VEPWC */
  1813. 61, 59, 60,
  1814. };
  1815. static const unsigned int lcd0_display_mux[] = {
  1816. LCD0_DON_MARK, LCD0_VCPWC_MARK, LCD0_VEPWC_MARK,
  1817. };
  1818. static const unsigned int lcd0_lclk_0_pins[] = {
  1819. /* LCLK */
  1820. 102,
  1821. };
  1822. static const unsigned int lcd0_lclk_0_mux[] = {
  1823. LCD0_LCLK_PORT102_MARK,
  1824. };
  1825. static const unsigned int lcd0_lclk_1_pins[] = {
  1826. /* LCLK */
  1827. 165,
  1828. };
  1829. static const unsigned int lcd0_lclk_1_mux[] = {
  1830. LCD0_LCLK_PORT165_MARK,
  1831. };
  1832. static const unsigned int lcd0_sync_pins[] = {
  1833. /* VSYN, HSYN, DCK, DISP */
  1834. 63, 64, 62, 65,
  1835. };
  1836. static const unsigned int lcd0_sync_mux[] = {
  1837. LCD0_VSYN_MARK, LCD0_HSYN_MARK, LCD0_DCK_MARK, LCD0_DISP_MARK,
  1838. };
  1839. static const unsigned int lcd0_sys_pins[] = {
  1840. /* CS, WR, RD, RS */
  1841. 64, 62, 164, 65,
  1842. };
  1843. static const unsigned int lcd0_sys_mux[] = {
  1844. LCD0_CS_MARK, LCD0_WR_MARK, LCD0_RD_MARK, LCD0_RS_MARK,
  1845. };
  1846. /* - LCD1 ------------------------------------------------------------------- */
  1847. static const unsigned int lcd1_data_pins[] = {
  1848. /* D[0:23] */
  1849. 4, 3, 2, 1, 0, 91, 92, 23,
  1850. 93, 94, 21, 201, 200, 199, 196, 195,
  1851. 194, 193, 198, 197, 75, 74, 15, 14,
  1852. };
  1853. static const unsigned int lcd1_data_mux[] = {
  1854. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  1855. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  1856. LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
  1857. LCD1_D12_MARK, LCD1_D13_MARK, LCD1_D14_MARK, LCD1_D15_MARK,
  1858. LCD1_D16_MARK, LCD1_D17_MARK, LCD1_D18_MARK, LCD1_D19_MARK,
  1859. LCD1_D20_MARK, LCD1_D21_MARK, LCD1_D22_MARK, LCD1_D23_MARK,
  1860. };
  1861. static const unsigned int lcd1_display_pins[] = {
  1862. /* DON, VCPWC, VEPWC */
  1863. 100, 5, 6,
  1864. };
  1865. static const unsigned int lcd1_display_mux[] = {
  1866. LCD1_DON_MARK, LCD1_VCPWC_MARK, LCD1_VEPWC_MARK,
  1867. };
  1868. static const unsigned int lcd1_lclk_pins[] = {
  1869. /* LCLK */
  1870. 40,
  1871. };
  1872. static const unsigned int lcd1_lclk_mux[] = {
  1873. LCD1_LCLK_MARK,
  1874. };
  1875. static const unsigned int lcd1_sync_pins[] = {
  1876. /* VSYN, HSYN, DCK, DISP */
  1877. 98, 97, 99, 12,
  1878. };
  1879. static const unsigned int lcd1_sync_mux[] = {
  1880. LCD1_VSYN_MARK, LCD1_HSYN_MARK, LCD1_DCK_MARK, LCD1_DISP_MARK,
  1881. };
  1882. static const unsigned int lcd1_sys_pins[] = {
  1883. /* CS, WR, RD, RS */
  1884. 97, 99, 13, 12,
  1885. };
  1886. static const unsigned int lcd1_sys_mux[] = {
  1887. LCD1_CS_MARK, LCD1_WR_MARK, LCD1_RD_MARK, LCD1_RS_MARK,
  1888. };
  1889. /* - MMCIF ------------------------------------------------------------------ */
  1890. static const unsigned int mmc0_data_0_pins[] = {
  1891. /* D[0:7] */
  1892. 68, 69, 70, 71, 72, 73, 74, 75,
  1893. };
  1894. static const unsigned int mmc0_data_0_mux[] = {
  1895. MMC0_D0_PORT68_MARK, MMC0_D1_PORT69_MARK, MMC0_D2_PORT70_MARK, MMC0_D3_PORT71_MARK,
  1896. MMC0_D4_PORT72_MARK, MMC0_D5_PORT73_MARK, MMC0_D6_PORT74_MARK, MMC0_D7_PORT75_MARK,
  1897. };
  1898. static const unsigned int mmc0_ctrl_0_pins[] = {
  1899. /* CMD, CLK */
  1900. 67, 66,
  1901. };
  1902. static const unsigned int mmc0_ctrl_0_mux[] = {
  1903. MMC0_CMD_PORT67_MARK, MMC0_CLK_PORT66_MARK,
  1904. };
  1905. static const unsigned int mmc0_data_1_pins[] = {
  1906. /* D[0:7] */
  1907. 149, 148, 147, 146, 145, 144, 143, 142,
  1908. };
  1909. static const unsigned int mmc0_data_1_mux[] = {
  1910. MMC1_D0_PORT149_MARK, MMC1_D1_PORT148_MARK, MMC1_D2_PORT147_MARK, MMC1_D3_PORT146_MARK,
  1911. MMC1_D4_PORT145_MARK, MMC1_D5_PORT144_MARK, MMC1_D6_PORT143_MARK, MMC1_D7_PORT142_MARK,
  1912. };
  1913. static const unsigned int mmc0_ctrl_1_pins[] = {
  1914. /* CMD, CLK */
  1915. 104, 103,
  1916. };
  1917. static const unsigned int mmc0_ctrl_1_mux[] = {
  1918. MMC1_CMD_PORT104_MARK, MMC1_CLK_PORT103_MARK,
  1919. };
  1920. /* - SCIFA0 ----------------------------------------------------------------- */
  1921. static const unsigned int scifa0_data_pins[] = {
  1922. /* RXD, TXD */
  1923. 197, 198,
  1924. };
  1925. static const unsigned int scifa0_data_mux[] = {
  1926. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  1927. };
  1928. static const unsigned int scifa0_clk_pins[] = {
  1929. /* SCK */
  1930. 188,
  1931. };
  1932. static const unsigned int scifa0_clk_mux[] = {
  1933. SCIFA0_SCK_MARK,
  1934. };
  1935. static const unsigned int scifa0_ctrl_pins[] = {
  1936. /* RTS, CTS */
  1937. 194, 193,
  1938. };
  1939. static const unsigned int scifa0_ctrl_mux[] = {
  1940. SCIFA0_RTS_MARK, SCIFA0_CTS_MARK,
  1941. };
  1942. /* - SCIFA1 ----------------------------------------------------------------- */
  1943. static const unsigned int scifa1_data_pins[] = {
  1944. /* RXD, TXD */
  1945. 195, 196,
  1946. };
  1947. static const unsigned int scifa1_data_mux[] = {
  1948. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  1949. };
  1950. static const unsigned int scifa1_clk_pins[] = {
  1951. /* SCK */
  1952. 185,
  1953. };
  1954. static const unsigned int scifa1_clk_mux[] = {
  1955. SCIFA1_SCK_MARK,
  1956. };
  1957. static const unsigned int scifa1_ctrl_pins[] = {
  1958. /* RTS, CTS */
  1959. 23, 21,
  1960. };
  1961. static const unsigned int scifa1_ctrl_mux[] = {
  1962. SCIFA1_RTS_MARK, SCIFA1_CTS_MARK,
  1963. };
  1964. /* - SCIFA2 ----------------------------------------------------------------- */
  1965. static const unsigned int scifa2_data_pins[] = {
  1966. /* RXD, TXD */
  1967. 200, 201,
  1968. };
  1969. static const unsigned int scifa2_data_mux[] = {
  1970. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  1971. };
  1972. static const unsigned int scifa2_clk_0_pins[] = {
  1973. /* SCK */
  1974. 22,
  1975. };
  1976. static const unsigned int scifa2_clk_0_mux[] = {
  1977. SCIFA2_SCK_PORT22_MARK,
  1978. };
  1979. static const unsigned int scifa2_clk_1_pins[] = {
  1980. /* SCK */
  1981. 199,
  1982. };
  1983. static const unsigned int scifa2_clk_1_mux[] = {
  1984. SCIFA2_SCK_PORT199_MARK,
  1985. };
  1986. static const unsigned int scifa2_ctrl_pins[] = {
  1987. /* RTS, CTS */
  1988. 96, 95,
  1989. };
  1990. static const unsigned int scifa2_ctrl_mux[] = {
  1991. SCIFA2_RTS_MARK, SCIFA2_CTS_MARK,
  1992. };
  1993. /* - SCIFA3 ----------------------------------------------------------------- */
  1994. static const unsigned int scifa3_data_0_pins[] = {
  1995. /* RXD, TXD */
  1996. 174, 175,
  1997. };
  1998. static const unsigned int scifa3_data_0_mux[] = {
  1999. SCIFA3_RXD_PORT174_MARK, SCIFA3_TXD_PORT175_MARK,
  2000. };
  2001. static const unsigned int scifa3_clk_0_pins[] = {
  2002. /* SCK */
  2003. 116,
  2004. };
  2005. static const unsigned int scifa3_clk_0_mux[] = {
  2006. SCIFA3_SCK_PORT116_MARK,
  2007. };
  2008. static const unsigned int scifa3_ctrl_0_pins[] = {
  2009. /* RTS, CTS */
  2010. 105, 117,
  2011. };
  2012. static const unsigned int scifa3_ctrl_0_mux[] = {
  2013. SCIFA3_RTS_PORT105_MARK, SCIFA3_CTS_PORT117_MARK,
  2014. };
  2015. static const unsigned int scifa3_data_1_pins[] = {
  2016. /* RXD, TXD */
  2017. 159, 160,
  2018. };
  2019. static const unsigned int scifa3_data_1_mux[] = {
  2020. SCIFA3_RXD_PORT159_MARK, SCIFA3_TXD_PORT160_MARK,
  2021. };
  2022. static const unsigned int scifa3_clk_1_pins[] = {
  2023. /* SCK */
  2024. 158,
  2025. };
  2026. static const unsigned int scifa3_clk_1_mux[] = {
  2027. SCIFA3_SCK_PORT158_MARK,
  2028. };
  2029. static const unsigned int scifa3_ctrl_1_pins[] = {
  2030. /* RTS, CTS */
  2031. 161, 162,
  2032. };
  2033. static const unsigned int scifa3_ctrl_1_mux[] = {
  2034. SCIFA3_RTS_PORT161_MARK, SCIFA3_CTS_PORT162_MARK,
  2035. };
  2036. /* - SCIFA4 ----------------------------------------------------------------- */
  2037. static const unsigned int scifa4_data_0_pins[] = {
  2038. /* RXD, TXD */
  2039. 12, 13,
  2040. };
  2041. static const unsigned int scifa4_data_0_mux[] = {
  2042. SCIFA4_RXD_PORT12_MARK, SCIFA4_TXD_PORT13_MARK,
  2043. };
  2044. static const unsigned int scifa4_data_1_pins[] = {
  2045. /* RXD, TXD */
  2046. 204, 203,
  2047. };
  2048. static const unsigned int scifa4_data_1_mux[] = {
  2049. SCIFA4_RXD_PORT204_MARK, SCIFA4_TXD_PORT203_MARK,
  2050. };
  2051. static const unsigned int scifa4_data_2_pins[] = {
  2052. /* RXD, TXD */
  2053. 94, 93,
  2054. };
  2055. static const unsigned int scifa4_data_2_mux[] = {
  2056. SCIFA4_RXD_PORT94_MARK, SCIFA4_TXD_PORT93_MARK,
  2057. };
  2058. static const unsigned int scifa4_clk_0_pins[] = {
  2059. /* SCK */
  2060. 21,
  2061. };
  2062. static const unsigned int scifa4_clk_0_mux[] = {
  2063. SCIFA4_SCK_PORT21_MARK,
  2064. };
  2065. static const unsigned int scifa4_clk_1_pins[] = {
  2066. /* SCK */
  2067. 205,
  2068. };
  2069. static const unsigned int scifa4_clk_1_mux[] = {
  2070. SCIFA4_SCK_PORT205_MARK,
  2071. };
  2072. /* - SCIFA5 ----------------------------------------------------------------- */
  2073. static const unsigned int scifa5_data_0_pins[] = {
  2074. /* RXD, TXD */
  2075. 10, 20,
  2076. };
  2077. static const unsigned int scifa5_data_0_mux[] = {
  2078. SCIFA5_RXD_PORT10_MARK, SCIFA5_TXD_PORT20_MARK,
  2079. };
  2080. static const unsigned int scifa5_data_1_pins[] = {
  2081. /* RXD, TXD */
  2082. 207, 208,
  2083. };
  2084. static const unsigned int scifa5_data_1_mux[] = {
  2085. SCIFA5_RXD_PORT207_MARK, SCIFA5_TXD_PORT208_MARK,
  2086. };
  2087. static const unsigned int scifa5_data_2_pins[] = {
  2088. /* RXD, TXD */
  2089. 92, 91,
  2090. };
  2091. static const unsigned int scifa5_data_2_mux[] = {
  2092. SCIFA5_RXD_PORT92_MARK, SCIFA5_TXD_PORT91_MARK,
  2093. };
  2094. static const unsigned int scifa5_clk_0_pins[] = {
  2095. /* SCK */
  2096. 23,
  2097. };
  2098. static const unsigned int scifa5_clk_0_mux[] = {
  2099. SCIFA5_SCK_PORT23_MARK,
  2100. };
  2101. static const unsigned int scifa5_clk_1_pins[] = {
  2102. /* SCK */
  2103. 206,
  2104. };
  2105. static const unsigned int scifa5_clk_1_mux[] = {
  2106. SCIFA5_SCK_PORT206_MARK,
  2107. };
  2108. /* - SCIFA6 ----------------------------------------------------------------- */
  2109. static const unsigned int scifa6_data_pins[] = {
  2110. /* RXD, TXD */
  2111. 25, 26,
  2112. };
  2113. static const unsigned int scifa6_data_mux[] = {
  2114. SCIFA6_RXD_MARK, SCIFA6_TXD_MARK,
  2115. };
  2116. static const unsigned int scifa6_clk_pins[] = {
  2117. /* SCK */
  2118. 24,
  2119. };
  2120. static const unsigned int scifa6_clk_mux[] = {
  2121. SCIFA6_SCK_MARK,
  2122. };
  2123. /* - SCIFA7 ----------------------------------------------------------------- */
  2124. static const unsigned int scifa7_data_pins[] = {
  2125. /* RXD, TXD */
  2126. 0, 1,
  2127. };
  2128. static const unsigned int scifa7_data_mux[] = {
  2129. SCIFA7_RXD_MARK, SCIFA7_TXD_MARK,
  2130. };
  2131. /* - SCIFB ------------------------------------------------------------------ */
  2132. static const unsigned int scifb_data_0_pins[] = {
  2133. /* RXD, TXD */
  2134. 191, 192,
  2135. };
  2136. static const unsigned int scifb_data_0_mux[] = {
  2137. SCIFB_RXD_PORT191_MARK, SCIFB_TXD_PORT192_MARK,
  2138. };
  2139. static const unsigned int scifb_clk_0_pins[] = {
  2140. /* SCK */
  2141. 190,
  2142. };
  2143. static const unsigned int scifb_clk_0_mux[] = {
  2144. SCIFB_SCK_PORT190_MARK,
  2145. };
  2146. static const unsigned int scifb_ctrl_0_pins[] = {
  2147. /* RTS, CTS */
  2148. 186, 187,
  2149. };
  2150. static const unsigned int scifb_ctrl_0_mux[] = {
  2151. SCIFB_RTS_PORT186_MARK, SCIFB_CTS_PORT187_MARK,
  2152. };
  2153. static const unsigned int scifb_data_1_pins[] = {
  2154. /* RXD, TXD */
  2155. 3, 4,
  2156. };
  2157. static const unsigned int scifb_data_1_mux[] = {
  2158. SCIFB_RXD_PORT3_MARK, SCIFB_TXD_PORT4_MARK,
  2159. };
  2160. static const unsigned int scifb_clk_1_pins[] = {
  2161. /* SCK */
  2162. 2,
  2163. };
  2164. static const unsigned int scifb_clk_1_mux[] = {
  2165. SCIFB_SCK_PORT2_MARK,
  2166. };
  2167. static const unsigned int scifb_ctrl_1_pins[] = {
  2168. /* RTS, CTS */
  2169. 172, 173,
  2170. };
  2171. static const unsigned int scifb_ctrl_1_mux[] = {
  2172. SCIFB_RTS_PORT172_MARK, SCIFB_CTS_PORT173_MARK,
  2173. };
  2174. /* - SDHI0 ------------------------------------------------------------------ */
  2175. static const unsigned int sdhi0_data_pins[] = {
  2176. /* D[0:3] */
  2177. 77, 78, 79, 80,
  2178. };
  2179. static const unsigned int sdhi0_data_mux[] = {
  2180. SDHI0_D0_MARK, SDHI0_D1_MARK, SDHI0_D2_MARK, SDHI0_D3_MARK,
  2181. };
  2182. static const unsigned int sdhi0_ctrl_pins[] = {
  2183. /* CMD, CLK */
  2184. 76, 82,
  2185. };
  2186. static const unsigned int sdhi0_ctrl_mux[] = {
  2187. SDHI0_CMD_MARK, SDHI0_CLK_MARK,
  2188. };
  2189. static const unsigned int sdhi0_cd_pins[] = {
  2190. /* CD */
  2191. 81,
  2192. };
  2193. static const unsigned int sdhi0_cd_mux[] = {
  2194. SDHI0_CD_MARK,
  2195. };
  2196. static const unsigned int sdhi0_wp_pins[] = {
  2197. /* WP */
  2198. 83,
  2199. };
  2200. static const unsigned int sdhi0_wp_mux[] = {
  2201. SDHI0_WP_MARK,
  2202. };
  2203. /* - SDHI1 ------------------------------------------------------------------ */
  2204. static const unsigned int sdhi1_data_pins[] = {
  2205. /* D[0:3] */
  2206. 68, 69, 70, 71,
  2207. };
  2208. static const unsigned int sdhi1_data_mux[] = {
  2209. SDHI1_D0_MARK, SDHI1_D1_MARK, SDHI1_D2_MARK, SDHI1_D3_MARK,
  2210. };
  2211. static const unsigned int sdhi1_ctrl_pins[] = {
  2212. /* CMD, CLK */
  2213. 67, 66,
  2214. };
  2215. static const unsigned int sdhi1_ctrl_mux[] = {
  2216. SDHI1_CMD_MARK, SDHI1_CLK_MARK,
  2217. };
  2218. static const unsigned int sdhi1_cd_pins[] = {
  2219. /* CD */
  2220. 72,
  2221. };
  2222. static const unsigned int sdhi1_cd_mux[] = {
  2223. SDHI1_CD_MARK,
  2224. };
  2225. static const unsigned int sdhi1_wp_pins[] = {
  2226. /* WP */
  2227. 73,
  2228. };
  2229. static const unsigned int sdhi1_wp_mux[] = {
  2230. SDHI1_WP_MARK,
  2231. };
  2232. /* - SDHI2 ------------------------------------------------------------------ */
  2233. static const unsigned int sdhi2_data_pins[] = {
  2234. /* D[0:3] */
  2235. 205, 206, 207, 208,
  2236. };
  2237. static const unsigned int sdhi2_data_mux[] = {
  2238. SDHI2_D0_MARK, SDHI2_D1_MARK, SDHI2_D2_MARK, SDHI2_D3_MARK,
  2239. };
  2240. static const unsigned int sdhi2_ctrl_pins[] = {
  2241. /* CMD, CLK */
  2242. 204, 203,
  2243. };
  2244. static const unsigned int sdhi2_ctrl_mux[] = {
  2245. SDHI2_CMD_MARK, SDHI2_CLK_MARK,
  2246. };
  2247. static const unsigned int sdhi2_cd_0_pins[] = {
  2248. /* CD */
  2249. 202,
  2250. };
  2251. static const unsigned int sdhi2_cd_0_mux[] = {
  2252. SDHI2_CD_PORT202_MARK,
  2253. };
  2254. static const unsigned int sdhi2_wp_0_pins[] = {
  2255. /* WP */
  2256. 177,
  2257. };
  2258. static const unsigned int sdhi2_wp_0_mux[] = {
  2259. SDHI2_WP_PORT177_MARK,
  2260. };
  2261. static const unsigned int sdhi2_cd_1_pins[] = {
  2262. /* CD */
  2263. 24,
  2264. };
  2265. static const unsigned int sdhi2_cd_1_mux[] = {
  2266. SDHI2_CD_PORT24_MARK,
  2267. };
  2268. static const unsigned int sdhi2_wp_1_pins[] = {
  2269. /* WP */
  2270. 25,
  2271. };
  2272. static const unsigned int sdhi2_wp_1_mux[] = {
  2273. SDHI2_WP_PORT25_MARK,
  2274. };
  2275. /* - TPU0 ------------------------------------------------------------------- */
  2276. static const unsigned int tpu0_to0_pins[] = {
  2277. /* TO */
  2278. 23,
  2279. };
  2280. static const unsigned int tpu0_to0_mux[] = {
  2281. TPU0TO0_MARK,
  2282. };
  2283. static const unsigned int tpu0_to1_pins[] = {
  2284. /* TO */
  2285. 21,
  2286. };
  2287. static const unsigned int tpu0_to1_mux[] = {
  2288. TPU0TO1_MARK,
  2289. };
  2290. static const unsigned int tpu0_to2_0_pins[] = {
  2291. /* TO */
  2292. 66,
  2293. };
  2294. static const unsigned int tpu0_to2_0_mux[] = {
  2295. TPU0TO2_PORT66_MARK,
  2296. };
  2297. static const unsigned int tpu0_to2_1_pins[] = {
  2298. /* TO */
  2299. 202,
  2300. };
  2301. static const unsigned int tpu0_to2_1_mux[] = {
  2302. TPU0TO2_PORT202_MARK,
  2303. };
  2304. static const unsigned int tpu0_to3_pins[] = {
  2305. /* TO */
  2306. 180,
  2307. };
  2308. static const unsigned int tpu0_to3_mux[] = {
  2309. TPU0TO3_MARK,
  2310. };
  2311. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2312. BUS_DATA_PIN_GROUP(bsc_data, 8),
  2313. BUS_DATA_PIN_GROUP(bsc_data, 16),
  2314. BUS_DATA_PIN_GROUP(bsc_data, 32),
  2315. SH_PFC_PIN_GROUP(bsc_cs0),
  2316. SH_PFC_PIN_GROUP(bsc_cs2),
  2317. SH_PFC_PIN_GROUP(bsc_cs4),
  2318. SH_PFC_PIN_GROUP(bsc_cs5a_0),
  2319. SH_PFC_PIN_GROUP(bsc_cs5a_1),
  2320. SH_PFC_PIN_GROUP(bsc_cs5b),
  2321. SH_PFC_PIN_GROUP(bsc_cs6a),
  2322. SH_PFC_PIN_GROUP_SUBSET(bsc_rd_we8, bsc_rd_we, 0, 2),
  2323. SH_PFC_PIN_GROUP_SUBSET(bsc_rd_we16, bsc_rd_we, 0, 3),
  2324. SH_PFC_PIN_GROUP_SUBSET(bsc_rd_we32, bsc_rd_we, 0, 5),
  2325. SH_PFC_PIN_GROUP(bsc_bs),
  2326. SH_PFC_PIN_GROUP(bsc_rdwr),
  2327. SH_PFC_PIN_GROUP(ceu0_data_0_7),
  2328. SH_PFC_PIN_GROUP(ceu0_data_8_15_0),
  2329. SH_PFC_PIN_GROUP(ceu0_data_8_15_1),
  2330. SH_PFC_PIN_GROUP(ceu0_clk_0),
  2331. SH_PFC_PIN_GROUP(ceu0_clk_1),
  2332. SH_PFC_PIN_GROUP(ceu0_clk_2),
  2333. SH_PFC_PIN_GROUP(ceu0_sync),
  2334. SH_PFC_PIN_GROUP(ceu0_field),
  2335. SH_PFC_PIN_GROUP(ceu1_data),
  2336. SH_PFC_PIN_GROUP(ceu1_clk),
  2337. SH_PFC_PIN_GROUP(ceu1_sync),
  2338. SH_PFC_PIN_GROUP(ceu1_field),
  2339. SH_PFC_PIN_GROUP(fsia_mclk_in),
  2340. SH_PFC_PIN_GROUP(fsia_mclk_out),
  2341. SH_PFC_PIN_GROUP(fsia_sclk_in),
  2342. SH_PFC_PIN_GROUP(fsia_sclk_out),
  2343. SH_PFC_PIN_GROUP(fsia_data_in_0),
  2344. SH_PFC_PIN_GROUP(fsia_data_in_1),
  2345. SH_PFC_PIN_GROUP(fsia_data_out_0),
  2346. SH_PFC_PIN_GROUP(fsia_data_out_1),
  2347. SH_PFC_PIN_GROUP(fsia_data_out_2),
  2348. SH_PFC_PIN_GROUP(fsia_spdif_0),
  2349. SH_PFC_PIN_GROUP(fsia_spdif_1),
  2350. SH_PFC_PIN_GROUP(fsib_mclk_in),
  2351. SH_PFC_PIN_GROUP(gether_rmii),
  2352. SH_PFC_PIN_GROUP(gether_mii),
  2353. SH_PFC_PIN_GROUP(gether_gmii),
  2354. SH_PFC_PIN_GROUP(gether_int),
  2355. SH_PFC_PIN_GROUP(gether_link),
  2356. SH_PFC_PIN_GROUP(gether_wol),
  2357. SH_PFC_PIN_GROUP(hdmi),
  2358. SH_PFC_PIN_GROUP(intc_irq0_0),
  2359. SH_PFC_PIN_GROUP(intc_irq0_1),
  2360. SH_PFC_PIN_GROUP(intc_irq1),
  2361. SH_PFC_PIN_GROUP(intc_irq2_0),
  2362. SH_PFC_PIN_GROUP(intc_irq2_1),
  2363. SH_PFC_PIN_GROUP(intc_irq3_0),
  2364. SH_PFC_PIN_GROUP(intc_irq3_1),
  2365. SH_PFC_PIN_GROUP(intc_irq4_0),
  2366. SH_PFC_PIN_GROUP(intc_irq4_1),
  2367. SH_PFC_PIN_GROUP(intc_irq5_0),
  2368. SH_PFC_PIN_GROUP(intc_irq5_1),
  2369. SH_PFC_PIN_GROUP(intc_irq6_0),
  2370. SH_PFC_PIN_GROUP(intc_irq6_1),
  2371. SH_PFC_PIN_GROUP(intc_irq7_0),
  2372. SH_PFC_PIN_GROUP(intc_irq7_1),
  2373. SH_PFC_PIN_GROUP(intc_irq8),
  2374. SH_PFC_PIN_GROUP(intc_irq9_0),
  2375. SH_PFC_PIN_GROUP(intc_irq9_1),
  2376. SH_PFC_PIN_GROUP(intc_irq10),
  2377. SH_PFC_PIN_GROUP(intc_irq11),
  2378. SH_PFC_PIN_GROUP(intc_irq12_0),
  2379. SH_PFC_PIN_GROUP(intc_irq12_1),
  2380. SH_PFC_PIN_GROUP(intc_irq13_0),
  2381. SH_PFC_PIN_GROUP(intc_irq13_1),
  2382. SH_PFC_PIN_GROUP(intc_irq14_0),
  2383. SH_PFC_PIN_GROUP(intc_irq14_1),
  2384. SH_PFC_PIN_GROUP(intc_irq15_0),
  2385. SH_PFC_PIN_GROUP(intc_irq15_1),
  2386. SH_PFC_PIN_GROUP(intc_irq16_0),
  2387. SH_PFC_PIN_GROUP(intc_irq16_1),
  2388. SH_PFC_PIN_GROUP(intc_irq17),
  2389. SH_PFC_PIN_GROUP(intc_irq18),
  2390. SH_PFC_PIN_GROUP(intc_irq19),
  2391. SH_PFC_PIN_GROUP(intc_irq20),
  2392. SH_PFC_PIN_GROUP(intc_irq21),
  2393. SH_PFC_PIN_GROUP(intc_irq22),
  2394. SH_PFC_PIN_GROUP(intc_irq23),
  2395. SH_PFC_PIN_GROUP(intc_irq24),
  2396. SH_PFC_PIN_GROUP(intc_irq25),
  2397. SH_PFC_PIN_GROUP(intc_irq26_0),
  2398. SH_PFC_PIN_GROUP(intc_irq26_1),
  2399. SH_PFC_PIN_GROUP(intc_irq27_0),
  2400. SH_PFC_PIN_GROUP(intc_irq27_1),
  2401. SH_PFC_PIN_GROUP(intc_irq28_0),
  2402. SH_PFC_PIN_GROUP(intc_irq28_1),
  2403. SH_PFC_PIN_GROUP(intc_irq29_0),
  2404. SH_PFC_PIN_GROUP(intc_irq29_1),
  2405. SH_PFC_PIN_GROUP(intc_irq30_0),
  2406. SH_PFC_PIN_GROUP(intc_irq30_1),
  2407. SH_PFC_PIN_GROUP(intc_irq31_0),
  2408. SH_PFC_PIN_GROUP(intc_irq31_1),
  2409. SH_PFC_PIN_GROUP_SUBSET(lcd0_data8, lcd0_data24_0, 0, 8),
  2410. SH_PFC_PIN_GROUP_SUBSET(lcd0_data9, lcd0_data24_0, 0, 9),
  2411. SH_PFC_PIN_GROUP_SUBSET(lcd0_data12, lcd0_data24_0, 0, 12),
  2412. SH_PFC_PIN_GROUP_SUBSET(lcd0_data16, lcd0_data24_0, 0, 16),
  2413. SH_PFC_PIN_GROUP_SUBSET(lcd0_data18, lcd0_data24_0, 0, 18),
  2414. SH_PFC_PIN_GROUP(lcd0_data24_0),
  2415. SH_PFC_PIN_GROUP(lcd0_data24_1),
  2416. SH_PFC_PIN_GROUP(lcd0_display),
  2417. SH_PFC_PIN_GROUP(lcd0_lclk_0),
  2418. SH_PFC_PIN_GROUP(lcd0_lclk_1),
  2419. SH_PFC_PIN_GROUP(lcd0_sync),
  2420. SH_PFC_PIN_GROUP(lcd0_sys),
  2421. BUS_DATA_PIN_GROUP(lcd1_data, 8),
  2422. BUS_DATA_PIN_GROUP(lcd1_data, 9),
  2423. BUS_DATA_PIN_GROUP(lcd1_data, 12),
  2424. BUS_DATA_PIN_GROUP(lcd1_data, 16),
  2425. BUS_DATA_PIN_GROUP(lcd1_data, 18),
  2426. BUS_DATA_PIN_GROUP(lcd1_data, 24),
  2427. SH_PFC_PIN_GROUP(lcd1_display),
  2428. SH_PFC_PIN_GROUP(lcd1_lclk),
  2429. SH_PFC_PIN_GROUP(lcd1_sync),
  2430. SH_PFC_PIN_GROUP(lcd1_sys),
  2431. BUS_DATA_PIN_GROUP(mmc0_data, 1, _0),
  2432. BUS_DATA_PIN_GROUP(mmc0_data, 4, _0),
  2433. BUS_DATA_PIN_GROUP(mmc0_data, 8, _0),
  2434. SH_PFC_PIN_GROUP(mmc0_ctrl_0),
  2435. BUS_DATA_PIN_GROUP(mmc0_data, 1, _1),
  2436. BUS_DATA_PIN_GROUP(mmc0_data, 4, _1),
  2437. BUS_DATA_PIN_GROUP(mmc0_data, 8, _1),
  2438. SH_PFC_PIN_GROUP(mmc0_ctrl_1),
  2439. SH_PFC_PIN_GROUP(scifa0_data),
  2440. SH_PFC_PIN_GROUP(scifa0_clk),
  2441. SH_PFC_PIN_GROUP(scifa0_ctrl),
  2442. SH_PFC_PIN_GROUP(scifa1_data),
  2443. SH_PFC_PIN_GROUP(scifa1_clk),
  2444. SH_PFC_PIN_GROUP(scifa1_ctrl),
  2445. SH_PFC_PIN_GROUP(scifa2_data),
  2446. SH_PFC_PIN_GROUP(scifa2_clk_0),
  2447. SH_PFC_PIN_GROUP(scifa2_clk_1),
  2448. SH_PFC_PIN_GROUP(scifa2_ctrl),
  2449. SH_PFC_PIN_GROUP(scifa3_data_0),
  2450. SH_PFC_PIN_GROUP(scifa3_clk_0),
  2451. SH_PFC_PIN_GROUP(scifa3_ctrl_0),
  2452. SH_PFC_PIN_GROUP(scifa3_data_1),
  2453. SH_PFC_PIN_GROUP(scifa3_clk_1),
  2454. SH_PFC_PIN_GROUP(scifa3_ctrl_1),
  2455. SH_PFC_PIN_GROUP(scifa4_data_0),
  2456. SH_PFC_PIN_GROUP(scifa4_data_1),
  2457. SH_PFC_PIN_GROUP(scifa4_data_2),
  2458. SH_PFC_PIN_GROUP(scifa4_clk_0),
  2459. SH_PFC_PIN_GROUP(scifa4_clk_1),
  2460. SH_PFC_PIN_GROUP(scifa5_data_0),
  2461. SH_PFC_PIN_GROUP(scifa5_data_1),
  2462. SH_PFC_PIN_GROUP(scifa5_data_2),
  2463. SH_PFC_PIN_GROUP(scifa5_clk_0),
  2464. SH_PFC_PIN_GROUP(scifa5_clk_1),
  2465. SH_PFC_PIN_GROUP(scifa6_data),
  2466. SH_PFC_PIN_GROUP(scifa6_clk),
  2467. SH_PFC_PIN_GROUP(scifa7_data),
  2468. SH_PFC_PIN_GROUP(scifb_data_0),
  2469. SH_PFC_PIN_GROUP(scifb_clk_0),
  2470. SH_PFC_PIN_GROUP(scifb_ctrl_0),
  2471. SH_PFC_PIN_GROUP(scifb_data_1),
  2472. SH_PFC_PIN_GROUP(scifb_clk_1),
  2473. SH_PFC_PIN_GROUP(scifb_ctrl_1),
  2474. BUS_DATA_PIN_GROUP(sdhi0_data, 1),
  2475. BUS_DATA_PIN_GROUP(sdhi0_data, 4),
  2476. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2477. SH_PFC_PIN_GROUP(sdhi0_cd),
  2478. SH_PFC_PIN_GROUP(sdhi0_wp),
  2479. BUS_DATA_PIN_GROUP(sdhi1_data, 1),
  2480. BUS_DATA_PIN_GROUP(sdhi1_data, 4),
  2481. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2482. SH_PFC_PIN_GROUP(sdhi1_cd),
  2483. SH_PFC_PIN_GROUP(sdhi1_wp),
  2484. BUS_DATA_PIN_GROUP(sdhi2_data, 1),
  2485. BUS_DATA_PIN_GROUP(sdhi2_data, 4),
  2486. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2487. SH_PFC_PIN_GROUP(sdhi2_cd_0),
  2488. SH_PFC_PIN_GROUP(sdhi2_wp_0),
  2489. SH_PFC_PIN_GROUP(sdhi2_cd_1),
  2490. SH_PFC_PIN_GROUP(sdhi2_wp_1),
  2491. SH_PFC_PIN_GROUP(tpu0_to0),
  2492. SH_PFC_PIN_GROUP(tpu0_to1),
  2493. SH_PFC_PIN_GROUP(tpu0_to2_0),
  2494. SH_PFC_PIN_GROUP(tpu0_to2_1),
  2495. SH_PFC_PIN_GROUP(tpu0_to3),
  2496. };
  2497. static const char * const bsc_groups[] = {
  2498. "bsc_data8",
  2499. "bsc_data16",
  2500. "bsc_data32",
  2501. "bsc_cs0",
  2502. "bsc_cs2",
  2503. "bsc_cs4",
  2504. "bsc_cs5a_0",
  2505. "bsc_cs5a_1",
  2506. "bsc_cs5b",
  2507. "bsc_cs6a",
  2508. "bsc_rd_we8",
  2509. "bsc_rd_we16",
  2510. "bsc_rd_we32",
  2511. "bsc_bs",
  2512. "bsc_rdwr",
  2513. };
  2514. static const char * const ceu0_groups[] = {
  2515. "ceu0_data_0_7",
  2516. "ceu0_data_8_15_0",
  2517. "ceu0_data_8_15_1",
  2518. "ceu0_clk_0",
  2519. "ceu0_clk_1",
  2520. "ceu0_clk_2",
  2521. "ceu0_sync",
  2522. "ceu0_field",
  2523. };
  2524. static const char * const ceu1_groups[] = {
  2525. "ceu1_data",
  2526. "ceu1_clk",
  2527. "ceu1_sync",
  2528. "ceu1_field",
  2529. };
  2530. static const char * const fsia_groups[] = {
  2531. "fsia_mclk_in",
  2532. "fsia_mclk_out",
  2533. "fsia_sclk_in",
  2534. "fsia_sclk_out",
  2535. "fsia_data_in_0",
  2536. "fsia_data_in_1",
  2537. "fsia_data_out_0",
  2538. "fsia_data_out_1",
  2539. "fsia_data_out_2",
  2540. "fsia_spdif_0",
  2541. "fsia_spdif_1",
  2542. };
  2543. static const char * const fsib_groups[] = {
  2544. "fsib_mclk_in",
  2545. };
  2546. static const char * const gether_groups[] = {
  2547. "gether_rmii",
  2548. "gether_mii",
  2549. "gether_gmii",
  2550. "gether_int",
  2551. "gether_link",
  2552. "gether_wol",
  2553. };
  2554. static const char * const hdmi_groups[] = {
  2555. "hdmi",
  2556. };
  2557. static const char * const intc_groups[] = {
  2558. "intc_irq0_0",
  2559. "intc_irq0_1",
  2560. "intc_irq1",
  2561. "intc_irq2_0",
  2562. "intc_irq2_1",
  2563. "intc_irq3_0",
  2564. "intc_irq3_1",
  2565. "intc_irq4_0",
  2566. "intc_irq4_1",
  2567. "intc_irq5_0",
  2568. "intc_irq5_1",
  2569. "intc_irq6_0",
  2570. "intc_irq6_1",
  2571. "intc_irq7_0",
  2572. "intc_irq7_1",
  2573. "intc_irq8",
  2574. "intc_irq9_0",
  2575. "intc_irq9_1",
  2576. "intc_irq10",
  2577. "intc_irq11",
  2578. "intc_irq12_0",
  2579. "intc_irq12_1",
  2580. "intc_irq13_0",
  2581. "intc_irq13_1",
  2582. "intc_irq14_0",
  2583. "intc_irq14_1",
  2584. "intc_irq15_0",
  2585. "intc_irq15_1",
  2586. "intc_irq16_0",
  2587. "intc_irq16_1",
  2588. "intc_irq17",
  2589. "intc_irq18",
  2590. "intc_irq19",
  2591. "intc_irq20",
  2592. "intc_irq21",
  2593. "intc_irq22",
  2594. "intc_irq23",
  2595. "intc_irq24",
  2596. "intc_irq25",
  2597. "intc_irq26_0",
  2598. "intc_irq26_1",
  2599. "intc_irq27_0",
  2600. "intc_irq27_1",
  2601. "intc_irq28_0",
  2602. "intc_irq28_1",
  2603. "intc_irq29_0",
  2604. "intc_irq29_1",
  2605. "intc_irq30_0",
  2606. "intc_irq30_1",
  2607. "intc_irq31_0",
  2608. "intc_irq31_1",
  2609. };
  2610. static const char * const lcd0_groups[] = {
  2611. "lcd0_data8",
  2612. "lcd0_data9",
  2613. "lcd0_data12",
  2614. "lcd0_data16",
  2615. "lcd0_data18",
  2616. "lcd0_data24_0",
  2617. "lcd0_data24_1",
  2618. "lcd0_display",
  2619. "lcd0_lclk_0",
  2620. "lcd0_lclk_1",
  2621. "lcd0_sync",
  2622. "lcd0_sys",
  2623. };
  2624. static const char * const lcd1_groups[] = {
  2625. "lcd1_data8",
  2626. "lcd1_data9",
  2627. "lcd1_data12",
  2628. "lcd1_data16",
  2629. "lcd1_data18",
  2630. "lcd1_data24",
  2631. "lcd1_display",
  2632. "lcd1_lclk",
  2633. "lcd1_sync",
  2634. "lcd1_sys",
  2635. };
  2636. static const char * const mmc0_groups[] = {
  2637. "mmc0_data1_0",
  2638. "mmc0_data4_0",
  2639. "mmc0_data8_0",
  2640. "mmc0_ctrl_0",
  2641. "mmc0_data1_1",
  2642. "mmc0_data4_1",
  2643. "mmc0_data8_1",
  2644. "mmc0_ctrl_1",
  2645. };
  2646. static const char * const scifa0_groups[] = {
  2647. "scifa0_data",
  2648. "scifa0_clk",
  2649. "scifa0_ctrl",
  2650. };
  2651. static const char * const scifa1_groups[] = {
  2652. "scifa1_data",
  2653. "scifa1_clk",
  2654. "scifa1_ctrl",
  2655. };
  2656. static const char * const scifa2_groups[] = {
  2657. "scifa2_data",
  2658. "scifa2_clk_0",
  2659. "scifa2_clk_1",
  2660. "scifa2_ctrl",
  2661. };
  2662. static const char * const scifa3_groups[] = {
  2663. "scifa3_data_0",
  2664. "scifa3_clk_0",
  2665. "scifa3_ctrl_0",
  2666. "scifa3_data_1",
  2667. "scifa3_clk_1",
  2668. "scifa3_ctrl_1",
  2669. };
  2670. static const char * const scifa4_groups[] = {
  2671. "scifa4_data_0",
  2672. "scifa4_data_1",
  2673. "scifa4_data_2",
  2674. "scifa4_clk_0",
  2675. "scifa4_clk_1",
  2676. };
  2677. static const char * const scifa5_groups[] = {
  2678. "scifa5_data_0",
  2679. "scifa5_data_1",
  2680. "scifa5_data_2",
  2681. "scifa5_clk_0",
  2682. "scifa5_clk_1",
  2683. };
  2684. static const char * const scifa6_groups[] = {
  2685. "scifa6_data",
  2686. "scifa6_clk",
  2687. };
  2688. static const char * const scifa7_groups[] = {
  2689. "scifa7_data",
  2690. };
  2691. static const char * const scifb_groups[] = {
  2692. "scifb_data_0",
  2693. "scifb_clk_0",
  2694. "scifb_ctrl_0",
  2695. "scifb_data_1",
  2696. "scifb_clk_1",
  2697. "scifb_ctrl_1",
  2698. };
  2699. static const char * const sdhi0_groups[] = {
  2700. "sdhi0_data1",
  2701. "sdhi0_data4",
  2702. "sdhi0_ctrl",
  2703. "sdhi0_cd",
  2704. "sdhi0_wp",
  2705. };
  2706. static const char * const sdhi1_groups[] = {
  2707. "sdhi1_data1",
  2708. "sdhi1_data4",
  2709. "sdhi1_ctrl",
  2710. "sdhi1_cd",
  2711. "sdhi1_wp",
  2712. };
  2713. static const char * const sdhi2_groups[] = {
  2714. "sdhi2_data1",
  2715. "sdhi2_data4",
  2716. "sdhi2_ctrl",
  2717. "sdhi2_cd_0",
  2718. "sdhi2_wp_0",
  2719. "sdhi2_cd_1",
  2720. "sdhi2_wp_1",
  2721. };
  2722. static const char * const tpu0_groups[] = {
  2723. "tpu0_to0",
  2724. "tpu0_to1",
  2725. "tpu0_to2_0",
  2726. "tpu0_to2_1",
  2727. "tpu0_to3",
  2728. };
  2729. static const struct sh_pfc_function pinmux_functions[] = {
  2730. SH_PFC_FUNCTION(bsc),
  2731. SH_PFC_FUNCTION(ceu0),
  2732. SH_PFC_FUNCTION(ceu1),
  2733. SH_PFC_FUNCTION(fsia),
  2734. SH_PFC_FUNCTION(fsib),
  2735. SH_PFC_FUNCTION(gether),
  2736. SH_PFC_FUNCTION(hdmi),
  2737. SH_PFC_FUNCTION(intc),
  2738. SH_PFC_FUNCTION(lcd0),
  2739. SH_PFC_FUNCTION(lcd1),
  2740. SH_PFC_FUNCTION(mmc0),
  2741. SH_PFC_FUNCTION(scifa0),
  2742. SH_PFC_FUNCTION(scifa1),
  2743. SH_PFC_FUNCTION(scifa2),
  2744. SH_PFC_FUNCTION(scifa3),
  2745. SH_PFC_FUNCTION(scifa4),
  2746. SH_PFC_FUNCTION(scifa5),
  2747. SH_PFC_FUNCTION(scifa6),
  2748. SH_PFC_FUNCTION(scifa7),
  2749. SH_PFC_FUNCTION(scifb),
  2750. SH_PFC_FUNCTION(sdhi0),
  2751. SH_PFC_FUNCTION(sdhi1),
  2752. SH_PFC_FUNCTION(sdhi2),
  2753. SH_PFC_FUNCTION(tpu0),
  2754. };
  2755. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2756. PORTCR(0, 0xe6050000), /* PORT0CR */
  2757. PORTCR(1, 0xe6050001), /* PORT1CR */
  2758. PORTCR(2, 0xe6050002), /* PORT2CR */
  2759. PORTCR(3, 0xe6050003), /* PORT3CR */
  2760. PORTCR(4, 0xe6050004), /* PORT4CR */
  2761. PORTCR(5, 0xe6050005), /* PORT5CR */
  2762. PORTCR(6, 0xe6050006), /* PORT6CR */
  2763. PORTCR(7, 0xe6050007), /* PORT7CR */
  2764. PORTCR(8, 0xe6050008), /* PORT8CR */
  2765. PORTCR(9, 0xe6050009), /* PORT9CR */
  2766. PORTCR(10, 0xe605000a), /* PORT10CR */
  2767. PORTCR(11, 0xe605000b), /* PORT11CR */
  2768. PORTCR(12, 0xe605000c), /* PORT12CR */
  2769. PORTCR(13, 0xe605000d), /* PORT13CR */
  2770. PORTCR(14, 0xe605000e), /* PORT14CR */
  2771. PORTCR(15, 0xe605000f), /* PORT15CR */
  2772. PORTCR(16, 0xe6050010), /* PORT16CR */
  2773. PORTCR(17, 0xe6050011), /* PORT17CR */
  2774. PORTCR(18, 0xe6050012), /* PORT18CR */
  2775. PORTCR(19, 0xe6050013), /* PORT19CR */
  2776. PORTCR(20, 0xe6050014), /* PORT20CR */
  2777. PORTCR(21, 0xe6050015), /* PORT21CR */
  2778. PORTCR(22, 0xe6050016), /* PORT22CR */
  2779. PORTCR(23, 0xe6050017), /* PORT23CR */
  2780. PORTCR(24, 0xe6050018), /* PORT24CR */
  2781. PORTCR(25, 0xe6050019), /* PORT25CR */
  2782. PORTCR(26, 0xe605001a), /* PORT26CR */
  2783. PORTCR(27, 0xe605001b), /* PORT27CR */
  2784. PORTCR(28, 0xe605001c), /* PORT28CR */
  2785. PORTCR(29, 0xe605001d), /* PORT29CR */
  2786. PORTCR(30, 0xe605001e), /* PORT30CR */
  2787. PORTCR(31, 0xe605001f), /* PORT31CR */
  2788. PORTCR(32, 0xe6050020), /* PORT32CR */
  2789. PORTCR(33, 0xe6050021), /* PORT33CR */
  2790. PORTCR(34, 0xe6050022), /* PORT34CR */
  2791. PORTCR(35, 0xe6050023), /* PORT35CR */
  2792. PORTCR(36, 0xe6050024), /* PORT36CR */
  2793. PORTCR(37, 0xe6050025), /* PORT37CR */
  2794. PORTCR(38, 0xe6050026), /* PORT38CR */
  2795. PORTCR(39, 0xe6050027), /* PORT39CR */
  2796. PORTCR(40, 0xe6050028), /* PORT40CR */
  2797. PORTCR(41, 0xe6050029), /* PORT41CR */
  2798. PORTCR(42, 0xe605002a), /* PORT42CR */
  2799. PORTCR(43, 0xe605002b), /* PORT43CR */
  2800. PORTCR(44, 0xe605002c), /* PORT44CR */
  2801. PORTCR(45, 0xe605002d), /* PORT45CR */
  2802. PORTCR(46, 0xe605002e), /* PORT46CR */
  2803. PORTCR(47, 0xe605002f), /* PORT47CR */
  2804. PORTCR(48, 0xe6050030), /* PORT48CR */
  2805. PORTCR(49, 0xe6050031), /* PORT49CR */
  2806. PORTCR(50, 0xe6050032), /* PORT50CR */
  2807. PORTCR(51, 0xe6050033), /* PORT51CR */
  2808. PORTCR(52, 0xe6050034), /* PORT52CR */
  2809. PORTCR(53, 0xe6050035), /* PORT53CR */
  2810. PORTCR(54, 0xe6050036), /* PORT54CR */
  2811. PORTCR(55, 0xe6050037), /* PORT55CR */
  2812. PORTCR(56, 0xe6050038), /* PORT56CR */
  2813. PORTCR(57, 0xe6050039), /* PORT57CR */
  2814. PORTCR(58, 0xe605003a), /* PORT58CR */
  2815. PORTCR(59, 0xe605003b), /* PORT59CR */
  2816. PORTCR(60, 0xe605003c), /* PORT60CR */
  2817. PORTCR(61, 0xe605003d), /* PORT61CR */
  2818. PORTCR(62, 0xe605003e), /* PORT62CR */
  2819. PORTCR(63, 0xe605003f), /* PORT63CR */
  2820. PORTCR(64, 0xe6050040), /* PORT64CR */
  2821. PORTCR(65, 0xe6050041), /* PORT65CR */
  2822. PORTCR(66, 0xe6050042), /* PORT66CR */
  2823. PORTCR(67, 0xe6050043), /* PORT67CR */
  2824. PORTCR(68, 0xe6050044), /* PORT68CR */
  2825. PORTCR(69, 0xe6050045), /* PORT69CR */
  2826. PORTCR(70, 0xe6050046), /* PORT70CR */
  2827. PORTCR(71, 0xe6050047), /* PORT71CR */
  2828. PORTCR(72, 0xe6050048), /* PORT72CR */
  2829. PORTCR(73, 0xe6050049), /* PORT73CR */
  2830. PORTCR(74, 0xe605004a), /* PORT74CR */
  2831. PORTCR(75, 0xe605004b), /* PORT75CR */
  2832. PORTCR(76, 0xe605004c), /* PORT76CR */
  2833. PORTCR(77, 0xe605004d), /* PORT77CR */
  2834. PORTCR(78, 0xe605004e), /* PORT78CR */
  2835. PORTCR(79, 0xe605004f), /* PORT79CR */
  2836. PORTCR(80, 0xe6050050), /* PORT80CR */
  2837. PORTCR(81, 0xe6050051), /* PORT81CR */
  2838. PORTCR(82, 0xe6050052), /* PORT82CR */
  2839. PORTCR(83, 0xe6050053), /* PORT83CR */
  2840. PORTCR(84, 0xe6051054), /* PORT84CR */
  2841. PORTCR(85, 0xe6051055), /* PORT85CR */
  2842. PORTCR(86, 0xe6051056), /* PORT86CR */
  2843. PORTCR(87, 0xe6051057), /* PORT87CR */
  2844. PORTCR(88, 0xe6051058), /* PORT88CR */
  2845. PORTCR(89, 0xe6051059), /* PORT89CR */
  2846. PORTCR(90, 0xe605105a), /* PORT90CR */
  2847. PORTCR(91, 0xe605105b), /* PORT91CR */
  2848. PORTCR(92, 0xe605105c), /* PORT92CR */
  2849. PORTCR(93, 0xe605105d), /* PORT93CR */
  2850. PORTCR(94, 0xe605105e), /* PORT94CR */
  2851. PORTCR(95, 0xe605105f), /* PORT95CR */
  2852. PORTCR(96, 0xe6051060), /* PORT96CR */
  2853. PORTCR(97, 0xe6051061), /* PORT97CR */
  2854. PORTCR(98, 0xe6051062), /* PORT98CR */
  2855. PORTCR(99, 0xe6051063), /* PORT99CR */
  2856. PORTCR(100, 0xe6051064), /* PORT100CR */
  2857. PORTCR(101, 0xe6051065), /* PORT101CR */
  2858. PORTCR(102, 0xe6051066), /* PORT102CR */
  2859. PORTCR(103, 0xe6051067), /* PORT103CR */
  2860. PORTCR(104, 0xe6051068), /* PORT104CR */
  2861. PORTCR(105, 0xe6051069), /* PORT105CR */
  2862. PORTCR(106, 0xe605106a), /* PORT106CR */
  2863. PORTCR(107, 0xe605106b), /* PORT107CR */
  2864. PORTCR(108, 0xe605106c), /* PORT108CR */
  2865. PORTCR(109, 0xe605106d), /* PORT109CR */
  2866. PORTCR(110, 0xe605106e), /* PORT110CR */
  2867. PORTCR(111, 0xe605106f), /* PORT111CR */
  2868. PORTCR(112, 0xe6051070), /* PORT112CR */
  2869. PORTCR(113, 0xe6051071), /* PORT113CR */
  2870. PORTCR(114, 0xe6051072), /* PORT114CR */
  2871. PORTCR(115, 0xe6052073), /* PORT115CR */
  2872. PORTCR(116, 0xe6052074), /* PORT116CR */
  2873. PORTCR(117, 0xe6052075), /* PORT117CR */
  2874. PORTCR(118, 0xe6052076), /* PORT118CR */
  2875. PORTCR(119, 0xe6052077), /* PORT119CR */
  2876. PORTCR(120, 0xe6052078), /* PORT120CR */
  2877. PORTCR(121, 0xe6052079), /* PORT121CR */
  2878. PORTCR(122, 0xe605207a), /* PORT122CR */
  2879. PORTCR(123, 0xe605207b), /* PORT123CR */
  2880. PORTCR(124, 0xe605207c), /* PORT124CR */
  2881. PORTCR(125, 0xe605207d), /* PORT125CR */
  2882. PORTCR(126, 0xe605207e), /* PORT126CR */
  2883. PORTCR(127, 0xe605207f), /* PORT127CR */
  2884. PORTCR(128, 0xe6052080), /* PORT128CR */
  2885. PORTCR(129, 0xe6052081), /* PORT129CR */
  2886. PORTCR(130, 0xe6052082), /* PORT130CR */
  2887. PORTCR(131, 0xe6052083), /* PORT131CR */
  2888. PORTCR(132, 0xe6052084), /* PORT132CR */
  2889. PORTCR(133, 0xe6052085), /* PORT133CR */
  2890. PORTCR(134, 0xe6052086), /* PORT134CR */
  2891. PORTCR(135, 0xe6052087), /* PORT135CR */
  2892. PORTCR(136, 0xe6052088), /* PORT136CR */
  2893. PORTCR(137, 0xe6052089), /* PORT137CR */
  2894. PORTCR(138, 0xe605208a), /* PORT138CR */
  2895. PORTCR(139, 0xe605208b), /* PORT139CR */
  2896. PORTCR(140, 0xe605208c), /* PORT140CR */
  2897. PORTCR(141, 0xe605208d), /* PORT141CR */
  2898. PORTCR(142, 0xe605208e), /* PORT142CR */
  2899. PORTCR(143, 0xe605208f), /* PORT143CR */
  2900. PORTCR(144, 0xe6052090), /* PORT144CR */
  2901. PORTCR(145, 0xe6052091), /* PORT145CR */
  2902. PORTCR(146, 0xe6052092), /* PORT146CR */
  2903. PORTCR(147, 0xe6052093), /* PORT147CR */
  2904. PORTCR(148, 0xe6052094), /* PORT148CR */
  2905. PORTCR(149, 0xe6052095), /* PORT149CR */
  2906. PORTCR(150, 0xe6052096), /* PORT150CR */
  2907. PORTCR(151, 0xe6052097), /* PORT151CR */
  2908. PORTCR(152, 0xe6052098), /* PORT152CR */
  2909. PORTCR(153, 0xe6052099), /* PORT153CR */
  2910. PORTCR(154, 0xe605209a), /* PORT154CR */
  2911. PORTCR(155, 0xe605209b), /* PORT155CR */
  2912. PORTCR(156, 0xe605209c), /* PORT156CR */
  2913. PORTCR(157, 0xe605209d), /* PORT157CR */
  2914. PORTCR(158, 0xe605209e), /* PORT158CR */
  2915. PORTCR(159, 0xe605209f), /* PORT159CR */
  2916. PORTCR(160, 0xe60520a0), /* PORT160CR */
  2917. PORTCR(161, 0xe60520a1), /* PORT161CR */
  2918. PORTCR(162, 0xe60520a2), /* PORT162CR */
  2919. PORTCR(163, 0xe60520a3), /* PORT163CR */
  2920. PORTCR(164, 0xe60520a4), /* PORT164CR */
  2921. PORTCR(165, 0xe60520a5), /* PORT165CR */
  2922. PORTCR(166, 0xe60520a6), /* PORT166CR */
  2923. PORTCR(167, 0xe60520a7), /* PORT167CR */
  2924. PORTCR(168, 0xe60520a8), /* PORT168CR */
  2925. PORTCR(169, 0xe60520a9), /* PORT169CR */
  2926. PORTCR(170, 0xe60520aa), /* PORT170CR */
  2927. PORTCR(171, 0xe60520ab), /* PORT171CR */
  2928. PORTCR(172, 0xe60520ac), /* PORT172CR */
  2929. PORTCR(173, 0xe60520ad), /* PORT173CR */
  2930. PORTCR(174, 0xe60520ae), /* PORT174CR */
  2931. PORTCR(175, 0xe60520af), /* PORT175CR */
  2932. PORTCR(176, 0xe60520b0), /* PORT176CR */
  2933. PORTCR(177, 0xe60520b1), /* PORT177CR */
  2934. PORTCR(178, 0xe60520b2), /* PORT178CR */
  2935. PORTCR(179, 0xe60520b3), /* PORT179CR */
  2936. PORTCR(180, 0xe60520b4), /* PORT180CR */
  2937. PORTCR(181, 0xe60520b5), /* PORT181CR */
  2938. PORTCR(182, 0xe60520b6), /* PORT182CR */
  2939. PORTCR(183, 0xe60520b7), /* PORT183CR */
  2940. PORTCR(184, 0xe60520b8), /* PORT184CR */
  2941. PORTCR(185, 0xe60520b9), /* PORT185CR */
  2942. PORTCR(186, 0xe60520ba), /* PORT186CR */
  2943. PORTCR(187, 0xe60520bb), /* PORT187CR */
  2944. PORTCR(188, 0xe60520bc), /* PORT188CR */
  2945. PORTCR(189, 0xe60520bd), /* PORT189CR */
  2946. PORTCR(190, 0xe60520be), /* PORT190CR */
  2947. PORTCR(191, 0xe60520bf), /* PORT191CR */
  2948. PORTCR(192, 0xe60520c0), /* PORT192CR */
  2949. PORTCR(193, 0xe60520c1), /* PORT193CR */
  2950. PORTCR(194, 0xe60520c2), /* PORT194CR */
  2951. PORTCR(195, 0xe60520c3), /* PORT195CR */
  2952. PORTCR(196, 0xe60520c4), /* PORT196CR */
  2953. PORTCR(197, 0xe60520c5), /* PORT197CR */
  2954. PORTCR(198, 0xe60520c6), /* PORT198CR */
  2955. PORTCR(199, 0xe60520c7), /* PORT199CR */
  2956. PORTCR(200, 0xe60520c8), /* PORT200CR */
  2957. PORTCR(201, 0xe60520c9), /* PORT201CR */
  2958. PORTCR(202, 0xe60520ca), /* PORT202CR */
  2959. PORTCR(203, 0xe60520cb), /* PORT203CR */
  2960. PORTCR(204, 0xe60520cc), /* PORT204CR */
  2961. PORTCR(205, 0xe60520cd), /* PORT205CR */
  2962. PORTCR(206, 0xe60520ce), /* PORT206CR */
  2963. PORTCR(207, 0xe60520cf), /* PORT207CR */
  2964. PORTCR(208, 0xe60520d0), /* PORT208CR */
  2965. PORTCR(209, 0xe60520d1), /* PORT209CR */
  2966. PORTCR(210, 0xe60530d2), /* PORT210CR */
  2967. PORTCR(211, 0xe60530d3), /* PORT211CR */
  2968. { PINMUX_CFG_REG_VAR("MSEL1CR", 0xe605800c, 32,
  2969. GROUP(1, 1, 1, 1, 1, 1, -9, 1, 1, 1, 1, 1,
  2970. -2, 1, -1, 1, 1, 1, 1, 1, 1, -1, 1),
  2971. GROUP(
  2972. MSEL1CR_31_0, MSEL1CR_31_1,
  2973. MSEL1CR_30_0, MSEL1CR_30_1,
  2974. MSEL1CR_29_0, MSEL1CR_29_1,
  2975. MSEL1CR_28_0, MSEL1CR_28_1,
  2976. MSEL1CR_27_0, MSEL1CR_27_1,
  2977. MSEL1CR_26_0, MSEL1CR_26_1,
  2978. /* RESERVED [9] */
  2979. MSEL1CR_16_0, MSEL1CR_16_1,
  2980. MSEL1CR_15_0, MSEL1CR_15_1,
  2981. MSEL1CR_14_0, MSEL1CR_14_1,
  2982. MSEL1CR_13_0, MSEL1CR_13_1,
  2983. MSEL1CR_12_0, MSEL1CR_12_1,
  2984. /* RESERVED [2] */
  2985. MSEL1CR_9_0, MSEL1CR_9_1,
  2986. /* RESERVED [1] */
  2987. MSEL1CR_7_0, MSEL1CR_7_1,
  2988. MSEL1CR_6_0, MSEL1CR_6_1,
  2989. MSEL1CR_5_0, MSEL1CR_5_1,
  2990. MSEL1CR_4_0, MSEL1CR_4_1,
  2991. MSEL1CR_3_0, MSEL1CR_3_1,
  2992. MSEL1CR_2_0, MSEL1CR_2_1,
  2993. /* RESERVED [1] */
  2994. MSEL1CR_0_0, MSEL1CR_0_1,
  2995. ))
  2996. },
  2997. { PINMUX_CFG_REG_VAR("MSEL3CR", 0xE6058020, 32,
  2998. GROUP(-16, 1, -8, 1, -6),
  2999. GROUP(
  3000. /* RESERVED [16] */
  3001. MSEL3CR_15_0, MSEL3CR_15_1,
  3002. /* RESERVED [8] */
  3003. MSEL3CR_6_0, MSEL3CR_6_1,
  3004. /* RESERVED [6] */
  3005. ))
  3006. },
  3007. { PINMUX_CFG_REG_VAR("MSEL4CR", 0xE6058024, 32,
  3008. GROUP(-12, 1, 1, -2, 1, -4, 1, -3, 1, -1, 1, -2,
  3009. 1, -1),
  3010. GROUP(
  3011. /* RESERVED [12] */
  3012. MSEL4CR_19_0, MSEL4CR_19_1,
  3013. MSEL4CR_18_0, MSEL4CR_18_1,
  3014. /* RESERVED [2] */
  3015. MSEL4CR_15_0, MSEL4CR_15_1,
  3016. /* RESERVED [4] */
  3017. MSEL4CR_10_0, MSEL4CR_10_1,
  3018. /* RESERVED [3] */
  3019. MSEL4CR_6_0, MSEL4CR_6_1,
  3020. /* RESERVED [1] */
  3021. MSEL4CR_4_0, MSEL4CR_4_1,
  3022. /* RESERVED [2] */
  3023. MSEL4CR_1_0, MSEL4CR_1_1,
  3024. /* RESERVED [1] */
  3025. ))
  3026. },
  3027. { PINMUX_CFG_REG_VAR("MSEL5CR", 0xE6058028, 32,
  3028. GROUP(1, 1, 1, -1, 1, -1, 1, -1, 1, -1, 1,
  3029. -1, 1, -1, 1, -1, 1, 1, 1, 1, 1, 1,
  3030. -1, 1, 1, 1, 1, 1, 1, 1, -1, 1),
  3031. GROUP(
  3032. MSEL5CR_31_0, MSEL5CR_31_1,
  3033. MSEL5CR_30_0, MSEL5CR_30_1,
  3034. MSEL5CR_29_0, MSEL5CR_29_1,
  3035. /* RESERVED [1] */
  3036. MSEL5CR_27_0, MSEL5CR_27_1,
  3037. /* RESERVED [1] */
  3038. MSEL5CR_25_0, MSEL5CR_25_1,
  3039. /* RESERVED [1] */
  3040. MSEL5CR_23_0, MSEL5CR_23_1,
  3041. /* RESERVED [1] */
  3042. MSEL5CR_21_0, MSEL5CR_21_1,
  3043. /* RESERVED [1] */
  3044. MSEL5CR_19_0, MSEL5CR_19_1,
  3045. /* RESERVED [1] */
  3046. MSEL5CR_17_0, MSEL5CR_17_1,
  3047. /* RESERVED [1] */
  3048. MSEL5CR_15_0, MSEL5CR_15_1,
  3049. MSEL5CR_14_0, MSEL5CR_14_1,
  3050. MSEL5CR_13_0, MSEL5CR_13_1,
  3051. MSEL5CR_12_0, MSEL5CR_12_1,
  3052. MSEL5CR_11_0, MSEL5CR_11_1,
  3053. MSEL5CR_10_0, MSEL5CR_10_1,
  3054. /* RESERVED [1] */
  3055. MSEL5CR_8_0, MSEL5CR_8_1,
  3056. MSEL5CR_7_0, MSEL5CR_7_1,
  3057. MSEL5CR_6_0, MSEL5CR_6_1,
  3058. MSEL5CR_5_0, MSEL5CR_5_1,
  3059. MSEL5CR_4_0, MSEL5CR_4_1,
  3060. MSEL5CR_3_0, MSEL5CR_3_1,
  3061. MSEL5CR_2_0, MSEL5CR_2_1,
  3062. /* RESERVED [1] */
  3063. MSEL5CR_0_0, MSEL5CR_0_1,
  3064. ))
  3065. },
  3066. { },
  3067. };
  3068. static const struct pinmux_data_reg pinmux_data_regs[] = {
  3069. { PINMUX_DATA_REG("PORTL031_000DR", 0xe6054800, 32, GROUP(
  3070. PORT31_DATA, PORT30_DATA, PORT29_DATA, PORT28_DATA,
  3071. PORT27_DATA, PORT26_DATA, PORT25_DATA, PORT24_DATA,
  3072. PORT23_DATA, PORT22_DATA, PORT21_DATA, PORT20_DATA,
  3073. PORT19_DATA, PORT18_DATA, PORT17_DATA, PORT16_DATA,
  3074. PORT15_DATA, PORT14_DATA, PORT13_DATA, PORT12_DATA,
  3075. PORT11_DATA, PORT10_DATA, PORT9_DATA, PORT8_DATA,
  3076. PORT7_DATA, PORT6_DATA, PORT5_DATA, PORT4_DATA,
  3077. PORT3_DATA, PORT2_DATA, PORT1_DATA, PORT0_DATA ))
  3078. },
  3079. { PINMUX_DATA_REG("PORTL063_032DR", 0xe6054804, 32, GROUP(
  3080. PORT63_DATA, PORT62_DATA, PORT61_DATA, PORT60_DATA,
  3081. PORT59_DATA, PORT58_DATA, PORT57_DATA, PORT56_DATA,
  3082. PORT55_DATA, PORT54_DATA, PORT53_DATA, PORT52_DATA,
  3083. PORT51_DATA, PORT50_DATA, PORT49_DATA, PORT48_DATA,
  3084. PORT47_DATA, PORT46_DATA, PORT45_DATA, PORT44_DATA,
  3085. PORT43_DATA, PORT42_DATA, PORT41_DATA, PORT40_DATA,
  3086. PORT39_DATA, PORT38_DATA, PORT37_DATA, PORT36_DATA,
  3087. PORT35_DATA, PORT34_DATA, PORT33_DATA, PORT32_DATA ))
  3088. },
  3089. { PINMUX_DATA_REG("PORTL095_064DR", 0xe6054808, 32, GROUP(
  3090. 0, 0, 0, 0,
  3091. 0, 0, 0, 0,
  3092. 0, 0, 0, 0,
  3093. PORT83_DATA, PORT82_DATA, PORT81_DATA, PORT80_DATA,
  3094. PORT79_DATA, PORT78_DATA, PORT77_DATA, PORT76_DATA,
  3095. PORT75_DATA, PORT74_DATA, PORT73_DATA, PORT72_DATA,
  3096. PORT71_DATA, PORT70_DATA, PORT69_DATA, PORT68_DATA,
  3097. PORT67_DATA, PORT66_DATA, PORT65_DATA, PORT64_DATA ))
  3098. },
  3099. { PINMUX_DATA_REG("PORTD095_064DR", 0xe6055808, 32, GROUP(
  3100. PORT95_DATA, PORT94_DATA, PORT93_DATA, PORT92_DATA,
  3101. PORT91_DATA, PORT90_DATA, PORT89_DATA, PORT88_DATA,
  3102. PORT87_DATA, PORT86_DATA, PORT85_DATA, PORT84_DATA,
  3103. 0, 0, 0, 0,
  3104. 0, 0, 0, 0,
  3105. 0, 0, 0, 0,
  3106. 0, 0, 0, 0,
  3107. 0, 0, 0, 0 ))
  3108. },
  3109. { PINMUX_DATA_REG("PORTD127_096DR", 0xe605580c, 32, GROUP(
  3110. 0, 0, 0, 0,
  3111. 0, 0, 0, 0,
  3112. 0, 0, 0, 0,
  3113. 0, PORT114_DATA, PORT113_DATA, PORT112_DATA,
  3114. PORT111_DATA, PORT110_DATA, PORT109_DATA, PORT108_DATA,
  3115. PORT107_DATA, PORT106_DATA, PORT105_DATA, PORT104_DATA,
  3116. PORT103_DATA, PORT102_DATA, PORT101_DATA, PORT100_DATA,
  3117. PORT99_DATA, PORT98_DATA, PORT97_DATA, PORT96_DATA ))
  3118. },
  3119. { PINMUX_DATA_REG("PORTR127_096DR", 0xe605680C, 32, GROUP(
  3120. PORT127_DATA, PORT126_DATA, PORT125_DATA, PORT124_DATA,
  3121. PORT123_DATA, PORT122_DATA, PORT121_DATA, PORT120_DATA,
  3122. PORT119_DATA, PORT118_DATA, PORT117_DATA, PORT116_DATA,
  3123. PORT115_DATA, 0, 0, 0,
  3124. 0, 0, 0, 0,
  3125. 0, 0, 0, 0,
  3126. 0, 0, 0, 0,
  3127. 0, 0, 0, 0 ))
  3128. },
  3129. { PINMUX_DATA_REG("PORTR159_128DR", 0xe6056810, 32, GROUP(
  3130. PORT159_DATA, PORT158_DATA, PORT157_DATA, PORT156_DATA,
  3131. PORT155_DATA, PORT154_DATA, PORT153_DATA, PORT152_DATA,
  3132. PORT151_DATA, PORT150_DATA, PORT149_DATA, PORT148_DATA,
  3133. PORT147_DATA, PORT146_DATA, PORT145_DATA, PORT144_DATA,
  3134. PORT143_DATA, PORT142_DATA, PORT141_DATA, PORT140_DATA,
  3135. PORT139_DATA, PORT138_DATA, PORT137_DATA, PORT136_DATA,
  3136. PORT135_DATA, PORT134_DATA, PORT133_DATA, PORT132_DATA,
  3137. PORT131_DATA, PORT130_DATA, PORT129_DATA, PORT128_DATA ))
  3138. },
  3139. { PINMUX_DATA_REG("PORTR191_160DR", 0xe6056814, 32, GROUP(
  3140. PORT191_DATA, PORT190_DATA, PORT189_DATA, PORT188_DATA,
  3141. PORT187_DATA, PORT186_DATA, PORT185_DATA, PORT184_DATA,
  3142. PORT183_DATA, PORT182_DATA, PORT181_DATA, PORT180_DATA,
  3143. PORT179_DATA, PORT178_DATA, PORT177_DATA, PORT176_DATA,
  3144. PORT175_DATA, PORT174_DATA, PORT173_DATA, PORT172_DATA,
  3145. PORT171_DATA, PORT170_DATA, PORT169_DATA, PORT168_DATA,
  3146. PORT167_DATA, PORT166_DATA, PORT165_DATA, PORT164_DATA,
  3147. PORT163_DATA, PORT162_DATA, PORT161_DATA, PORT160_DATA ))
  3148. },
  3149. { PINMUX_DATA_REG("PORTR223_192DR", 0xe6056818, 32, GROUP(
  3150. 0, 0, 0, 0,
  3151. 0, 0, 0, 0,
  3152. 0, 0, 0, 0,
  3153. 0, 0, PORT209_DATA, PORT208_DATA,
  3154. PORT207_DATA, PORT206_DATA, PORT205_DATA, PORT204_DATA,
  3155. PORT203_DATA, PORT202_DATA, PORT201_DATA, PORT200_DATA,
  3156. PORT199_DATA, PORT198_DATA, PORT197_DATA, PORT196_DATA,
  3157. PORT195_DATA, PORT194_DATA, PORT193_DATA, PORT192_DATA ))
  3158. },
  3159. { PINMUX_DATA_REG("PORTU223_192DR", 0xe6057818, 32, GROUP(
  3160. 0, 0, 0, 0,
  3161. 0, 0, 0, 0,
  3162. 0, 0, 0, 0,
  3163. PORT211_DATA, PORT210_DATA, 0, 0,
  3164. 0, 0, 0, 0,
  3165. 0, 0, 0, 0,
  3166. 0, 0, 0, 0,
  3167. 0, 0, 0, 0 ))
  3168. },
  3169. { },
  3170. };
  3171. static const struct pinmux_irq pinmux_irqs[] = {
  3172. PINMUX_IRQ(2, 13), /* IRQ0A */
  3173. PINMUX_IRQ(20), /* IRQ1A */
  3174. PINMUX_IRQ(11, 12), /* IRQ2A */
  3175. PINMUX_IRQ(10, 14), /* IRQ3A */
  3176. PINMUX_IRQ(15, 172), /* IRQ4A */
  3177. PINMUX_IRQ(0, 1), /* IRQ5A */
  3178. PINMUX_IRQ(121, 173), /* IRQ6A */
  3179. PINMUX_IRQ(120, 209), /* IRQ7A */
  3180. PINMUX_IRQ(119), /* IRQ8A */
  3181. PINMUX_IRQ(118, 210), /* IRQ9A */
  3182. PINMUX_IRQ(19), /* IRQ10A */
  3183. PINMUX_IRQ(104), /* IRQ11A */
  3184. PINMUX_IRQ(42, 97), /* IRQ12A */
  3185. PINMUX_IRQ(64, 98), /* IRQ13A */
  3186. PINMUX_IRQ(63, 99), /* IRQ14A */
  3187. PINMUX_IRQ(62, 100), /* IRQ15A */
  3188. PINMUX_IRQ(68, 211), /* IRQ16A */
  3189. PINMUX_IRQ(69), /* IRQ17A */
  3190. PINMUX_IRQ(70), /* IRQ18A */
  3191. PINMUX_IRQ(71), /* IRQ19A */
  3192. PINMUX_IRQ(67), /* IRQ20A */
  3193. PINMUX_IRQ(202), /* IRQ21A */
  3194. PINMUX_IRQ(95), /* IRQ22A */
  3195. PINMUX_IRQ(96), /* IRQ23A */
  3196. PINMUX_IRQ(180), /* IRQ24A */
  3197. PINMUX_IRQ(38), /* IRQ25A */
  3198. PINMUX_IRQ(58, 81), /* IRQ26A */
  3199. PINMUX_IRQ(57, 168), /* IRQ27A */
  3200. PINMUX_IRQ(56, 169), /* IRQ28A */
  3201. PINMUX_IRQ(50, 170), /* IRQ29A */
  3202. PINMUX_IRQ(49, 171), /* IRQ30A */
  3203. PINMUX_IRQ(41, 167), /* IRQ31A */
  3204. };
  3205. struct r8a7740_portcr_group {
  3206. unsigned int end_pin;
  3207. unsigned int offset;
  3208. };
  3209. static const struct r8a7740_portcr_group r8a7740_portcr_offsets[] = {
  3210. { 83, 0x0000 }, { 114, 0x1000 }, { 209, 0x2000 }, { 211, 0x3000 },
  3211. };
  3212. static int r8a7740_pin_to_portcr(unsigned int pin)
  3213. {
  3214. unsigned int i;
  3215. for (i = 0; i < ARRAY_SIZE(r8a7740_portcr_offsets); ++i) {
  3216. const struct r8a7740_portcr_group *group =
  3217. &r8a7740_portcr_offsets[i];
  3218. if (pin <= group->end_pin)
  3219. return group->offset + pin;
  3220. }
  3221. return -1;
  3222. }
  3223. static const struct sh_pfc_soc_operations r8a7740_pfc_ops = {
  3224. .get_bias = rmobile_pinmux_get_bias,
  3225. .set_bias = rmobile_pinmux_set_bias,
  3226. .pin_to_portcr = r8a7740_pin_to_portcr,
  3227. };
  3228. const struct sh_pfc_soc_info r8a7740_pinmux_info = {
  3229. .name = "r8a7740_pfc",
  3230. .ops = &r8a7740_pfc_ops,
  3231. .input = { PINMUX_INPUT_BEGIN,
  3232. PINMUX_INPUT_END },
  3233. .output = { PINMUX_OUTPUT_BEGIN,
  3234. PINMUX_OUTPUT_END },
  3235. .function = { PINMUX_FUNCTION_BEGIN,
  3236. PINMUX_FUNCTION_END },
  3237. .pins = pinmux_pins,
  3238. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3239. .groups = pinmux_groups,
  3240. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3241. .functions = pinmux_functions,
  3242. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3243. .cfg_regs = pinmux_config_regs,
  3244. .data_regs = pinmux_data_regs,
  3245. .pinmux_data = pinmux_data,
  3246. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  3247. .gpio_irq = pinmux_irqs,
  3248. .gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
  3249. };