pinctrl-sdx65.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/of.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/pinctrl/pinctrl.h>
  9. #include "pinctrl-msm.h"
  10. #define FUNCTION(fname) \
  11. [msm_mux_##fname] = { \
  12. .name = #fname, \
  13. .groups = fname##_groups, \
  14. .ngroups = ARRAY_SIZE(fname##_groups), \
  15. }
  16. #define REG_BASE 0x0
  17. #define REG_SIZE 0x1000
  18. #define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9) \
  19. { \
  20. .name = "gpio" #id, \
  21. .pins = gpio##id##_pins, \
  22. .npins = (unsigned int)ARRAY_SIZE(gpio##id##_pins), \
  23. .funcs = (int[]){ \
  24. msm_mux_gpio, /* gpio mode */ \
  25. msm_mux_##f1, \
  26. msm_mux_##f2, \
  27. msm_mux_##f3, \
  28. msm_mux_##f4, \
  29. msm_mux_##f5, \
  30. msm_mux_##f6, \
  31. msm_mux_##f7, \
  32. msm_mux_##f8, \
  33. msm_mux_##f9 \
  34. }, \
  35. .nfuncs = 10, \
  36. .ctl_reg = REG_BASE + REG_SIZE * id, \
  37. .io_reg = REG_BASE + 0x4 + REG_SIZE * id, \
  38. .intr_cfg_reg = REG_BASE + 0x8 + REG_SIZE * id, \
  39. .intr_status_reg = REG_BASE + 0xc + REG_SIZE * id, \
  40. .intr_target_reg = REG_BASE + 0x8 + REG_SIZE * id, \
  41. .mux_bit = 2, \
  42. .pull_bit = 0, \
  43. .drv_bit = 6, \
  44. .oe_bit = 9, \
  45. .in_bit = 0, \
  46. .out_bit = 1, \
  47. .intr_enable_bit = 0, \
  48. .intr_status_bit = 0, \
  49. .intr_target_bit = 5, \
  50. .intr_target_kpss_val = 3, \
  51. .intr_raw_status_bit = 4, \
  52. .intr_polarity_bit = 1, \
  53. .intr_detection_bit = 2, \
  54. .intr_detection_width = 2, \
  55. }
  56. #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv) \
  57. { \
  58. .name = #pg_name, \
  59. .pins = pg_name##_pins, \
  60. .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \
  61. .ctl_reg = ctl, \
  62. .io_reg = 0, \
  63. .intr_cfg_reg = 0, \
  64. .intr_status_reg = 0, \
  65. .intr_target_reg = 0, \
  66. .mux_bit = -1, \
  67. .pull_bit = pull, \
  68. .drv_bit = drv, \
  69. .oe_bit = -1, \
  70. .in_bit = -1, \
  71. .out_bit = -1, \
  72. .intr_enable_bit = -1, \
  73. .intr_status_bit = -1, \
  74. .intr_target_bit = -1, \
  75. .intr_raw_status_bit = -1, \
  76. .intr_polarity_bit = -1, \
  77. .intr_detection_bit = -1, \
  78. .intr_detection_width = -1, \
  79. }
  80. #define UFS_RESET(pg_name, offset) \
  81. { \
  82. .name = #pg_name, \
  83. .pins = pg_name##_pins, \
  84. .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \
  85. .ctl_reg = offset, \
  86. .io_reg = offset + 0x4, \
  87. .intr_cfg_reg = 0, \
  88. .intr_status_reg = 0, \
  89. .intr_target_reg = 0, \
  90. .mux_bit = -1, \
  91. .pull_bit = 3, \
  92. .drv_bit = 0, \
  93. .oe_bit = -1, \
  94. .in_bit = -1, \
  95. .out_bit = 0, \
  96. .intr_enable_bit = -1, \
  97. .intr_status_bit = -1, \
  98. .intr_target_bit = -1, \
  99. .intr_raw_status_bit = -1, \
  100. .intr_polarity_bit = -1, \
  101. .intr_detection_bit = -1, \
  102. .intr_detection_width = -1, \
  103. }
  104. static const struct pinctrl_pin_desc sdx65_pins[] = {
  105. PINCTRL_PIN(0, "GPIO_0"),
  106. PINCTRL_PIN(1, "GPIO_1"),
  107. PINCTRL_PIN(2, "GPIO_2"),
  108. PINCTRL_PIN(3, "GPIO_3"),
  109. PINCTRL_PIN(4, "GPIO_4"),
  110. PINCTRL_PIN(5, "GPIO_5"),
  111. PINCTRL_PIN(6, "GPIO_6"),
  112. PINCTRL_PIN(7, "GPIO_7"),
  113. PINCTRL_PIN(8, "GPIO_8"),
  114. PINCTRL_PIN(9, "GPIO_9"),
  115. PINCTRL_PIN(10, "GPIO_10"),
  116. PINCTRL_PIN(11, "GPIO_11"),
  117. PINCTRL_PIN(12, "GPIO_12"),
  118. PINCTRL_PIN(13, "GPIO_13"),
  119. PINCTRL_PIN(14, "GPIO_14"),
  120. PINCTRL_PIN(15, "GPIO_15"),
  121. PINCTRL_PIN(16, "GPIO_16"),
  122. PINCTRL_PIN(17, "GPIO_17"),
  123. PINCTRL_PIN(18, "GPIO_18"),
  124. PINCTRL_PIN(19, "GPIO_19"),
  125. PINCTRL_PIN(20, "GPIO_20"),
  126. PINCTRL_PIN(21, "GPIO_21"),
  127. PINCTRL_PIN(22, "GPIO_22"),
  128. PINCTRL_PIN(23, "GPIO_23"),
  129. PINCTRL_PIN(24, "GPIO_24"),
  130. PINCTRL_PIN(25, "GPIO_25"),
  131. PINCTRL_PIN(26, "GPIO_26"),
  132. PINCTRL_PIN(27, "GPIO_27"),
  133. PINCTRL_PIN(28, "GPIO_28"),
  134. PINCTRL_PIN(29, "GPIO_29"),
  135. PINCTRL_PIN(30, "GPIO_30"),
  136. PINCTRL_PIN(31, "GPIO_31"),
  137. PINCTRL_PIN(32, "GPIO_32"),
  138. PINCTRL_PIN(33, "GPIO_33"),
  139. PINCTRL_PIN(34, "GPIO_34"),
  140. PINCTRL_PIN(35, "GPIO_35"),
  141. PINCTRL_PIN(36, "GPIO_36"),
  142. PINCTRL_PIN(37, "GPIO_37"),
  143. PINCTRL_PIN(38, "GPIO_38"),
  144. PINCTRL_PIN(39, "GPIO_39"),
  145. PINCTRL_PIN(40, "GPIO_40"),
  146. PINCTRL_PIN(41, "GPIO_41"),
  147. PINCTRL_PIN(42, "GPIO_42"),
  148. PINCTRL_PIN(43, "GPIO_43"),
  149. PINCTRL_PIN(44, "GPIO_44"),
  150. PINCTRL_PIN(45, "GPIO_45"),
  151. PINCTRL_PIN(46, "GPIO_46"),
  152. PINCTRL_PIN(47, "GPIO_47"),
  153. PINCTRL_PIN(48, "GPIO_48"),
  154. PINCTRL_PIN(49, "GPIO_49"),
  155. PINCTRL_PIN(50, "GPIO_50"),
  156. PINCTRL_PIN(51, "GPIO_51"),
  157. PINCTRL_PIN(52, "GPIO_52"),
  158. PINCTRL_PIN(53, "GPIO_53"),
  159. PINCTRL_PIN(54, "GPIO_54"),
  160. PINCTRL_PIN(55, "GPIO_55"),
  161. PINCTRL_PIN(56, "GPIO_56"),
  162. PINCTRL_PIN(57, "GPIO_57"),
  163. PINCTRL_PIN(58, "GPIO_58"),
  164. PINCTRL_PIN(59, "GPIO_59"),
  165. PINCTRL_PIN(60, "GPIO_60"),
  166. PINCTRL_PIN(61, "GPIO_61"),
  167. PINCTRL_PIN(62, "GPIO_62"),
  168. PINCTRL_PIN(63, "GPIO_63"),
  169. PINCTRL_PIN(64, "GPIO_64"),
  170. PINCTRL_PIN(65, "GPIO_65"),
  171. PINCTRL_PIN(66, "GPIO_66"),
  172. PINCTRL_PIN(67, "GPIO_67"),
  173. PINCTRL_PIN(68, "GPIO_68"),
  174. PINCTRL_PIN(69, "GPIO_69"),
  175. PINCTRL_PIN(70, "GPIO_70"),
  176. PINCTRL_PIN(71, "GPIO_71"),
  177. PINCTRL_PIN(72, "GPIO_72"),
  178. PINCTRL_PIN(73, "GPIO_73"),
  179. PINCTRL_PIN(74, "GPIO_74"),
  180. PINCTRL_PIN(75, "GPIO_75"),
  181. PINCTRL_PIN(76, "GPIO_76"),
  182. PINCTRL_PIN(77, "GPIO_77"),
  183. PINCTRL_PIN(78, "GPIO_78"),
  184. PINCTRL_PIN(79, "GPIO_79"),
  185. PINCTRL_PIN(80, "GPIO_80"),
  186. PINCTRL_PIN(81, "GPIO_81"),
  187. PINCTRL_PIN(82, "GPIO_82"),
  188. PINCTRL_PIN(83, "GPIO_83"),
  189. PINCTRL_PIN(84, "GPIO_84"),
  190. PINCTRL_PIN(85, "GPIO_85"),
  191. PINCTRL_PIN(86, "GPIO_86"),
  192. PINCTRL_PIN(87, "GPIO_87"),
  193. PINCTRL_PIN(88, "GPIO_88"),
  194. PINCTRL_PIN(89, "GPIO_89"),
  195. PINCTRL_PIN(90, "GPIO_90"),
  196. PINCTRL_PIN(91, "GPIO_91"),
  197. PINCTRL_PIN(92, "GPIO_92"),
  198. PINCTRL_PIN(93, "GPIO_93"),
  199. PINCTRL_PIN(94, "GPIO_94"),
  200. PINCTRL_PIN(95, "GPIO_95"),
  201. PINCTRL_PIN(96, "GPIO_96"),
  202. PINCTRL_PIN(97, "GPIO_97"),
  203. PINCTRL_PIN(98, "GPIO_98"),
  204. PINCTRL_PIN(99, "GPIO_99"),
  205. PINCTRL_PIN(100, "GPIO_100"),
  206. PINCTRL_PIN(101, "GPIO_101"),
  207. PINCTRL_PIN(102, "GPIO_102"),
  208. PINCTRL_PIN(103, "GPIO_103"),
  209. PINCTRL_PIN(104, "GPIO_104"),
  210. PINCTRL_PIN(105, "GPIO_105"),
  211. PINCTRL_PIN(106, "GPIO_106"),
  212. PINCTRL_PIN(107, "GPIO_107"),
  213. PINCTRL_PIN(108, "UFS_RESET"),
  214. PINCTRL_PIN(109, "SDC1_RCLK"),
  215. PINCTRL_PIN(110, "SDC1_CLK"),
  216. PINCTRL_PIN(111, "SDC1_CMD"),
  217. PINCTRL_PIN(112, "SDC1_DATA"),
  218. };
  219. #define DECLARE_MSM_GPIO_PINS(pin) \
  220. static const unsigned int gpio##pin##_pins[] = { pin }
  221. DECLARE_MSM_GPIO_PINS(0);
  222. DECLARE_MSM_GPIO_PINS(1);
  223. DECLARE_MSM_GPIO_PINS(2);
  224. DECLARE_MSM_GPIO_PINS(3);
  225. DECLARE_MSM_GPIO_PINS(4);
  226. DECLARE_MSM_GPIO_PINS(5);
  227. DECLARE_MSM_GPIO_PINS(6);
  228. DECLARE_MSM_GPIO_PINS(7);
  229. DECLARE_MSM_GPIO_PINS(8);
  230. DECLARE_MSM_GPIO_PINS(9);
  231. DECLARE_MSM_GPIO_PINS(10);
  232. DECLARE_MSM_GPIO_PINS(11);
  233. DECLARE_MSM_GPIO_PINS(12);
  234. DECLARE_MSM_GPIO_PINS(13);
  235. DECLARE_MSM_GPIO_PINS(14);
  236. DECLARE_MSM_GPIO_PINS(15);
  237. DECLARE_MSM_GPIO_PINS(16);
  238. DECLARE_MSM_GPIO_PINS(17);
  239. DECLARE_MSM_GPIO_PINS(18);
  240. DECLARE_MSM_GPIO_PINS(19);
  241. DECLARE_MSM_GPIO_PINS(20);
  242. DECLARE_MSM_GPIO_PINS(21);
  243. DECLARE_MSM_GPIO_PINS(22);
  244. DECLARE_MSM_GPIO_PINS(23);
  245. DECLARE_MSM_GPIO_PINS(24);
  246. DECLARE_MSM_GPIO_PINS(25);
  247. DECLARE_MSM_GPIO_PINS(26);
  248. DECLARE_MSM_GPIO_PINS(27);
  249. DECLARE_MSM_GPIO_PINS(28);
  250. DECLARE_MSM_GPIO_PINS(29);
  251. DECLARE_MSM_GPIO_PINS(30);
  252. DECLARE_MSM_GPIO_PINS(31);
  253. DECLARE_MSM_GPIO_PINS(32);
  254. DECLARE_MSM_GPIO_PINS(33);
  255. DECLARE_MSM_GPIO_PINS(34);
  256. DECLARE_MSM_GPIO_PINS(35);
  257. DECLARE_MSM_GPIO_PINS(36);
  258. DECLARE_MSM_GPIO_PINS(37);
  259. DECLARE_MSM_GPIO_PINS(38);
  260. DECLARE_MSM_GPIO_PINS(39);
  261. DECLARE_MSM_GPIO_PINS(40);
  262. DECLARE_MSM_GPIO_PINS(41);
  263. DECLARE_MSM_GPIO_PINS(42);
  264. DECLARE_MSM_GPIO_PINS(43);
  265. DECLARE_MSM_GPIO_PINS(44);
  266. DECLARE_MSM_GPIO_PINS(45);
  267. DECLARE_MSM_GPIO_PINS(46);
  268. DECLARE_MSM_GPIO_PINS(47);
  269. DECLARE_MSM_GPIO_PINS(48);
  270. DECLARE_MSM_GPIO_PINS(49);
  271. DECLARE_MSM_GPIO_PINS(50);
  272. DECLARE_MSM_GPIO_PINS(51);
  273. DECLARE_MSM_GPIO_PINS(52);
  274. DECLARE_MSM_GPIO_PINS(53);
  275. DECLARE_MSM_GPIO_PINS(54);
  276. DECLARE_MSM_GPIO_PINS(55);
  277. DECLARE_MSM_GPIO_PINS(56);
  278. DECLARE_MSM_GPIO_PINS(57);
  279. DECLARE_MSM_GPIO_PINS(58);
  280. DECLARE_MSM_GPIO_PINS(59);
  281. DECLARE_MSM_GPIO_PINS(60);
  282. DECLARE_MSM_GPIO_PINS(61);
  283. DECLARE_MSM_GPIO_PINS(62);
  284. DECLARE_MSM_GPIO_PINS(63);
  285. DECLARE_MSM_GPIO_PINS(64);
  286. DECLARE_MSM_GPIO_PINS(65);
  287. DECLARE_MSM_GPIO_PINS(66);
  288. DECLARE_MSM_GPIO_PINS(67);
  289. DECLARE_MSM_GPIO_PINS(68);
  290. DECLARE_MSM_GPIO_PINS(69);
  291. DECLARE_MSM_GPIO_PINS(70);
  292. DECLARE_MSM_GPIO_PINS(71);
  293. DECLARE_MSM_GPIO_PINS(72);
  294. DECLARE_MSM_GPIO_PINS(73);
  295. DECLARE_MSM_GPIO_PINS(74);
  296. DECLARE_MSM_GPIO_PINS(75);
  297. DECLARE_MSM_GPIO_PINS(76);
  298. DECLARE_MSM_GPIO_PINS(77);
  299. DECLARE_MSM_GPIO_PINS(78);
  300. DECLARE_MSM_GPIO_PINS(79);
  301. DECLARE_MSM_GPIO_PINS(80);
  302. DECLARE_MSM_GPIO_PINS(81);
  303. DECLARE_MSM_GPIO_PINS(82);
  304. DECLARE_MSM_GPIO_PINS(83);
  305. DECLARE_MSM_GPIO_PINS(84);
  306. DECLARE_MSM_GPIO_PINS(85);
  307. DECLARE_MSM_GPIO_PINS(86);
  308. DECLARE_MSM_GPIO_PINS(87);
  309. DECLARE_MSM_GPIO_PINS(88);
  310. DECLARE_MSM_GPIO_PINS(89);
  311. DECLARE_MSM_GPIO_PINS(90);
  312. DECLARE_MSM_GPIO_PINS(91);
  313. DECLARE_MSM_GPIO_PINS(92);
  314. DECLARE_MSM_GPIO_PINS(93);
  315. DECLARE_MSM_GPIO_PINS(94);
  316. DECLARE_MSM_GPIO_PINS(95);
  317. DECLARE_MSM_GPIO_PINS(96);
  318. DECLARE_MSM_GPIO_PINS(97);
  319. DECLARE_MSM_GPIO_PINS(98);
  320. DECLARE_MSM_GPIO_PINS(99);
  321. DECLARE_MSM_GPIO_PINS(100);
  322. DECLARE_MSM_GPIO_PINS(101);
  323. DECLARE_MSM_GPIO_PINS(102);
  324. DECLARE_MSM_GPIO_PINS(103);
  325. DECLARE_MSM_GPIO_PINS(104);
  326. DECLARE_MSM_GPIO_PINS(105);
  327. DECLARE_MSM_GPIO_PINS(106);
  328. DECLARE_MSM_GPIO_PINS(107);
  329. static const unsigned int ufs_reset_pins[] = { 108 };
  330. static const unsigned int sdc1_rclk_pins[] = { 109 };
  331. static const unsigned int sdc1_clk_pins[] = { 110 };
  332. static const unsigned int sdc1_cmd_pins[] = { 111 };
  333. static const unsigned int sdc1_data_pins[] = { 112 };
  334. enum sdx65_functions {
  335. msm_mux_qlink0_wmss,
  336. msm_mux_adsp_ext,
  337. msm_mux_atest_char,
  338. msm_mux_atest_char0,
  339. msm_mux_atest_char1,
  340. msm_mux_atest_char2,
  341. msm_mux_atest_char3,
  342. msm_mux_audio_ref,
  343. msm_mux_bimc_dte0,
  344. msm_mux_bimc_dte1,
  345. msm_mux_blsp_i2c1,
  346. msm_mux_blsp_i2c2,
  347. msm_mux_blsp_i2c3,
  348. msm_mux_blsp_i2c4,
  349. msm_mux_blsp_spi1,
  350. msm_mux_blsp_spi2,
  351. msm_mux_blsp_spi3,
  352. msm_mux_blsp_spi4,
  353. msm_mux_blsp_uart1,
  354. msm_mux_blsp_uart2,
  355. msm_mux_blsp_uart3,
  356. msm_mux_blsp_uart4,
  357. msm_mux_char_exec,
  358. msm_mux_coex_uart,
  359. msm_mux_coex_uart2,
  360. msm_mux_cri_trng,
  361. msm_mux_cri_trng0,
  362. msm_mux_cri_trng1,
  363. msm_mux_dbg_out,
  364. msm_mux_ddr_bist,
  365. msm_mux_ddr_pxi0,
  366. msm_mux_ebi0_wrcdc,
  367. msm_mux_ebi2_a,
  368. msm_mux_ebi2_lcd,
  369. msm_mux_ext_dbg,
  370. msm_mux_gcc_gp1,
  371. msm_mux_gcc_gp2,
  372. msm_mux_gcc_gp3,
  373. msm_mux_gcc_plltest,
  374. msm_mux_gpio,
  375. msm_mux_i2s_mclk,
  376. msm_mux_jitter_bist,
  377. msm_mux_ldo_en,
  378. msm_mux_ldo_update,
  379. msm_mux_m_voc,
  380. msm_mux_mgpi_clk,
  381. msm_mux_native_char,
  382. msm_mux_native_tsens,
  383. msm_mux_native_tsense,
  384. msm_mux_nav_gpio,
  385. msm_mux_pa_indicator,
  386. msm_mux_pci_e,
  387. msm_mux_pcie_clkreq,
  388. msm_mux_pll_bist,
  389. msm_mux_pll_ref,
  390. msm_mux_pri_mi2s,
  391. msm_mux_pri_mi2s_ws,
  392. msm_mux_prng_rosc,
  393. msm_mux_qdss_cti,
  394. msm_mux_qdss_gpio,
  395. msm_mux_qlink0_en,
  396. msm_mux_qlink0_req,
  397. msm_mux_qlink1_en,
  398. msm_mux_qlink1_req,
  399. msm_mux_qlink1_wmss,
  400. msm_mux_qlink2_en,
  401. msm_mux_qlink2_req,
  402. msm_mux_qlink2_wmss,
  403. msm_mux_sdc1_tb,
  404. msm_mux_sec_mi2s,
  405. msm_mux_spmi_coex,
  406. msm_mux_spmi_vgi,
  407. msm_mux_tgu_ch0,
  408. msm_mux_uim1_clk,
  409. msm_mux_uim1_data,
  410. msm_mux_uim1_present,
  411. msm_mux_uim1_reset,
  412. msm_mux_uim2_clk,
  413. msm_mux_uim2_data,
  414. msm_mux_uim2_present,
  415. msm_mux_uim2_reset,
  416. msm_mux_usb2phy_ac,
  417. msm_mux_vsense_trigger,
  418. msm_mux__,
  419. };
  420. static const char * const gpio_groups[] = {
  421. "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7",
  422. "gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14",
  423. "gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21",
  424. "gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28",
  425. "gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35",
  426. "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42",
  427. "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49",
  428. "gpio50", "gpio51", "gpio52", "gpio53", "gpio54", "gpio55", "gpio56",
  429. "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63",
  430. "gpio64", "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", "gpio70",
  431. "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77",
  432. "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", "gpio84",
  433. "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gpio90", "gpio91",
  434. "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio97", "gpio98",
  435. "gpio99", "gpio100", "gpio101", "gpio102", "gpio103", "gpio104",
  436. "gpio105", "gpio106", "gpio107",
  437. };
  438. static const char * const uim2_data_groups[] = {
  439. "gpio0",
  440. };
  441. static const char * const blsp_uart1_groups[] = {
  442. "gpio0", "gpio1", "gpio2", "gpio3", "gpio48", "gpio49", "gpio80",
  443. "gpio81",
  444. };
  445. static const char * const ebi0_wrcdc_groups[] = {
  446. "gpio0", "gpio2",
  447. };
  448. static const char * const uim2_present_groups[] = {
  449. "gpio1",
  450. };
  451. static const char * const uim2_reset_groups[] = {
  452. "gpio2",
  453. };
  454. static const char * const blsp_i2c1_groups[] = {
  455. "gpio2", "gpio3", "gpio82", "gpio83",
  456. };
  457. static const char * const uim2_clk_groups[] = {
  458. "gpio3",
  459. };
  460. static const char * const blsp_spi2_groups[] = {
  461. "gpio4", "gpio5", "gpio6", "gpio7", "gpio23", "gpio47", "gpio62",
  462. };
  463. static const char * const blsp_uart2_groups[] = {
  464. "gpio4", "gpio5", "gpio6", "gpio7", "gpio63", "gpio64", "gpio65",
  465. "gpio66",
  466. };
  467. static const char * const blsp_i2c2_groups[] = {
  468. "gpio6", "gpio7", "gpio65", "gpio66",
  469. };
  470. static const char * const char_exec_groups[] = {
  471. "gpio6", "gpio7",
  472. };
  473. static const char * const qdss_gpio_groups[] = {
  474. "gpio4", "gpio5", "gpio6", "gpio7", "gpio12", "gpio13",
  475. "gpio14", "gpio15", "gpio16", "gpio17", "gpio18", "gpio19",
  476. "gpio33", "gpio42", "gpio63", "gpio64", "gpio65", "gpio66",
  477. };
  478. static const char * const blsp_spi3_groups[] = {
  479. "gpio8", "gpio9", "gpio10", "gpio11", "gpio23", "gpio47", "gpio62",
  480. };
  481. static const char * const blsp_uart3_groups[] = {
  482. "gpio8", "gpio9", "gpio10", "gpio11",
  483. };
  484. static const char * const ext_dbg_groups[] = {
  485. "gpio8", "gpio9", "gpio10", "gpio11",
  486. };
  487. static const char * const ldo_en_groups[] = {
  488. "gpio8",
  489. };
  490. static const char * const blsp_i2c3_groups[] = {
  491. "gpio10", "gpio11",
  492. };
  493. static const char * const gcc_gp3_groups[] = {
  494. "gpio11",
  495. };
  496. static const char * const pri_mi2s_ws_groups[] = {
  497. "gpio12",
  498. };
  499. static const char * const pri_mi2s_groups[] = {
  500. "gpio13", "gpio14", "gpio15",
  501. };
  502. static const char * const vsense_trigger_groups[] = {
  503. "gpio13",
  504. };
  505. static const char * const native_tsens_groups[] = {
  506. "gpio14",
  507. };
  508. static const char * const bimc_dte0_groups[] = {
  509. "gpio14", "gpio59",
  510. };
  511. static const char * const bimc_dte1_groups[] = {
  512. "gpio15", "gpio61",
  513. };
  514. static const char * const sec_mi2s_groups[] = {
  515. "gpio16", "gpio17", "gpio18", "gpio19",
  516. };
  517. static const char * const blsp_spi4_groups[] = {
  518. "gpio16", "gpio17", "gpio18", "gpio19", "gpio23", "gpio47", "gpio62",
  519. };
  520. static const char * const blsp_uart4_groups[] = {
  521. "gpio16", "gpio17", "gpio18", "gpio19", "gpio22", "gpio23", "gpio48",
  522. "gpio49",
  523. };
  524. static const char * const qdss_cti_groups[] = {
  525. "gpio16", "gpio16", "gpio17", "gpio17", "gpio54", "gpio54", "gpio55",
  526. "gpio55", "gpio59", "gpio60", "gpio65", "gpio65", "gpio66", "gpio66",
  527. "gpio94", "gpio94", "gpio95", "gpio95",
  528. };
  529. static const char * const blsp_i2c4_groups[] = {
  530. "gpio18", "gpio19", "gpio84", "gpio85",
  531. };
  532. static const char * const gcc_gp1_groups[] = {
  533. "gpio18",
  534. };
  535. static const char * const jitter_bist_groups[] = {
  536. "gpio19",
  537. };
  538. static const char * const gcc_gp2_groups[] = {
  539. "gpio19",
  540. };
  541. static const char * const pll_bist_groups[] = {
  542. "gpio22",
  543. };
  544. static const char * const blsp_spi1_groups[] = {
  545. "gpio23", "gpio47", "gpio62", "gpio80", "gpio81", "gpio82", "gpio83",
  546. };
  547. static const char * const adsp_ext_groups[] = {
  548. "gpio24", "gpio25",
  549. };
  550. static const char * const qlink0_wmss_groups[] = {
  551. "gpio28",
  552. };
  553. static const char * const native_tsense_groups[] = {
  554. "gpio29", "gpio72",
  555. };
  556. static const char * const nav_gpio_groups[] = {
  557. "gpio31", "gpio32",
  558. };
  559. static const char * const pll_ref_groups[] = {
  560. "gpio32",
  561. };
  562. static const char * const pa_indicator_groups[] = {
  563. "gpio33",
  564. };
  565. static const char * const qlink0_en_groups[] = {
  566. "gpio34",
  567. };
  568. static const char * const qlink0_req_groups[] = {
  569. "gpio35",
  570. };
  571. static const char * const dbg_out_groups[] = {
  572. "gpio35",
  573. };
  574. static const char * const cri_trng_groups[] = {
  575. "gpio36",
  576. };
  577. static const char * const prng_rosc_groups[] = {
  578. "gpio38",
  579. };
  580. static const char * const cri_trng0_groups[] = {
  581. "gpio40",
  582. };
  583. static const char * const cri_trng1_groups[] = {
  584. "gpio41",
  585. };
  586. static const char * const coex_uart_groups[] = {
  587. "gpio44", "gpio45",
  588. };
  589. static const char * const ddr_pxi0_groups[] = {
  590. "gpio45", "gpio46",
  591. };
  592. static const char * const m_voc_groups[] = {
  593. "gpio46", "gpio48", "gpio49", "gpio59", "gpio60",
  594. };
  595. static const char * const ddr_bist_groups[] = {
  596. "gpio46", "gpio47", "gpio48", "gpio49",
  597. };
  598. static const char * const pci_e_groups[] = {
  599. "gpio53",
  600. };
  601. static const char * const tgu_ch0_groups[] = {
  602. "gpio55",
  603. };
  604. static const char * const pcie_clkreq_groups[] = {
  605. "gpio56",
  606. };
  607. static const char * const native_char_groups[] = {
  608. "gpio26", "gpio29", "gpio33", "gpio42", "gpio57",
  609. };
  610. static const char * const mgpi_clk_groups[] = {
  611. "gpio61", "gpio71",
  612. };
  613. static const char * const qlink2_wmss_groups[] = {
  614. "gpio61",
  615. };
  616. static const char * const i2s_mclk_groups[] = {
  617. "gpio62",
  618. };
  619. static const char * const audio_ref_groups[] = {
  620. "gpio62",
  621. };
  622. static const char * const ldo_update_groups[] = {
  623. "gpio62",
  624. };
  625. static const char * const atest_char_groups[] = {
  626. "gpio63",
  627. };
  628. static const char * const atest_char3_groups[] = {
  629. "gpio64",
  630. };
  631. static const char * const atest_char2_groups[] = {
  632. "gpio65",
  633. };
  634. static const char * const atest_char1_groups[] = {
  635. "gpio66",
  636. };
  637. static const char * const uim1_data_groups[] = {
  638. "gpio67",
  639. };
  640. static const char * const atest_char0_groups[] = {
  641. "gpio67",
  642. };
  643. static const char * const uim1_present_groups[] = {
  644. "gpio68",
  645. };
  646. static const char * const uim1_reset_groups[] = {
  647. "gpio69",
  648. };
  649. static const char * const uim1_clk_groups[] = {
  650. "gpio70",
  651. };
  652. static const char * const qlink2_en_groups[] = {
  653. "gpio71",
  654. };
  655. static const char * const qlink1_en_groups[] = {
  656. "gpio72",
  657. };
  658. static const char * const qlink1_req_groups[] = {
  659. "gpio73",
  660. };
  661. static const char * const qlink1_wmss_groups[] = {
  662. "gpio74",
  663. };
  664. static const char * const coex_uart2_groups[] = {
  665. "gpio75", "gpio76", "gpio102", "gpio103",
  666. };
  667. static const char * const spmi_coex_groups[] = {
  668. "gpio75", "gpio76",
  669. };
  670. static const char * const qlink2_req_groups[] = {
  671. "gpio77",
  672. };
  673. static const char * const spmi_vgi_groups[] = {
  674. "gpio78", "gpio79",
  675. };
  676. static const char * const gcc_plltest_groups[] = {
  677. "gpio81", "gpio82",
  678. };
  679. static const char * const ebi2_lcd_groups[] = {
  680. "gpio84", "gpio85", "gpio90",
  681. };
  682. static const char * const ebi2_a_groups[] = {
  683. "gpio89",
  684. };
  685. static const char * const usb2phy_ac_groups[] = {
  686. "gpio93",
  687. };
  688. static const char * const sdc1_tb_groups[] = {
  689. "gpio106",
  690. };
  691. static const struct msm_function sdx65_functions[] = {
  692. FUNCTION(qlink0_wmss),
  693. FUNCTION(adsp_ext),
  694. FUNCTION(atest_char),
  695. FUNCTION(atest_char0),
  696. FUNCTION(atest_char1),
  697. FUNCTION(atest_char2),
  698. FUNCTION(atest_char3),
  699. FUNCTION(audio_ref),
  700. FUNCTION(bimc_dte0),
  701. FUNCTION(bimc_dte1),
  702. FUNCTION(blsp_i2c1),
  703. FUNCTION(blsp_i2c2),
  704. FUNCTION(blsp_i2c3),
  705. FUNCTION(blsp_i2c4),
  706. FUNCTION(blsp_spi1),
  707. FUNCTION(blsp_spi2),
  708. FUNCTION(blsp_spi3),
  709. FUNCTION(blsp_spi4),
  710. FUNCTION(blsp_uart1),
  711. FUNCTION(blsp_uart2),
  712. FUNCTION(blsp_uart3),
  713. FUNCTION(blsp_uart4),
  714. FUNCTION(char_exec),
  715. FUNCTION(coex_uart),
  716. FUNCTION(coex_uart2),
  717. FUNCTION(cri_trng),
  718. FUNCTION(cri_trng0),
  719. FUNCTION(cri_trng1),
  720. FUNCTION(dbg_out),
  721. FUNCTION(ddr_bist),
  722. FUNCTION(ddr_pxi0),
  723. FUNCTION(ebi0_wrcdc),
  724. FUNCTION(ebi2_a),
  725. FUNCTION(ebi2_lcd),
  726. FUNCTION(ext_dbg),
  727. FUNCTION(gcc_gp1),
  728. FUNCTION(gcc_gp2),
  729. FUNCTION(gcc_gp3),
  730. FUNCTION(gcc_plltest),
  731. FUNCTION(gpio),
  732. FUNCTION(i2s_mclk),
  733. FUNCTION(jitter_bist),
  734. FUNCTION(ldo_en),
  735. FUNCTION(ldo_update),
  736. FUNCTION(m_voc),
  737. FUNCTION(mgpi_clk),
  738. FUNCTION(native_char),
  739. FUNCTION(native_tsens),
  740. FUNCTION(native_tsense),
  741. FUNCTION(nav_gpio),
  742. FUNCTION(pa_indicator),
  743. FUNCTION(pci_e),
  744. FUNCTION(pcie_clkreq),
  745. FUNCTION(pll_bist),
  746. FUNCTION(pll_ref),
  747. FUNCTION(pri_mi2s),
  748. FUNCTION(pri_mi2s_ws),
  749. FUNCTION(prng_rosc),
  750. FUNCTION(qdss_cti),
  751. FUNCTION(qdss_gpio),
  752. FUNCTION(qlink0_en),
  753. FUNCTION(qlink0_req),
  754. FUNCTION(qlink1_en),
  755. FUNCTION(qlink1_req),
  756. FUNCTION(qlink1_wmss),
  757. FUNCTION(qlink2_en),
  758. FUNCTION(qlink2_req),
  759. FUNCTION(qlink2_wmss),
  760. FUNCTION(sdc1_tb),
  761. FUNCTION(sec_mi2s),
  762. FUNCTION(spmi_coex),
  763. FUNCTION(spmi_vgi),
  764. FUNCTION(tgu_ch0),
  765. FUNCTION(uim1_clk),
  766. FUNCTION(uim1_data),
  767. FUNCTION(uim1_present),
  768. FUNCTION(uim1_reset),
  769. FUNCTION(uim2_clk),
  770. FUNCTION(uim2_data),
  771. FUNCTION(uim2_present),
  772. FUNCTION(uim2_reset),
  773. FUNCTION(usb2phy_ac),
  774. FUNCTION(vsense_trigger),
  775. };
  776. /* Every pin is maintained as a single group, and missing or non-existing pin
  777. * would be maintained as dummy group to synchronize pin group index with
  778. * pin descriptor registered with pinctrl core.
  779. * Clients would not be able to request these dummy pin groups.
  780. */
  781. static const struct msm_pingroup sdx65_groups[] = {
  782. [0] = PINGROUP(0, uim2_data, blsp_uart1, ebi0_wrcdc, _, _, _, _, _, _),
  783. [1] = PINGROUP(1, uim2_present, blsp_uart1, _, _, _, _, _, _, _),
  784. [2] = PINGROUP(2, uim2_reset, blsp_uart1, blsp_i2c1, ebi0_wrcdc, _, _, _, _, _),
  785. [3] = PINGROUP(3, uim2_clk, blsp_uart1, blsp_i2c1, _, _, _, _, _, _),
  786. [4] = PINGROUP(4, blsp_spi2, blsp_uart2, _, qdss_gpio, _, _, _, _, _),
  787. [5] = PINGROUP(5, blsp_spi2, blsp_uart2, _, qdss_gpio, _, _, _, _, _),
  788. [6] = PINGROUP(6, blsp_spi2, blsp_uart2, blsp_i2c2, char_exec, _, qdss_gpio, _, _, _),
  789. [7] = PINGROUP(7, blsp_spi2, blsp_uart2, blsp_i2c2, char_exec, _, qdss_gpio, _, _, _),
  790. [8] = PINGROUP(8, blsp_spi3, blsp_uart3, ext_dbg, ldo_en, _, _, _, _, _),
  791. [9] = PINGROUP(9, blsp_spi3, blsp_uart3, ext_dbg, _, _, _, _, _, _),
  792. [10] = PINGROUP(10, blsp_spi3, blsp_uart3, blsp_i2c3, ext_dbg, _, _, _, _, _),
  793. [11] = PINGROUP(11, blsp_spi3, blsp_uart3, blsp_i2c3, ext_dbg, gcc_gp3, _, _, _, _),
  794. [12] = PINGROUP(12, pri_mi2s_ws, _, qdss_gpio, _, _, _, _, _, _),
  795. [13] = PINGROUP(13, pri_mi2s, _, qdss_gpio, vsense_trigger, _, _, _, _, _),
  796. [14] = PINGROUP(14, pri_mi2s, _, _, qdss_gpio, native_tsens, bimc_dte0, _, _, _),
  797. [15] = PINGROUP(15, pri_mi2s, _, _, qdss_gpio, bimc_dte1, _, _, _, _),
  798. [16] = PINGROUP(16, sec_mi2s, blsp_spi4, blsp_uart4, qdss_cti, qdss_cti, _, _, qdss_gpio, _),
  799. [17] = PINGROUP(17, sec_mi2s, blsp_spi4, blsp_uart4, qdss_cti, qdss_cti, _, qdss_gpio, _, _),
  800. [18] = PINGROUP(18, sec_mi2s, blsp_spi4, blsp_uart4, blsp_i2c4, gcc_gp1, qdss_gpio, _, _, _),
  801. [19] = PINGROUP(19, sec_mi2s, blsp_spi4, blsp_uart4, blsp_i2c4, jitter_bist, gcc_gp2, _, qdss_gpio, _),
  802. [20] = PINGROUP(20, _, _, _, _, _, _, _, _, _),
  803. [21] = PINGROUP(21, _, _, _, _, _, _, _, _, _),
  804. [22] = PINGROUP(22, blsp_uart4, pll_bist, _, _, _, _, _, _, _),
  805. [23] = PINGROUP(23, blsp_uart4, blsp_spi2, blsp_spi1, blsp_spi3, blsp_spi4, _, _, _, _),
  806. [24] = PINGROUP(24, adsp_ext, _, _, _, _, _, _, _, _),
  807. [25] = PINGROUP(25, adsp_ext, _, _, _, _, _, _, _, _),
  808. [26] = PINGROUP(26, _, _, _, native_char, _, _, _, _, _),
  809. [27] = PINGROUP(27, _, _, _, _, _, _, _, _, _),
  810. [28] = PINGROUP(28, qlink0_wmss, _, _, _, _, _, _, _, _),
  811. [29] = PINGROUP(29, _, _, _, native_tsense, native_char, _, _, _, _),
  812. [30] = PINGROUP(30, _, _, _, _, _, _, _, _, _),
  813. [31] = PINGROUP(31, nav_gpio, _, _, _, _, _, _, _, _),
  814. [32] = PINGROUP(32, nav_gpio, pll_ref, _, _, _, _, _, _, _),
  815. [33] = PINGROUP(33, _, pa_indicator, qdss_gpio, native_char, _, _, _, _, _),
  816. [34] = PINGROUP(34, qlink0_en, _, _, _, _, _, _, _, _),
  817. [35] = PINGROUP(35, qlink0_req, dbg_out, _, _, _, _, _, _, _),
  818. [36] = PINGROUP(36, _, _, cri_trng, _, _, _, _, _, _),
  819. [37] = PINGROUP(37, _, _, _, _, _, _, _, _, _),
  820. [38] = PINGROUP(38, _, _, prng_rosc, _, _, _, _, _, _),
  821. [39] = PINGROUP(39, _, _, _, _, _, _, _, _, _),
  822. [40] = PINGROUP(40, _, _, cri_trng0, _, _, _, _, _, _),
  823. [41] = PINGROUP(41, _, _, cri_trng1, _, _, _, _, _, _),
  824. [42] = PINGROUP(42, _, qdss_gpio, native_char, _, _, _, _, _, _),
  825. [43] = PINGROUP(43, _, _, _, _, _, _, _, _, _),
  826. [44] = PINGROUP(44, coex_uart, _, _, _, _, _, _, _, _),
  827. [45] = PINGROUP(45, coex_uart, ddr_pxi0, _, _, _, _, _, _, _),
  828. [46] = PINGROUP(46, m_voc, ddr_bist, ddr_pxi0, _, _, _, _, _, _),
  829. [47] = PINGROUP(47, ddr_bist, blsp_spi1, blsp_spi2, blsp_spi3, blsp_spi4, _, _, _, _),
  830. [48] = PINGROUP(48, m_voc, blsp_uart1, blsp_uart4, ddr_bist, _, _, _, _, _),
  831. [49] = PINGROUP(49, m_voc, blsp_uart1, blsp_uart4, ddr_bist, _, _, _, _, _),
  832. [50] = PINGROUP(50, _, _, _, _, _, _, _, _, _),
  833. [51] = PINGROUP(51, _, _, _, _, _, _, _, _, _),
  834. [52] = PINGROUP(52, _, _, _, _, _, _, _, _, _),
  835. [53] = PINGROUP(53, pci_e, _, _, _, _, _, _, _, _),
  836. [54] = PINGROUP(54, qdss_cti, qdss_cti, _, _, _, _, _, _, _),
  837. [55] = PINGROUP(55, qdss_cti, qdss_cti, tgu_ch0, _, _, _, _, _, _),
  838. [56] = PINGROUP(56, pcie_clkreq, _, _, _, _, _, _, _, _),
  839. [57] = PINGROUP(57, _, native_char, _, _, _, _, _, _, _),
  840. [58] = PINGROUP(58, _, _, _, _, _, _, _, _, _),
  841. [59] = PINGROUP(59, qdss_cti, m_voc, bimc_dte0, _, _, _, _, _, _),
  842. [60] = PINGROUP(60, qdss_cti, _, m_voc, _, _, _, _, _, _),
  843. [61] = PINGROUP(61, mgpi_clk, qlink2_wmss, bimc_dte1, _, _, _, _, _, _),
  844. [62] = PINGROUP(62, i2s_mclk, audio_ref, blsp_spi1, blsp_spi2, blsp_spi3, blsp_spi4, ldo_update, _, _),
  845. [63] = PINGROUP(63, blsp_uart2, _, qdss_gpio, atest_char, _, _, _, _, _),
  846. [64] = PINGROUP(64, blsp_uart2, qdss_gpio, atest_char3, _, _, _, _, _, _),
  847. [65] = PINGROUP(65, blsp_uart2, blsp_i2c2, qdss_cti, qdss_cti, _, qdss_gpio, atest_char2, _, _),
  848. [66] = PINGROUP(66, blsp_uart2, blsp_i2c2, qdss_cti, qdss_cti, qdss_gpio, atest_char1, _, _, _),
  849. [67] = PINGROUP(67, uim1_data, atest_char0, _, _, _, _, _, _, _),
  850. [68] = PINGROUP(68, uim1_present, _, _, _, _, _, _, _, _),
  851. [69] = PINGROUP(69, uim1_reset, _, _, _, _, _, _, _, _),
  852. [70] = PINGROUP(70, uim1_clk, _, _, _, _, _, _, _, _),
  853. [71] = PINGROUP(71, mgpi_clk, qlink2_en, _, _, _, _, _, _, _),
  854. [72] = PINGROUP(72, qlink1_en, _, native_tsense, _, _, _, _, _, _),
  855. [73] = PINGROUP(73, qlink1_req, _, _, _, _, _, _, _, _),
  856. [74] = PINGROUP(74, qlink1_wmss, _, _, _, _, _, _, _, _),
  857. [75] = PINGROUP(75, coex_uart2, spmi_coex, _, _, _, _, _, _, _),
  858. [76] = PINGROUP(76, coex_uart2, spmi_coex, _, _, _, _, _, _, _),
  859. [77] = PINGROUP(77, _, qlink2_req, _, _, _, _, _, _, _),
  860. [78] = PINGROUP(78, spmi_vgi, _, _, _, _, _, _, _, _),
  861. [79] = PINGROUP(79, spmi_vgi, _, _, _, _, _, _, _, _),
  862. [80] = PINGROUP(80, _, blsp_spi1, _, blsp_uart1, _, _, _, _, _),
  863. [81] = PINGROUP(81, _, blsp_spi1, _, blsp_uart1, gcc_plltest, _, _, _, _),
  864. [82] = PINGROUP(82, _, blsp_spi1, _, blsp_i2c1, gcc_plltest, _, _, _, _),
  865. [83] = PINGROUP(83, _, blsp_spi1, _, blsp_i2c1, _, _, _, _, _),
  866. [84] = PINGROUP(84, _, ebi2_lcd, _, blsp_i2c4, _, _, _, _, _),
  867. [85] = PINGROUP(85, _, ebi2_lcd, _, blsp_i2c4, _, _, _, _, _),
  868. [86] = PINGROUP(86, _, _, _, _, _, _, _, _, _),
  869. [87] = PINGROUP(87, _, _, _, _, _, _, _, _, _),
  870. [88] = PINGROUP(88, _, _, _, _, _, _, _, _, _),
  871. [89] = PINGROUP(89, _, _, _, _, ebi2_a, _, _, _, _),
  872. [90] = PINGROUP(90, _, _, _, _, ebi2_lcd, _, _, _, _),
  873. [91] = PINGROUP(91, _, _, _, _, _, _, _, _, _),
  874. [92] = PINGROUP(92, _, _, _, _, _, _, _, _, _),
  875. [93] = PINGROUP(93, _, _, usb2phy_ac, _, _, _, _, _, _),
  876. [94] = PINGROUP(94, qdss_cti, qdss_cti, _, _, _, _, _, _, _),
  877. [95] = PINGROUP(95, qdss_cti, qdss_cti, _, _, _, _, _, _, _),
  878. [96] = PINGROUP(96, _, _, _, _, _, _, _, _, _),
  879. [97] = PINGROUP(97, _, _, _, _, _, _, _, _, _),
  880. [98] = PINGROUP(98, _, _, _, _, _, _, _, _, _),
  881. [99] = PINGROUP(99, _, _, _, _, _, _, _, _, _),
  882. [100] = PINGROUP(100, _, _, _, _, _, _, _, _, _),
  883. [101] = PINGROUP(101, _, _, _, _, _, _, _, _, _),
  884. [102] = PINGROUP(102, _, _, coex_uart2, _, _, _, _, _, _),
  885. [103] = PINGROUP(103, _, _, coex_uart2, _, _, _, _, _, _),
  886. [104] = PINGROUP(104, _, _, _, _, _, _, _, _, _),
  887. [105] = PINGROUP(105, _, _, _, _, _, _, _, _, _),
  888. [106] = PINGROUP(106, sdc1_tb, _, _, _, _, _, _, _, _),
  889. [107] = PINGROUP(107, _, _, _, _, _, _, _, _, _),
  890. [108] = UFS_RESET(ufs_reset, 0x0),
  891. [109] = SDC_QDSD_PINGROUP(sdc1_rclk, 0x9a000, 15, 0),
  892. [110] = SDC_QDSD_PINGROUP(sdc1_clk, 0x9a000, 13, 6),
  893. [111] = SDC_QDSD_PINGROUP(sdc1_cmd, 0x9a000, 11, 3),
  894. [112] = SDC_QDSD_PINGROUP(sdc1_data, 0x9a000, 9, 0),
  895. };
  896. static const struct msm_gpio_wakeirq_map sdx65_pdc_map[] = {
  897. {1, 20}, {2, 21}, {5, 22}, {6, 23}, {9, 24}, {10, 25},
  898. {11, 26}, {12, 27}, {13, 28}, {14, 29}, {15, 30}, {16, 31},
  899. {17, 32}, {18, 33}, {19, 34}, {21, 35}, {22, 36}, {23, 70},
  900. {24, 37}, {25, 38}, {35, 40}, {43, 41}, {46, 44}, {48, 45},
  901. {49, 57}, {50, 46}, {52, 47}, {54, 49}, {55, 50}, {60, 53},
  902. {61, 54}, {64, 55}, {65, 81}, {68, 56}, {71, 58}, {73, 59},
  903. {77, 77}, {81, 65}, {83, 63}, {84, 64}, {86, 66}, {88, 67},
  904. {89, 68}, {90, 69}, {93, 71}, {94, 72}, {95, 73}, {96, 74},
  905. {99, 75}, {103, 78}, {104, 79}
  906. };
  907. static const struct msm_pinctrl_soc_data sdx65_pinctrl = {
  908. .pins = sdx65_pins,
  909. .npins = ARRAY_SIZE(sdx65_pins),
  910. .functions = sdx65_functions,
  911. .nfunctions = ARRAY_SIZE(sdx65_functions),
  912. .groups = sdx65_groups,
  913. .ngroups = ARRAY_SIZE(sdx65_groups),
  914. .ngpios = 109,
  915. .wakeirq_map = sdx65_pdc_map,
  916. .nwakeirq_map = ARRAY_SIZE(sdx65_pdc_map),
  917. };
  918. static int sdx65_pinctrl_probe(struct platform_device *pdev)
  919. {
  920. return msm_pinctrl_probe(pdev, &sdx65_pinctrl);
  921. }
  922. static const struct of_device_id sdx65_pinctrl_of_match[] = {
  923. { .compatible = "qcom,sdx65-tlmm", },
  924. { },
  925. };
  926. static struct platform_driver sdx65_pinctrl_driver = {
  927. .driver = {
  928. .name = "sdx65-tlmm",
  929. .of_match_table = sdx65_pinctrl_of_match,
  930. },
  931. .probe = sdx65_pinctrl_probe,
  932. .remove = msm_pinctrl_remove,
  933. };
  934. static int __init sdx65_pinctrl_init(void)
  935. {
  936. return platform_driver_register(&sdx65_pinctrl_driver);
  937. }
  938. arch_initcall(sdx65_pinctrl_init);
  939. static void __exit sdx65_pinctrl_exit(void)
  940. {
  941. platform_driver_unregister(&sdx65_pinctrl_driver);
  942. }
  943. module_exit(sdx65_pinctrl_exit);
  944. MODULE_DESCRIPTION("QTI sdx65 pinctrl driver");
  945. MODULE_LICENSE("GPL v2");
  946. MODULE_DEVICE_TABLE(of, sdx65_pinctrl_of_match);