123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
- */
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/of_device.h>
- #include <linux/platform_device.h>
- #include <linux/pinctrl/pinctrl.h>
- #include "pinctrl-msm.h"
- #define FUNCTION(fname) \
- [msm_mux_##fname] = { \
- .name = #fname, \
- .groups = fname##_groups, \
- .ngroups = ARRAY_SIZE(fname##_groups), \
- }
- #define REG_BASE 0x100000
- #define REG_SIZE 0x1000
- #define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9, f10, f11, wake_off, bit) \
- { \
- .name = "gpio" #id, \
- .pins = gpio##id##_pins, \
- .npins = (unsigned int)ARRAY_SIZE(gpio##id##_pins), \
- .ctl_reg = REG_BASE + REG_SIZE * id, \
- .io_reg = REG_BASE + 0x4 + REG_SIZE * id, \
- .intr_cfg_reg = REG_BASE + 0x8 + REG_SIZE * id, \
- .intr_status_reg = REG_BASE + 0xc + REG_SIZE * id, \
- .intr_target_reg = REG_BASE + 0x8 + REG_SIZE * id, \
- .mux_bit = 2, \
- .pull_bit = 0, \
- .drv_bit = 6, \
- .egpio_enable = 12, \
- .egpio_present = 11, \
- .oe_bit = 9, \
- .in_bit = 0, \
- .out_bit = 1, \
- .intr_enable_bit = 0, \
- .intr_status_bit = 0, \
- .intr_target_bit = 5, \
- .intr_target_kpss_val = 3, \
- .intr_raw_status_bit = 4, \
- .intr_polarity_bit = 1, \
- .intr_detection_bit = 2, \
- .intr_detection_width = 2, \
- .wake_reg = REG_BASE + wake_off, \
- .wake_bit = bit, \
- .funcs = (int[]){ \
- msm_mux_gpio, /* gpio mode */ \
- msm_mux_##f1, \
- msm_mux_##f2, \
- msm_mux_##f3, \
- msm_mux_##f4, \
- msm_mux_##f5, \
- msm_mux_##f6, \
- msm_mux_##f7, \
- msm_mux_##f8, \
- msm_mux_##f9, \
- msm_mux_##f10, \
- msm_mux_##f11 /* egpio mode */ \
- }, \
- .nfuncs = 12, \
- }
- #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv) \
- { \
- .name = #pg_name, \
- .pins = pg_name##_pins, \
- .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \
- .ctl_reg = ctl, \
- .io_reg = 0, \
- .intr_cfg_reg = 0, \
- .intr_status_reg = 0, \
- .intr_target_reg = 0, \
- .mux_bit = -1, \
- .pull_bit = pull, \
- .drv_bit = drv, \
- .oe_bit = -1, \
- .in_bit = -1, \
- .out_bit = -1, \
- .intr_enable_bit = -1, \
- .intr_status_bit = -1, \
- .intr_target_bit = -1, \
- .intr_raw_status_bit = -1, \
- .intr_polarity_bit = -1, \
- .intr_detection_bit = -1, \
- .intr_detection_width = -1, \
- }
- #define UFS_RESET(pg_name, offset) \
- { \
- .name = #pg_name, \
- .pins = pg_name##_pins, \
- .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \
- .ctl_reg = offset, \
- .io_reg = offset + 0x4, \
- .intr_cfg_reg = 0, \
- .intr_status_reg = 0, \
- .intr_target_reg = 0, \
- .mux_bit = -1, \
- .pull_bit = 3, \
- .drv_bit = 0, \
- .oe_bit = -1, \
- .in_bit = -1, \
- .out_bit = 0, \
- .intr_enable_bit = -1, \
- .intr_status_bit = -1, \
- .intr_target_bit = -1, \
- .intr_raw_status_bit = -1, \
- .intr_polarity_bit = -1, \
- .intr_detection_bit = -1, \
- .intr_detection_width = -1, \
- }
- #define QUP_I3C(qup_mode, qup_offset) \
- { \
- .mode = qup_mode, \
- .offset = REG_BASE + qup_offset, \
- }
- static const struct pinctrl_pin_desc pitti_pins[] = {
- PINCTRL_PIN(0, "GPIO_0"),
- PINCTRL_PIN(1, "GPIO_1"),
- PINCTRL_PIN(2, "GPIO_2"),
- PINCTRL_PIN(3, "GPIO_3"),
- PINCTRL_PIN(4, "GPIO_4"),
- PINCTRL_PIN(5, "GPIO_5"),
- PINCTRL_PIN(6, "GPIO_6"),
- PINCTRL_PIN(7, "GPIO_7"),
- PINCTRL_PIN(8, "GPIO_8"),
- PINCTRL_PIN(9, "GPIO_9"),
- PINCTRL_PIN(10, "GPIO_10"),
- PINCTRL_PIN(11, "GPIO_11"),
- PINCTRL_PIN(12, "GPIO_12"),
- PINCTRL_PIN(13, "GPIO_13"),
- PINCTRL_PIN(14, "GPIO_14"),
- PINCTRL_PIN(15, "GPIO_15"),
- PINCTRL_PIN(16, "GPIO_16"),
- PINCTRL_PIN(17, "GPIO_17"),
- PINCTRL_PIN(18, "GPIO_18"),
- PINCTRL_PIN(19, "GPIO_19"),
- PINCTRL_PIN(20, "GPIO_20"),
- PINCTRL_PIN(21, "GPIO_21"),
- PINCTRL_PIN(22, "GPIO_22"),
- PINCTRL_PIN(23, "GPIO_23"),
- PINCTRL_PIN(24, "GPIO_24"),
- PINCTRL_PIN(25, "GPIO_25"),
- PINCTRL_PIN(26, "GPIO_26"),
- PINCTRL_PIN(27, "GPIO_27"),
- PINCTRL_PIN(28, "GPIO_28"),
- PINCTRL_PIN(29, "GPIO_29"),
- PINCTRL_PIN(30, "GPIO_30"),
- PINCTRL_PIN(31, "GPIO_31"),
- PINCTRL_PIN(32, "GPIO_32"),
- PINCTRL_PIN(33, "GPIO_33"),
- PINCTRL_PIN(34, "GPIO_34"),
- PINCTRL_PIN(35, "GPIO_35"),
- PINCTRL_PIN(36, "GPIO_36"),
- PINCTRL_PIN(37, "GPIO_37"),
- PINCTRL_PIN(38, "GPIO_38"),
- PINCTRL_PIN(39, "GPIO_39"),
- PINCTRL_PIN(40, "GPIO_40"),
- PINCTRL_PIN(41, "GPIO_41"),
- PINCTRL_PIN(42, "GPIO_42"),
- PINCTRL_PIN(43, "GPIO_43"),
- PINCTRL_PIN(44, "GPIO_44"),
- PINCTRL_PIN(45, "GPIO_45"),
- PINCTRL_PIN(46, "GPIO_46"),
- PINCTRL_PIN(47, "GPIO_47"),
- PINCTRL_PIN(48, "GPIO_48"),
- PINCTRL_PIN(49, "GPIO_49"),
- PINCTRL_PIN(50, "GPIO_50"),
- PINCTRL_PIN(51, "GPIO_51"),
- PINCTRL_PIN(52, "GPIO_52"),
- PINCTRL_PIN(53, "GPIO_53"),
- PINCTRL_PIN(54, "GPIO_54"),
- PINCTRL_PIN(55, "GPIO_55"),
- PINCTRL_PIN(56, "GPIO_56"),
- PINCTRL_PIN(57, "GPIO_57"),
- PINCTRL_PIN(58, "GPIO_58"),
- PINCTRL_PIN(59, "GPIO_59"),
- PINCTRL_PIN(60, "GPIO_60"),
- PINCTRL_PIN(61, "GPIO_61"),
- PINCTRL_PIN(62, "GPIO_62"),
- PINCTRL_PIN(63, "GPIO_63"),
- PINCTRL_PIN(64, "GPIO_64"),
- PINCTRL_PIN(65, "GPIO_65"),
- PINCTRL_PIN(66, "GPIO_66"),
- PINCTRL_PIN(67, "GPIO_67"),
- PINCTRL_PIN(68, "GPIO_68"),
- PINCTRL_PIN(69, "GPIO_69"),
- PINCTRL_PIN(70, "GPIO_70"),
- PINCTRL_PIN(71, "GPIO_71"),
- PINCTRL_PIN(72, "GPIO_72"),
- PINCTRL_PIN(73, "GPIO_73"),
- PINCTRL_PIN(74, "GPIO_74"),
- PINCTRL_PIN(75, "GPIO_75"),
- PINCTRL_PIN(76, "GPIO_76"),
- PINCTRL_PIN(77, "GPIO_77"),
- PINCTRL_PIN(78, "GPIO_78"),
- PINCTRL_PIN(79, "GPIO_79"),
- PINCTRL_PIN(80, "GPIO_80"),
- PINCTRL_PIN(81, "GPIO_81"),
- PINCTRL_PIN(82, "GPIO_82"),
- PINCTRL_PIN(83, "GPIO_83"),
- PINCTRL_PIN(84, "GPIO_84"),
- PINCTRL_PIN(85, "GPIO_85"),
- PINCTRL_PIN(86, "GPIO_86"),
- PINCTRL_PIN(87, "GPIO_87"),
- PINCTRL_PIN(88, "GPIO_88"),
- PINCTRL_PIN(89, "GPIO_89"),
- PINCTRL_PIN(90, "GPIO_90"),
- PINCTRL_PIN(91, "GPIO_91"),
- PINCTRL_PIN(92, "GPIO_92"),
- PINCTRL_PIN(93, "GPIO_93"),
- PINCTRL_PIN(94, "GPIO_94"),
- PINCTRL_PIN(95, "GPIO_95"),
- PINCTRL_PIN(96, "GPIO_96"),
- PINCTRL_PIN(97, "GPIO_97"),
- PINCTRL_PIN(98, "GPIO_98"),
- PINCTRL_PIN(99, "GPIO_99"),
- PINCTRL_PIN(100, "GPIO_100"),
- PINCTRL_PIN(101, "GPIO_101"),
- PINCTRL_PIN(102, "GPIO_102"),
- PINCTRL_PIN(103, "GPIO_103"),
- PINCTRL_PIN(104, "GPIO_104"),
- PINCTRL_PIN(105, "GPIO_105"),
- PINCTRL_PIN(106, "GPIO_106"),
- PINCTRL_PIN(107, "GPIO_107"),
- PINCTRL_PIN(108, "GPIO_108"),
- PINCTRL_PIN(109, "GPIO_109"),
- PINCTRL_PIN(110, "GPIO_110"),
- PINCTRL_PIN(111, "GPIO_111"),
- PINCTRL_PIN(112, "GPIO_112"),
- PINCTRL_PIN(113, "GPIO_113"),
- PINCTRL_PIN(114, "GPIO_114"),
- PINCTRL_PIN(115, "GPIO_115"),
- PINCTRL_PIN(116, "GPIO_116"),
- PINCTRL_PIN(117, "GPIO_117"),
- PINCTRL_PIN(118, "GPIO_118"),
- PINCTRL_PIN(119, "GPIO_119"),
- PINCTRL_PIN(120, "GPIO_120"),
- PINCTRL_PIN(121, "GPIO_121"),
- PINCTRL_PIN(122, "UFS_RESET"),
- PINCTRL_PIN(123, "SDC1_RCLK"),
- PINCTRL_PIN(124, "SDC1_CLK"),
- PINCTRL_PIN(125, "SDC1_CMD"),
- PINCTRL_PIN(126, "SDC1_DATA"),
- PINCTRL_PIN(127, "SDC2_CLK"),
- PINCTRL_PIN(128, "SDC2_CMD"),
- PINCTRL_PIN(129, "SDC2_DATA"),
- };
- #define DECLARE_MSM_GPIO_PINS(pin) \
- static const unsigned int gpio##pin##_pins[] = { pin }
- DECLARE_MSM_GPIO_PINS(0);
- DECLARE_MSM_GPIO_PINS(1);
- DECLARE_MSM_GPIO_PINS(2);
- DECLARE_MSM_GPIO_PINS(3);
- DECLARE_MSM_GPIO_PINS(4);
- DECLARE_MSM_GPIO_PINS(5);
- DECLARE_MSM_GPIO_PINS(6);
- DECLARE_MSM_GPIO_PINS(7);
- DECLARE_MSM_GPIO_PINS(8);
- DECLARE_MSM_GPIO_PINS(9);
- DECLARE_MSM_GPIO_PINS(10);
- DECLARE_MSM_GPIO_PINS(11);
- DECLARE_MSM_GPIO_PINS(12);
- DECLARE_MSM_GPIO_PINS(13);
- DECLARE_MSM_GPIO_PINS(14);
- DECLARE_MSM_GPIO_PINS(15);
- DECLARE_MSM_GPIO_PINS(16);
- DECLARE_MSM_GPIO_PINS(17);
- DECLARE_MSM_GPIO_PINS(18);
- DECLARE_MSM_GPIO_PINS(19);
- DECLARE_MSM_GPIO_PINS(20);
- DECLARE_MSM_GPIO_PINS(21);
- DECLARE_MSM_GPIO_PINS(22);
- DECLARE_MSM_GPIO_PINS(23);
- DECLARE_MSM_GPIO_PINS(24);
- DECLARE_MSM_GPIO_PINS(25);
- DECLARE_MSM_GPIO_PINS(26);
- DECLARE_MSM_GPIO_PINS(27);
- DECLARE_MSM_GPIO_PINS(28);
- DECLARE_MSM_GPIO_PINS(29);
- DECLARE_MSM_GPIO_PINS(30);
- DECLARE_MSM_GPIO_PINS(31);
- DECLARE_MSM_GPIO_PINS(32);
- DECLARE_MSM_GPIO_PINS(33);
- DECLARE_MSM_GPIO_PINS(34);
- DECLARE_MSM_GPIO_PINS(35);
- DECLARE_MSM_GPIO_PINS(36);
- DECLARE_MSM_GPIO_PINS(37);
- DECLARE_MSM_GPIO_PINS(38);
- DECLARE_MSM_GPIO_PINS(39);
- DECLARE_MSM_GPIO_PINS(40);
- DECLARE_MSM_GPIO_PINS(41);
- DECLARE_MSM_GPIO_PINS(42);
- DECLARE_MSM_GPIO_PINS(43);
- DECLARE_MSM_GPIO_PINS(44);
- DECLARE_MSM_GPIO_PINS(45);
- DECLARE_MSM_GPIO_PINS(46);
- DECLARE_MSM_GPIO_PINS(47);
- DECLARE_MSM_GPIO_PINS(48);
- DECLARE_MSM_GPIO_PINS(49);
- DECLARE_MSM_GPIO_PINS(50);
- DECLARE_MSM_GPIO_PINS(51);
- DECLARE_MSM_GPIO_PINS(52);
- DECLARE_MSM_GPIO_PINS(53);
- DECLARE_MSM_GPIO_PINS(54);
- DECLARE_MSM_GPIO_PINS(55);
- DECLARE_MSM_GPIO_PINS(56);
- DECLARE_MSM_GPIO_PINS(57);
- DECLARE_MSM_GPIO_PINS(58);
- DECLARE_MSM_GPIO_PINS(59);
- DECLARE_MSM_GPIO_PINS(60);
- DECLARE_MSM_GPIO_PINS(61);
- DECLARE_MSM_GPIO_PINS(62);
- DECLARE_MSM_GPIO_PINS(63);
- DECLARE_MSM_GPIO_PINS(64);
- DECLARE_MSM_GPIO_PINS(65);
- DECLARE_MSM_GPIO_PINS(66);
- DECLARE_MSM_GPIO_PINS(67);
- DECLARE_MSM_GPIO_PINS(68);
- DECLARE_MSM_GPIO_PINS(69);
- DECLARE_MSM_GPIO_PINS(70);
- DECLARE_MSM_GPIO_PINS(71);
- DECLARE_MSM_GPIO_PINS(72);
- DECLARE_MSM_GPIO_PINS(73);
- DECLARE_MSM_GPIO_PINS(74);
- DECLARE_MSM_GPIO_PINS(75);
- DECLARE_MSM_GPIO_PINS(76);
- DECLARE_MSM_GPIO_PINS(77);
- DECLARE_MSM_GPIO_PINS(78);
- DECLARE_MSM_GPIO_PINS(79);
- DECLARE_MSM_GPIO_PINS(80);
- DECLARE_MSM_GPIO_PINS(81);
- DECLARE_MSM_GPIO_PINS(82);
- DECLARE_MSM_GPIO_PINS(83);
- DECLARE_MSM_GPIO_PINS(84);
- DECLARE_MSM_GPIO_PINS(85);
- DECLARE_MSM_GPIO_PINS(86);
- DECLARE_MSM_GPIO_PINS(87);
- DECLARE_MSM_GPIO_PINS(88);
- DECLARE_MSM_GPIO_PINS(89);
- DECLARE_MSM_GPIO_PINS(90);
- DECLARE_MSM_GPIO_PINS(91);
- DECLARE_MSM_GPIO_PINS(92);
- DECLARE_MSM_GPIO_PINS(93);
- DECLARE_MSM_GPIO_PINS(94);
- DECLARE_MSM_GPIO_PINS(95);
- DECLARE_MSM_GPIO_PINS(96);
- DECLARE_MSM_GPIO_PINS(97);
- DECLARE_MSM_GPIO_PINS(98);
- DECLARE_MSM_GPIO_PINS(99);
- DECLARE_MSM_GPIO_PINS(100);
- DECLARE_MSM_GPIO_PINS(101);
- DECLARE_MSM_GPIO_PINS(102);
- DECLARE_MSM_GPIO_PINS(103);
- DECLARE_MSM_GPIO_PINS(104);
- DECLARE_MSM_GPIO_PINS(105);
- DECLARE_MSM_GPIO_PINS(106);
- DECLARE_MSM_GPIO_PINS(107);
- DECLARE_MSM_GPIO_PINS(108);
- DECLARE_MSM_GPIO_PINS(109);
- DECLARE_MSM_GPIO_PINS(110);
- DECLARE_MSM_GPIO_PINS(111);
- DECLARE_MSM_GPIO_PINS(112);
- DECLARE_MSM_GPIO_PINS(113);
- DECLARE_MSM_GPIO_PINS(114);
- DECLARE_MSM_GPIO_PINS(115);
- DECLARE_MSM_GPIO_PINS(116);
- DECLARE_MSM_GPIO_PINS(117);
- DECLARE_MSM_GPIO_PINS(118);
- DECLARE_MSM_GPIO_PINS(119);
- DECLARE_MSM_GPIO_PINS(120);
- DECLARE_MSM_GPIO_PINS(121);
- static const unsigned int ufs_reset_pins[] = { 122 };
- static const unsigned int sdc1_rclk_pins[] = { 123 };
- static const unsigned int sdc1_clk_pins[] = { 124 };
- static const unsigned int sdc1_cmd_pins[] = { 125 };
- static const unsigned int sdc1_data_pins[] = { 126 };
- static const unsigned int sdc2_clk_pins[] = { 127 };
- static const unsigned int sdc2_cmd_pins[] = { 128 };
- static const unsigned int sdc2_data_pins[] = { 129 };
- enum pitti_functions {
- msm_mux_gpio,
- msm_mux_adsp_ext,
- msm_mux_atest_bbrx0,
- msm_mux_atest_bbrx1,
- msm_mux_atest_char0,
- msm_mux_atest_char1,
- msm_mux_atest_char2,
- msm_mux_atest_char3,
- msm_mux_atest_char_start,
- msm_mux_atest_gpsadc0,
- msm_mux_atest_gpsadc1,
- msm_mux_atest_usb0,
- msm_mux_atest_usb00,
- msm_mux_atest_usb01,
- msm_mux_atest_usb02,
- msm_mux_atest_usb03,
- msm_mux_audio_ref_clk,
- msm_mux_cam_mclk,
- msm_mux_cci_async_in0,
- msm_mux_cci_i2c_scl0,
- msm_mux_cci_i2c_scl1,
- msm_mux_cci_i2c_scl2,
- msm_mux_cci_i2c_sda0,
- msm_mux_cci_i2c_sda1,
- msm_mux_cci_i2c_sda2,
- msm_mux_cci_timer0,
- msm_mux_cci_timer1,
- msm_mux_cci_timer2,
- msm_mux_cci_timer3,
- msm_mux_clk_dac,
- msm_mux_cmu_rng0,
- msm_mux_cmu_rng1,
- msm_mux_cmu_rng2,
- msm_mux_cmu_rng3,
- msm_mux_cri_trng,
- msm_mux_cri_trng0,
- msm_mux_cri_trng1,
- msm_mux_dbg_out_clk,
- msm_mux_ddr_bist_complete,
- msm_mux_ddr_bist_fail,
- msm_mux_ddr_bist_start,
- msm_mux_ddr_bist_stop,
- msm_mux_ddr_pxi0,
- msm_mux_ddr_pxi1,
- msm_mux_egpio,
- msm_mux_gcc_gp1,
- msm_mux_gcc_gp2,
- msm_mux_gcc_gp3,
- msm_mux_gsm_tx,
- msm_mux_jitter_bist,
- msm_mux_mdp_vsync,
- msm_mux_mdp_vsync0_out,
- msm_mux_mdp_vsync1_out,
- msm_mux_mdp_vsync2_out,
- msm_mux_mdp_vsync3_out,
- msm_mux_mpm_pwr,
- msm_mux_nav_gpio0,
- msm_mux_nav_gpio1,
- msm_mux_nav_gpio2,
- msm_mux_pa_indicator,
- msm_mux_phase_flag0,
- msm_mux_phase_flag1,
- msm_mux_phase_flag10,
- msm_mux_phase_flag11,
- msm_mux_phase_flag12,
- msm_mux_phase_flag13,
- msm_mux_phase_flag14,
- msm_mux_phase_flag15,
- msm_mux_phase_flag16,
- msm_mux_phase_flag17,
- msm_mux_phase_flag18,
- msm_mux_phase_flag19,
- msm_mux_phase_flag2,
- msm_mux_phase_flag20,
- msm_mux_phase_flag21,
- msm_mux_phase_flag22,
- msm_mux_phase_flag23,
- msm_mux_phase_flag24,
- msm_mux_phase_flag25,
- msm_mux_phase_flag26,
- msm_mux_phase_flag27,
- msm_mux_phase_flag28,
- msm_mux_phase_flag29,
- msm_mux_phase_flag3,
- msm_mux_phase_flag30,
- msm_mux_phase_flag31,
- msm_mux_phase_flag4,
- msm_mux_phase_flag5,
- msm_mux_phase_flag6,
- msm_mux_phase_flag7,
- msm_mux_phase_flag8,
- msm_mux_phase_flag9,
- msm_mux_pll_bist_sync,
- msm_mux_pll_bypassnl,
- msm_mux_pll_clk_aux,
- msm_mux_pll_reset_n,
- msm_mux_prng_rosc0,
- msm_mux_prng_rosc1,
- msm_mux_prng_rosc2,
- msm_mux_prng_rosc3,
- msm_mux_qdss_cti,
- msm_mux_qdss_gpio,
- msm_mux_qdss_gpio0,
- msm_mux_qdss_gpio1,
- msm_mux_qdss_gpio10,
- msm_mux_qdss_gpio11,
- msm_mux_qdss_gpio12,
- msm_mux_qdss_gpio13,
- msm_mux_qdss_gpio14,
- msm_mux_qdss_gpio15,
- msm_mux_qdss_gpio2,
- msm_mux_qdss_gpio3,
- msm_mux_qdss_gpio4,
- msm_mux_qdss_gpio5,
- msm_mux_qdss_gpio6,
- msm_mux_qdss_gpio7,
- msm_mux_qdss_gpio8,
- msm_mux_qdss_gpio9,
- msm_mux_qup0_se0_l0,
- msm_mux_qup0_se0_l1,
- msm_mux_qup0_se0_l2,
- msm_mux_qup0_se0_l3,
- msm_mux_qup0_se1_l0,
- msm_mux_qup0_se1_l1,
- msm_mux_qup0_se1_l2,
- msm_mux_qup0_se1_l3,
- msm_mux_qup0_se2_l0,
- msm_mux_qup0_se2_l1,
- msm_mux_qup0_se2_l2,
- msm_mux_qup0_se2_l3,
- msm_mux_qup0_se3_l0,
- msm_mux_qup0_se3_l1,
- msm_mux_qup0_se3_l2,
- msm_mux_qup0_se3_l3,
- msm_mux_qup0_se4_l0,
- msm_mux_qup0_se4_l1,
- msm_mux_qup0_se4_l2,
- msm_mux_qup0_se4_l3,
- msm_mux_qup1_se0_l0,
- msm_mux_qup1_se0_l1,
- msm_mux_qup1_se0_l2,
- msm_mux_qup1_se0_l3,
- msm_mux_qup1_se1_l0,
- msm_mux_qup1_se1_l1,
- msm_mux_qup1_se1_l2,
- msm_mux_qup1_se1_l3,
- msm_mux_qup1_se2_l0,
- msm_mux_qup1_se2_l1,
- msm_mux_qup1_se2_l2,
- msm_mux_qup1_se2_l3,
- msm_mux_qup1_se3_l0,
- msm_mux_qup1_se3_l1,
- msm_mux_qup1_se3_l2,
- msm_mux_qup1_se3_l3,
- msm_mux_qup1_se4_l0,
- msm_mux_qup1_se4_l1,
- msm_mux_qup1_se4_l2,
- msm_mux_qup1_se4_l3,
- msm_mux_tb_trig_sdc1,
- msm_mux_tb_trig_sdc2,
- msm_mux_tgu_ch0_trigout,
- msm_mux_tgu_ch1_trigout,
- msm_mux_tgu_ch2_trigout,
- msm_mux_tgu_ch3_trigout,
- msm_mux_tmess_prng0,
- msm_mux_tmess_prng1,
- msm_mux_tmess_prng2,
- msm_mux_tmess_prng3,
- msm_mux_tsense_pwm1,
- msm_mux_tsense_pwm2,
- msm_mux_txdac_calib0,
- msm_mux_txdac_calib1,
- msm_mux_txdac_calib10,
- msm_mux_txdac_calib11,
- msm_mux_txdac_calib12,
- msm_mux_txdac_calib13,
- msm_mux_txdac_calib14,
- msm_mux_txdac_calib15,
- msm_mux_txdac_calib16,
- msm_mux_txdac_calib17,
- msm_mux_txdac_calib18,
- msm_mux_txdac_calib19,
- msm_mux_txdac_calib2,
- msm_mux_txdac_calib20,
- msm_mux_txdac_calib21,
- msm_mux_txdac_calib22,
- msm_mux_txdac_calib23,
- msm_mux_txdac_calib24,
- msm_mux_txdac_calib25,
- msm_mux_txdac_calib3,
- msm_mux_txdac_calib4,
- msm_mux_txdac_calib5,
- msm_mux_txdac_calib6,
- msm_mux_txdac_calib7,
- msm_mux_txdac_calib8,
- msm_mux_txdac_calib9,
- msm_mux_uim0_clk,
- msm_mux_uim0_data,
- msm_mux_uim0_present,
- msm_mux_uim0_reset,
- msm_mux_uim1_clk_mira,
- msm_mux_uim1_clk_mirb,
- msm_mux_uim1_data_mira,
- msm_mux_uim1_data_mirb,
- msm_mux_uim1_present_mira,
- msm_mux_uim1_present_mirb,
- msm_mux_uim1_reset_mira,
- msm_mux_uim1_reset_mirb,
- msm_mux_usb0_hs,
- msm_mux_usb0_phy_ps,
- msm_mux_vfr_0_mira,
- msm_mux_vfr_0_mirb,
- msm_mux_vfr_1,
- msm_mux_vsense_trigger_mirnat,
- msm_mux_wlan1_adc0,
- msm_mux_wlan1_adc1,
- msm_mux_wlan_coex,
- msm_mux_NA,
- };
- static const char *const gpio_groups[] = {
- "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5",
- "gpio6", "gpio7", "gpio8", "gpio9", "gpio10", "gpio11",
- "gpio12", "gpio13", "gpio14", "gpio15", "gpio16", "gpio17",
- "gpio18", "gpio19", "gpio20", "gpio21", "gpio22", "gpio23",
- "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29",
- "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35",
- "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41",
- "gpio42", "gpio43", "gpio44", "gpio45", "gpio46", "gpio47",
- "gpio48", "gpio49", "gpio50", "gpio51", "gpio52", "gpio53",
- "gpio54", "gpio55", "gpio56", "gpio57", "gpio58", "gpio59",
- "gpio60", "gpio61", "gpio62", "gpio63", "gpio64", "gpio65",
- "gpio66", "gpio67", "gpio68", "gpio69", "gpio70", "gpio71",
- "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77",
- "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83",
- "gpio84", "gpio85", "gpio86", "gpio87", "gpio88", "gpio89",
- "gpio90", "gpio91", "gpio92", "gpio93", "gpio94", "gpio95",
- "gpio96", "gpio97", "gpio98", "gpio99", "gpio100", "gpio101",
- "gpio102", "gpio103", "gpio104", "gpio105", "gpio106", "gpio107",
- "gpio108", "gpio109", "gpio110", "gpio111", "gpio112", "gpio113",
- "gpio114", "gpio115", "gpio116", "gpio117", "gpio118", "gpio119",
- "gpio120", "gpio121",
- };
- static const char *const adsp_ext_groups[] = {
- "gpio26",
- };
- static const char *const atest_bbrx0_groups[] = {
- "gpio107",
- };
- static const char *const atest_bbrx1_groups[] = {
- "gpio16",
- };
- static const char *const atest_char0_groups[] = {
- "gpio76",
- };
- static const char *const atest_char1_groups[] = {
- "gpio66",
- };
- static const char *const atest_char2_groups[] = {
- "gpio67",
- };
- static const char *const atest_char3_groups[] = {
- "gpio68",
- };
- static const char *const atest_char_start_groups[] = {
- "gpio75",
- };
- static const char *const atest_gpsadc0_groups[] = {
- "gpio3",
- "gpio101",
- };
- static const char *const atest_gpsadc1_groups[] = {
- "gpio27",
- "gpio69",
- };
- static const char *const atest_usb0_groups[] = {
- "gpio1",
- };
- static const char *const atest_usb00_groups[] = {
- "gpio3",
- };
- static const char *const atest_usb01_groups[] = {
- "gpio2",
- };
- static const char *const atest_usb02_groups[] = {
- "gpio107",
- };
- static const char *const atest_usb03_groups[] = {
- "gpio16",
- };
- static const char *const audio_ref_clk_groups[] = {
- "gpio69",
- };
- static const char *const cam_mclk_groups[] = {
- "gpio24",
- "gpio25",
- "gpio26",
- };
- static const char *const cci_async_in0_groups[] = {
- "gpio27",
- };
- static const char *const cci_i2c_scl0_groups[] = {
- "gpio31",
- };
- static const char *const cci_i2c_scl1_groups[] = {
- "gpio33",
- };
- static const char *const cci_i2c_scl2_groups[] = {
- "gpio35",
- };
- static const char *const cci_i2c_sda0_groups[] = {
- "gpio30",
- };
- static const char *const cci_i2c_sda1_groups[] = {
- "gpio32",
- };
- static const char *const cci_i2c_sda2_groups[] = {
- "gpio34",
- };
- static const char *const cci_timer0_groups[] = {
- "gpio27",
- };
- static const char *const cci_timer1_groups[] = {
- "gpio28",
- };
- static const char *const cci_timer2_groups[] = {
- "gpio29",
- };
- static const char *const cci_timer3_groups[] = {
- "gpio13",
- };
- static const char *const clk_dac_groups[] = {
- "gpio66",
- };
- static const char *const cmu_rng0_groups[] = {
- "gpio27",
- };
- static const char *const cmu_rng1_groups[] = {
- "gpio26",
- };
- static const char *const cmu_rng2_groups[] = {
- "gpio25",
- };
- static const char *const cmu_rng3_groups[] = {
- "gpio24",
- };
- static const char *const cri_trng_groups[] = {
- "gpio84",
- };
- static const char *const cri_trng0_groups[] = {
- "gpio82",
- };
- static const char *const cri_trng1_groups[] = {
- "gpio83",
- };
- static const char *const dbg_out_clk_groups[] = {
- "gpio101",
- };
- static const char *const ddr_bist_complete_groups[] = {
- "gpio6",
- };
- static const char *const ddr_bist_fail_groups[] = {
- "gpio17",
- };
- static const char *const ddr_bist_start_groups[] = {
- "gpio18",
- };
- static const char *const ddr_bist_stop_groups[] = {
- "gpio11",
- };
- static const char *const ddr_pxi0_groups[] = {
- "gpio2",
- "gpio16",
- };
- static const char *const ddr_pxi1_groups[] = {
- "gpio3",
- "gpio107",
- };
- static const char *const egpio_groups[] = {
- "gpio95", "gpio96", "gpio97", "gpio98", "gpio99", "gpio100",
- "gpio101", "gpio102", "gpio103", "gpio104", "gpio105", "gpio106",
- "gpio107", "gpio108", "gpio109", "gpio110", "gpio111", "gpio112",
- "gpio113", "gpio114", "gpio115", "gpio116", "gpio117", "gpio118",
- "gpio119", "gpio120", "gpio121",
- };
- static const char *const gcc_gp1_groups[] = {
- "gpio16",
- "gpio72",
- };
- static const char *const gcc_gp2_groups[] = {
- "gpio73",
- "gpio107",
- };
- static const char *const gcc_gp3_groups[] = {
- "gpio14",
- "gpio74",
- };
- static const char *const gsm_tx_groups[] = {
- "gpio67",
- };
- static const char *const jitter_bist_groups[] = {
- "gpio105",
- };
- static const char *const mdp_vsync_groups[] = {
- "gpio14", "gpio15", "gpio83", "gpio91", "gpio93", "gpio94",
- };
- static const char *const mdp_vsync0_out_groups[] = {
- "gpio14",
- };
- static const char *const mdp_vsync1_out_groups[] = {
- "gpio14",
- };
- static const char *const mdp_vsync2_out_groups[] = {
- "gpio15",
- };
- static const char *const mdp_vsync3_out_groups[] = {
- "gpio15",
- };
- static const char *const mpm_pwr_groups[] = {
- "gpio37",
- };
- static const char *const nav_gpio0_groups[] = {
- "gpio77",
- };
- static const char *const nav_gpio1_groups[] = {
- "gpio78",
- };
- static const char *const nav_gpio2_groups[] = {
- "gpio79",
- };
- static const char *const pa_indicator_groups[] = {
- "gpio79",
- };
- static const char *const phase_flag0_groups[] = {
- "gpio56",
- };
- static const char *const phase_flag1_groups[] = {
- "gpio57",
- };
- static const char *const phase_flag10_groups[] = {
- "gpio11",
- };
- static const char *const phase_flag11_groups[] = {
- "gpio52",
- };
- static const char *const phase_flag12_groups[] = {
- "gpio53",
- };
- static const char *const phase_flag13_groups[] = {
- "gpio54",
- };
- static const char *const phase_flag14_groups[] = {
- "gpio55",
- };
- static const char *const phase_flag15_groups[] = {
- "gpio58",
- };
- static const char *const phase_flag16_groups[] = {
- "gpio59",
- };
- static const char *const phase_flag17_groups[] = {
- "gpio119",
- };
- static const char *const phase_flag18_groups[] = {
- "gpio60",
- };
- static const char *const phase_flag19_groups[] = {
- "gpio62",
- };
- static const char *const phase_flag2_groups[] = {
- "gpio0",
- };
- static const char *const phase_flag20_groups[] = {
- "gpio63",
- };
- static const char *const phase_flag21_groups[] = {
- "gpio86",
- };
- static const char *const phase_flag22_groups[] = {
- "gpio61",
- };
- static const char *const phase_flag23_groups[] = {
- "gpio75",
- };
- static const char *const phase_flag24_groups[] = {
- "gpio76",
- };
- static const char *const phase_flag25_groups[] = {
- "gpio66",
- };
- static const char *const phase_flag26_groups[] = {
- "gpio67",
- };
- static const char *const phase_flag27_groups[] = {
- "gpio68",
- };
- static const char *const phase_flag28_groups[] = {
- "gpio84",
- };
- static const char *const phase_flag29_groups[] = {
- "gpio85",
- };
- static const char *const phase_flag3_groups[] = {
- "gpio118",
- };
- static const char *const phase_flag30_groups[] = {
- "gpio87",
- };
- static const char *const phase_flag31_groups[] = {
- "gpio4",
- };
- static const char *const phase_flag4_groups[] = {
- "gpio5",
- };
- static const char *const phase_flag5_groups[] = {
- "gpio6",
- };
- static const char *const phase_flag6_groups[] = {
- "gpio7",
- };
- static const char *const phase_flag7_groups[] = {
- "gpio115",
- };
- static const char *const phase_flag8_groups[] = {
- "gpio121",
- };
- static const char *const phase_flag9_groups[] = {
- "gpio10",
- };
- static const char *const pll_bist_sync_groups[] = {
- "gpio46",
- };
- static const char *const pll_bypassnl_groups[] = {
- "gpio48",
- };
- static const char *const pll_clk_aux_groups[] = {
- "gpio112",
- };
- static const char *const pll_reset_n_groups[] = {
- "gpio86",
- };
- static const char *const prng_rosc0_groups[] = {
- "gpio78",
- };
- static const char *const prng_rosc1_groups[] = {
- "gpio79",
- };
- static const char *const prng_rosc2_groups[] = {
- "gpio80",
- };
- static const char *const prng_rosc3_groups[] = {
- "gpio77",
- };
- static const char *const qdss_cti_groups[] = {
- "gpio4", "gpio12", "gpio13", "gpio21",
- "gpio22", "gpio90", "gpio101", "gpio104",
- };
- static const char *const qdss_gpio_groups[] = {
- "gpio26",
- "gpio27",
- "gpio83",
- "gpio87",
- };
- static const char *const qdss_gpio0_groups[] = {
- "gpio85",
- "gpio119",
- };
- static const char *const qdss_gpio1_groups[] = {
- "gpio82",
- "gpio121",
- };
- static const char *const qdss_gpio10_groups[] = {
- "gpio29",
- "gpio84",
- };
- static const char *const qdss_gpio11_groups[] = {
- "gpio16",
- "gpio116",
- };
- static const char *const qdss_gpio12_groups[] = {
- "gpio17",
- "gpio102",
- };
- static const char *const qdss_gpio13_groups[] = {
- "gpio18",
- "gpio103",
- };
- static const char *const qdss_gpio14_groups[] = {
- "gpio20",
- "gpio105",
- };
- static const char *const qdss_gpio15_groups[] = {
- "gpio19",
- "gpio114",
- };
- static const char *const qdss_gpio2_groups[] = {
- "gpio23",
- "gpio106",
- };
- static const char *const qdss_gpio3_groups[] = {
- "gpio15",
- "gpio28",
- };
- static const char *const qdss_gpio4_groups[] = {
- "gpio36",
- "gpio111",
- };
- static const char *const qdss_gpio5_groups[] = {
- "gpio37",
- "gpio112",
- };
- static const char *const qdss_gpio6_groups[] = {
- "gpio38",
- "gpio107",
- };
- static const char *const qdss_gpio7_groups[] = {
- "gpio39",
- "gpio118",
- };
- static const char *const qdss_gpio8_groups[] = {
- "gpio86",
- "gpio120",
- };
- static const char *const qdss_gpio9_groups[] = {
- "gpio5",
- "gpio108",
- };
- static const char *const qup0_se0_l0_groups[] = {
- "gpio0",
- };
- static const char *const qup0_se0_l1_groups[] = {
- "gpio1",
- };
- static const char *const qup0_se0_l2_groups[] = {
- "gpio2",
- };
- static const char *const qup0_se0_l3_groups[] = {
- "gpio3",
- };
- static const char *const qup0_se1_l0_groups[] = {
- "gpio4",
- };
- static const char *const qup0_se1_l1_groups[] = {
- "gpio5",
- };
- static const char *const qup0_se1_l2_groups[] = {
- "gpio23",
- };
- static const char *const qup0_se1_l3_groups[] = {
- "gpio80",
- };
- static const char *const qup0_se2_l0_groups[] = {
- "gpio17",
- };
- static const char *const qup0_se2_l1_groups[] = {
- "gpio18",
- };
- static const char *const qup0_se2_l2_groups[] = {
- "gpio19",
- };
- static const char *const qup0_se2_l3_groups[] = {
- "gpio20",
- };
- static const char *const qup0_se3_l0_groups[] = {
- "gpio8",
- };
- static const char *const qup0_se3_l1_groups[] = {
- "gpio9",
- };
- static const char *const qup0_se3_l2_groups[] = {
- "gpio10",
- };
- static const char *const qup0_se3_l3_groups[] = {
- "gpio11",
- };
- static const char *const qup0_se4_l0_groups[] = {
- "gpio6",
- };
- static const char *const qup0_se4_l1_groups[] = {
- "gpio7",
- };
- static const char *const qup0_se4_l2_groups[] = {
- "gpio13",
- };
- static const char *const qup0_se4_l3_groups[] = {
- "gpio92",
- };
- static const char *const qup1_se0_l0_groups[] = {
- "gpio36",
- };
- static const char *const qup1_se0_l1_groups[] = {
- "gpio37",
- };
- static const char *const qup1_se0_l2_groups[] = {
- "gpio38",
- };
- static const char *const qup1_se0_l3_groups[] = {
- "gpio39",
- };
- static const char *const qup1_se1_l0_groups[] = {
- "gpio91",
- };
- static const char *const qup1_se1_l1_groups[] = {
- "gpio12",
- };
- static const char *const qup1_se1_l2_groups[] = {
- "gpio82",
- };
- static const char *const qup1_se1_l3_groups[] = {
- "gpio83",
- };
- static const char *const qup1_se2_l0_groups[] = {
- "gpio40",
- };
- static const char *const qup1_se2_l1_groups[] = {
- "gpio41",
- };
- static const char *const qup1_se2_l2_groups[] = {
- "gpio42",
- };
- static const char *const qup1_se2_l3_groups[] = {
- "gpio43",
- };
- static const char *const qup1_se3_l0_groups[] = {
- "gpio93",
- };
- static const char *const qup1_se3_l1_groups[] = {
- "gpio94",
- };
- static const char *const qup1_se3_l2_groups[] = {
- "gpio15",
- };
- static const char *const qup1_se3_l3_groups[] = {
- "gpio16",
- };
- static const char *const qup1_se4_l0_groups[] = {
- "gpio84",
- };
- static const char *const qup1_se4_l1_groups[] = {
- "gpio85",
- };
- static const char *const qup1_se4_l2_groups[] = {
- "gpio86",
- };
- static const char *const qup1_se4_l3_groups[] = {
- "gpio87",
- };
- static const char *const tb_trig_sdc1_groups[] = {
- "gpio109",
- };
- static const char *const tb_trig_sdc2_groups[] = {
- "gpio20",
- };
- static const char *const tgu_ch0_trigout_groups[] = {
- "gpio36",
- };
- static const char *const tgu_ch1_trigout_groups[] = {
- "gpio37",
- };
- static const char *const tgu_ch2_trigout_groups[] = {
- "gpio38",
- };
- static const char *const tgu_ch3_trigout_groups[] = {
- "gpio39",
- };
- static const char *const tmess_prng0_groups[] = {
- "gpio0",
- };
- static const char *const tmess_prng1_groups[] = {
- "gpio1",
- };
- static const char *const tmess_prng2_groups[] = {
- "gpio2",
- };
- static const char *const tmess_prng3_groups[] = {
- "gpio3",
- };
- static const char *const tsense_pwm1_groups[] = {
- "gpio23",
- };
- static const char *const tsense_pwm2_groups[] = {
- "gpio23",
- };
- static const char *const txdac_calib0_groups[] = {
- "gpio68",
- };
- static const char *const txdac_calib1_groups[] = {
- "gpio28",
- };
- static const char *const txdac_calib10_groups[] = {
- "gpio60",
- };
- static const char *const txdac_calib11_groups[] = {
- "gpio61",
- };
- static const char *const txdac_calib12_groups[] = {
- "gpio62",
- };
- static const char *const txdac_calib13_groups[] = {
- "gpio63",
- };
- static const char *const txdac_calib14_groups[] = {
- "gpio75",
- };
- static const char *const txdac_calib15_groups[] = {
- "gpio76",
- };
- static const char *const txdac_calib16_groups[] = {
- "gpio66",
- };
- static const char *const txdac_calib17_groups[] = {
- "gpio67",
- };
- static const char *const txdac_calib18_groups[] = {
- "gpio36",
- };
- static const char *const txdac_calib19_groups[] = {
- "gpio37",
- };
- static const char *const txdac_calib2_groups[] = {
- "gpio52",
- };
- static const char *const txdac_calib20_groups[] = {
- "gpio38",
- };
- static const char *const txdac_calib21_groups[] = {
- "gpio39",
- };
- static const char *const txdac_calib22_groups[] = {
- "gpio40",
- };
- static const char *const txdac_calib23_groups[] = {
- "gpio41",
- };
- static const char *const txdac_calib24_groups[] = {
- "gpio43",
- };
- static const char *const txdac_calib25_groups[] = {
- "gpio44",
- };
- static const char *const txdac_calib3_groups[] = {
- "gpio53",
- };
- static const char *const txdac_calib4_groups[] = {
- "gpio54",
- };
- static const char *const txdac_calib5_groups[] = {
- "gpio55",
- };
- static const char *const txdac_calib6_groups[] = {
- "gpio56",
- };
- static const char *const txdac_calib7_groups[] = {
- "gpio57",
- };
- static const char *const txdac_calib8_groups[] = {
- "gpio58",
- };
- static const char *const txdac_calib9_groups[] = {
- "gpio59",
- };
- static const char *const uim0_clk_groups[] = {
- "gpio45",
- };
- static const char *const uim0_data_groups[] = {
- "gpio44",
- };
- static const char *const uim0_present_groups[] = {
- "gpio47",
- };
- static const char *const uim0_reset_groups[] = {
- "gpio46",
- };
- static const char *const uim1_clk_mira_groups[] = {
- "gpio49",
- };
- static const char *const uim1_clk_mirb_groups[] = {
- "gpio41",
- };
- static const char *const uim1_data_mira_groups[] = {
- "gpio48",
- };
- static const char *const uim1_data_mirb_groups[] = {
- "gpio40",
- };
- static const char *const uim1_present_mira_groups[] = {
- "gpio51",
- };
- static const char *const uim1_present_mirb_groups[] = {
- "gpio43",
- };
- static const char *const uim1_reset_mira_groups[] = {
- "gpio50",
- };
- static const char *const uim1_reset_mirb_groups[] = {
- "gpio42",
- };
- static const char *const usb0_hs_groups[] = {
- "gpio23",
- };
- static const char *const usb0_phy_ps_groups[] = {
- "gpio90",
- };
- static const char *const vfr_0_mira_groups[] = {
- "gpio1",
- };
- static const char *const vfr_0_mirb_groups[] = {
- "gpio82",
- };
- static const char *const vfr_1_groups[] = {
- "gpio78",
- };
- static const char *const vsense_trigger_mirnat_groups[] = {
- "gpio112",
- };
- static const char *const wlan1_adc0_groups[] = {
- "gpio27",
- };
- static const char *const wlan1_adc1_groups[] = {
- "gpio28",
- };
- static const char *const wlan_coex_groups[] = {
- "gpio21",
- "gpio22",
- };
- static const struct msm_function pitti_functions[] = {
- FUNCTION(gpio),
- FUNCTION(adsp_ext),
- FUNCTION(atest_bbrx0),
- FUNCTION(atest_bbrx1),
- FUNCTION(atest_char0),
- FUNCTION(atest_char1),
- FUNCTION(atest_char2),
- FUNCTION(atest_char3),
- FUNCTION(atest_char_start),
- FUNCTION(atest_gpsadc0),
- FUNCTION(atest_gpsadc1),
- FUNCTION(atest_usb0),
- FUNCTION(atest_usb00),
- FUNCTION(atest_usb01),
- FUNCTION(atest_usb02),
- FUNCTION(atest_usb03),
- FUNCTION(audio_ref_clk),
- FUNCTION(cam_mclk),
- FUNCTION(cci_async_in0),
- FUNCTION(cci_i2c_scl0),
- FUNCTION(cci_i2c_scl1),
- FUNCTION(cci_i2c_scl2),
- FUNCTION(cci_i2c_sda0),
- FUNCTION(cci_i2c_sda1),
- FUNCTION(cci_i2c_sda2),
- FUNCTION(cci_timer0),
- FUNCTION(cci_timer1),
- FUNCTION(cci_timer2),
- FUNCTION(cci_timer3),
- FUNCTION(clk_dac),
- FUNCTION(cmu_rng0),
- FUNCTION(cmu_rng1),
- FUNCTION(cmu_rng2),
- FUNCTION(cmu_rng3),
- FUNCTION(cri_trng),
- FUNCTION(cri_trng0),
- FUNCTION(cri_trng1),
- FUNCTION(dbg_out_clk),
- FUNCTION(ddr_bist_complete),
- FUNCTION(ddr_bist_fail),
- FUNCTION(ddr_bist_start),
- FUNCTION(ddr_bist_stop),
- FUNCTION(ddr_pxi0),
- FUNCTION(ddr_pxi1),
- FUNCTION(egpio),
- FUNCTION(gcc_gp1),
- FUNCTION(gcc_gp2),
- FUNCTION(gcc_gp3),
- FUNCTION(gsm_tx),
- FUNCTION(jitter_bist),
- FUNCTION(mdp_vsync),
- FUNCTION(mdp_vsync0_out),
- FUNCTION(mdp_vsync1_out),
- FUNCTION(mdp_vsync2_out),
- FUNCTION(mdp_vsync3_out),
- FUNCTION(mpm_pwr),
- FUNCTION(nav_gpio0),
- FUNCTION(nav_gpio1),
- FUNCTION(nav_gpio2),
- FUNCTION(pa_indicator),
- FUNCTION(phase_flag0),
- FUNCTION(phase_flag1),
- FUNCTION(phase_flag10),
- FUNCTION(phase_flag11),
- FUNCTION(phase_flag12),
- FUNCTION(phase_flag13),
- FUNCTION(phase_flag14),
- FUNCTION(phase_flag15),
- FUNCTION(phase_flag16),
- FUNCTION(phase_flag17),
- FUNCTION(phase_flag18),
- FUNCTION(phase_flag19),
- FUNCTION(phase_flag2),
- FUNCTION(phase_flag20),
- FUNCTION(phase_flag21),
- FUNCTION(phase_flag22),
- FUNCTION(phase_flag23),
- FUNCTION(phase_flag24),
- FUNCTION(phase_flag25),
- FUNCTION(phase_flag26),
- FUNCTION(phase_flag27),
- FUNCTION(phase_flag28),
- FUNCTION(phase_flag29),
- FUNCTION(phase_flag3),
- FUNCTION(phase_flag30),
- FUNCTION(phase_flag31),
- FUNCTION(phase_flag4),
- FUNCTION(phase_flag5),
- FUNCTION(phase_flag6),
- FUNCTION(phase_flag7),
- FUNCTION(phase_flag8),
- FUNCTION(phase_flag9),
- FUNCTION(pll_bist_sync),
- FUNCTION(pll_bypassnl),
- FUNCTION(pll_clk_aux),
- FUNCTION(pll_reset_n),
- FUNCTION(prng_rosc0),
- FUNCTION(prng_rosc1),
- FUNCTION(prng_rosc2),
- FUNCTION(prng_rosc3),
- FUNCTION(qdss_cti),
- FUNCTION(qdss_gpio),
- FUNCTION(qdss_gpio0),
- FUNCTION(qdss_gpio1),
- FUNCTION(qdss_gpio10),
- FUNCTION(qdss_gpio11),
- FUNCTION(qdss_gpio12),
- FUNCTION(qdss_gpio13),
- FUNCTION(qdss_gpio14),
- FUNCTION(qdss_gpio15),
- FUNCTION(qdss_gpio2),
- FUNCTION(qdss_gpio3),
- FUNCTION(qdss_gpio4),
- FUNCTION(qdss_gpio5),
- FUNCTION(qdss_gpio6),
- FUNCTION(qdss_gpio7),
- FUNCTION(qdss_gpio8),
- FUNCTION(qdss_gpio9),
- FUNCTION(qup0_se0_l0),
- FUNCTION(qup0_se0_l1),
- FUNCTION(qup0_se0_l2),
- FUNCTION(qup0_se0_l3),
- FUNCTION(qup0_se1_l0),
- FUNCTION(qup0_se1_l1),
- FUNCTION(qup0_se1_l2),
- FUNCTION(qup0_se1_l3),
- FUNCTION(qup0_se2_l0),
- FUNCTION(qup0_se2_l1),
- FUNCTION(qup0_se2_l2),
- FUNCTION(qup0_se2_l3),
- FUNCTION(qup0_se3_l0),
- FUNCTION(qup0_se3_l1),
- FUNCTION(qup0_se3_l2),
- FUNCTION(qup0_se3_l3),
- FUNCTION(qup0_se4_l0),
- FUNCTION(qup0_se4_l1),
- FUNCTION(qup0_se4_l2),
- FUNCTION(qup0_se4_l3),
- FUNCTION(qup1_se0_l0),
- FUNCTION(qup1_se0_l1),
- FUNCTION(qup1_se0_l2),
- FUNCTION(qup1_se0_l3),
- FUNCTION(qup1_se1_l0),
- FUNCTION(qup1_se1_l1),
- FUNCTION(qup1_se1_l2),
- FUNCTION(qup1_se1_l3),
- FUNCTION(qup1_se2_l0),
- FUNCTION(qup1_se2_l1),
- FUNCTION(qup1_se2_l2),
- FUNCTION(qup1_se2_l3),
- FUNCTION(qup1_se3_l0),
- FUNCTION(qup1_se3_l1),
- FUNCTION(qup1_se3_l2),
- FUNCTION(qup1_se3_l3),
- FUNCTION(qup1_se4_l0),
- FUNCTION(qup1_se4_l1),
- FUNCTION(qup1_se4_l2),
- FUNCTION(qup1_se4_l3),
- FUNCTION(tb_trig_sdc1),
- FUNCTION(tb_trig_sdc2),
- FUNCTION(tgu_ch0_trigout),
- FUNCTION(tgu_ch1_trigout),
- FUNCTION(tgu_ch2_trigout),
- FUNCTION(tgu_ch3_trigout),
- FUNCTION(tmess_prng0),
- FUNCTION(tmess_prng1),
- FUNCTION(tmess_prng2),
- FUNCTION(tmess_prng3),
- FUNCTION(tsense_pwm1),
- FUNCTION(tsense_pwm2),
- FUNCTION(txdac_calib0),
- FUNCTION(txdac_calib1),
- FUNCTION(txdac_calib10),
- FUNCTION(txdac_calib11),
- FUNCTION(txdac_calib12),
- FUNCTION(txdac_calib13),
- FUNCTION(txdac_calib14),
- FUNCTION(txdac_calib15),
- FUNCTION(txdac_calib16),
- FUNCTION(txdac_calib17),
- FUNCTION(txdac_calib18),
- FUNCTION(txdac_calib19),
- FUNCTION(txdac_calib2),
- FUNCTION(txdac_calib20),
- FUNCTION(txdac_calib21),
- FUNCTION(txdac_calib22),
- FUNCTION(txdac_calib23),
- FUNCTION(txdac_calib24),
- FUNCTION(txdac_calib25),
- FUNCTION(txdac_calib3),
- FUNCTION(txdac_calib4),
- FUNCTION(txdac_calib5),
- FUNCTION(txdac_calib6),
- FUNCTION(txdac_calib7),
- FUNCTION(txdac_calib8),
- FUNCTION(txdac_calib9),
- FUNCTION(uim0_clk),
- FUNCTION(uim0_data),
- FUNCTION(uim0_present),
- FUNCTION(uim0_reset),
- FUNCTION(uim1_clk_mira),
- FUNCTION(uim1_clk_mirb),
- FUNCTION(uim1_data_mira),
- FUNCTION(uim1_data_mirb),
- FUNCTION(uim1_present_mira),
- FUNCTION(uim1_present_mirb),
- FUNCTION(uim1_reset_mira),
- FUNCTION(uim1_reset_mirb),
- FUNCTION(usb0_hs),
- FUNCTION(usb0_phy_ps),
- FUNCTION(vfr_0_mira),
- FUNCTION(vfr_0_mirb),
- FUNCTION(vfr_1),
- FUNCTION(vsense_trigger_mirnat),
- FUNCTION(wlan1_adc0),
- FUNCTION(wlan1_adc1),
- FUNCTION(wlan_coex),
- };
- /* Every pin is maintained as a single group, and missing or non-existing pin
- * would be maintained as dummy group to synchronize pin group index with
- * pin descriptor registered with pinctrl core.
- * Clients would not be able to request these dummy pin groups.
- */
- static const struct msm_pingroup pitti_groups[] = {
- [0] = PINGROUP(0, qup0_se0_l0, NA, phase_flag2, tmess_prng0, NA, NA, NA,
- NA, NA, NA, NA, 0x7A004, 3),
- [1] = PINGROUP(1, qup0_se0_l1, vfr_0_mira, NA, tmess_prng1, NA,
- atest_usb0, NA, NA, NA, NA, NA, 0, -1),
- [2] = PINGROUP(2, qup0_se0_l2, NA, tmess_prng2, NA, atest_usb01,
- ddr_pxi0, NA, NA, NA, NA, NA, 0, -1),
- [3] = PINGROUP(3, qup0_se0_l3, NA, tmess_prng3, atest_gpsadc0,
- atest_usb00, ddr_pxi1, NA, NA, NA, NA, NA, 0x7A004, 4),
- [4] = PINGROUP(4, qup0_se1_l0, NA, phase_flag31, qdss_cti, NA, NA, NA,
- NA, NA, NA, NA, 0x7A004, 5),
- [5] = PINGROUP(5, qup0_se1_l1, NA, phase_flag4, qdss_gpio9, NA, NA, NA,
- NA, NA, NA, NA, 0x7A004, 6),
- [6] = PINGROUP(6, qup0_se4_l0, NA, phase_flag5, ddr_bist_complete, NA,
- NA, NA, NA, NA, NA, NA, 0x7A004, 7),
- [7] = PINGROUP(7, qup0_se4_l1, NA, phase_flag6, NA, NA, NA, NA, NA, NA,
- NA, NA, 0, -1),
- [8] = PINGROUP(8, qup0_se3_l0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- 0x7A004, 8),
- [9] = PINGROUP(9, qup0_se3_l1, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- 0x7A004, 9),
- [10] = PINGROUP(10, qup0_se3_l2, NA, phase_flag9, NA, NA, NA, NA, NA,
- NA, NA, NA, 0x7A004, 10),
- [11] = PINGROUP(11, qup0_se3_l3, NA, phase_flag10, ddr_bist_stop, NA,
- NA, NA, NA, NA, NA, NA, 0x7A004, 11),
- [12] = PINGROUP(12, qup1_se1_l1, qdss_cti, NA, NA, NA, NA, NA, NA, NA,
- NA, NA, 0x7A004, 12),
- [13] = PINGROUP(13, cci_timer3, qup0_se4_l2, NA, qdss_cti, NA, NA, NA,
- NA, NA, NA, NA, 0x7A004, 13),
- [14] = PINGROUP(14, mdp_vsync, mdp_vsync0_out, mdp_vsync1_out, gcc_gp3,
- NA, NA, NA, NA, NA, NA, NA, 0x7A004, 14),
- [15] = PINGROUP(15, qup1_se3_l2, mdp_vsync, mdp_vsync2_out,
- mdp_vsync3_out, qdss_gpio3, NA, NA, NA, NA, NA, NA,
- 0x7A004, 15),
- [16] = PINGROUP(16, qup1_se3_l3, gcc_gp1, qdss_gpio11, atest_bbrx1,
- atest_usb03, ddr_pxi0, NA, NA, NA, NA, NA, 0x7A008, 0),
- [17] = PINGROUP(17, qup0_se2_l0, ddr_bist_fail, qdss_gpio12, NA, NA, NA,
- NA, NA, NA, NA, NA, 0x7A008, 1),
- [18] = PINGROUP(18, qup0_se2_l1, ddr_bist_start, qdss_gpio13, NA, NA,
- NA, NA, NA, NA, NA, NA, 0, -1),
- [19] = PINGROUP(19, qup0_se2_l2, qdss_gpio15, NA, NA, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [20] = PINGROUP(20, qup0_se2_l3, tb_trig_sdc2, qdss_gpio14, NA, NA, NA,
- NA, NA, NA, NA, NA, 0x7A008, 2),
- [21] = PINGROUP(21, wlan_coex, NA, qdss_cti, NA, NA, NA, NA, NA, NA, NA,
- NA, 0x7A010, 3),
- [22] = PINGROUP(22, wlan_coex, qdss_cti, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [23] = PINGROUP(23, qup0_se1_l2, usb0_hs, qdss_gpio2, tsense_pwm1,
- tsense_pwm2, NA, NA, NA, NA, NA, NA, 0x7A008, 3),
- [24] = PINGROUP(24, cam_mclk, NA, cmu_rng3, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [25] = PINGROUP(25, cam_mclk, NA, cmu_rng2, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [26] = PINGROUP(26, cam_mclk, NA, adsp_ext, cmu_rng1, qdss_gpio, NA, NA,
- NA, NA, NA, NA, 0x7A010, 4),
- [27] = PINGROUP(27, cci_timer0, cci_async_in0, NA, NA, cmu_rng0,
- qdss_gpio, atest_gpsadc1, wlan1_adc0, NA, NA, NA,
- 0x7A010, 5),
- [28] = PINGROUP(28, cci_timer1, NA, NA, qdss_gpio3, txdac_calib1,
- wlan1_adc1, NA, NA, NA, NA, NA, 0x7A010, 6),
- [29] = PINGROUP(29, cci_timer2, NA, qdss_gpio10, NA, NA, NA, NA, NA, NA,
- NA, NA, 0x7A010, 7),
- [30] = PINGROUP(30, cci_i2c_sda0, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [31] = PINGROUP(31, cci_i2c_scl0, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [32] = PINGROUP(32, cci_i2c_sda1, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [33] = PINGROUP(33, cci_i2c_scl1, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [34] = PINGROUP(34, cci_i2c_sda2, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0x7A010, 8),
- [35] = PINGROUP(35, cci_i2c_scl2, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0x7A010, 9),
- [36] = PINGROUP(36, qup1_se0_l0, tgu_ch0_trigout, qdss_gpio4,
- txdac_calib18, NA, NA, NA, NA, NA, NA, NA, 0x7A008, 4),
- [37] = PINGROUP(37, qup1_se0_l1, mpm_pwr, tgu_ch1_trigout, qdss_gpio5,
- txdac_calib19, NA, NA, NA, NA, NA, NA, 0, -1),
- [38] = PINGROUP(38, qup1_se0_l2, tgu_ch2_trigout, qdss_gpio6,
- txdac_calib20, NA, NA, NA, NA, NA, NA, NA, 0, -1),
- [39] = PINGROUP(39, qup1_se0_l3, tgu_ch3_trigout, qdss_gpio7,
- txdac_calib21, NA, NA, NA, NA, NA, NA, NA, 0x7A008, 5),
- [40] = PINGROUP(40, qup1_se2_l0, uim1_data_mirb, NA, txdac_calib22, NA,
- NA, NA, NA, NA, NA, NA, 0x7A008, 6),
- [41] = PINGROUP(41, qup1_se2_l1, uim1_clk_mirb, NA, txdac_calib23, NA,
- NA, NA, NA, NA, NA, NA, 0x7A008, 7),
- [42] = PINGROUP(42, qup1_se2_l2, uim1_reset_mirb, NA, NA, NA, NA, NA,
- NA, NA, NA, NA, 0x7A008, 8),
- [43] = PINGROUP(43, qup1_se2_l3, uim1_present_mirb, NA, txdac_calib24,
- NA, NA, NA, NA, NA, NA, NA, 0x7A008, 9),
- [44] = PINGROUP(44, uim0_data, txdac_calib25, NA, NA, NA, NA, NA, NA,
- NA, NA, NA, 0x7A008, 10),
- [45] = PINGROUP(45, uim0_clk, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0,
- -1),
- [46] = PINGROUP(46, uim0_reset, pll_bist_sync, NA, NA, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [47] = PINGROUP(47, uim0_present, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0x7A008, 11),
- [48] = PINGROUP(48, uim1_data_mira, pll_bypassnl, NA, NA, NA, NA, NA,
- NA, NA, NA, NA, 0x7A008, 12),
- [49] = PINGROUP(49, uim1_clk_mira, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [50] = PINGROUP(50, uim1_reset_mira, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, 0, -1),
- [51] = PINGROUP(51, uim1_present_mira, NA, NA, NA, NA, NA, NA, NA, NA,
- NA, NA, 0x7A008, 13),
- [52] = PINGROUP(52, NA, NA, phase_flag11, txdac_calib2, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [53] = PINGROUP(53, NA, NA, phase_flag12, txdac_calib3, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [54] = PINGROUP(54, NA, NA, phase_flag13, txdac_calib4, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [55] = PINGROUP(55, NA, NA, phase_flag14, txdac_calib5, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [56] = PINGROUP(56, NA, NA, phase_flag0, txdac_calib6, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [57] = PINGROUP(57, NA, NA, phase_flag1, txdac_calib7, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [58] = PINGROUP(58, NA, NA, NA, phase_flag15, txdac_calib8, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [59] = PINGROUP(59, NA, NA, NA, phase_flag16, txdac_calib9, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [60] = PINGROUP(60, NA, NA, NA, phase_flag18, txdac_calib10, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [61] = PINGROUP(61, NA, NA, NA, phase_flag22, txdac_calib11, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [62] = PINGROUP(62, NA, NA, NA, phase_flag19, txdac_calib12, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [63] = PINGROUP(63, NA, NA, NA, phase_flag20, txdac_calib13, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [64] = PINGROUP(64, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1),
- [65] = PINGROUP(65, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1),
- [66] = PINGROUP(66, NA, clk_dac, NA, phase_flag25, txdac_calib16,
- atest_char1, NA, NA, NA, NA, NA, 0x7A000, 0),
- [67] = PINGROUP(67, NA, gsm_tx, NA, phase_flag26, txdac_calib17,
- atest_char2, NA, NA, NA, NA, NA, 0, -1),
- [68] = PINGROUP(68, NA, NA, phase_flag27, txdac_calib0, atest_char3, NA,
- NA, NA, NA, NA, NA, 0, -1),
- [69] = PINGROUP(69, NA, NA, audio_ref_clk, atest_gpsadc1, NA, NA, NA,
- NA, NA, NA, NA, 0, -1),
- [70] = PINGROUP(70, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1),
- [71] = PINGROUP(71, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7A010,
- 10),
- [72] = PINGROUP(72, NA, gcc_gp1, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- 0x7A000, 1),
- [73] = PINGROUP(73, NA, gcc_gp2, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- 0x7A000, 2),
- [74] = PINGROUP(74, NA, gcc_gp3, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0,
- -1),
- [75] = PINGROUP(75, NA, NA, phase_flag23, txdac_calib14,
- atest_char_start, NA, NA, NA, NA, NA, NA, 0, -1),
- [76] = PINGROUP(76, NA, NA, phase_flag24, txdac_calib15, atest_char0,
- NA, NA, NA, NA, NA, NA, 0, -1),
- [77] = PINGROUP(77, nav_gpio0, NA, prng_rosc3, NA, NA, NA, NA, NA, NA,
- NA, NA, 0, -1),
- [78] = PINGROUP(78, nav_gpio1, NA, vfr_1, prng_rosc0, NA, NA, NA, NA,
- NA, NA, NA, 0, -1),
- [79] = PINGROUP(79, NA, nav_gpio2, pa_indicator, prng_rosc1, NA, NA, NA,
- NA, NA, NA, NA, 0x7A008, 14),
- [80] = PINGROUP(80, NA, qup0_se1_l3, prng_rosc2, NA, NA, NA, NA, NA, NA,
- NA, NA, 0x7A008, 15),
- [81] = PINGROUP(81, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7A00C,
- 0),
- [82] = PINGROUP(82, qup1_se1_l2, vfr_0_mirb, cri_trng0, qdss_gpio1, NA,
- NA, NA, NA, NA, NA, NA, 0x7A00C, 1),
- [83] = PINGROUP(83, qup1_se1_l3, mdp_vsync, cri_trng1, qdss_gpio, NA,
- NA, NA, NA, NA, NA, NA, 0x7A00C, 2),
- [84] = PINGROUP(84, qup1_se4_l0, NA, phase_flag28, cri_trng,
- qdss_gpio10, NA, NA, NA, NA, NA, NA, 0x7A00C, 3),
- [85] = PINGROUP(85, qup1_se4_l1, NA, phase_flag29, qdss_gpio0, NA, NA,
- NA, NA, NA, NA, NA, 0, -1),
- [86] = PINGROUP(86, qup1_se4_l2, NA, phase_flag21, pll_reset_n,
- qdss_gpio8, NA, NA, NA, NA, NA, NA, 0, -1),
- [87] = PINGROUP(87, qup1_se4_l3, NA, phase_flag30, qdss_gpio, NA, NA,
- NA, NA, NA, NA, NA, 0x7A00C, 4),
- [88] = PINGROUP(88, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1),
- [89] = PINGROUP(89, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0x7A00C,
- 5),
- [90] = PINGROUP(90, usb0_phy_ps, qdss_cti, NA, NA, NA, NA, NA, NA, NA,
- NA, NA, 0x7A00C, 6),
- [91] = PINGROUP(91, qup1_se1_l0, mdp_vsync, NA, NA, NA, NA, NA, NA, NA,
- NA, NA, 0x7A00C, 7),
- [92] = PINGROUP(92, qup0_se4_l3, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- 0x7A00C, 8),
- [93] = PINGROUP(93, qup1_se3_l0, mdp_vsync, NA, NA, NA, NA, NA, NA, NA,
- NA, NA, 0x7A00C, 9),
- [94] = PINGROUP(94, qup1_se3_l1, mdp_vsync, NA, NA, NA, NA, NA, NA, NA,
- NA, NA, 0x7A00C, 10),
- [95] = PINGROUP(95, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio, 0,
- -1),
- [96] = PINGROUP(96, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio,
- 0x7A010, 11),
- [97] = PINGROUP(97, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio, 0,
- -1),
- [98] = PINGROUP(98, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio, 0,
- -1),
- [99] = PINGROUP(99, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio,
- 0x7A010, 12),
- [100] = PINGROUP(100, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio,
- 0x7A010, 13),
- [101] = PINGROUP(101, dbg_out_clk, qdss_cti, atest_gpsadc0, NA, NA, NA,
- NA, NA, NA, NA, egpio, 0x7A010, 14),
- [102] = PINGROUP(102, qdss_gpio12, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0x7A010, 15),
- [103] = PINGROUP(103, qdss_gpio13, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0, -1),
- [104] = PINGROUP(104, NA, qdss_cti, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0x7A014, 0),
- [105] = PINGROUP(105, jitter_bist, qdss_gpio14, NA, NA, NA, NA, NA, NA,
- NA, NA, egpio, 0x7A014, 1),
- [106] = PINGROUP(106, NA, qdss_gpio2, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0x7A014, 2),
- [107] = PINGROUP(107, gcc_gp2, qdss_gpio6, atest_bbrx0, atest_usb02,
- ddr_pxi1, NA, NA, NA, NA, NA, egpio, 0x7A014, 3),
- [108] = PINGROUP(108, qdss_gpio9, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0x7A014, 4),
- [109] = PINGROUP(109, NA, tb_trig_sdc1, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0, -1),
- [110] = PINGROUP(110, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio,
- 0x7A014, 5),
- [111] = PINGROUP(111, qdss_gpio4, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0x7A014, 6),
- [112] = PINGROUP(112, pll_clk_aux, qdss_gpio5, vsense_trigger_mirnat,
- NA, NA, NA, NA, NA, NA, NA, egpio, 0x7A014, 7),
- [113] = PINGROUP(113, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio, 0,
- -1),
- [114] = PINGROUP(114, qdss_gpio15, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0x7A014, 8),
- [115] = PINGROUP(115, NA, phase_flag7, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0x7A014, 9),
- [116] = PINGROUP(116, qdss_gpio11, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0x7A014, 10),
- [117] = PINGROUP(117, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, egpio, 0,
- -1),
- [118] = PINGROUP(118, NA, phase_flag3, qdss_gpio7, NA, NA, NA, NA, NA,
- NA, NA, egpio, 0x7A014, 11),
- [119] = PINGROUP(119, NA, phase_flag17, qdss_gpio0, NA, NA, NA, NA, NA,
- NA, NA, egpio, 0x7A014, 12),
- [120] = PINGROUP(120, qdss_gpio8, NA, NA, NA, NA, NA, NA, NA, NA, NA,
- egpio, 0, -1),
- [121] = PINGROUP(121, NA, phase_flag8, NA, qdss_gpio1, NA, NA, NA, NA,
- NA, NA, egpio, 0x7A014, 13),
- [122] = UFS_RESET(ufs_reset, 0x18A000),
- [123] = SDC_QDSD_PINGROUP(sdc1_rclk, 0x17E004, 0, 0),
- [124] = SDC_QDSD_PINGROUP(sdc1_clk, 0x17E000, 13, 6),
- [125] = SDC_QDSD_PINGROUP(sdc1_cmd, 0x17E000, 11, 3),
- [126] = SDC_QDSD_PINGROUP(sdc1_data, 0x17E000, 9, 0),
- [127] = SDC_QDSD_PINGROUP(sdc2_clk, 0x181000, 14, 6),
- [128] = SDC_QDSD_PINGROUP(sdc2_cmd, 0x181000, 11, 3),
- [129] = SDC_QDSD_PINGROUP(sdc2_data, 0x181000, 9, 0),
- };
- static struct pinctrl_qup pitti_qup_regs[] = {};
- static const struct msm_gpio_wakeirq_map pitti_mpm_map[] = {
- { 0, 84 },
- { 3, 32 },
- { 4, 39 },
- { 5, 44 },
- { 6, 46 },
- { 8, 11 },
- { 9, 14 },
- { 10, 8 },
- { 11, 9 },
- { 12, 35 },
- { 13, 36 },
- { 14, 24 },
- { 15, 25 },
- { 16, 26 },
- { 17, 27 },
- { 20, 28 },
- { 21, 29 },
- { 23, 30 },
- { 26, 31 },
- { 27, 75 },
- { 28, 68 },
- { 29, 69 },
- { 34, 33 },
- { 35, 34 },
- { 36, 85 },
- { 39, 38 },
- { 40, 40 },
- { 41, 77 },
- { 42, 41 },
- { 43, 80 },
- { 44, 7 },
- { 47, 42 },
- { 48, 43 },
- { 51, 45 },
- { 66, 49 },
- { 71, 50 },
- { 72, 51 },
- { 73, 52 },
- { 79, 76 },
- { 80, 79 },
- { 81, 78 },
- { 82, 74 },
- { 83, 72 },
- { 84, 71 },
- { 87, 54 },
- { 89, 56 },
- { 90, 57 },
- { 91, 58 },
- { 92, 55 },
- { 93, 59 },
- { 94, 60 },
- { 96, 61 },
- { 99, 62 },
- { 100, 63 },
- { 101, 64 },
- { 102, 65 },
- { 104, 66 },
- { 105, 53 },
- { 106, 48 },
- { 107, 67 },
- { 108, 73 },
- { 110, 16 },
- { 111, 17 },
- { 112, 70 },
- { 114, 18 },
- { 115, 19 },
- { 116, 20 },
- { 118, 47 },
- { 119, 21 },
- { 121, 23 },
- };
- static const struct msm_pinctrl_soc_data pitti_pinctrl = {
- .pins = pitti_pins,
- .npins = ARRAY_SIZE(pitti_pins),
- .functions = pitti_functions,
- .nfunctions = ARRAY_SIZE(pitti_functions),
- .groups = pitti_groups,
- .ngroups = ARRAY_SIZE(pitti_groups),
- .ngpios = 123,
- .qup_regs = pitti_qup_regs,
- .nqup_regs = ARRAY_SIZE(pitti_qup_regs),
- .wakeirq_map = pitti_mpm_map,
- .nwakeirq_map = ARRAY_SIZE(pitti_mpm_map),
- .egpio_func = 11,
- };
- static const struct of_device_id pitti_pinctrl_of_match[] = {
- { .compatible = "qcom,pitti-pinctrl", .data = &pitti_pinctrl },
- {},
- };
- static int pitti_pinctrl_probe(struct platform_device *pdev)
- {
- const struct msm_pinctrl_soc_data *pinctrl_data;
- struct device *dev = &pdev->dev;
- pinctrl_data = of_device_get_match_data(dev);
- if (!pinctrl_data)
- return -EINVAL;
- return msm_pinctrl_probe(pdev, pinctrl_data);
- }
- static struct platform_driver pitti_pinctrl_driver = {
- .driver = {
- .name = "pitti-pinctrl",
- .of_match_table = pitti_pinctrl_of_match,
- },
- .probe = pitti_pinctrl_probe,
- .remove = msm_pinctrl_remove,
- };
- static int __init pitti_pinctrl_init(void)
- {
- return platform_driver_register(&pitti_pinctrl_driver);
- }
- arch_initcall(pitti_pinctrl_init);
- static void __exit pitti_pinctrl_exit(void)
- {
- platform_driver_unregister(&pitti_pinctrl_driver);
- }
- module_exit(pitti_pinctrl_exit);
- MODULE_DESCRIPTION("QTI pitti pinctrl driver");
- MODULE_LICENSE("GPL");
- MODULE_DEVICE_TABLE(of, pitti_pinctrl_of_match);
|