pinctrl-palmas.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * pinctrl-palmas.c -- TI PALMAS series pin control driver.
  4. *
  5. * Copyright (c) 2013, NVIDIA Corporation.
  6. *
  7. * Author: Laxman Dewangan <[email protected]>
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/module.h>
  11. #include <linux/mfd/palmas.h>
  12. #include <linux/of.h>
  13. #include <linux/of_device.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pinctrl/machine.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include <linux/pinctrl/pinconf-generic.h>
  18. #include <linux/pinctrl/pinconf.h>
  19. #include <linux/pinctrl/pinmux.h>
  20. #include <linux/pm.h>
  21. #include <linux/slab.h>
  22. #include "core.h"
  23. #include "pinconf.h"
  24. #include "pinctrl-utils.h"
  25. #define PALMAS_PIN_GPIO0_ID 0
  26. #define PALMAS_PIN_GPIO1_VBUS_LED1_PWM1 1
  27. #define PALMAS_PIN_GPIO2_REGEN_LED2_PWM2 2
  28. #define PALMAS_PIN_GPIO3_CHRG_DET 3
  29. #define PALMAS_PIN_GPIO4_SYSEN1 4
  30. #define PALMAS_PIN_GPIO5_CLK32KGAUDIO_USB_PSEL 5
  31. #define PALMAS_PIN_GPIO6_SYSEN2 6
  32. #define PALMAS_PIN_GPIO7_MSECURE_PWRHOLD 7
  33. #define PALMAS_PIN_GPIO8_SIM1RSTI 8
  34. #define PALMAS_PIN_GPIO9_LOW_VBAT 9
  35. #define PALMAS_PIN_GPIO10_WIRELESS_CHRG1 10
  36. #define PALMAS_PIN_GPIO11_RCM 11
  37. #define PALMAS_PIN_GPIO12_SIM2RSTO 12
  38. #define PALMAS_PIN_GPIO13 13
  39. #define PALMAS_PIN_GPIO14 14
  40. #define PALMAS_PIN_GPIO15_SIM2RSTI 15
  41. #define PALMAS_PIN_VAC 16
  42. #define PALMAS_PIN_POWERGOOD_USB_PSEL 17
  43. #define PALMAS_PIN_NRESWARM 18
  44. #define PALMAS_PIN_PWRDOWN 19
  45. #define PALMAS_PIN_GPADC_START 20
  46. #define PALMAS_PIN_RESET_IN 21
  47. #define PALMAS_PIN_NSLEEP 22
  48. #define PALMAS_PIN_ENABLE1 23
  49. #define PALMAS_PIN_ENABLE2 24
  50. #define PALMAS_PIN_INT 25
  51. #define PALMAS_PIN_NUM (PALMAS_PIN_INT + 1)
  52. struct palmas_pin_function {
  53. const char *name;
  54. const char * const *groups;
  55. unsigned ngroups;
  56. };
  57. struct palmas_pctrl_chip_info {
  58. struct device *dev;
  59. struct pinctrl_dev *pctl;
  60. struct palmas *palmas;
  61. int pins_current_opt[PALMAS_PIN_NUM];
  62. const struct palmas_pin_function *functions;
  63. unsigned num_functions;
  64. const struct palmas_pingroup *pin_groups;
  65. int num_pin_groups;
  66. const struct pinctrl_pin_desc *pins;
  67. unsigned num_pins;
  68. };
  69. static const struct pinctrl_pin_desc palmas_pins_desc[] = {
  70. PINCTRL_PIN(PALMAS_PIN_GPIO0_ID, "gpio0"),
  71. PINCTRL_PIN(PALMAS_PIN_GPIO1_VBUS_LED1_PWM1, "gpio1"),
  72. PINCTRL_PIN(PALMAS_PIN_GPIO2_REGEN_LED2_PWM2, "gpio2"),
  73. PINCTRL_PIN(PALMAS_PIN_GPIO3_CHRG_DET, "gpio3"),
  74. PINCTRL_PIN(PALMAS_PIN_GPIO4_SYSEN1, "gpio4"),
  75. PINCTRL_PIN(PALMAS_PIN_GPIO5_CLK32KGAUDIO_USB_PSEL, "gpio5"),
  76. PINCTRL_PIN(PALMAS_PIN_GPIO6_SYSEN2, "gpio6"),
  77. PINCTRL_PIN(PALMAS_PIN_GPIO7_MSECURE_PWRHOLD, "gpio7"),
  78. PINCTRL_PIN(PALMAS_PIN_GPIO8_SIM1RSTI, "gpio8"),
  79. PINCTRL_PIN(PALMAS_PIN_GPIO9_LOW_VBAT, "gpio9"),
  80. PINCTRL_PIN(PALMAS_PIN_GPIO10_WIRELESS_CHRG1, "gpio10"),
  81. PINCTRL_PIN(PALMAS_PIN_GPIO11_RCM, "gpio11"),
  82. PINCTRL_PIN(PALMAS_PIN_GPIO12_SIM2RSTO, "gpio12"),
  83. PINCTRL_PIN(PALMAS_PIN_GPIO13, "gpio13"),
  84. PINCTRL_PIN(PALMAS_PIN_GPIO14, "gpio14"),
  85. PINCTRL_PIN(PALMAS_PIN_GPIO15_SIM2RSTI, "gpio15"),
  86. PINCTRL_PIN(PALMAS_PIN_VAC, "vac"),
  87. PINCTRL_PIN(PALMAS_PIN_POWERGOOD_USB_PSEL, "powergood"),
  88. PINCTRL_PIN(PALMAS_PIN_NRESWARM, "nreswarm"),
  89. PINCTRL_PIN(PALMAS_PIN_PWRDOWN, "pwrdown"),
  90. PINCTRL_PIN(PALMAS_PIN_GPADC_START, "gpadc_start"),
  91. PINCTRL_PIN(PALMAS_PIN_RESET_IN, "reset_in"),
  92. PINCTRL_PIN(PALMAS_PIN_NSLEEP, "nsleep"),
  93. PINCTRL_PIN(PALMAS_PIN_ENABLE1, "enable1"),
  94. PINCTRL_PIN(PALMAS_PIN_ENABLE2, "enable2"),
  95. PINCTRL_PIN(PALMAS_PIN_INT, "int"),
  96. };
  97. static const char * const opt0_groups[] = {
  98. "gpio0",
  99. "gpio1",
  100. "gpio2",
  101. "gpio3",
  102. "gpio4",
  103. "gpio5",
  104. "gpio6",
  105. "gpio7",
  106. "gpio8",
  107. "gpio9",
  108. "gpio10",
  109. "gpio11",
  110. "gpio12",
  111. "gpio13",
  112. "gpio14",
  113. "gpio15",
  114. "vac",
  115. "powergood",
  116. "nreswarm",
  117. "pwrdown",
  118. "gpadc_start",
  119. "reset_in",
  120. "nsleep",
  121. "enable1",
  122. "enable2",
  123. "int",
  124. };
  125. static const char * const opt1_groups[] = {
  126. "gpio0",
  127. "gpio1",
  128. "gpio2",
  129. "gpio3",
  130. "gpio4",
  131. "gpio5",
  132. "gpio6",
  133. "gpio7",
  134. "gpio8",
  135. "gpio9",
  136. "gpio10",
  137. "gpio11",
  138. "gpio12",
  139. "gpio15",
  140. "vac",
  141. "powergood",
  142. };
  143. static const char * const opt2_groups[] = {
  144. "gpio1",
  145. "gpio2",
  146. "gpio5",
  147. "gpio7",
  148. };
  149. static const char * const opt3_groups[] = {
  150. "gpio1",
  151. "gpio2",
  152. };
  153. static const char * const gpio_groups[] = {
  154. "gpio0",
  155. "gpio1",
  156. "gpio2",
  157. "gpio3",
  158. "gpio4",
  159. "gpio5",
  160. "gpio6",
  161. "gpio7",
  162. "gpio8",
  163. "gpio9",
  164. "gpio10",
  165. "gpio11",
  166. "gpio12",
  167. "gpio13",
  168. "gpio14",
  169. "gpio15",
  170. };
  171. static const char * const led_groups[] = {
  172. "gpio1",
  173. "gpio2",
  174. };
  175. static const char * const pwm_groups[] = {
  176. "gpio1",
  177. "gpio2",
  178. };
  179. static const char * const regen_groups[] = {
  180. "gpio2",
  181. };
  182. static const char * const sysen_groups[] = {
  183. "gpio4",
  184. "gpio6",
  185. };
  186. static const char * const clk32kgaudio_groups[] = {
  187. "gpio5",
  188. };
  189. static const char * const id_groups[] = {
  190. "gpio0",
  191. };
  192. static const char * const vbus_det_groups[] = {
  193. "gpio1",
  194. };
  195. static const char * const chrg_det_groups[] = {
  196. "gpio3",
  197. };
  198. static const char * const vac_groups[] = {
  199. "vac",
  200. };
  201. static const char * const vacok_groups[] = {
  202. "vac",
  203. };
  204. static const char * const powergood_groups[] = {
  205. "powergood",
  206. };
  207. static const char * const usb_psel_groups[] = {
  208. "gpio5",
  209. "powergood",
  210. };
  211. static const char * const msecure_groups[] = {
  212. "gpio7",
  213. };
  214. static const char * const pwrhold_groups[] = {
  215. "gpio7",
  216. };
  217. static const char * const int_groups[] = {
  218. "int",
  219. };
  220. static const char * const nreswarm_groups[] = {
  221. "nreswarm",
  222. };
  223. static const char * const simrsto_groups[] = {
  224. "gpio12",
  225. };
  226. static const char * const simrsti_groups[] = {
  227. "gpio8",
  228. "gpio15",
  229. };
  230. static const char * const low_vbat_groups[] = {
  231. "gpio9",
  232. };
  233. static const char * const wireless_chrg1_groups[] = {
  234. "gpio10",
  235. };
  236. static const char * const rcm_groups[] = {
  237. "gpio11",
  238. };
  239. static const char * const pwrdown_groups[] = {
  240. "pwrdown",
  241. };
  242. static const char * const gpadc_start_groups[] = {
  243. "gpadc_start",
  244. };
  245. static const char * const reset_in_groups[] = {
  246. "reset_in",
  247. };
  248. static const char * const nsleep_groups[] = {
  249. "nsleep",
  250. };
  251. static const char * const enable_groups[] = {
  252. "enable1",
  253. "enable2",
  254. };
  255. #define FUNCTION_GROUPS \
  256. FUNCTION_GROUP(opt0, OPTION0), \
  257. FUNCTION_GROUP(opt1, OPTION1), \
  258. FUNCTION_GROUP(opt2, OPTION2), \
  259. FUNCTION_GROUP(opt3, OPTION3), \
  260. FUNCTION_GROUP(gpio, GPIO), \
  261. FUNCTION_GROUP(led, LED), \
  262. FUNCTION_GROUP(pwm, PWM), \
  263. FUNCTION_GROUP(regen, REGEN), \
  264. FUNCTION_GROUP(sysen, SYSEN), \
  265. FUNCTION_GROUP(clk32kgaudio, CLK32KGAUDIO), \
  266. FUNCTION_GROUP(id, ID), \
  267. FUNCTION_GROUP(vbus_det, VBUS_DET), \
  268. FUNCTION_GROUP(chrg_det, CHRG_DET), \
  269. FUNCTION_GROUP(vac, VAC), \
  270. FUNCTION_GROUP(vacok, VACOK), \
  271. FUNCTION_GROUP(powergood, POWERGOOD), \
  272. FUNCTION_GROUP(usb_psel, USB_PSEL), \
  273. FUNCTION_GROUP(msecure, MSECURE), \
  274. FUNCTION_GROUP(pwrhold, PWRHOLD), \
  275. FUNCTION_GROUP(int, INT), \
  276. FUNCTION_GROUP(nreswarm, NRESWARM), \
  277. FUNCTION_GROUP(simrsto, SIMRSTO), \
  278. FUNCTION_GROUP(simrsti, SIMRSTI), \
  279. FUNCTION_GROUP(low_vbat, LOW_VBAT), \
  280. FUNCTION_GROUP(wireless_chrg1, WIRELESS_CHRG1), \
  281. FUNCTION_GROUP(rcm, RCM), \
  282. FUNCTION_GROUP(pwrdown, PWRDOWN), \
  283. FUNCTION_GROUP(gpadc_start, GPADC_START), \
  284. FUNCTION_GROUP(reset_in, RESET_IN), \
  285. FUNCTION_GROUP(nsleep, NSLEEP), \
  286. FUNCTION_GROUP(enable, ENABLE)
  287. static const struct palmas_pin_function palmas_pin_function[] = {
  288. #undef FUNCTION_GROUP
  289. #define FUNCTION_GROUP(fname, mux) \
  290. { \
  291. .name = #fname, \
  292. .groups = fname##_groups, \
  293. .ngroups = ARRAY_SIZE(fname##_groups), \
  294. }
  295. FUNCTION_GROUPS,
  296. };
  297. enum palmas_pinmux {
  298. #undef FUNCTION_GROUP
  299. #define FUNCTION_GROUP(fname, mux) PALMAS_PINMUX_##mux
  300. FUNCTION_GROUPS,
  301. PALMAS_PINMUX_NA = 0xFFFF,
  302. };
  303. struct palmas_pins_pullup_dn_info {
  304. int pullup_dn_reg_base;
  305. int pullup_dn_reg_add;
  306. int pullup_dn_mask;
  307. int normal_val;
  308. int pull_up_val;
  309. int pull_dn_val;
  310. };
  311. struct palmas_pins_od_info {
  312. int od_reg_base;
  313. int od_reg_add;
  314. int od_mask;
  315. int od_enable;
  316. int od_disable;
  317. };
  318. struct palmas_pin_info {
  319. enum palmas_pinmux mux_opt;
  320. const struct palmas_pins_pullup_dn_info *pud_info;
  321. const struct palmas_pins_od_info *od_info;
  322. };
  323. struct palmas_pingroup {
  324. const char *name;
  325. const unsigned pins[1];
  326. unsigned npins;
  327. unsigned mux_reg_base;
  328. unsigned mux_reg_add;
  329. unsigned mux_reg_mask;
  330. unsigned mux_bit_shift;
  331. const struct palmas_pin_info *opt[4];
  332. };
  333. #define PULL_UP_DN(_name, _rbase, _add, _mask, _nv, _uv, _dv) \
  334. static const struct palmas_pins_pullup_dn_info pud_##_name##_info = { \
  335. .pullup_dn_reg_base = PALMAS_##_rbase##_BASE, \
  336. .pullup_dn_reg_add = _add, \
  337. .pullup_dn_mask = _mask, \
  338. .normal_val = _nv, \
  339. .pull_up_val = _uv, \
  340. .pull_dn_val = _dv, \
  341. }
  342. PULL_UP_DN(nreswarm, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL1, 0x2, 0x0, 0x2, -1);
  343. PULL_UP_DN(pwrdown, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL1, 0x4, 0x0, -1, 0x4);
  344. PULL_UP_DN(gpadc_start, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL1, 0x30, 0x0, 0x20, 0x10);
  345. PULL_UP_DN(reset_in, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL1, 0x40, 0x0, -1, 0x40);
  346. PULL_UP_DN(nsleep, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL2, 0x3, 0x0, 0x2, 0x1);
  347. PULL_UP_DN(enable1, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL2, 0xC, 0x0, 0x8, 0x4);
  348. PULL_UP_DN(enable2, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL2, 0x30, 0x0, 0x20, 0x10);
  349. PULL_UP_DN(vacok, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL3, 0x40, 0x0, -1, 0x40);
  350. PULL_UP_DN(chrg_det, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL3, 0x10, 0x0, -1, 0x10);
  351. PULL_UP_DN(pwrhold, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL3, 0x4, 0x0, -1, 0x4);
  352. PULL_UP_DN(msecure, PU_PD_OD, PALMAS_PU_PD_INPUT_CTRL3, 0x1, 0x0, -1, 0x1);
  353. PULL_UP_DN(id, USB_OTG, PALMAS_USB_ID_CTRL_SET, 0x40, 0x0, 0x40, -1);
  354. PULL_UP_DN(gpio0, GPIO, PALMAS_PU_PD_GPIO_CTRL1, 0x04, 0, -1, 1);
  355. PULL_UP_DN(gpio1, GPIO, PALMAS_PU_PD_GPIO_CTRL1, 0x0C, 0, 0x8, 0x4);
  356. PULL_UP_DN(gpio2, GPIO, PALMAS_PU_PD_GPIO_CTRL1, 0x30, 0x0, 0x20, 0x10);
  357. PULL_UP_DN(gpio3, GPIO, PALMAS_PU_PD_GPIO_CTRL1, 0x40, 0x0, -1, 0x40);
  358. PULL_UP_DN(gpio4, GPIO, PALMAS_PU_PD_GPIO_CTRL2, 0x03, 0x0, 0x2, 0x1);
  359. PULL_UP_DN(gpio5, GPIO, PALMAS_PU_PD_GPIO_CTRL2, 0x0c, 0x0, 0x8, 0x4);
  360. PULL_UP_DN(gpio6, GPIO, PALMAS_PU_PD_GPIO_CTRL2, 0x30, 0x0, 0x20, 0x10);
  361. PULL_UP_DN(gpio7, GPIO, PALMAS_PU_PD_GPIO_CTRL2, 0x40, 0x0, -1, 0x40);
  362. PULL_UP_DN(gpio9, GPIO, PALMAS_PU_PD_GPIO_CTRL3, 0x0C, 0x0, 0x8, 0x4);
  363. PULL_UP_DN(gpio10, GPIO, PALMAS_PU_PD_GPIO_CTRL3, 0x30, 0x0, 0x20, 0x10);
  364. PULL_UP_DN(gpio11, GPIO, PALMAS_PU_PD_GPIO_CTRL3, 0xC0, 0x0, 0x80, 0x40);
  365. PULL_UP_DN(gpio13, GPIO, PALMAS_PU_PD_GPIO_CTRL4, 0x04, 0x0, -1, 0x04);
  366. PULL_UP_DN(gpio14, GPIO, PALMAS_PU_PD_GPIO_CTRL4, 0x30, 0x0, 0x20, 0x10);
  367. #define OD_INFO(_name, _rbase, _add, _mask, _ev, _dv) \
  368. static const struct palmas_pins_od_info od_##_name##_info = { \
  369. .od_reg_base = PALMAS_##_rbase##_BASE, \
  370. .od_reg_add = _add, \
  371. .od_mask = _mask, \
  372. .od_enable = _ev, \
  373. .od_disable = _dv, \
  374. }
  375. OD_INFO(gpio1, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL, 0x1, 0x1, 0x0);
  376. OD_INFO(gpio2, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL, 0x2, 0x2, 0x0);
  377. OD_INFO(gpio5, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL, 0x20, 0x20, 0x0);
  378. OD_INFO(gpio10, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL2, 0x04, 0x04, 0x0);
  379. OD_INFO(gpio13, GPIO, PALMAS_OD_OUTPUT_GPIO_CTRL2, 0x20, 0x20, 0x0);
  380. OD_INFO(int, PU_PD_OD, PALMAS_OD_OUTPUT_CTRL, 0x8, 0x8, 0x0);
  381. OD_INFO(pwm1, PU_PD_OD, PALMAS_OD_OUTPUT_CTRL, 0x20, 0x20, 0x0);
  382. OD_INFO(pwm2, PU_PD_OD, PALMAS_OD_OUTPUT_CTRL, 0x80, 0x80, 0x0);
  383. OD_INFO(vbus_det, PU_PD_OD, PALMAS_OD_OUTPUT_CTRL, 0x40, 0x40, 0x0);
  384. #define PIN_INFO(_name, _id, _pud_info, _od_info) \
  385. static const struct palmas_pin_info pin_##_name##_info = { \
  386. .mux_opt = PALMAS_PINMUX_##_id, \
  387. .pud_info = _pud_info, \
  388. .od_info = _od_info \
  389. }
  390. PIN_INFO(gpio0, GPIO, &pud_gpio0_info, NULL);
  391. PIN_INFO(gpio1, GPIO, &pud_gpio1_info, &od_gpio1_info);
  392. PIN_INFO(gpio2, GPIO, &pud_gpio2_info, &od_gpio2_info);
  393. PIN_INFO(gpio3, GPIO, &pud_gpio3_info, NULL);
  394. PIN_INFO(gpio4, GPIO, &pud_gpio4_info, NULL);
  395. PIN_INFO(gpio5, GPIO, &pud_gpio5_info, &od_gpio5_info);
  396. PIN_INFO(gpio6, GPIO, &pud_gpio6_info, NULL);
  397. PIN_INFO(gpio7, GPIO, &pud_gpio7_info, NULL);
  398. PIN_INFO(gpio8, GPIO, NULL, NULL);
  399. PIN_INFO(gpio9, GPIO, &pud_gpio9_info, NULL);
  400. PIN_INFO(gpio10, GPIO, &pud_gpio10_info, &od_gpio10_info);
  401. PIN_INFO(gpio11, GPIO, &pud_gpio11_info, NULL);
  402. PIN_INFO(gpio12, GPIO, NULL, NULL);
  403. PIN_INFO(gpio13, GPIO, &pud_gpio13_info, &od_gpio13_info);
  404. PIN_INFO(gpio14, GPIO, &pud_gpio14_info, NULL);
  405. PIN_INFO(gpio15, GPIO, NULL, NULL);
  406. PIN_INFO(id, ID, &pud_id_info, NULL);
  407. PIN_INFO(led1, LED, NULL, NULL);
  408. PIN_INFO(led2, LED, NULL, NULL);
  409. PIN_INFO(regen, REGEN, NULL, NULL);
  410. PIN_INFO(sysen1, SYSEN, NULL, NULL);
  411. PIN_INFO(sysen2, SYSEN, NULL, NULL);
  412. PIN_INFO(int, INT, NULL, &od_int_info);
  413. PIN_INFO(pwm1, PWM, NULL, &od_pwm1_info);
  414. PIN_INFO(pwm2, PWM, NULL, &od_pwm2_info);
  415. PIN_INFO(vacok, VACOK, &pud_vacok_info, NULL);
  416. PIN_INFO(chrg_det, CHRG_DET, &pud_chrg_det_info, NULL);
  417. PIN_INFO(pwrhold, PWRHOLD, &pud_pwrhold_info, NULL);
  418. PIN_INFO(msecure, MSECURE, &pud_msecure_info, NULL);
  419. PIN_INFO(nreswarm, NA, &pud_nreswarm_info, NULL);
  420. PIN_INFO(pwrdown, NA, &pud_pwrdown_info, NULL);
  421. PIN_INFO(gpadc_start, NA, &pud_gpadc_start_info, NULL);
  422. PIN_INFO(reset_in, NA, &pud_reset_in_info, NULL);
  423. PIN_INFO(nsleep, NA, &pud_nsleep_info, NULL);
  424. PIN_INFO(enable1, NA, &pud_enable1_info, NULL);
  425. PIN_INFO(enable2, NA, &pud_enable2_info, NULL);
  426. PIN_INFO(clk32kgaudio, CLK32KGAUDIO, NULL, NULL);
  427. PIN_INFO(usb_psel, USB_PSEL, NULL, NULL);
  428. PIN_INFO(vac, VAC, NULL, NULL);
  429. PIN_INFO(powergood, POWERGOOD, NULL, NULL);
  430. PIN_INFO(vbus_det, VBUS_DET, NULL, &od_vbus_det_info);
  431. PIN_INFO(sim1rsti, SIMRSTI, NULL, NULL);
  432. PIN_INFO(low_vbat, LOW_VBAT, NULL, NULL);
  433. PIN_INFO(rcm, RCM, NULL, NULL);
  434. PIN_INFO(sim2rsto, SIMRSTO, NULL, NULL);
  435. PIN_INFO(sim2rsti, SIMRSTI, NULL, NULL);
  436. PIN_INFO(wireless_chrg1, WIRELESS_CHRG1, NULL, NULL);
  437. #define PALMAS_PRIMARY_SECONDARY_NONE 0
  438. #define PALMAS_NONE_BASE 0
  439. #define PALMAS_PRIMARY_SECONDARY_INPUT3 PALMAS_PU_PD_INPUT_CTRL3
  440. #define PALMAS_PINGROUP(pg_name, pin_id, base, reg, _mask, _bshift, o0, o1, o2, o3) \
  441. { \
  442. .name = #pg_name, \
  443. .pins = {PALMAS_PIN_##pin_id}, \
  444. .npins = 1, \
  445. .mux_reg_base = PALMAS_##base##_BASE, \
  446. .mux_reg_add = PALMAS_PRIMARY_SECONDARY_##reg, \
  447. .mux_reg_mask = _mask, \
  448. .mux_bit_shift = _bshift, \
  449. .opt = { \
  450. o0, \
  451. o1, \
  452. o2, \
  453. o3, \
  454. }, \
  455. }
  456. static const struct palmas_pingroup tps65913_pingroups[] = {
  457. PALMAS_PINGROUP(gpio0, GPIO0_ID, PU_PD_OD, PAD1, 0x4, 0x2, &pin_gpio0_info, &pin_id_info, NULL, NULL),
  458. PALMAS_PINGROUP(gpio1, GPIO1_VBUS_LED1_PWM1, PU_PD_OD, PAD1, 0x18, 0x3, &pin_gpio1_info, &pin_vbus_det_info, &pin_led1_info, &pin_pwm1_info),
  459. PALMAS_PINGROUP(gpio2, GPIO2_REGEN_LED2_PWM2, PU_PD_OD, PAD1, 0x60, 0x5, &pin_gpio2_info, &pin_regen_info, &pin_led2_info, &pin_pwm2_info),
  460. PALMAS_PINGROUP(gpio3, GPIO3_CHRG_DET, PU_PD_OD, PAD1, 0x80, 0x7, &pin_gpio3_info, &pin_chrg_det_info, NULL, NULL),
  461. PALMAS_PINGROUP(gpio4, GPIO4_SYSEN1, PU_PD_OD, PAD1, 0x01, 0x0, &pin_gpio4_info, &pin_sysen1_info, NULL, NULL),
  462. PALMAS_PINGROUP(gpio5, GPIO5_CLK32KGAUDIO_USB_PSEL, PU_PD_OD, PAD2, 0x6, 0x1, &pin_gpio5_info, &pin_clk32kgaudio_info, &pin_usb_psel_info, NULL),
  463. PALMAS_PINGROUP(gpio6, GPIO6_SYSEN2, PU_PD_OD, PAD2, 0x08, 0x3, &pin_gpio6_info, &pin_sysen2_info, NULL, NULL),
  464. PALMAS_PINGROUP(gpio7, GPIO7_MSECURE_PWRHOLD, PU_PD_OD, PAD2, 0x30, 0x4, &pin_gpio7_info, &pin_msecure_info, &pin_pwrhold_info, NULL),
  465. PALMAS_PINGROUP(vac, VAC, PU_PD_OD, PAD1, 0x02, 0x1, &pin_vac_info, &pin_vacok_info, NULL, NULL),
  466. PALMAS_PINGROUP(powergood, POWERGOOD_USB_PSEL, PU_PD_OD, PAD1, 0x01, 0x0, &pin_powergood_info, &pin_usb_psel_info, NULL, NULL),
  467. PALMAS_PINGROUP(nreswarm, NRESWARM, NONE, NONE, 0x0, 0x0, &pin_nreswarm_info, NULL, NULL, NULL),
  468. PALMAS_PINGROUP(pwrdown, PWRDOWN, NONE, NONE, 0x0, 0x0, &pin_pwrdown_info, NULL, NULL, NULL),
  469. PALMAS_PINGROUP(gpadc_start, GPADC_START, NONE, NONE, 0x0, 0x0, &pin_gpadc_start_info, NULL, NULL, NULL),
  470. PALMAS_PINGROUP(reset_in, RESET_IN, NONE, NONE, 0x0, 0x0, &pin_reset_in_info, NULL, NULL, NULL),
  471. PALMAS_PINGROUP(nsleep, NSLEEP, NONE, NONE, 0x0, 0x0, &pin_nsleep_info, NULL, NULL, NULL),
  472. PALMAS_PINGROUP(enable1, ENABLE1, NONE, NONE, 0x0, 0x0, &pin_enable1_info, NULL, NULL, NULL),
  473. PALMAS_PINGROUP(enable2, ENABLE2, NONE, NONE, 0x0, 0x0, &pin_enable2_info, NULL, NULL, NULL),
  474. PALMAS_PINGROUP(int, INT, NONE, NONE, 0x0, 0x0, &pin_int_info, NULL, NULL, NULL),
  475. };
  476. static const struct palmas_pingroup tps80036_pingroups[] = {
  477. PALMAS_PINGROUP(gpio0, GPIO0_ID, PU_PD_OD, PAD1, 0x4, 0x2, &pin_gpio0_info, &pin_id_info, NULL, NULL),
  478. PALMAS_PINGROUP(gpio1, GPIO1_VBUS_LED1_PWM1, PU_PD_OD, PAD1, 0x18, 0x3, &pin_gpio1_info, &pin_vbus_det_info, &pin_led1_info, &pin_pwm1_info),
  479. PALMAS_PINGROUP(gpio2, GPIO2_REGEN_LED2_PWM2, PU_PD_OD, PAD1, 0x60, 0x5, &pin_gpio2_info, &pin_regen_info, &pin_led2_info, &pin_pwm2_info),
  480. PALMAS_PINGROUP(gpio3, GPIO3_CHRG_DET, PU_PD_OD, PAD1, 0x80, 0x7, &pin_gpio3_info, &pin_chrg_det_info, NULL, NULL),
  481. PALMAS_PINGROUP(gpio4, GPIO4_SYSEN1, PU_PD_OD, PAD1, 0x01, 0x0, &pin_gpio4_info, &pin_sysen1_info, NULL, NULL),
  482. PALMAS_PINGROUP(gpio5, GPIO5_CLK32KGAUDIO_USB_PSEL, PU_PD_OD, PAD2, 0x6, 0x1, &pin_gpio5_info, &pin_clk32kgaudio_info, &pin_usb_psel_info, NULL),
  483. PALMAS_PINGROUP(gpio6, GPIO6_SYSEN2, PU_PD_OD, PAD2, 0x08, 0x3, &pin_gpio6_info, &pin_sysen2_info, NULL, NULL),
  484. PALMAS_PINGROUP(gpio7, GPIO7_MSECURE_PWRHOLD, PU_PD_OD, PAD2, 0x30, 0x4, &pin_gpio7_info, &pin_msecure_info, &pin_pwrhold_info, NULL),
  485. PALMAS_PINGROUP(gpio8, GPIO8_SIM1RSTI, PU_PD_OD, PAD4, 0x01, 0x0, &pin_gpio8_info, &pin_sim1rsti_info, NULL, NULL),
  486. PALMAS_PINGROUP(gpio9, GPIO9_LOW_VBAT, PU_PD_OD, PAD4, 0x02, 0x1, &pin_gpio9_info, &pin_low_vbat_info, NULL, NULL),
  487. PALMAS_PINGROUP(gpio10, GPIO10_WIRELESS_CHRG1, PU_PD_OD, PAD4, 0x04, 0x2, &pin_gpio10_info, &pin_wireless_chrg1_info, NULL, NULL),
  488. PALMAS_PINGROUP(gpio11, GPIO11_RCM, PU_PD_OD, PAD4, 0x08, 0x3, &pin_gpio11_info, &pin_rcm_info, NULL, NULL),
  489. PALMAS_PINGROUP(gpio12, GPIO12_SIM2RSTO, PU_PD_OD, PAD4, 0x10, 0x4, &pin_gpio12_info, &pin_sim2rsto_info, NULL, NULL),
  490. PALMAS_PINGROUP(gpio13, GPIO13, NONE, NONE, 0x00, 0x0, &pin_gpio13_info, NULL, NULL, NULL),
  491. PALMAS_PINGROUP(gpio14, GPIO14, NONE, NONE, 0x00, 0x0, &pin_gpio14_info, NULL, NULL, NULL),
  492. PALMAS_PINGROUP(gpio15, GPIO15_SIM2RSTI, PU_PD_OD, PAD4, 0x80, 0x7, &pin_gpio15_info, &pin_sim2rsti_info, NULL, NULL),
  493. PALMAS_PINGROUP(vac, VAC, PU_PD_OD, PAD1, 0x02, 0x1, &pin_vac_info, &pin_vacok_info, NULL, NULL),
  494. PALMAS_PINGROUP(powergood, POWERGOOD_USB_PSEL, PU_PD_OD, PAD1, 0x01, 0x0, &pin_powergood_info, &pin_usb_psel_info, NULL, NULL),
  495. PALMAS_PINGROUP(nreswarm, NRESWARM, NONE, NONE, 0x0, 0x0, &pin_nreswarm_info, NULL, NULL, NULL),
  496. PALMAS_PINGROUP(pwrdown, PWRDOWN, NONE, NONE, 0x0, 0x0, &pin_pwrdown_info, NULL, NULL, NULL),
  497. PALMAS_PINGROUP(gpadc_start, GPADC_START, NONE, NONE, 0x0, 0x0, &pin_gpadc_start_info, NULL, NULL, NULL),
  498. PALMAS_PINGROUP(reset_in, RESET_IN, NONE, NONE, 0x0, 0x0, &pin_reset_in_info, NULL, NULL, NULL),
  499. PALMAS_PINGROUP(nsleep, NSLEEP, NONE, NONE, 0x0, 0x0, &pin_nsleep_info, NULL, NULL, NULL),
  500. PALMAS_PINGROUP(enable1, ENABLE1, NONE, NONE, 0x0, 0x0, &pin_enable1_info, NULL, NULL, NULL),
  501. PALMAS_PINGROUP(enable2, ENABLE2, NONE, NONE, 0x0, 0x0, &pin_enable2_info, NULL, NULL, NULL),
  502. PALMAS_PINGROUP(int, INT, NONE, NONE, 0x0, 0x0, &pin_int_info, NULL, NULL, NULL),
  503. };
  504. static int palmas_pinctrl_get_pin_mux(struct palmas_pctrl_chip_info *pci)
  505. {
  506. const struct palmas_pingroup *g;
  507. unsigned int val;
  508. int ret;
  509. int i;
  510. for (i = 0; i < pci->num_pin_groups; ++i) {
  511. g = &pci->pin_groups[i];
  512. if (g->mux_reg_base == PALMAS_NONE_BASE) {
  513. pci->pins_current_opt[i] = 0;
  514. continue;
  515. }
  516. ret = palmas_read(pci->palmas, g->mux_reg_base,
  517. g->mux_reg_add, &val);
  518. if (ret < 0) {
  519. dev_err(pci->dev, "mux_reg 0x%02x read failed: %d\n",
  520. g->mux_reg_add, ret);
  521. return ret;
  522. }
  523. val &= g->mux_reg_mask;
  524. pci->pins_current_opt[i] = val >> g->mux_bit_shift;
  525. }
  526. return 0;
  527. }
  528. static int palmas_pinctrl_set_dvfs1(struct palmas_pctrl_chip_info *pci,
  529. bool enable)
  530. {
  531. int ret;
  532. int val;
  533. val = enable ? PALMAS_PRIMARY_SECONDARY_PAD3_DVFS1 : 0;
  534. ret = palmas_update_bits(pci->palmas, PALMAS_PU_PD_OD_BASE,
  535. PALMAS_PRIMARY_SECONDARY_PAD3,
  536. PALMAS_PRIMARY_SECONDARY_PAD3_DVFS1, val);
  537. if (ret < 0)
  538. dev_err(pci->dev, "SECONDARY_PAD3 update failed %d\n", ret);
  539. return ret;
  540. }
  541. static int palmas_pinctrl_set_dvfs2(struct palmas_pctrl_chip_info *pci,
  542. bool enable)
  543. {
  544. int ret;
  545. int val;
  546. val = enable ? PALMAS_PRIMARY_SECONDARY_PAD3_DVFS2 : 0;
  547. ret = palmas_update_bits(pci->palmas, PALMAS_PU_PD_OD_BASE,
  548. PALMAS_PRIMARY_SECONDARY_PAD3,
  549. PALMAS_PRIMARY_SECONDARY_PAD3_DVFS2, val);
  550. if (ret < 0)
  551. dev_err(pci->dev, "SECONDARY_PAD3 update failed %d\n", ret);
  552. return ret;
  553. }
  554. static int palmas_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
  555. {
  556. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  557. return pci->num_pin_groups;
  558. }
  559. static const char *palmas_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
  560. unsigned group)
  561. {
  562. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  563. return pci->pin_groups[group].name;
  564. }
  565. static int palmas_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
  566. unsigned group, const unsigned **pins, unsigned *num_pins)
  567. {
  568. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  569. *pins = pci->pin_groups[group].pins;
  570. *num_pins = pci->pin_groups[group].npins;
  571. return 0;
  572. }
  573. static const struct pinctrl_ops palmas_pinctrl_ops = {
  574. .get_groups_count = palmas_pinctrl_get_groups_count,
  575. .get_group_name = palmas_pinctrl_get_group_name,
  576. .get_group_pins = palmas_pinctrl_get_group_pins,
  577. .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
  578. .dt_free_map = pinctrl_utils_free_map,
  579. };
  580. static int palmas_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
  581. {
  582. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  583. return pci->num_functions;
  584. }
  585. static const char *palmas_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
  586. unsigned function)
  587. {
  588. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  589. return pci->functions[function].name;
  590. }
  591. static int palmas_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
  592. unsigned function, const char * const **groups,
  593. unsigned * const num_groups)
  594. {
  595. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  596. *groups = pci->functions[function].groups;
  597. *num_groups = pci->functions[function].ngroups;
  598. return 0;
  599. }
  600. static int palmas_pinctrl_set_mux(struct pinctrl_dev *pctldev,
  601. unsigned function,
  602. unsigned group)
  603. {
  604. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  605. const struct palmas_pingroup *g;
  606. int i;
  607. int ret;
  608. g = &pci->pin_groups[group];
  609. /* If direct option is provided here */
  610. if (function <= PALMAS_PINMUX_OPTION3) {
  611. if (!g->opt[function]) {
  612. dev_err(pci->dev, "Pin %s does not support option %d\n",
  613. g->name, function);
  614. return -EINVAL;
  615. }
  616. i = function;
  617. } else {
  618. for (i = 0; i < ARRAY_SIZE(g->opt); i++) {
  619. if (!g->opt[i])
  620. continue;
  621. if (g->opt[i]->mux_opt == function)
  622. break;
  623. }
  624. if (WARN_ON(i == ARRAY_SIZE(g->opt))) {
  625. dev_err(pci->dev, "Pin %s does not support option %d\n",
  626. g->name, function);
  627. return -EINVAL;
  628. }
  629. }
  630. if (g->mux_reg_base == PALMAS_NONE_BASE) {
  631. if (WARN_ON(i != 0))
  632. return -EINVAL;
  633. return 0;
  634. }
  635. dev_dbg(pci->dev, "%s(): Base0x%02x:0x%02x:0x%02x:0x%02x\n",
  636. __func__, g->mux_reg_base, g->mux_reg_add,
  637. g->mux_reg_mask, i << g->mux_bit_shift);
  638. ret = palmas_update_bits(pci->palmas, g->mux_reg_base, g->mux_reg_add,
  639. g->mux_reg_mask, i << g->mux_bit_shift);
  640. if (ret < 0) {
  641. dev_err(pci->dev, "Reg 0x%02x update failed: %d\n",
  642. g->mux_reg_add, ret);
  643. return ret;
  644. }
  645. pci->pins_current_opt[group] = i;
  646. return 0;
  647. }
  648. static const struct pinmux_ops palmas_pinmux_ops = {
  649. .get_functions_count = palmas_pinctrl_get_funcs_count,
  650. .get_function_name = palmas_pinctrl_get_func_name,
  651. .get_function_groups = palmas_pinctrl_get_func_groups,
  652. .set_mux = palmas_pinctrl_set_mux,
  653. };
  654. static int palmas_pinconf_get(struct pinctrl_dev *pctldev,
  655. unsigned pin, unsigned long *config)
  656. {
  657. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  658. enum pin_config_param param = pinconf_to_config_param(*config);
  659. const struct palmas_pingroup *g;
  660. const struct palmas_pin_info *opt;
  661. unsigned int val;
  662. int ret;
  663. int base, add;
  664. int rval;
  665. int arg;
  666. int group_nr;
  667. for (group_nr = 0; group_nr < pci->num_pin_groups; ++group_nr) {
  668. if (pci->pin_groups[group_nr].pins[0] == pin)
  669. break;
  670. }
  671. if (group_nr == pci->num_pin_groups) {
  672. dev_err(pci->dev,
  673. "Pinconf is not supported for pin-id %d\n", pin);
  674. return -ENOTSUPP;
  675. }
  676. g = &pci->pin_groups[group_nr];
  677. opt = g->opt[pci->pins_current_opt[group_nr]];
  678. if (!opt) {
  679. dev_err(pci->dev,
  680. "Pinconf is not supported for pin %s\n", g->name);
  681. return -ENOTSUPP;
  682. }
  683. switch (param) {
  684. case PIN_CONFIG_BIAS_DISABLE:
  685. case PIN_CONFIG_BIAS_PULL_UP:
  686. case PIN_CONFIG_BIAS_PULL_DOWN:
  687. if (!opt->pud_info) {
  688. dev_err(pci->dev,
  689. "PULL control not supported for pin %s\n",
  690. g->name);
  691. return -ENOTSUPP;
  692. }
  693. base = opt->pud_info->pullup_dn_reg_base;
  694. add = opt->pud_info->pullup_dn_reg_add;
  695. ret = palmas_read(pci->palmas, base, add, &val);
  696. if (ret < 0) {
  697. dev_err(pci->dev, "Reg 0x%02x read failed: %d\n",
  698. add, ret);
  699. return ret;
  700. }
  701. rval = val & opt->pud_info->pullup_dn_mask;
  702. arg = 0;
  703. if ((opt->pud_info->normal_val >= 0) &&
  704. (opt->pud_info->normal_val == rval) &&
  705. (param == PIN_CONFIG_BIAS_DISABLE))
  706. arg = 1;
  707. else if ((opt->pud_info->pull_up_val >= 0) &&
  708. (opt->pud_info->pull_up_val == rval) &&
  709. (param == PIN_CONFIG_BIAS_PULL_UP))
  710. arg = 1;
  711. else if ((opt->pud_info->pull_dn_val >= 0) &&
  712. (opt->pud_info->pull_dn_val == rval) &&
  713. (param == PIN_CONFIG_BIAS_PULL_DOWN))
  714. arg = 1;
  715. break;
  716. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  717. if (!opt->od_info) {
  718. dev_err(pci->dev,
  719. "OD control not supported for pin %s\n",
  720. g->name);
  721. return -ENOTSUPP;
  722. }
  723. base = opt->od_info->od_reg_base;
  724. add = opt->od_info->od_reg_add;
  725. ret = palmas_read(pci->palmas, base, add, &val);
  726. if (ret < 0) {
  727. dev_err(pci->dev, "Reg 0x%02x read failed: %d\n",
  728. add, ret);
  729. return ret;
  730. }
  731. rval = val & opt->od_info->od_mask;
  732. arg = -1;
  733. if ((opt->od_info->od_disable >= 0) &&
  734. (opt->od_info->od_disable == rval))
  735. arg = 0;
  736. else if ((opt->od_info->od_enable >= 0) &&
  737. (opt->od_info->od_enable == rval))
  738. arg = 1;
  739. if (arg < 0) {
  740. dev_err(pci->dev,
  741. "OD control not supported for pin %s\n",
  742. g->name);
  743. return -ENOTSUPP;
  744. }
  745. break;
  746. default:
  747. dev_err(pci->dev, "Properties not supported\n");
  748. return -ENOTSUPP;
  749. }
  750. *config = pinconf_to_config_packed(param, (u16)arg);
  751. return 0;
  752. }
  753. static int palmas_pinconf_set(struct pinctrl_dev *pctldev,
  754. unsigned pin, unsigned long *configs,
  755. unsigned num_configs)
  756. {
  757. struct palmas_pctrl_chip_info *pci = pinctrl_dev_get_drvdata(pctldev);
  758. enum pin_config_param param;
  759. u32 param_val;
  760. const struct palmas_pingroup *g;
  761. const struct palmas_pin_info *opt;
  762. int ret;
  763. int base, add, mask;
  764. int rval;
  765. int group_nr;
  766. int i;
  767. for (group_nr = 0; group_nr < pci->num_pin_groups; ++group_nr) {
  768. if (pci->pin_groups[group_nr].pins[0] == pin)
  769. break;
  770. }
  771. if (group_nr == pci->num_pin_groups) {
  772. dev_err(pci->dev,
  773. "Pinconf is not supported for pin-id %d\n", pin);
  774. return -ENOTSUPP;
  775. }
  776. g = &pci->pin_groups[group_nr];
  777. opt = g->opt[pci->pins_current_opt[group_nr]];
  778. if (!opt) {
  779. dev_err(pci->dev,
  780. "Pinconf is not supported for pin %s\n", g->name);
  781. return -ENOTSUPP;
  782. }
  783. for (i = 0; i < num_configs; i++) {
  784. param = pinconf_to_config_param(configs[i]);
  785. param_val = pinconf_to_config_argument(configs[i]);
  786. switch (param) {
  787. case PIN_CONFIG_BIAS_DISABLE:
  788. case PIN_CONFIG_BIAS_PULL_UP:
  789. case PIN_CONFIG_BIAS_PULL_DOWN:
  790. if (!opt->pud_info) {
  791. dev_err(pci->dev,
  792. "PULL control not supported for pin %s\n",
  793. g->name);
  794. return -ENOTSUPP;
  795. }
  796. base = opt->pud_info->pullup_dn_reg_base;
  797. add = opt->pud_info->pullup_dn_reg_add;
  798. mask = opt->pud_info->pullup_dn_mask;
  799. if (param == PIN_CONFIG_BIAS_DISABLE)
  800. rval = opt->pud_info->normal_val;
  801. else if (param == PIN_CONFIG_BIAS_PULL_UP)
  802. rval = opt->pud_info->pull_up_val;
  803. else
  804. rval = opt->pud_info->pull_dn_val;
  805. if (rval < 0) {
  806. dev_err(pci->dev,
  807. "PULL control not supported for pin %s\n",
  808. g->name);
  809. return -ENOTSUPP;
  810. }
  811. break;
  812. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  813. if (!opt->od_info) {
  814. dev_err(pci->dev,
  815. "OD control not supported for pin %s\n",
  816. g->name);
  817. return -ENOTSUPP;
  818. }
  819. base = opt->od_info->od_reg_base;
  820. add = opt->od_info->od_reg_add;
  821. mask = opt->od_info->od_mask;
  822. if (param_val == 0)
  823. rval = opt->od_info->od_disable;
  824. else
  825. rval = opt->od_info->od_enable;
  826. if (rval < 0) {
  827. dev_err(pci->dev,
  828. "OD control not supported for pin %s\n",
  829. g->name);
  830. return -ENOTSUPP;
  831. }
  832. break;
  833. default:
  834. dev_err(pci->dev, "Properties not supported\n");
  835. return -ENOTSUPP;
  836. }
  837. dev_dbg(pci->dev, "%s(): Add0x%02x:0x%02x:0x%02x:0x%02x\n",
  838. __func__, base, add, mask, rval);
  839. ret = palmas_update_bits(pci->palmas, base, add, mask, rval);
  840. if (ret < 0) {
  841. dev_err(pci->dev, "Reg 0x%02x update failed: %d\n",
  842. add, ret);
  843. return ret;
  844. }
  845. } /* for each config */
  846. return 0;
  847. }
  848. static const struct pinconf_ops palmas_pinconf_ops = {
  849. .pin_config_get = palmas_pinconf_get,
  850. .pin_config_set = palmas_pinconf_set,
  851. };
  852. static struct pinctrl_desc palmas_pinctrl_desc = {
  853. .pctlops = &palmas_pinctrl_ops,
  854. .pmxops = &palmas_pinmux_ops,
  855. .confops = &palmas_pinconf_ops,
  856. .owner = THIS_MODULE,
  857. };
  858. struct palmas_pinctrl_data {
  859. const struct palmas_pingroup *pin_groups;
  860. int num_pin_groups;
  861. };
  862. static struct palmas_pinctrl_data tps65913_pinctrl_data = {
  863. .pin_groups = tps65913_pingroups,
  864. .num_pin_groups = ARRAY_SIZE(tps65913_pingroups),
  865. };
  866. static struct palmas_pinctrl_data tps80036_pinctrl_data = {
  867. .pin_groups = tps80036_pingroups,
  868. .num_pin_groups = ARRAY_SIZE(tps80036_pingroups),
  869. };
  870. static const struct of_device_id palmas_pinctrl_of_match[] = {
  871. { .compatible = "ti,palmas-pinctrl", .data = &tps65913_pinctrl_data},
  872. { .compatible = "ti,tps65913-pinctrl", .data = &tps65913_pinctrl_data},
  873. { .compatible = "ti,tps80036-pinctrl", .data = &tps80036_pinctrl_data},
  874. { },
  875. };
  876. MODULE_DEVICE_TABLE(of, palmas_pinctrl_of_match);
  877. static int palmas_pinctrl_probe(struct platform_device *pdev)
  878. {
  879. struct palmas_pctrl_chip_info *pci;
  880. const struct palmas_pinctrl_data *pinctrl_data = &tps65913_pinctrl_data;
  881. int ret;
  882. bool enable_dvfs1 = false;
  883. bool enable_dvfs2 = false;
  884. if (pdev->dev.of_node) {
  885. pinctrl_data = of_device_get_match_data(&pdev->dev);
  886. enable_dvfs1 = of_property_read_bool(pdev->dev.of_node,
  887. "ti,palmas-enable-dvfs1");
  888. enable_dvfs2 = of_property_read_bool(pdev->dev.of_node,
  889. "ti,palmas-enable-dvfs2");
  890. }
  891. pci = devm_kzalloc(&pdev->dev, sizeof(*pci), GFP_KERNEL);
  892. if (!pci)
  893. return -ENOMEM;
  894. pci->dev = &pdev->dev;
  895. pci->palmas = dev_get_drvdata(pdev->dev.parent);
  896. pci->pins = palmas_pins_desc;
  897. pci->num_pins = ARRAY_SIZE(palmas_pins_desc);
  898. pci->functions = palmas_pin_function;
  899. pci->num_functions = ARRAY_SIZE(palmas_pin_function);
  900. pci->pin_groups = pinctrl_data->pin_groups;
  901. pci->num_pin_groups = pinctrl_data->num_pin_groups;
  902. platform_set_drvdata(pdev, pci);
  903. palmas_pinctrl_set_dvfs1(pci, enable_dvfs1);
  904. palmas_pinctrl_set_dvfs2(pci, enable_dvfs2);
  905. ret = palmas_pinctrl_get_pin_mux(pci);
  906. if (ret < 0) {
  907. dev_err(&pdev->dev,
  908. "Reading pinctrol option register failed: %d\n", ret);
  909. return ret;
  910. }
  911. palmas_pinctrl_desc.name = dev_name(&pdev->dev);
  912. palmas_pinctrl_desc.pins = palmas_pins_desc;
  913. palmas_pinctrl_desc.npins = ARRAY_SIZE(palmas_pins_desc);
  914. pci->pctl = devm_pinctrl_register(&pdev->dev, &palmas_pinctrl_desc,
  915. pci);
  916. if (IS_ERR(pci->pctl)) {
  917. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  918. return PTR_ERR(pci->pctl);
  919. }
  920. return 0;
  921. }
  922. static struct platform_driver palmas_pinctrl_driver = {
  923. .driver = {
  924. .name = "palmas-pinctrl",
  925. .of_match_table = palmas_pinctrl_of_match,
  926. },
  927. .probe = palmas_pinctrl_probe,
  928. };
  929. module_platform_driver(palmas_pinctrl_driver);
  930. MODULE_DESCRIPTION("Palmas pin control driver");
  931. MODULE_AUTHOR("Laxman Dewangan<[email protected]>");
  932. MODULE_ALIAS("platform:palmas-pinctrl");
  933. MODULE_LICENSE("GPL v2");