pinctrl-mtk-common-v2.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2018 MediaTek Inc.
  4. *
  5. * Author: Sean Wang <[email protected]>
  6. *
  7. */
  8. #include <dt-bindings/pinctrl/mt65xx.h>
  9. #include <linux/device.h>
  10. #include <linux/err.h>
  11. #include <linux/gpio/driver.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/io.h>
  14. #include <linux/module.h>
  15. #include <linux/of_irq.h>
  16. #include "mtk-eint.h"
  17. #include "pinctrl-mtk-common-v2.h"
  18. /**
  19. * struct mtk_drive_desc - the structure that holds the information
  20. * of the driving current
  21. * @min: the minimum current of this group
  22. * @max: the maximum current of this group
  23. * @step: the step current of this group
  24. * @scal: the weight factor
  25. *
  26. * formula: output = ((input) / step - 1) * scal
  27. */
  28. struct mtk_drive_desc {
  29. u8 min;
  30. u8 max;
  31. u8 step;
  32. u8 scal;
  33. };
  34. /* The groups of drive strength */
  35. static const struct mtk_drive_desc mtk_drive[] = {
  36. [DRV_GRP0] = { 4, 16, 4, 1 },
  37. [DRV_GRP1] = { 4, 16, 4, 2 },
  38. [DRV_GRP2] = { 2, 8, 2, 1 },
  39. [DRV_GRP3] = { 2, 8, 2, 2 },
  40. [DRV_GRP4] = { 2, 16, 2, 1 },
  41. };
  42. static void mtk_w32(struct mtk_pinctrl *pctl, u8 i, u32 reg, u32 val)
  43. {
  44. writel_relaxed(val, pctl->base[i] + reg);
  45. }
  46. static u32 mtk_r32(struct mtk_pinctrl *pctl, u8 i, u32 reg)
  47. {
  48. return readl_relaxed(pctl->base[i] + reg);
  49. }
  50. void mtk_rmw(struct mtk_pinctrl *pctl, u8 i, u32 reg, u32 mask, u32 set)
  51. {
  52. u32 val;
  53. unsigned long flags;
  54. spin_lock_irqsave(&pctl->lock, flags);
  55. val = mtk_r32(pctl, i, reg);
  56. val &= ~mask;
  57. val |= set;
  58. mtk_w32(pctl, i, reg, val);
  59. spin_unlock_irqrestore(&pctl->lock, flags);
  60. }
  61. static int mtk_hw_pin_field_lookup(struct mtk_pinctrl *hw,
  62. const struct mtk_pin_desc *desc,
  63. int field, struct mtk_pin_field *pfd)
  64. {
  65. const struct mtk_pin_field_calc *c;
  66. const struct mtk_pin_reg_calc *rc;
  67. int start = 0, end, check;
  68. bool found = false;
  69. u32 bits;
  70. if (hw->soc->reg_cal && hw->soc->reg_cal[field].range) {
  71. rc = &hw->soc->reg_cal[field];
  72. } else {
  73. dev_dbg(hw->dev,
  74. "Not support field %d for this soc\n", field);
  75. return -ENOTSUPP;
  76. }
  77. end = rc->nranges - 1;
  78. while (start <= end) {
  79. check = (start + end) >> 1;
  80. if (desc->number >= rc->range[check].s_pin
  81. && desc->number <= rc->range[check].e_pin) {
  82. found = true;
  83. break;
  84. } else if (start == end)
  85. break;
  86. else if (desc->number < rc->range[check].s_pin)
  87. end = check - 1;
  88. else
  89. start = check + 1;
  90. }
  91. if (!found) {
  92. dev_dbg(hw->dev, "Not support field %d for pin = %d (%s)\n",
  93. field, desc->number, desc->name);
  94. return -ENOTSUPP;
  95. }
  96. c = rc->range + check;
  97. if (c->i_base > hw->nbase - 1) {
  98. dev_err(hw->dev,
  99. "Invalid base for field %d for pin = %d (%s)\n",
  100. field, desc->number, desc->name);
  101. return -EINVAL;
  102. }
  103. /* Calculated bits as the overall offset the pin is located at,
  104. * if c->fixed is held, that determines the all the pins in the
  105. * range use the same field with the s_pin.
  106. */
  107. bits = c->fixed ? c->s_bit : c->s_bit +
  108. (desc->number - c->s_pin) * (c->x_bits);
  109. /* Fill pfd from bits. For example 32-bit register applied is assumed
  110. * when c->sz_reg is equal to 32.
  111. */
  112. pfd->index = c->i_base;
  113. pfd->offset = c->s_addr + c->x_addrs * (bits / c->sz_reg);
  114. pfd->bitpos = bits % c->sz_reg;
  115. pfd->mask = (1 << c->x_bits) - 1;
  116. /* pfd->next is used for indicating that bit wrapping-around happens
  117. * which requires the manipulation for bit 0 starting in the next
  118. * register to form the complete field read/write.
  119. */
  120. pfd->next = pfd->bitpos + c->x_bits > c->sz_reg ? c->x_addrs : 0;
  121. return 0;
  122. }
  123. static int mtk_hw_pin_field_get(struct mtk_pinctrl *hw,
  124. const struct mtk_pin_desc *desc,
  125. int field, struct mtk_pin_field *pfd)
  126. {
  127. if (field < 0 || field >= PINCTRL_PIN_REG_MAX) {
  128. dev_err(hw->dev, "Invalid Field %d\n", field);
  129. return -EINVAL;
  130. }
  131. return mtk_hw_pin_field_lookup(hw, desc, field, pfd);
  132. }
  133. static void mtk_hw_bits_part(struct mtk_pin_field *pf, int *h, int *l)
  134. {
  135. *l = 32 - pf->bitpos;
  136. *h = get_count_order(pf->mask) - *l;
  137. }
  138. static void mtk_hw_write_cross_field(struct mtk_pinctrl *hw,
  139. struct mtk_pin_field *pf, int value)
  140. {
  141. int nbits_l, nbits_h;
  142. mtk_hw_bits_part(pf, &nbits_h, &nbits_l);
  143. mtk_rmw(hw, pf->index, pf->offset, pf->mask << pf->bitpos,
  144. (value & pf->mask) << pf->bitpos);
  145. mtk_rmw(hw, pf->index, pf->offset + pf->next, BIT(nbits_h) - 1,
  146. (value & pf->mask) >> nbits_l);
  147. }
  148. static void mtk_hw_read_cross_field(struct mtk_pinctrl *hw,
  149. struct mtk_pin_field *pf, int *value)
  150. {
  151. int nbits_l, nbits_h, h, l;
  152. mtk_hw_bits_part(pf, &nbits_h, &nbits_l);
  153. l = (mtk_r32(hw, pf->index, pf->offset)
  154. >> pf->bitpos) & (BIT(nbits_l) - 1);
  155. h = (mtk_r32(hw, pf->index, pf->offset + pf->next))
  156. & (BIT(nbits_h) - 1);
  157. *value = (h << nbits_l) | l;
  158. }
  159. int mtk_hw_set_value(struct mtk_pinctrl *hw, const struct mtk_pin_desc *desc,
  160. int field, int value)
  161. {
  162. struct mtk_pin_field pf;
  163. int err;
  164. err = mtk_hw_pin_field_get(hw, desc, field, &pf);
  165. if (err)
  166. return err;
  167. if (value < 0 || value > pf.mask)
  168. return -EINVAL;
  169. if (!pf.next)
  170. mtk_rmw(hw, pf.index, pf.offset, pf.mask << pf.bitpos,
  171. (value & pf.mask) << pf.bitpos);
  172. else
  173. mtk_hw_write_cross_field(hw, &pf, value);
  174. return 0;
  175. }
  176. EXPORT_SYMBOL_GPL(mtk_hw_set_value);
  177. int mtk_hw_get_value(struct mtk_pinctrl *hw, const struct mtk_pin_desc *desc,
  178. int field, int *value)
  179. {
  180. struct mtk_pin_field pf;
  181. int err;
  182. err = mtk_hw_pin_field_get(hw, desc, field, &pf);
  183. if (err)
  184. return err;
  185. if (!pf.next)
  186. *value = (mtk_r32(hw, pf.index, pf.offset)
  187. >> pf.bitpos) & pf.mask;
  188. else
  189. mtk_hw_read_cross_field(hw, &pf, value);
  190. return 0;
  191. }
  192. EXPORT_SYMBOL_GPL(mtk_hw_get_value);
  193. static int mtk_xt_find_eint_num(struct mtk_pinctrl *hw, unsigned long eint_n)
  194. {
  195. const struct mtk_pin_desc *desc;
  196. int i = 0;
  197. desc = (const struct mtk_pin_desc *)hw->soc->pins;
  198. while (i < hw->soc->npins) {
  199. if (desc[i].eint.eint_n == eint_n)
  200. return desc[i].number;
  201. i++;
  202. }
  203. return EINT_NA;
  204. }
  205. /*
  206. * Virtual GPIO only used inside SOC and not being exported to outside SOC.
  207. * Some modules use virtual GPIO as eint (e.g. pmif or usb).
  208. * In MTK platform, external interrupt (EINT) and GPIO is 1-1 mapping
  209. * and we can set GPIO as eint.
  210. * But some modules use specific eint which doesn't have real GPIO pin.
  211. * So we use virtual GPIO to map it.
  212. */
  213. bool mtk_is_virt_gpio(struct mtk_pinctrl *hw, unsigned int gpio_n)
  214. {
  215. const struct mtk_pin_desc *desc;
  216. bool virt_gpio = false;
  217. desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio_n];
  218. /* if the GPIO is not supported for eint mode */
  219. if (desc->eint.eint_m == NO_EINT_SUPPORT)
  220. return virt_gpio;
  221. if (desc->funcs && !desc->funcs[desc->eint.eint_m].name)
  222. virt_gpio = true;
  223. return virt_gpio;
  224. }
  225. EXPORT_SYMBOL_GPL(mtk_is_virt_gpio);
  226. static int mtk_xt_get_gpio_n(void *data, unsigned long eint_n,
  227. unsigned int *gpio_n,
  228. struct gpio_chip **gpio_chip)
  229. {
  230. struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
  231. const struct mtk_pin_desc *desc;
  232. desc = (const struct mtk_pin_desc *)hw->soc->pins;
  233. *gpio_chip = &hw->chip;
  234. /*
  235. * Be greedy to guess first gpio_n is equal to eint_n.
  236. * Only eint virtual eint number is greater than gpio number.
  237. */
  238. if (hw->soc->npins > eint_n &&
  239. desc[eint_n].eint.eint_n == eint_n)
  240. *gpio_n = eint_n;
  241. else
  242. *gpio_n = mtk_xt_find_eint_num(hw, eint_n);
  243. return *gpio_n == EINT_NA ? -EINVAL : 0;
  244. }
  245. static int mtk_xt_get_gpio_state(void *data, unsigned long eint_n)
  246. {
  247. struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
  248. const struct mtk_pin_desc *desc;
  249. struct gpio_chip *gpio_chip;
  250. unsigned int gpio_n;
  251. int value, err;
  252. err = mtk_xt_get_gpio_n(hw, eint_n, &gpio_n, &gpio_chip);
  253. if (err)
  254. return err;
  255. desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio_n];
  256. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DI, &value);
  257. if (err)
  258. return err;
  259. return !!value;
  260. }
  261. static int mtk_xt_set_gpio_as_eint(void *data, unsigned long eint_n)
  262. {
  263. struct mtk_pinctrl *hw = (struct mtk_pinctrl *)data;
  264. const struct mtk_pin_desc *desc;
  265. struct gpio_chip *gpio_chip;
  266. unsigned int gpio_n;
  267. int err;
  268. err = mtk_xt_get_gpio_n(hw, eint_n, &gpio_n, &gpio_chip);
  269. if (err)
  270. return err;
  271. if (mtk_is_virt_gpio(hw, gpio_n))
  272. return 0;
  273. desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio_n];
  274. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_MODE,
  275. desc->eint.eint_m);
  276. if (err)
  277. return err;
  278. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR, MTK_INPUT);
  279. if (err)
  280. return err;
  281. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SMT, MTK_ENABLE);
  282. /* SMT is supposed to be supported by every real GPIO and doesn't
  283. * support virtual GPIOs, so the extra condition err != -ENOTSUPP
  284. * is just for adding EINT support to these virtual GPIOs. It should
  285. * add an extra flag in the pin descriptor when more pins with
  286. * distinctive characteristic come out.
  287. */
  288. if (err && err != -ENOTSUPP)
  289. return err;
  290. return 0;
  291. }
  292. static const struct mtk_eint_xt mtk_eint_xt = {
  293. .get_gpio_n = mtk_xt_get_gpio_n,
  294. .get_gpio_state = mtk_xt_get_gpio_state,
  295. .set_gpio_as_eint = mtk_xt_set_gpio_as_eint,
  296. };
  297. int mtk_build_eint(struct mtk_pinctrl *hw, struct platform_device *pdev)
  298. {
  299. struct device_node *np = pdev->dev.of_node;
  300. int ret;
  301. if (!IS_ENABLED(CONFIG_EINT_MTK))
  302. return 0;
  303. if (!of_property_read_bool(np, "interrupt-controller"))
  304. return -ENODEV;
  305. hw->eint = devm_kzalloc(hw->dev, sizeof(*hw->eint), GFP_KERNEL);
  306. if (!hw->eint)
  307. return -ENOMEM;
  308. hw->eint->base = devm_platform_ioremap_resource_byname(pdev, "eint");
  309. if (IS_ERR(hw->eint->base)) {
  310. ret = PTR_ERR(hw->eint->base);
  311. goto err_free_eint;
  312. }
  313. hw->eint->irq = irq_of_parse_and_map(np, 0);
  314. if (!hw->eint->irq) {
  315. ret = -EINVAL;
  316. goto err_free_eint;
  317. }
  318. if (!hw->soc->eint_hw) {
  319. ret = -ENODEV;
  320. goto err_free_eint;
  321. }
  322. hw->eint->dev = &pdev->dev;
  323. hw->eint->hw = hw->soc->eint_hw;
  324. hw->eint->pctl = hw;
  325. hw->eint->gpio_xlate = &mtk_eint_xt;
  326. return mtk_eint_do_init(hw->eint);
  327. err_free_eint:
  328. devm_kfree(hw->dev, hw->eint);
  329. hw->eint = NULL;
  330. return ret;
  331. }
  332. EXPORT_SYMBOL_GPL(mtk_build_eint);
  333. /* Revision 0 */
  334. int mtk_pinconf_bias_disable_set(struct mtk_pinctrl *hw,
  335. const struct mtk_pin_desc *desc)
  336. {
  337. int err;
  338. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PU,
  339. MTK_DISABLE);
  340. if (err)
  341. return err;
  342. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PD,
  343. MTK_DISABLE);
  344. if (err)
  345. return err;
  346. return 0;
  347. }
  348. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_disable_set);
  349. int mtk_pinconf_bias_disable_get(struct mtk_pinctrl *hw,
  350. const struct mtk_pin_desc *desc, int *res)
  351. {
  352. int v, v2;
  353. int err;
  354. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PU, &v);
  355. if (err)
  356. return err;
  357. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PD, &v2);
  358. if (err)
  359. return err;
  360. if (v == MTK_ENABLE || v2 == MTK_ENABLE)
  361. return -EINVAL;
  362. *res = 1;
  363. return 0;
  364. }
  365. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_disable_get);
  366. int mtk_pinconf_bias_set(struct mtk_pinctrl *hw,
  367. const struct mtk_pin_desc *desc, bool pullup)
  368. {
  369. int err, arg;
  370. arg = pullup ? 1 : 2;
  371. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PU, arg & 1);
  372. if (err)
  373. return err;
  374. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PD,
  375. !!(arg & 2));
  376. if (err)
  377. return err;
  378. return 0;
  379. }
  380. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_set);
  381. int mtk_pinconf_bias_get(struct mtk_pinctrl *hw,
  382. const struct mtk_pin_desc *desc, bool pullup, int *res)
  383. {
  384. int reg, err, v;
  385. reg = pullup ? PINCTRL_PIN_REG_PU : PINCTRL_PIN_REG_PD;
  386. err = mtk_hw_get_value(hw, desc, reg, &v);
  387. if (err)
  388. return err;
  389. if (!v)
  390. return -EINVAL;
  391. *res = 1;
  392. return 0;
  393. }
  394. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_get);
  395. /* Revision 1 */
  396. int mtk_pinconf_bias_disable_set_rev1(struct mtk_pinctrl *hw,
  397. const struct mtk_pin_desc *desc)
  398. {
  399. return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PULLEN,
  400. MTK_DISABLE);
  401. }
  402. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_disable_set_rev1);
  403. int mtk_pinconf_bias_disable_get_rev1(struct mtk_pinctrl *hw,
  404. const struct mtk_pin_desc *desc, int *res)
  405. {
  406. int v, err;
  407. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PULLEN, &v);
  408. if (err)
  409. return err;
  410. if (v == MTK_ENABLE)
  411. return -EINVAL;
  412. *res = 1;
  413. return 0;
  414. }
  415. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_disable_get_rev1);
  416. int mtk_pinconf_bias_set_rev1(struct mtk_pinctrl *hw,
  417. const struct mtk_pin_desc *desc, bool pullup)
  418. {
  419. int err, arg;
  420. arg = pullup ? MTK_PULLUP : MTK_PULLDOWN;
  421. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PULLEN,
  422. MTK_ENABLE);
  423. if (err)
  424. return err;
  425. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PULLSEL, arg);
  426. if (err)
  427. return err;
  428. return 0;
  429. }
  430. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_set_rev1);
  431. int mtk_pinconf_bias_get_rev1(struct mtk_pinctrl *hw,
  432. const struct mtk_pin_desc *desc, bool pullup,
  433. int *res)
  434. {
  435. int err, v;
  436. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PULLEN, &v);
  437. if (err)
  438. return err;
  439. if (v == MTK_DISABLE)
  440. return -EINVAL;
  441. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PULLSEL, &v);
  442. if (err)
  443. return err;
  444. if (pullup ^ (v == MTK_PULLUP))
  445. return -EINVAL;
  446. *res = 1;
  447. return 0;
  448. }
  449. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_get_rev1);
  450. /* Combo for the following pull register type:
  451. * 1. PU + PD
  452. * 2. PULLSEL + PULLEN
  453. * 3. PUPD + R0 + R1
  454. */
  455. static int mtk_pinconf_bias_set_pu_pd(struct mtk_pinctrl *hw,
  456. const struct mtk_pin_desc *desc,
  457. u32 pullup, u32 arg)
  458. {
  459. int err, pu, pd;
  460. if (arg == MTK_DISABLE) {
  461. pu = 0;
  462. pd = 0;
  463. } else if ((arg == MTK_ENABLE) && pullup) {
  464. pu = 1;
  465. pd = 0;
  466. } else if ((arg == MTK_ENABLE) && !pullup) {
  467. pu = 0;
  468. pd = 1;
  469. } else {
  470. err = -EINVAL;
  471. goto out;
  472. }
  473. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PU, pu);
  474. if (err)
  475. goto out;
  476. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PD, pd);
  477. out:
  478. return err;
  479. }
  480. static int mtk_pinconf_bias_set_pullsel_pullen(struct mtk_pinctrl *hw,
  481. const struct mtk_pin_desc *desc,
  482. u32 pullup, u32 arg)
  483. {
  484. int err, enable;
  485. if (arg == MTK_DISABLE)
  486. enable = 0;
  487. else if (arg == MTK_ENABLE)
  488. enable = 1;
  489. else {
  490. err = -EINVAL;
  491. goto out;
  492. }
  493. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PULLEN, enable);
  494. if (err)
  495. goto out;
  496. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PULLSEL, pullup);
  497. out:
  498. return err;
  499. }
  500. static int mtk_pinconf_bias_set_pupd_r1_r0(struct mtk_pinctrl *hw,
  501. const struct mtk_pin_desc *desc,
  502. u32 pullup, u32 arg)
  503. {
  504. int err, r0, r1;
  505. if ((arg == MTK_DISABLE) || (arg == MTK_PUPD_SET_R1R0_00)) {
  506. pullup = 0;
  507. r0 = 0;
  508. r1 = 0;
  509. } else if (arg == MTK_PUPD_SET_R1R0_01) {
  510. r0 = 1;
  511. r1 = 0;
  512. } else if (arg == MTK_PUPD_SET_R1R0_10) {
  513. r0 = 0;
  514. r1 = 1;
  515. } else if (arg == MTK_PUPD_SET_R1R0_11) {
  516. r0 = 1;
  517. r1 = 1;
  518. } else {
  519. err = -EINVAL;
  520. goto out;
  521. }
  522. /* MTK HW PUPD bit: 1 for pull-down, 0 for pull-up */
  523. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PUPD, !pullup);
  524. if (err)
  525. goto out;
  526. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_R0, r0);
  527. if (err)
  528. goto out;
  529. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_R1, r1);
  530. out:
  531. return err;
  532. }
  533. static int mtk_hw_pin_rsel_lookup(struct mtk_pinctrl *hw,
  534. const struct mtk_pin_desc *desc,
  535. u32 pullup, u32 arg, u32 *rsel_val)
  536. {
  537. const struct mtk_pin_rsel *rsel;
  538. int check;
  539. bool found = false;
  540. rsel = hw->soc->pin_rsel;
  541. for (check = 0; check <= hw->soc->npin_rsel - 1; check++) {
  542. if (desc->number >= rsel[check].s_pin &&
  543. desc->number <= rsel[check].e_pin) {
  544. if (pullup) {
  545. if (rsel[check].up_rsel == arg) {
  546. found = true;
  547. *rsel_val = rsel[check].rsel_index;
  548. break;
  549. }
  550. } else {
  551. if (rsel[check].down_rsel == arg) {
  552. found = true;
  553. *rsel_val = rsel[check].rsel_index;
  554. break;
  555. }
  556. }
  557. }
  558. }
  559. if (!found) {
  560. dev_err(hw->dev, "Not support rsel value %d Ohm for pin = %d (%s)\n",
  561. arg, desc->number, desc->name);
  562. return -ENOTSUPP;
  563. }
  564. return 0;
  565. }
  566. static int mtk_pinconf_bias_set_rsel(struct mtk_pinctrl *hw,
  567. const struct mtk_pin_desc *desc,
  568. u32 pullup, u32 arg)
  569. {
  570. int err, rsel_val;
  571. if (!pullup && arg == MTK_DISABLE)
  572. return 0;
  573. if (hw->rsel_si_unit) {
  574. /* find pin rsel_index from pin_rsel array*/
  575. err = mtk_hw_pin_rsel_lookup(hw, desc, pullup, arg, &rsel_val);
  576. if (err)
  577. goto out;
  578. } else {
  579. if (arg < MTK_PULL_SET_RSEL_000 ||
  580. arg > MTK_PULL_SET_RSEL_111) {
  581. err = -EINVAL;
  582. goto out;
  583. }
  584. rsel_val = arg - MTK_PULL_SET_RSEL_000;
  585. }
  586. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_RSEL, rsel_val);
  587. if (err)
  588. goto out;
  589. err = mtk_pinconf_bias_set_pu_pd(hw, desc, pullup, MTK_ENABLE);
  590. out:
  591. return err;
  592. }
  593. int mtk_pinconf_bias_set_combo(struct mtk_pinctrl *hw,
  594. const struct mtk_pin_desc *desc,
  595. u32 pullup, u32 arg)
  596. {
  597. int err = -ENOTSUPP;
  598. u32 try_all_type;
  599. if (hw->soc->pull_type)
  600. try_all_type = hw->soc->pull_type[desc->number];
  601. else
  602. try_all_type = MTK_PULL_TYPE_MASK;
  603. if (try_all_type & MTK_PULL_RSEL_TYPE) {
  604. err = mtk_pinconf_bias_set_rsel(hw, desc, pullup, arg);
  605. if (!err)
  606. return err;
  607. }
  608. if (try_all_type & MTK_PULL_PU_PD_TYPE) {
  609. err = mtk_pinconf_bias_set_pu_pd(hw, desc, pullup, arg);
  610. if (!err)
  611. return err;
  612. }
  613. if (try_all_type & MTK_PULL_PULLSEL_TYPE) {
  614. err = mtk_pinconf_bias_set_pullsel_pullen(hw, desc,
  615. pullup, arg);
  616. if (!err)
  617. return err;
  618. }
  619. if (try_all_type & MTK_PULL_PUPD_R1R0_TYPE)
  620. err = mtk_pinconf_bias_set_pupd_r1_r0(hw, desc, pullup, arg);
  621. if (err)
  622. dev_err(hw->dev, "Invalid pull argument\n");
  623. return err;
  624. }
  625. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_set_combo);
  626. static int mtk_rsel_get_si_unit(struct mtk_pinctrl *hw,
  627. const struct mtk_pin_desc *desc,
  628. u32 pullup, u32 rsel_val, u32 *si_unit)
  629. {
  630. const struct mtk_pin_rsel *rsel;
  631. int check;
  632. rsel = hw->soc->pin_rsel;
  633. for (check = 0; check <= hw->soc->npin_rsel - 1; check++) {
  634. if (desc->number >= rsel[check].s_pin &&
  635. desc->number <= rsel[check].e_pin) {
  636. if (rsel_val == rsel[check].rsel_index) {
  637. if (pullup)
  638. *si_unit = rsel[check].up_rsel;
  639. else
  640. *si_unit = rsel[check].down_rsel;
  641. break;
  642. }
  643. }
  644. }
  645. return 0;
  646. }
  647. static int mtk_pinconf_bias_get_rsel(struct mtk_pinctrl *hw,
  648. const struct mtk_pin_desc *desc,
  649. u32 *pullup, u32 *enable)
  650. {
  651. int pu, pd, rsel, err;
  652. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_RSEL, &rsel);
  653. if (err)
  654. goto out;
  655. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PU, &pu);
  656. if (err)
  657. goto out;
  658. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PD, &pd);
  659. if (err)
  660. goto out;
  661. if (pu == 0 && pd == 0) {
  662. *pullup = 0;
  663. *enable = MTK_DISABLE;
  664. } else if (pu == 1 && pd == 0) {
  665. *pullup = 1;
  666. if (hw->rsel_si_unit)
  667. mtk_rsel_get_si_unit(hw, desc, *pullup, rsel, enable);
  668. else
  669. *enable = rsel + MTK_PULL_SET_RSEL_000;
  670. } else if (pu == 0 && pd == 1) {
  671. *pullup = 0;
  672. if (hw->rsel_si_unit)
  673. mtk_rsel_get_si_unit(hw, desc, *pullup, rsel, enable);
  674. else
  675. *enable = rsel + MTK_PULL_SET_RSEL_000;
  676. } else {
  677. err = -EINVAL;
  678. goto out;
  679. }
  680. out:
  681. return err;
  682. }
  683. static int mtk_pinconf_bias_get_pu_pd(struct mtk_pinctrl *hw,
  684. const struct mtk_pin_desc *desc,
  685. u32 *pullup, u32 *enable)
  686. {
  687. int err, pu, pd;
  688. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PU, &pu);
  689. if (err)
  690. goto out;
  691. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PD, &pd);
  692. if (err)
  693. goto out;
  694. if (pu == 0 && pd == 0) {
  695. *pullup = 0;
  696. *enable = MTK_DISABLE;
  697. } else if (pu == 1 && pd == 0) {
  698. *pullup = 1;
  699. *enable = MTK_ENABLE;
  700. } else if (pu == 0 && pd == 1) {
  701. *pullup = 0;
  702. *enable = MTK_ENABLE;
  703. } else
  704. err = -EINVAL;
  705. out:
  706. return err;
  707. }
  708. static int mtk_pinconf_bias_get_pullsel_pullen(struct mtk_pinctrl *hw,
  709. const struct mtk_pin_desc *desc,
  710. u32 *pullup, u32 *enable)
  711. {
  712. int err;
  713. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PULLSEL, pullup);
  714. if (err)
  715. goto out;
  716. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PULLEN, enable);
  717. out:
  718. return err;
  719. }
  720. static int mtk_pinconf_bias_get_pupd_r1_r0(struct mtk_pinctrl *hw,
  721. const struct mtk_pin_desc *desc,
  722. u32 *pullup, u32 *enable)
  723. {
  724. int err, r0, r1;
  725. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PUPD, pullup);
  726. if (err)
  727. goto out;
  728. /* MTK HW PUPD bit: 1 for pull-down, 0 for pull-up */
  729. *pullup = !(*pullup);
  730. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_R0, &r0);
  731. if (err)
  732. goto out;
  733. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_R1, &r1);
  734. if (err)
  735. goto out;
  736. if ((r1 == 0) && (r0 == 0))
  737. *enable = MTK_PUPD_SET_R1R0_00;
  738. else if ((r1 == 0) && (r0 == 1))
  739. *enable = MTK_PUPD_SET_R1R0_01;
  740. else if ((r1 == 1) && (r0 == 0))
  741. *enable = MTK_PUPD_SET_R1R0_10;
  742. else if ((r1 == 1) && (r0 == 1))
  743. *enable = MTK_PUPD_SET_R1R0_11;
  744. else
  745. err = -EINVAL;
  746. out:
  747. return err;
  748. }
  749. int mtk_pinconf_bias_get_combo(struct mtk_pinctrl *hw,
  750. const struct mtk_pin_desc *desc,
  751. u32 *pullup, u32 *enable)
  752. {
  753. int err = -ENOTSUPP;
  754. u32 try_all_type;
  755. if (hw->soc->pull_type)
  756. try_all_type = hw->soc->pull_type[desc->number];
  757. else
  758. try_all_type = MTK_PULL_TYPE_MASK;
  759. if (try_all_type & MTK_PULL_RSEL_TYPE) {
  760. err = mtk_pinconf_bias_get_rsel(hw, desc, pullup, enable);
  761. if (!err)
  762. return err;
  763. }
  764. if (try_all_type & MTK_PULL_PU_PD_TYPE) {
  765. err = mtk_pinconf_bias_get_pu_pd(hw, desc, pullup, enable);
  766. if (!err)
  767. return err;
  768. }
  769. if (try_all_type & MTK_PULL_PULLSEL_TYPE) {
  770. err = mtk_pinconf_bias_get_pullsel_pullen(hw, desc,
  771. pullup, enable);
  772. if (!err)
  773. return err;
  774. }
  775. if (try_all_type & MTK_PULL_PUPD_R1R0_TYPE)
  776. err = mtk_pinconf_bias_get_pupd_r1_r0(hw, desc, pullup, enable);
  777. return err;
  778. }
  779. EXPORT_SYMBOL_GPL(mtk_pinconf_bias_get_combo);
  780. /* Revision 0 */
  781. int mtk_pinconf_drive_set(struct mtk_pinctrl *hw,
  782. const struct mtk_pin_desc *desc, u32 arg)
  783. {
  784. const struct mtk_drive_desc *tb;
  785. int err = -ENOTSUPP;
  786. tb = &mtk_drive[desc->drv_n];
  787. /* 4mA when (e8, e4) = (0, 0)
  788. * 8mA when (e8, e4) = (0, 1)
  789. * 12mA when (e8, e4) = (1, 0)
  790. * 16mA when (e8, e4) = (1, 1)
  791. */
  792. if ((arg >= tb->min && arg <= tb->max) && !(arg % tb->step)) {
  793. arg = (arg / tb->step - 1) * tb->scal;
  794. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_E4,
  795. arg & 0x1);
  796. if (err)
  797. return err;
  798. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_E8,
  799. (arg & 0x2) >> 1);
  800. if (err)
  801. return err;
  802. }
  803. return err;
  804. }
  805. EXPORT_SYMBOL_GPL(mtk_pinconf_drive_set);
  806. int mtk_pinconf_drive_get(struct mtk_pinctrl *hw,
  807. const struct mtk_pin_desc *desc, int *val)
  808. {
  809. const struct mtk_drive_desc *tb;
  810. int err, val1, val2;
  811. tb = &mtk_drive[desc->drv_n];
  812. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_E4, &val1);
  813. if (err)
  814. return err;
  815. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_E8, &val2);
  816. if (err)
  817. return err;
  818. /* 4mA when (e8, e4) = (0, 0); 8mA when (e8, e4) = (0, 1)
  819. * 12mA when (e8, e4) = (1, 0); 16mA when (e8, e4) = (1, 1)
  820. */
  821. *val = (((val2 << 1) + val1) / tb->scal + 1) * tb->step;
  822. return 0;
  823. }
  824. EXPORT_SYMBOL_GPL(mtk_pinconf_drive_get);
  825. /* Revision 1 */
  826. int mtk_pinconf_drive_set_rev1(struct mtk_pinctrl *hw,
  827. const struct mtk_pin_desc *desc, u32 arg)
  828. {
  829. const struct mtk_drive_desc *tb;
  830. int err = -ENOTSUPP;
  831. tb = &mtk_drive[desc->drv_n];
  832. if ((arg >= tb->min && arg <= tb->max) && !(arg % tb->step)) {
  833. arg = (arg / tb->step - 1) * tb->scal;
  834. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV,
  835. arg);
  836. if (err)
  837. return err;
  838. }
  839. return err;
  840. }
  841. EXPORT_SYMBOL_GPL(mtk_pinconf_drive_set_rev1);
  842. int mtk_pinconf_drive_get_rev1(struct mtk_pinctrl *hw,
  843. const struct mtk_pin_desc *desc, int *val)
  844. {
  845. const struct mtk_drive_desc *tb;
  846. int err, val1;
  847. tb = &mtk_drive[desc->drv_n];
  848. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV, &val1);
  849. if (err)
  850. return err;
  851. *val = ((val1 & 0x7) / tb->scal + 1) * tb->step;
  852. return 0;
  853. }
  854. EXPORT_SYMBOL_GPL(mtk_pinconf_drive_get_rev1);
  855. int mtk_pinconf_drive_set_raw(struct mtk_pinctrl *hw,
  856. const struct mtk_pin_desc *desc, u32 arg)
  857. {
  858. return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV, arg);
  859. }
  860. EXPORT_SYMBOL_GPL(mtk_pinconf_drive_set_raw);
  861. int mtk_pinconf_drive_get_raw(struct mtk_pinctrl *hw,
  862. const struct mtk_pin_desc *desc, int *val)
  863. {
  864. return mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV, val);
  865. }
  866. EXPORT_SYMBOL_GPL(mtk_pinconf_drive_get_raw);
  867. int mtk_pinconf_adv_pull_set(struct mtk_pinctrl *hw,
  868. const struct mtk_pin_desc *desc, bool pullup,
  869. u32 arg)
  870. {
  871. int err;
  872. /* 10K off & 50K (75K) off, when (R0, R1) = (0, 0);
  873. * 10K off & 50K (75K) on, when (R0, R1) = (0, 1);
  874. * 10K on & 50K (75K) off, when (R0, R1) = (1, 0);
  875. * 10K on & 50K (75K) on, when (R0, R1) = (1, 1)
  876. */
  877. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_R0, arg & 1);
  878. if (err)
  879. return 0;
  880. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_R1,
  881. !!(arg & 2));
  882. if (err)
  883. return 0;
  884. arg = pullup ? 0 : 1;
  885. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_PUPD, arg);
  886. /* If PUPD register is not supported for that pin, let's fallback to
  887. * general bias control.
  888. */
  889. if (err == -ENOTSUPP) {
  890. if (hw->soc->bias_set) {
  891. err = hw->soc->bias_set(hw, desc, pullup);
  892. if (err)
  893. return err;
  894. } else {
  895. err = mtk_pinconf_bias_set_rev1(hw, desc, pullup);
  896. if (err)
  897. err = mtk_pinconf_bias_set(hw, desc, pullup);
  898. }
  899. }
  900. return err;
  901. }
  902. EXPORT_SYMBOL_GPL(mtk_pinconf_adv_pull_set);
  903. int mtk_pinconf_adv_pull_get(struct mtk_pinctrl *hw,
  904. const struct mtk_pin_desc *desc, bool pullup,
  905. u32 *val)
  906. {
  907. u32 t, t2;
  908. int err;
  909. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_PUPD, &t);
  910. /* If PUPD register is not supported for that pin, let's fallback to
  911. * general bias control.
  912. */
  913. if (err == -ENOTSUPP) {
  914. if (hw->soc->bias_get) {
  915. err = hw->soc->bias_get(hw, desc, pullup, val);
  916. if (err)
  917. return err;
  918. } else {
  919. return -ENOTSUPP;
  920. }
  921. } else {
  922. /* t == 0 supposes PULLUP for the customized PULL setup */
  923. if (err)
  924. return err;
  925. if (pullup ^ !t)
  926. return -EINVAL;
  927. }
  928. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_R0, &t);
  929. if (err)
  930. return err;
  931. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_R1, &t2);
  932. if (err)
  933. return err;
  934. *val = (t | t2 << 1) & 0x7;
  935. return 0;
  936. }
  937. EXPORT_SYMBOL_GPL(mtk_pinconf_adv_pull_get);
  938. int mtk_pinconf_adv_drive_set(struct mtk_pinctrl *hw,
  939. const struct mtk_pin_desc *desc, u32 arg)
  940. {
  941. int err;
  942. int en = arg & 1;
  943. int e0 = !!(arg & 2);
  944. int e1 = !!(arg & 4);
  945. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV_EN, en);
  946. if (err)
  947. return err;
  948. if (!en)
  949. return err;
  950. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV_E0, e0);
  951. if (err)
  952. return err;
  953. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV_E1, e1);
  954. if (err)
  955. return err;
  956. return err;
  957. }
  958. EXPORT_SYMBOL_GPL(mtk_pinconf_adv_drive_set);
  959. int mtk_pinconf_adv_drive_get(struct mtk_pinctrl *hw,
  960. const struct mtk_pin_desc *desc, u32 *val)
  961. {
  962. u32 en, e0, e1;
  963. int err;
  964. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV_EN, &en);
  965. if (err)
  966. return err;
  967. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV_E0, &e0);
  968. if (err)
  969. return err;
  970. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV_E1, &e1);
  971. if (err)
  972. return err;
  973. *val = (en | e0 << 1 | e1 << 2) & 0x7;
  974. return 0;
  975. }
  976. EXPORT_SYMBOL_GPL(mtk_pinconf_adv_drive_get);
  977. int mtk_pinconf_adv_drive_set_raw(struct mtk_pinctrl *hw,
  978. const struct mtk_pin_desc *desc, u32 arg)
  979. {
  980. return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DRV_ADV, arg);
  981. }
  982. EXPORT_SYMBOL_GPL(mtk_pinconf_adv_drive_set_raw);
  983. int mtk_pinconf_adv_drive_get_raw(struct mtk_pinctrl *hw,
  984. const struct mtk_pin_desc *desc, u32 *val)
  985. {
  986. return mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DRV_ADV, val);
  987. }
  988. EXPORT_SYMBOL_GPL(mtk_pinconf_adv_drive_get_raw);
  989. MODULE_LICENSE("GPL v2");
  990. MODULE_AUTHOR("Sean Wang <[email protected]>");
  991. MODULE_DESCRIPTION("Pin configuration library module for mediatek SoCs");