pinctrl-meteorlake.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Meteor Lake PCH pinctrl/GPIO driver
  4. *
  5. * Copyright (C) 2022, Intel Corporation
  6. * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
  7. */
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pinctrl/pinctrl.h>
  12. #include "pinctrl-intel.h"
  13. #define MTL_PAD_OWN 0x0b0
  14. #define MTL_PADCFGLOCK 0x110
  15. #define MTL_HOSTSW_OWN 0x140
  16. #define MTL_GPI_IS 0x200
  17. #define MTL_GPI_IE 0x210
  18. #define MTL_GPP(r, s, e, g) \
  19. { \
  20. .reg_num = (r), \
  21. .base = (s), \
  22. .size = ((e) - (s) + 1), \
  23. .gpio_base = (g), \
  24. }
  25. #define MTL_COMMUNITY(b, s, e, g) \
  26. { \
  27. .barno = (b), \
  28. .padown_offset = MTL_PAD_OWN, \
  29. .padcfglock_offset = MTL_PADCFGLOCK, \
  30. .hostown_offset = MTL_HOSTSW_OWN, \
  31. .is_offset = MTL_GPI_IS, \
  32. .ie_offset = MTL_GPI_IE, \
  33. .pin_base = (s), \
  34. .npins = ((e) - (s) + 1), \
  35. .gpps = (g), \
  36. .ngpps = ARRAY_SIZE(g), \
  37. }
  38. /* Meteor Lake-P */
  39. static const struct pinctrl_pin_desc mtlp_pins[] = {
  40. /* CPU */
  41. PINCTRL_PIN(0, "PECI"),
  42. PINCTRL_PIN(1, "UFS_RESET_B"),
  43. PINCTRL_PIN(2, "VIDSOUT"),
  44. PINCTRL_PIN(3, "VIDSCK"),
  45. PINCTRL_PIN(4, "VIDALERT_B"),
  46. /* GPP_V */
  47. PINCTRL_PIN(5, "BATLOW_B"),
  48. PINCTRL_PIN(6, "AC_PRESENT"),
  49. PINCTRL_PIN(7, "SOC_WAKE_B"),
  50. PINCTRL_PIN(8, "PWRBTN_B"),
  51. PINCTRL_PIN(9, "SLP_S3_B"),
  52. PINCTRL_PIN(10, "SLP_S4_B"),
  53. PINCTRL_PIN(11, "SLP_A_B"),
  54. PINCTRL_PIN(12, "GPP_V_7"),
  55. PINCTRL_PIN(13, "SUSCLK"),
  56. PINCTRL_PIN(14, "SLP_WLAN_B"),
  57. PINCTRL_PIN(15, "SLP_S5_B"),
  58. PINCTRL_PIN(16, "LANPHYPC"),
  59. PINCTRL_PIN(17, "SLP_LAN_B"),
  60. PINCTRL_PIN(18, "GPP_V_13"),
  61. PINCTRL_PIN(19, "WAKE_B"),
  62. PINCTRL_PIN(20, "GPP_V_15"),
  63. PINCTRL_PIN(21, "GPP_V_16"),
  64. PINCTRL_PIN(22, "GPP_V_17"),
  65. PINCTRL_PIN(23, "GPP_V_18"),
  66. PINCTRL_PIN(24, "CATERR_B"),
  67. PINCTRL_PIN(25, "PROCHOT_B"),
  68. PINCTRL_PIN(26, "THERMTRIP_B"),
  69. PINCTRL_PIN(27, "DSI_DE_TE_2_GENLOCK_REF"),
  70. PINCTRL_PIN(28, "DSI_DE_TE_1_DISP_UTILS"),
  71. /* GPP_C */
  72. PINCTRL_PIN(29, "SMBCLK"),
  73. PINCTRL_PIN(30, "SMBDATA"),
  74. PINCTRL_PIN(31, "SMBALERT_B"),
  75. PINCTRL_PIN(32, "SML0CLK"),
  76. PINCTRL_PIN(33, "SML0DATA"),
  77. PINCTRL_PIN(34, "GPP_C_5"),
  78. PINCTRL_PIN(35, "GPP_C_6"),
  79. PINCTRL_PIN(36, "GPP_C_7"),
  80. PINCTRL_PIN(37, "GPP_C_8"),
  81. PINCTRL_PIN(38, "GPP_C_9"),
  82. PINCTRL_PIN(39, "GPP_C_10"),
  83. PINCTRL_PIN(40, "GPP_C_11"),
  84. PINCTRL_PIN(41, "GPP_C_12"),
  85. PINCTRL_PIN(42, "GPP_C_13"),
  86. PINCTRL_PIN(43, "GPP_C_14"),
  87. PINCTRL_PIN(44, "GPP_C_15"),
  88. PINCTRL_PIN(45, "GPP_C_16"),
  89. PINCTRL_PIN(46, "GPP_C_17"),
  90. PINCTRL_PIN(47, "GPP_C_18"),
  91. PINCTRL_PIN(48, "GPP_C_19"),
  92. PINCTRL_PIN(49, "GPP_C_20"),
  93. PINCTRL_PIN(50, "GPP_C_21"),
  94. PINCTRL_PIN(51, "GPP_C_22"),
  95. PINCTRL_PIN(52, "GPP_C_23"),
  96. /* GPP_A */
  97. PINCTRL_PIN(53, "ESPI_IO_0"),
  98. PINCTRL_PIN(54, "ESPI_IO_1"),
  99. PINCTRL_PIN(55, "ESPI_IO_2"),
  100. PINCTRL_PIN(56, "ESPI_IO_3"),
  101. PINCTRL_PIN(57, "ESPI_CS0_B"),
  102. PINCTRL_PIN(58, "ESPI_CLK"),
  103. PINCTRL_PIN(59, "ESPI_RESET_B"),
  104. PINCTRL_PIN(60, "GPP_A_7"),
  105. PINCTRL_PIN(61, "GPP_A_8"),
  106. PINCTRL_PIN(62, "GPP_A_9"),
  107. PINCTRL_PIN(63, "GPP_A_10"),
  108. PINCTRL_PIN(64, "GPP_A_11"),
  109. PINCTRL_PIN(65, "GPP_A_12"),
  110. PINCTRL_PIN(66, "ESPI_CS1_B"),
  111. PINCTRL_PIN(67, "ESPI_CS2_B"),
  112. PINCTRL_PIN(68, "ESPI_CS3_B"),
  113. PINCTRL_PIN(69, "ESPI_ALERT0_B"),
  114. PINCTRL_PIN(70, "ESPI_ALERT1_B"),
  115. PINCTRL_PIN(71, "ESPI_ALERT2_B"),
  116. PINCTRL_PIN(72, "ESPI_ALERT3_B"),
  117. PINCTRL_PIN(73, "GPP_A_20"),
  118. PINCTRL_PIN(74, "GPP_A_21"),
  119. PINCTRL_PIN(75, "GPP_A_22"),
  120. PINCTRL_PIN(76, "GPP_A_23"),
  121. PINCTRL_PIN(77, "ESPI_CLK_LOOPBK"),
  122. /* GPP_E */
  123. PINCTRL_PIN(78, "GPP_E_0"),
  124. PINCTRL_PIN(79, "GPP_E_1"),
  125. PINCTRL_PIN(80, "GPP_E_2"),
  126. PINCTRL_PIN(81, "GPP_E_3"),
  127. PINCTRL_PIN(82, "GPP_E_4"),
  128. PINCTRL_PIN(83, "GPP_E_5"),
  129. PINCTRL_PIN(84, "GPP_E_6"),
  130. PINCTRL_PIN(85, "GPP_E_7"),
  131. PINCTRL_PIN(86, "GPP_E_8"),
  132. PINCTRL_PIN(87, "GPP_E_9"),
  133. PINCTRL_PIN(88, "GPP_E_10"),
  134. PINCTRL_PIN(89, "GPP_E_11"),
  135. PINCTRL_PIN(90, "GPP_E_12"),
  136. PINCTRL_PIN(91, "GPP_E_13"),
  137. PINCTRL_PIN(92, "GPP_E_14"),
  138. PINCTRL_PIN(93, "SLP_DRAM_B"),
  139. PINCTRL_PIN(94, "GPP_E_16"),
  140. PINCTRL_PIN(95, "GPP_E_17"),
  141. PINCTRL_PIN(96, "GPP_E_18"),
  142. PINCTRL_PIN(97, "GPP_E_19"),
  143. PINCTRL_PIN(98, "GPP_E_20"),
  144. PINCTRL_PIN(99, "GPP_E_21"),
  145. PINCTRL_PIN(100, "DNX_FORCE_RELOAD"),
  146. PINCTRL_PIN(101, "GPP_E_23"),
  147. PINCTRL_PIN(102, "THC0_GSPI0_CLK_LOOPBK"),
  148. /* GPP_H */
  149. PINCTRL_PIN(103, "GPP_H_0"),
  150. PINCTRL_PIN(104, "GPP_H_1"),
  151. PINCTRL_PIN(105, "GPP_H_2"),
  152. PINCTRL_PIN(106, "GPP_H_3"),
  153. PINCTRL_PIN(107, "GPP_H_4"),
  154. PINCTRL_PIN(108, "GPP_H_5"),
  155. PINCTRL_PIN(109, "GPP_H_6"),
  156. PINCTRL_PIN(110, "GPP_H_7"),
  157. PINCTRL_PIN(111, "GPP_H_8"),
  158. PINCTRL_PIN(112, "GPP_H_9"),
  159. PINCTRL_PIN(113, "GPP_H_10"),
  160. PINCTRL_PIN(114, "GPP_H_11"),
  161. PINCTRL_PIN(115, "GPP_H_12"),
  162. PINCTRL_PIN(116, "CPU_C10_GATE_B"),
  163. PINCTRL_PIN(117, "GPP_H_14"),
  164. PINCTRL_PIN(118, "GPP_H_15"),
  165. PINCTRL_PIN(119, "GPP_H_16"),
  166. PINCTRL_PIN(120, "GPP_H_17"),
  167. PINCTRL_PIN(121, "GPP_H_18"),
  168. PINCTRL_PIN(122, "GPP_H_19"),
  169. PINCTRL_PIN(123, "GPP_H_20"),
  170. PINCTRL_PIN(124, "GPP_H_21"),
  171. PINCTRL_PIN(125, "GPP_H_22"),
  172. PINCTRL_PIN(126, "GPP_H_23"),
  173. PINCTRL_PIN(127, "LPI3C1_CLK_LOOPBK"),
  174. PINCTRL_PIN(128, "I3C0_CLK_LOOPBK"),
  175. /* GPP_F */
  176. PINCTRL_PIN(129, "CNV_BRI_DT"),
  177. PINCTRL_PIN(130, "CNV_BRI_RSP"),
  178. PINCTRL_PIN(131, "CNV_RGI_DT"),
  179. PINCTRL_PIN(132, "CNV_RGI_RSP"),
  180. PINCTRL_PIN(133, "CNV_RF_RESET_B"),
  181. PINCTRL_PIN(134, "CRF_CLKREQ"),
  182. PINCTRL_PIN(135, "GPP_F_6"),
  183. PINCTRL_PIN(136, "FUSA_DIAGTEST_EN"),
  184. PINCTRL_PIN(137, "FUSA_DIAGTEST_MODE"),
  185. PINCTRL_PIN(138, "BOOTMPC"),
  186. PINCTRL_PIN(139, "GPP_F_10"),
  187. PINCTRL_PIN(140, "GPP_F_11"),
  188. PINCTRL_PIN(141, "GSXDOUT"),
  189. PINCTRL_PIN(142, "GSXSLOAD"),
  190. PINCTRL_PIN(143, "GSXDIN"),
  191. PINCTRL_PIN(144, "GSXSRESETB"),
  192. PINCTRL_PIN(145, "GSXCLK"),
  193. PINCTRL_PIN(146, "GMII_MDC_0"),
  194. PINCTRL_PIN(147, "GMII_MDIO_0"),
  195. PINCTRL_PIN(148, "GPP_F_19"),
  196. PINCTRL_PIN(149, "GPP_F_20"),
  197. PINCTRL_PIN(150, "GPP_F_21"),
  198. PINCTRL_PIN(151, "GPP_F_22"),
  199. PINCTRL_PIN(152, "GPP_F_23"),
  200. PINCTRL_PIN(153, "THC1_GSPI1_CLK_LOOPBK"),
  201. PINCTRL_PIN(154, "GSPI0A_CLK_LOOPBK"),
  202. /* SPI0 */
  203. PINCTRL_PIN(155, "SPI0_IO_2"),
  204. PINCTRL_PIN(156, "SPI0_IO_3"),
  205. PINCTRL_PIN(157, "SPI0_MOSI_IO_0"),
  206. PINCTRL_PIN(158, "SPI0_MISO_IO_1"),
  207. PINCTRL_PIN(159, "SPI0_TPM_CS_B"),
  208. PINCTRL_PIN(160, "SPI0_FLASH_0_CS_B"),
  209. PINCTRL_PIN(161, "SPI0_FLASH_1_CS_B"),
  210. PINCTRL_PIN(162, "SPI0_CLK"),
  211. PINCTRL_PIN(163, "L_BKLTEN"),
  212. PINCTRL_PIN(164, "L_BKLTCTL"),
  213. PINCTRL_PIN(165, "L_VDDEN"),
  214. PINCTRL_PIN(166, "SYS_PWROK"),
  215. PINCTRL_PIN(167, "SYS_RESET_B"),
  216. PINCTRL_PIN(168, "MLK_RST_B"),
  217. PINCTRL_PIN(169, "SPI0_CLK_LOOPBK"),
  218. /* vGPIO_3 */
  219. PINCTRL_PIN(170, "ESPI_USB_OCB_0"),
  220. PINCTRL_PIN(171, "ESPI_USB_OCB_1"),
  221. PINCTRL_PIN(172, "ESPI_USB_OCB_2"),
  222. PINCTRL_PIN(173, "ESPI_USB_OCB_3"),
  223. PINCTRL_PIN(174, "USB_CPU_OCB_0"),
  224. PINCTRL_PIN(175, "USB_CPU_OCB_1"),
  225. PINCTRL_PIN(176, "USB_CPU_OCB_2"),
  226. PINCTRL_PIN(177, "USB_CPU_OCB_3"),
  227. PINCTRL_PIN(178, "TS0_IN_INT"),
  228. PINCTRL_PIN(179, "TS1_IN_INT"),
  229. PINCTRL_PIN(180, "THC0_WOT_INT"),
  230. PINCTRL_PIN(181, "THC1_WOT_INT"),
  231. PINCTRL_PIN(182, "THC0_WHC_INT"),
  232. PINCTRL_PIN(183, "THC1_WHC_INT"),
  233. /* GPP_S */
  234. PINCTRL_PIN(184, "GPP_S_0"),
  235. PINCTRL_PIN(185, "GPP_S_1"),
  236. PINCTRL_PIN(186, "GPP_S_2"),
  237. PINCTRL_PIN(187, "GPP_S_3"),
  238. PINCTRL_PIN(188, "GPP_S_4"),
  239. PINCTRL_PIN(189, "GPP_S_5"),
  240. PINCTRL_PIN(190, "GPP_S_6"),
  241. PINCTRL_PIN(191, "GPP_S_7"),
  242. /* JTAG */
  243. PINCTRL_PIN(192, "JTAG_MBPB0"),
  244. PINCTRL_PIN(193, "JTAG_MBPB1"),
  245. PINCTRL_PIN(194, "JTAG_MBPB2"),
  246. PINCTRL_PIN(195, "JTAG_MBPB3"),
  247. PINCTRL_PIN(196, "JTAG_TDO"),
  248. PINCTRL_PIN(197, "PRDY_B"),
  249. PINCTRL_PIN(198, "PREQ_B"),
  250. PINCTRL_PIN(199, "JTAG_TDI"),
  251. PINCTRL_PIN(200, "JTAG_TMS"),
  252. PINCTRL_PIN(201, "JTAG_TCK"),
  253. PINCTRL_PIN(202, "DBG_PMODE"),
  254. PINCTRL_PIN(203, "JTAG_TRST_B"),
  255. /* GPP_B */
  256. PINCTRL_PIN(204, "ADM_VID_0"),
  257. PINCTRL_PIN(205, "ADM_VID_1"),
  258. PINCTRL_PIN(206, "GPP_B_2"),
  259. PINCTRL_PIN(207, "GPP_B_3"),
  260. PINCTRL_PIN(208, "GPP_B_4"),
  261. PINCTRL_PIN(209, "GPP_B_5"),
  262. PINCTRL_PIN(210, "GPP_B_6"),
  263. PINCTRL_PIN(211, "GPP_B_7"),
  264. PINCTRL_PIN(212, "GPP_B_8"),
  265. PINCTRL_PIN(213, "GPP_B_9"),
  266. PINCTRL_PIN(214, "GPP_B_10"),
  267. PINCTRL_PIN(215, "GPP_B_11"),
  268. PINCTRL_PIN(216, "SLP_S0_B"),
  269. PINCTRL_PIN(217, "PLTRST_B"),
  270. PINCTRL_PIN(218, "GPP_B_14"),
  271. PINCTRL_PIN(219, "GPP_B_15"),
  272. PINCTRL_PIN(220, "GPP_B_16"),
  273. PINCTRL_PIN(221, "GPP_B_17"),
  274. PINCTRL_PIN(222, "GPP_B_18"),
  275. PINCTRL_PIN(223, "GPP_B_19"),
  276. PINCTRL_PIN(224, "GPP_B_20"),
  277. PINCTRL_PIN(225, "GPP_B_21"),
  278. PINCTRL_PIN(226, "GPP_B_22"),
  279. PINCTRL_PIN(227, "GPP_B_23"),
  280. PINCTRL_PIN(228, "ISH_I3C0_CLK_LOOPBK"),
  281. /* GPP_D */
  282. PINCTRL_PIN(229, "GPP_D_0"),
  283. PINCTRL_PIN(230, "GPP_D_1"),
  284. PINCTRL_PIN(231, "GPP_D_2"),
  285. PINCTRL_PIN(232, "GPP_D_3"),
  286. PINCTRL_PIN(233, "GPP_D_4"),
  287. PINCTRL_PIN(234, "GPP_D_5"),
  288. PINCTRL_PIN(235, "GPP_D_6"),
  289. PINCTRL_PIN(236, "GPP_D_7"),
  290. PINCTRL_PIN(237, "GPP_D_8"),
  291. PINCTRL_PIN(238, "GPP_D_9"),
  292. PINCTRL_PIN(239, "HDA_BCLK"),
  293. PINCTRL_PIN(240, "HDA_SYNC"),
  294. PINCTRL_PIN(241, "HDA_SDO"),
  295. PINCTRL_PIN(242, "HDA_SDI_0"),
  296. PINCTRL_PIN(243, "GPP_D_14"),
  297. PINCTRL_PIN(244, "GPP_D_15"),
  298. PINCTRL_PIN(245, "GPP_D_16"),
  299. PINCTRL_PIN(246, "HDA_RST_B"),
  300. PINCTRL_PIN(247, "GPP_D_18"),
  301. PINCTRL_PIN(248, "GPP_D_19"),
  302. PINCTRL_PIN(249, "GPP_D_20"),
  303. PINCTRL_PIN(250, "UFS_REFCLK"),
  304. PINCTRL_PIN(251, "BPKI3C_SDA"),
  305. PINCTRL_PIN(252, "BPKI3C_SCL"),
  306. PINCTRL_PIN(253, "BOOTHALT_B"),
  307. /* vGPIO */
  308. PINCTRL_PIN(254, "CNV_BTEN"),
  309. PINCTRL_PIN(255, "CNV_BT_HOST_WAKEB"),
  310. PINCTRL_PIN(256, "CNV_BT_IF_SELECT"),
  311. PINCTRL_PIN(257, "vCNV_BT_UART_TXD"),
  312. PINCTRL_PIN(258, "vCNV_BT_UART_RXD"),
  313. PINCTRL_PIN(259, "vCNV_BT_UART_CTS_B"),
  314. PINCTRL_PIN(260, "vCNV_BT_UART_RTS_B"),
  315. PINCTRL_PIN(261, "vCNV_MFUART1_TXD"),
  316. PINCTRL_PIN(262, "vCNV_MFUART1_RXD"),
  317. PINCTRL_PIN(263, "vCNV_MFUART1_CTS_B"),
  318. PINCTRL_PIN(264, "vCNV_MFUART1_RTS_B"),
  319. PINCTRL_PIN(265, "vUART0_TXD"),
  320. PINCTRL_PIN(266, "vUART0_RXD"),
  321. PINCTRL_PIN(267, "vUART0_CTS_B"),
  322. PINCTRL_PIN(268, "vUART0_RTS_B"),
  323. PINCTRL_PIN(269, "vISH_UART0_TXD"),
  324. PINCTRL_PIN(270, "vISH_UART0_RXD"),
  325. PINCTRL_PIN(271, "vISH_UART0_CTS_B"),
  326. PINCTRL_PIN(272, "vISH_UART0_RTS_B"),
  327. PINCTRL_PIN(273, "vCNV_BT_I2S_BCLK"),
  328. PINCTRL_PIN(274, "vCNV_BT_I2S_WS_SYNC"),
  329. PINCTRL_PIN(275, "vCNV_BT_I2S_SDO"),
  330. PINCTRL_PIN(276, "vCNV_BT_I2S_SDI"),
  331. PINCTRL_PIN(277, "vI2S2_SCLK"),
  332. PINCTRL_PIN(278, "vI2S2_SFRM"),
  333. PINCTRL_PIN(279, "vI2S2_TXD"),
  334. PINCTRL_PIN(280, "vI2S2_RXD"),
  335. PINCTRL_PIN(281, "vCNV_BT_I2S_BCLK_2"),
  336. PINCTRL_PIN(282, "vCNV_BT_I2S_WS_SYNC_2"),
  337. PINCTRL_PIN(283, "vCNV_BT_I2S_SDO_2"),
  338. PINCTRL_PIN(284, "vCNV_BT_I2S_SDI_2"),
  339. PINCTRL_PIN(285, "vI2S2_SCLK_2"),
  340. PINCTRL_PIN(286, "vI2S2_SFRM_2"),
  341. PINCTRL_PIN(287, "vI2S2_TXD_2"),
  342. PINCTRL_PIN(288, "vI2S2_RXD_2"),
  343. };
  344. static const struct intel_padgroup mtlp_community0_gpps[] = {
  345. MTL_GPP(0, 0, 4, 0), /* CPU */
  346. MTL_GPP(1, 5, 28, 32), /* GPP_V */
  347. MTL_GPP(2, 29, 52, 64), /* GPP_C */
  348. };
  349. static const struct intel_padgroup mtlp_community1_gpps[] = {
  350. MTL_GPP(0, 53, 77, 96), /* GPP_A */
  351. MTL_GPP(1, 78, 102, 128), /* GPP_E */
  352. };
  353. static const struct intel_padgroup mtlp_community3_gpps[] = {
  354. MTL_GPP(0, 103, 128, 160), /* GPP_H */
  355. MTL_GPP(1, 129, 154, 192), /* GPP_F */
  356. MTL_GPP(2, 155, 169, 224), /* SPI0 */
  357. MTL_GPP(3, 170, 183, 256), /* vGPIO_3 */
  358. };
  359. static const struct intel_padgroup mtlp_community4_gpps[] = {
  360. MTL_GPP(0, 184, 191, 288), /* GPP_S */
  361. MTL_GPP(1, 192, 203, 320), /* JTAG */
  362. };
  363. static const struct intel_padgroup mtlp_community5_gpps[] = {
  364. MTL_GPP(0, 204, 228, 352), /* GPP_B */
  365. MTL_GPP(1, 229, 253, 384), /* GPP_D */
  366. MTL_GPP(2, 254, 285, 416), /* vGPIO_0 */
  367. MTL_GPP(3, 286, 288, 448), /* vGPIO_1 */
  368. };
  369. static const struct intel_community mtlp_communities[] = {
  370. MTL_COMMUNITY(0, 0, 52, mtlp_community0_gpps),
  371. MTL_COMMUNITY(1, 53, 102, mtlp_community1_gpps),
  372. MTL_COMMUNITY(2, 103, 183, mtlp_community3_gpps),
  373. MTL_COMMUNITY(3, 184, 203, mtlp_community4_gpps),
  374. MTL_COMMUNITY(4, 204, 288, mtlp_community5_gpps),
  375. };
  376. static const struct intel_pinctrl_soc_data mtlp_soc_data = {
  377. .pins = mtlp_pins,
  378. .npins = ARRAY_SIZE(mtlp_pins),
  379. .communities = mtlp_communities,
  380. .ncommunities = ARRAY_SIZE(mtlp_communities),
  381. };
  382. static const struct acpi_device_id mtl_pinctrl_acpi_match[] = {
  383. { "INTC1083", (kernel_ulong_t)&mtlp_soc_data },
  384. { }
  385. };
  386. MODULE_DEVICE_TABLE(acpi, mtl_pinctrl_acpi_match);
  387. static INTEL_PINCTRL_PM_OPS(mtl_pinctrl_pm_ops);
  388. static struct platform_driver mtl_pinctrl_driver = {
  389. .probe = intel_pinctrl_probe_by_hid,
  390. .driver = {
  391. .name = "meteorlake-pinctrl",
  392. .acpi_match_table = mtl_pinctrl_acpi_match,
  393. .pm = &mtl_pinctrl_pm_ops,
  394. },
  395. };
  396. module_platform_driver(mtl_pinctrl_driver);
  397. MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
  398. MODULE_DESCRIPTION("Intel Meteor Lake PCH pinctrl/GPIO driver");
  399. MODULE_LICENSE("GPL v2");