pinctrl-lakefield.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Lakefield PCH pinctrl/GPIO driver
  4. *
  5. * Copyright (C) 2020, Intel Corporation
  6. * Author: Andy Shevchenko <[email protected]>
  7. */
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pinctrl/pinctrl.h>
  12. #include "pinctrl-intel.h"
  13. #define LKF_PAD_OWN 0x020
  14. #define LKF_PADCFGLOCK 0x070
  15. #define LKF_HOSTSW_OWN 0x090
  16. #define LKF_GPI_IS 0x100
  17. #define LKF_GPI_IE 0x110
  18. #define LKF_GPP(r, s, e, g) \
  19. { \
  20. .reg_num = (r), \
  21. .base = (s), \
  22. .size = ((e) - (s) + 1), \
  23. .gpio_base = (g), \
  24. }
  25. #define LKF_COMMUNITY(b, s, e, g) \
  26. { \
  27. .barno = (b), \
  28. .padown_offset = LKF_PAD_OWN, \
  29. .padcfglock_offset = LKF_PADCFGLOCK, \
  30. .hostown_offset = LKF_HOSTSW_OWN, \
  31. .is_offset = LKF_GPI_IS, \
  32. .ie_offset = LKF_GPI_IE, \
  33. .pin_base = (s), \
  34. .npins = ((e) - (s) + 1), \
  35. .gpps = (g), \
  36. .ngpps = ARRAY_SIZE(g), \
  37. }
  38. /* Lakefield */
  39. static const struct pinctrl_pin_desc lkf_pins[] = {
  40. /* EAST */
  41. PINCTRL_PIN(0, "MDSI_A_TE0"),
  42. PINCTRL_PIN(1, "MDSI_A_TE1"),
  43. PINCTRL_PIN(2, "PANEL0_AVDD_EN"),
  44. PINCTRL_PIN(3, "PANEL0_BKLTEN"),
  45. PINCTRL_PIN(4, "PANEL0_BKLTCTL"),
  46. PINCTRL_PIN(5, "PANEL1_AVDD_EN"),
  47. PINCTRL_PIN(6, "PANEL1_BKLTEN"),
  48. PINCTRL_PIN(7, "PANEL1_BKLTCTL"),
  49. PINCTRL_PIN(8, "THC0_SPI1_IO_0"),
  50. PINCTRL_PIN(9, "THC0_SPI1_IO_1"),
  51. PINCTRL_PIN(10, "THC0_SPI1_IO_2"),
  52. PINCTRL_PIN(11, "THC0_SPI1_IO_3"),
  53. PINCTRL_PIN(12, "THC0_SPI1_CSB"),
  54. PINCTRL_PIN(13, "THC0_SPI1_CLK"),
  55. PINCTRL_PIN(14, "THC0_SPI1_RESETB"),
  56. PINCTRL_PIN(15, "THC0_SPI1_CLK_FB"),
  57. PINCTRL_PIN(16, "SPI_TOUCH_CLK_FB"),
  58. PINCTRL_PIN(17, "THC1_SPI2_IO_0"),
  59. PINCTRL_PIN(18, "THC1_SPI2_IO_1"),
  60. PINCTRL_PIN(19, "THC1_SPI2_IO_2"),
  61. PINCTRL_PIN(20, "THC1_SPI2_IO_3"),
  62. PINCTRL_PIN(21, "THC1_SPI2_CSB"),
  63. PINCTRL_PIN(22, "THC1_SPI2_CLK"),
  64. PINCTRL_PIN(23, "THC1_SPI2_RESETB"),
  65. PINCTRL_PIN(24, "THC1_SPI2_CLK_FB"),
  66. PINCTRL_PIN(25, "eSPI_IO_0"),
  67. PINCTRL_PIN(26, "eSPI_IO_1"),
  68. PINCTRL_PIN(27, "eSPI_IO_2"),
  69. PINCTRL_PIN(28, "eSPI_IO_3"),
  70. PINCTRL_PIN(29, "eSPI_CSB"),
  71. PINCTRL_PIN(30, "eSPI_RESETB"),
  72. PINCTRL_PIN(31, "eSPI_CLK"),
  73. PINCTRL_PIN(32, "eSPI_CLK_FB"),
  74. PINCTRL_PIN(33, "FAST_SPI0_IO_0"),
  75. PINCTRL_PIN(34, "FAST_SPI0_IO_1"),
  76. PINCTRL_PIN(35, "FAST_SPI0_IO_2"),
  77. PINCTRL_PIN(36, "FAST_SPI0_IO_3"),
  78. PINCTRL_PIN(37, "FAST_SPI0_CSB_0"),
  79. PINCTRL_PIN(38, "FAST_SPI0_CSB_2"),
  80. PINCTRL_PIN(39, "FAST_SPI0_CLK"),
  81. PINCTRL_PIN(40, "FAST_SPI_CLK_FB"),
  82. PINCTRL_PIN(41, "FAST_SPI0_CSB_1"),
  83. PINCTRL_PIN(42, "ISH_GP_12"),
  84. PINCTRL_PIN(43, "THC0_SPI1_INTB"),
  85. PINCTRL_PIN(44, "THC1_SPI2_INTB"),
  86. PINCTRL_PIN(45, "PANEL0_AVEE_EN"),
  87. PINCTRL_PIN(46, "PANEL0_VIO_EN"),
  88. PINCTRL_PIN(47, "PANEL1_AVEE_EN"),
  89. PINCTRL_PIN(48, "PANEL1_VIO_EN"),
  90. PINCTRL_PIN(49, "PANEL0_RESET"),
  91. PINCTRL_PIN(50, "PANEL1_RESET"),
  92. PINCTRL_PIN(51, "ISH_GP_15"),
  93. PINCTRL_PIN(52, "ISH_GP_16"),
  94. PINCTRL_PIN(53, "ISH_GP_17"),
  95. PINCTRL_PIN(54, "ISH_GP_18"),
  96. PINCTRL_PIN(55, "ISH_GP_19"),
  97. PINCTRL_PIN(56, "ISH_GP_20"),
  98. PINCTRL_PIN(57, "ISH_GP_21"),
  99. PINCTRL_PIN(58, "ISH_GP_22"),
  100. PINCTRL_PIN(59, "ISH_GP_23"),
  101. /* NORTHWEST */
  102. PINCTRL_PIN(60, "MCSI_GPIO_0"),
  103. PINCTRL_PIN(61, "MCSI_GPIO_1"),
  104. PINCTRL_PIN(62, "MCSI_GPIO_2"),
  105. PINCTRL_PIN(63, "MCSI_GPIO_3"),
  106. PINCTRL_PIN(64, "LPSS_I2C0_SDA"),
  107. PINCTRL_PIN(65, "LPSS_I2C0_SCL"),
  108. PINCTRL_PIN(66, "LPSS_I2C1_SDA"),
  109. PINCTRL_PIN(67, "LPSS_I2C1_SCL"),
  110. PINCTRL_PIN(68, "LPSS_I2C2_SDA"),
  111. PINCTRL_PIN(69, "LPSS_I2C2_SCL"),
  112. PINCTRL_PIN(70, "LPSS_I2C3_SDA"),
  113. PINCTRL_PIN(71, "LPSS_I2C3_SCL"),
  114. PINCTRL_PIN(72, "LPSS_I2C4_SDA"),
  115. PINCTRL_PIN(73, "LPSS_I2C4_SCL"),
  116. PINCTRL_PIN(74, "LPSS_I2C5_SDA"),
  117. PINCTRL_PIN(75, "LPSS_I2C5_SCL"),
  118. PINCTRL_PIN(76, "LPSS_I3C0_SDA"),
  119. PINCTRL_PIN(77, "LPSS_I3C0_SCL"),
  120. PINCTRL_PIN(78, "LPSS_I3C0_SCL_FB"),
  121. PINCTRL_PIN(79, "LPSS_I3C1_SDA"),
  122. PINCTRL_PIN(80, "LPSS_I3C1_SCL"),
  123. PINCTRL_PIN(81, "LPSS_I3C1_SCL_FB"),
  124. PINCTRL_PIN(82, "ISH_I2C0_SDA"),
  125. PINCTRL_PIN(83, "ISH_I2C0_SCL"),
  126. PINCTRL_PIN(84, "ISH_I2C1_SCL"),
  127. PINCTRL_PIN(85, "ISH_I2C1_SDA"),
  128. PINCTRL_PIN(86, "DBG_PMODE"),
  129. PINCTRL_PIN(87, "BJTAG_TCK"),
  130. PINCTRL_PIN(88, "BJTAG_TDI"),
  131. PINCTRL_PIN(89, "BJTAGX"),
  132. PINCTRL_PIN(90, "BPREQ_B"),
  133. PINCTRL_PIN(91, "BJTAG_TMS"),
  134. PINCTRL_PIN(92, "BPRDY_B"),
  135. PINCTRL_PIN(93, "BJTAG_TDO"),
  136. PINCTRL_PIN(94, "BJTAG_TRST_B_0"),
  137. PINCTRL_PIN(95, "ISH_I3C0_SDA"),
  138. PINCTRL_PIN(96, "ISH_I3C0_SCL"),
  139. PINCTRL_PIN(97, "ISH_I3C0_SCL_FB"),
  140. PINCTRL_PIN(98, "AVS_I2S_BCLK_0"),
  141. PINCTRL_PIN(99, "AVS_I2S_MCLK_0"),
  142. PINCTRL_PIN(100, "AVS_I2S_SFRM_0"),
  143. PINCTRL_PIN(101, "AVS_I2S_RXD_0"),
  144. PINCTRL_PIN(102, "AVS_I2S_TXD_0"),
  145. PINCTRL_PIN(103, "AVS_I2S_BCLK_1"),
  146. PINCTRL_PIN(104, "AVS_I2S_SFRM_1"),
  147. PINCTRL_PIN(105, "AVS_I2S_RXD_1"),
  148. PINCTRL_PIN(106, "AVS_I2S_TXD_1"),
  149. PINCTRL_PIN(107, "AVS_I2S_BCLK_2"),
  150. PINCTRL_PIN(108, "AVS_I2S_SFRM_2"),
  151. PINCTRL_PIN(109, "AVS_I2S_RXD_2"),
  152. PINCTRL_PIN(110, "AVS_I2S_TXD_2"),
  153. PINCTRL_PIN(111, "AVS_I2S_BCLK_3"),
  154. PINCTRL_PIN(112, "AVS_I2S_SFRM_3"),
  155. PINCTRL_PIN(113, "AVS_I2S_RXD_3"),
  156. PINCTRL_PIN(114, "AVS_I2S_TXD_3"),
  157. PINCTRL_PIN(115, "AVS_I2S_BCLK_4"),
  158. PINCTRL_PIN(116, "AVS_I2S_SFRM_4"),
  159. PINCTRL_PIN(117, "AVS_I2S_RXD_4"),
  160. PINCTRL_PIN(118, "AVS_I2S_TXD_4"),
  161. PINCTRL_PIN(119, "AVS_I2S_SFRM_5"),
  162. PINCTRL_PIN(120, "AVS_I2S_RXD_5"),
  163. PINCTRL_PIN(121, "AVS_I2S_TXD_5"),
  164. PINCTRL_PIN(122, "AVS_I2S_BCLK_5"),
  165. PINCTRL_PIN(123, "AVS_SNDW_CLK_0"),
  166. PINCTRL_PIN(124, "AVS_SNDW_DATA_0"),
  167. PINCTRL_PIN(125, "AVS_SNDW_CLK_1"),
  168. PINCTRL_PIN(126, "AVS_SNDW_DATA_1"),
  169. PINCTRL_PIN(127, "AVS_SNDW_CLK_2"),
  170. PINCTRL_PIN(128, "AVS_SNDW_DATA_2"),
  171. PINCTRL_PIN(129, "AVS_SNDW_CLK_3"),
  172. PINCTRL_PIN(130, "AVS_SNDW_DATA_3"),
  173. PINCTRL_PIN(131, "VISA_PTI_CH0_D0_internal"),
  174. PINCTRL_PIN(132, "VISA_PTI_CH0_D1_internal"),
  175. PINCTRL_PIN(133, "VISA_PTI_CH0_D2_internal"),
  176. PINCTRL_PIN(134, "VISA_PTI_CH0_D3_internal"),
  177. PINCTRL_PIN(135, "VISA_PTI_CH0_D4_internal"),
  178. PINCTRL_PIN(136, "VISA_PTI_CH0_D5_internal"),
  179. PINCTRL_PIN(137, "VISA_PTI_CH0_D6_internal"),
  180. PINCTRL_PIN(138, "VISA_PTI_CH0_D7_internal"),
  181. PINCTRL_PIN(139, "VISA_PTI_CH0_CLK_internal"),
  182. PINCTRL_PIN(140, "VISA_PTI_CH1_D0_internal"),
  183. PINCTRL_PIN(141, "VISA_PTI_CH1_D1_internal"),
  184. PINCTRL_PIN(142, "VISA_PTI_CH1_D2_internal"),
  185. PINCTRL_PIN(143, "VISA_PTI_CH1_D3_internal"),
  186. PINCTRL_PIN(144, "VISA_PTI_CH1_D4_internal"),
  187. PINCTRL_PIN(145, "VISA_PTI_CH1_D5_internal"),
  188. PINCTRL_PIN(146, "VISA_PTI_CH1_D6_internal"),
  189. PINCTRL_PIN(147, "VISA_PTI_CH1_D7_internal"),
  190. PINCTRL_PIN(148, "VISA_PTI_CH1_CLK_internal"),
  191. /* WEST */
  192. PINCTRL_PIN(149, "LPSS_UART0_TXD"),
  193. PINCTRL_PIN(150, "LPSS_UART0_RXD"),
  194. PINCTRL_PIN(151, "LPSS_UART0_RTS_B"),
  195. PINCTRL_PIN(152, "LPSS_UART0_CTS_B"),
  196. PINCTRL_PIN(153, "LPSS_UART1_RXD"),
  197. PINCTRL_PIN(154, "LPSS_UART1_TXD"),
  198. PINCTRL_PIN(155, "LPSS_UART1_RTS_B"),
  199. PINCTRL_PIN(156, "LPSS_UART1_CTS_B"),
  200. PINCTRL_PIN(157, "ISH_UART0_RXD"),
  201. PINCTRL_PIN(158, "ISH_UART0_TXD"),
  202. PINCTRL_PIN(159, "ISH_UART0_RTSB"),
  203. PINCTRL_PIN(160, "ISH_UART0_CTSB"),
  204. PINCTRL_PIN(161, "LPSS_SSP_0_CLK"),
  205. PINCTRL_PIN(162, "LPSS_SSP_0_CLK_FB"),
  206. PINCTRL_PIN(163, "LPSS_SSP_0_FS0"),
  207. PINCTRL_PIN(164, "LPSS_SSP_0_FS1"),
  208. PINCTRL_PIN(165, "LPSS_SSP_0_RXD"),
  209. PINCTRL_PIN(166, "LPSS_SSP_0_TXD"),
  210. PINCTRL_PIN(167, "ISH_UART1_RXD"),
  211. PINCTRL_PIN(168, "ISH_UART1_TXD"),
  212. PINCTRL_PIN(169, "ISH_UART1_RTSB"),
  213. PINCTRL_PIN(170, "ISH_UART1_CTSB"),
  214. PINCTRL_PIN(171, "LPSS_SSP_1_FS0"),
  215. PINCTRL_PIN(172, "LPSS_SSP_1_FS1"),
  216. PINCTRL_PIN(173, "LPSS_SSP_1_CLK"),
  217. PINCTRL_PIN(174, "LPSS_SSP_1_CLK_FB"),
  218. PINCTRL_PIN(175, "LPSS_SSP_1_RXD"),
  219. PINCTRL_PIN(176, "LPSS_SSP_1_TXD"),
  220. PINCTRL_PIN(177, "LPSS_SSP_2_CLK"),
  221. PINCTRL_PIN(178, "LPSS_SSP_2_CLK_FB"),
  222. PINCTRL_PIN(179, "LPSS_SSP_2_FS0"),
  223. PINCTRL_PIN(180, "LPSS_SSP_2_FS1"),
  224. PINCTRL_PIN(181, "LPSS_SSP_2_RXD"),
  225. PINCTRL_PIN(182, "LPSS_SSP_2_TXD"),
  226. PINCTRL_PIN(183, "ISH_SPI0_CSB0"),
  227. PINCTRL_PIN(184, "ISH_SPI0_CSB1"),
  228. PINCTRL_PIN(185, "ISH_SPI0_CLK"),
  229. PINCTRL_PIN(186, "ISH_SPI0_MISO"),
  230. PINCTRL_PIN(187, "ISH_SPI0_MOSI"),
  231. PINCTRL_PIN(188, "ISH_GP_0"),
  232. PINCTRL_PIN(189, "ISH_GP_1"),
  233. PINCTRL_PIN(190, "ISH_GP_2"),
  234. PINCTRL_PIN(191, "ISH_GP_13"),
  235. PINCTRL_PIN(192, "ISH_GP_3"),
  236. PINCTRL_PIN(193, "ISH_GP_4"),
  237. PINCTRL_PIN(194, "ISH_GP_5"),
  238. PINCTRL_PIN(195, "ISH_GP_6"),
  239. PINCTRL_PIN(196, "ISH_GP_7"),
  240. PINCTRL_PIN(197, "ISH_GP_8"),
  241. PINCTRL_PIN(198, "ISH_GP_9"),
  242. PINCTRL_PIN(199, "ISH_GP_10"),
  243. PINCTRL_PIN(200, "ISH_GP_11"),
  244. PINCTRL_PIN(201, "ISH_GP_14"),
  245. PINCTRL_PIN(202, "ISH_GP_15"),
  246. PINCTRL_PIN(203, "ISH_GP_22"),
  247. PINCTRL_PIN(204, "ISH_GP_12"),
  248. PINCTRL_PIN(205, "ISH_GP_30_USB_OC"),
  249. PINCTRL_PIN(206, "LPDDRx_RESET0_n"),
  250. PINCTRL_PIN(207, "UFS_RESET_B"),
  251. PINCTRL_PIN(208, "UFS_REFCLK0"),
  252. PINCTRL_PIN(209, "EMMC_SD_CLK"),
  253. PINCTRL_PIN(210, "EMMC_SD_D0"),
  254. PINCTRL_PIN(211, "EMMC_SD_D1"),
  255. PINCTRL_PIN(212, "EMMC_SD_D2"),
  256. PINCTRL_PIN(213, "EMMC_SD_D3"),
  257. PINCTRL_PIN(214, "EMMC_D4"),
  258. PINCTRL_PIN(215, "EMMC_D5"),
  259. PINCTRL_PIN(216, "EMMC_D6"),
  260. PINCTRL_PIN(217, "EMMC_D7"),
  261. PINCTRL_PIN(218, "EMMC_SD_CMD"),
  262. PINCTRL_PIN(219, "EMMC_RCLK"),
  263. PINCTRL_PIN(220, "SDCARD_CLK_FB"),
  264. PINCTRL_PIN(221, "SD_Virtual_GPIO"),
  265. PINCTRL_PIN(222, "OSC_CLK_OUT_NFC"),
  266. PINCTRL_PIN(223, "OSC_CLK_OUT_CAM_0"),
  267. PINCTRL_PIN(224, "OSC_CLK_OUT_CAM_1"),
  268. PINCTRL_PIN(225, "OSC_CLK_OUT_CAM_2"),
  269. PINCTRL_PIN(226, "OSC_CLK_OUT_CAM_3"),
  270. PINCTRL_PIN(227, "PCIe_LINKDOWN"),
  271. PINCTRL_PIN(228, "NFC_CLK_REQ"),
  272. PINCTRL_PIN(229, "PCIE_CLKREQ_N_DEV2"),
  273. PINCTRL_PIN(230, "PCIE_CLKREQ_N_DEV3"),
  274. PINCTRL_PIN(231, "PCIE_CLKREQ_N_DEV4"),
  275. PINCTRL_PIN(232, "PCIE_CLKREQ_N_DEV1"),
  276. PINCTRL_PIN(233, "PCIE_CLKREQ_N_DEV0"),
  277. PINCTRL_PIN(234, "GMBUS_1_SCL"),
  278. PINCTRL_PIN(235, "GMBUS_1_SDA"),
  279. PINCTRL_PIN(236, "GMBUS_0_SCL"),
  280. PINCTRL_PIN(237, "GMBUS_0_SDA"),
  281. /* SOUTHEAST */
  282. PINCTRL_PIN(238, "COMPUTE_PMIC_SVID_DATA"),
  283. PINCTRL_PIN(239, "COMPUTE_PMIC_SVID_CLK"),
  284. PINCTRL_PIN(240, "COMPUTE_PMIC_SVID_ALERT_B"),
  285. PINCTRL_PIN(241, "ROP_PMIC_I2C_SCL"),
  286. PINCTRL_PIN(242, "ROP_PMIC_I2C_SDA"),
  287. PINCTRL_PIN(243, "ISH_TYPEC_I2C2_SDA"),
  288. PINCTRL_PIN(244, "ISH_TYPEC_I2C2_SCL"),
  289. PINCTRL_PIN(245, "COMPUTE_PMU_PROCHOT_B"),
  290. PINCTRL_PIN(246, "PMU_CATERR_B"),
  291. PINCTRL_PIN(247, "COMPUTE_PMIC_VR_READY"),
  292. PINCTRL_PIN(248, "FORCE_FW_RELOAD"),
  293. PINCTRL_PIN(249, "ROP_PMIC_IRQ_ISH_GPIO31_TPC_ALERT_B"),
  294. PINCTRL_PIN(250, "ROP_PMIC_RESET_B"),
  295. PINCTRL_PIN(251, "ROP_PMIC_STNBY_SLP_S0_B"),
  296. PINCTRL_PIN(252, "ROP_PMIC_THERMTRIP_B"),
  297. PINCTRL_PIN(253, "MODEM_CLKREQ"),
  298. PINCTRL_PIN(254, "TPC0_BSSB_SBU1"),
  299. PINCTRL_PIN(255, "TPC0_BSSB_SBU2"),
  300. PINCTRL_PIN(256, "OSC_CLK_OUT_CAM_4"),
  301. PINCTRL_PIN(257, "HPD1"),
  302. PINCTRL_PIN(258, "HPD0"),
  303. PINCTRL_PIN(259, "PMC_TIME_SYNC_0"),
  304. PINCTRL_PIN(260, "PMC_TIME_SYNC_1"),
  305. PINCTRL_PIN(261, "OSC_CLK_OUT_CAM_5"),
  306. PINCTRL_PIN(262, "ISH_GP_20"),
  307. PINCTRL_PIN(263, "ISH_GP_16"),
  308. PINCTRL_PIN(264, "ISH_GP_17"),
  309. PINCTRL_PIN(265, "ISH_GP_18"),
  310. PINCTRL_PIN(266, "ISH_GP_19"),
  311. };
  312. static const struct intel_padgroup lkf_community0_gpps[] = {
  313. LKF_GPP(0, 0, 31, 0), /* EAST_0 */
  314. LKF_GPP(1, 32, 59, 32), /* EAST_1 */
  315. };
  316. static const struct intel_padgroup lkf_community1_gpps[] = {
  317. LKF_GPP(0, 60, 91, 64), /* NORTHWEST_0 */
  318. LKF_GPP(1, 92, 123, 96), /* NORTHWEST_1 */
  319. LKF_GPP(2, 124, 148, 128), /* NORTHWEST_2 */
  320. };
  321. static const struct intel_padgroup lkf_community2_gpps[] = {
  322. LKF_GPP(0, 149, 180, 160), /* WEST_0 */
  323. LKF_GPP(1, 181, 212, 192), /* WEST_1 */
  324. LKF_GPP(2, 213, 237, 224), /* WEST_2 */
  325. };
  326. static const struct intel_padgroup lkf_community3_gpps[] = {
  327. LKF_GPP(0, 238, 266, 256), /* SOUTHEAST */
  328. };
  329. static const struct intel_community lkf_communities[] = {
  330. LKF_COMMUNITY(0, 0, 59, lkf_community0_gpps), /* EAST */
  331. LKF_COMMUNITY(1, 60, 148, lkf_community1_gpps), /* NORTHWEST */
  332. LKF_COMMUNITY(2, 149, 237, lkf_community2_gpps), /* WEST */
  333. LKF_COMMUNITY(3, 238, 266, lkf_community3_gpps), /* SOUTHEAST */
  334. };
  335. static const struct intel_pinctrl_soc_data lkf_soc_data = {
  336. .pins = lkf_pins,
  337. .npins = ARRAY_SIZE(lkf_pins),
  338. .communities = lkf_communities,
  339. .ncommunities = ARRAY_SIZE(lkf_communities),
  340. };
  341. static const struct acpi_device_id lkf_pinctrl_acpi_match[] = {
  342. { "INT34C4", (kernel_ulong_t)&lkf_soc_data },
  343. { }
  344. };
  345. MODULE_DEVICE_TABLE(acpi, lkf_pinctrl_acpi_match);
  346. static INTEL_PINCTRL_PM_OPS(lkf_pinctrl_pm_ops);
  347. static struct platform_driver lkf_pinctrl_driver = {
  348. .probe = intel_pinctrl_probe_by_hid,
  349. .driver = {
  350. .name = "lakefield-pinctrl",
  351. .acpi_match_table = lkf_pinctrl_acpi_match,
  352. .pm = &lkf_pinctrl_pm_ops,
  353. },
  354. };
  355. module_platform_driver(lkf_pinctrl_driver);
  356. MODULE_AUTHOR("Andy Shevchenko <[email protected]>");
  357. MODULE_DESCRIPTION("Intel Lakefield PCH pinctrl/GPIO driver");
  358. MODULE_LICENSE("GPL v2");