pinctrl-elkhartlake.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Elkhart Lake PCH pinctrl/GPIO driver
  4. *
  5. * Copyright (C) 2019, Intel Corporation
  6. * Author: Andy Shevchenko <[email protected]>
  7. */
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pinctrl/pinctrl.h>
  12. #include "pinctrl-intel.h"
  13. #define EHL_PAD_OWN 0x020
  14. #define EHL_PADCFGLOCK 0x080
  15. #define EHL_HOSTSW_OWN 0x0b0
  16. #define EHL_GPI_IS 0x100
  17. #define EHL_GPI_IE 0x120
  18. #define EHL_GPP(r, s, e) \
  19. { \
  20. .reg_num = (r), \
  21. .base = (s), \
  22. .size = ((e) - (s) + 1), \
  23. }
  24. #define EHL_COMMUNITY(s, e, g) \
  25. { \
  26. .padown_offset = EHL_PAD_OWN, \
  27. .padcfglock_offset = EHL_PADCFGLOCK, \
  28. .hostown_offset = EHL_HOSTSW_OWN, \
  29. .is_offset = EHL_GPI_IS, \
  30. .ie_offset = EHL_GPI_IE, \
  31. .pin_base = (s), \
  32. .npins = ((e) - (s) + 1), \
  33. .gpps = (g), \
  34. .ngpps = ARRAY_SIZE(g), \
  35. }
  36. /* Elkhart Lake */
  37. static const struct pinctrl_pin_desc ehl_community0_pins[] = {
  38. /* GPP_B */
  39. PINCTRL_PIN(0, "CORE_VID_0"),
  40. PINCTRL_PIN(1, "CORE_VID_1"),
  41. PINCTRL_PIN(2, "VRALERTB"),
  42. PINCTRL_PIN(3, "CPU_GP_2"),
  43. PINCTRL_PIN(4, "CPU_GP_3"),
  44. PINCTRL_PIN(5, "OSE_I2C0_SCLK"),
  45. PINCTRL_PIN(6, "OSE_I2C0_SDAT"),
  46. PINCTRL_PIN(7, "OSE_I2C1_SCLK"),
  47. PINCTRL_PIN(8, "OSE_I2C1_SDAT"),
  48. PINCTRL_PIN(9, "I2C5_SDA"),
  49. PINCTRL_PIN(10, "I2C5_SCL"),
  50. PINCTRL_PIN(11, "PMCALERTB"),
  51. PINCTRL_PIN(12, "SLP_S0B"),
  52. PINCTRL_PIN(13, "PLTRSTB"),
  53. PINCTRL_PIN(14, "SPKR"),
  54. PINCTRL_PIN(15, "GSPI0_CS0B"),
  55. PINCTRL_PIN(16, "GSPI0_CLK"),
  56. PINCTRL_PIN(17, "GSPI0_MISO"),
  57. PINCTRL_PIN(18, "GSPI0_MOSI"),
  58. PINCTRL_PIN(19, "GSPI1_CS0B"),
  59. PINCTRL_PIN(20, "GSPI1_CLK"),
  60. PINCTRL_PIN(21, "GSPI1_MISO"),
  61. PINCTRL_PIN(22, "GSPI1_MOSI"),
  62. PINCTRL_PIN(23, "GPPC_B_23"),
  63. PINCTRL_PIN(24, "GSPI0_CLK_LOOPBK"),
  64. PINCTRL_PIN(25, "GSPI1_CLK_LOOPBK"),
  65. /* GPP_T */
  66. PINCTRL_PIN(26, "OSE_QEPA_2"),
  67. PINCTRL_PIN(27, "OSE_QEPB_2"),
  68. PINCTRL_PIN(28, "OSE_QEPI_2"),
  69. PINCTRL_PIN(29, "GPPC_T_3"),
  70. PINCTRL_PIN(30, "RGMII0_INT"),
  71. PINCTRL_PIN(31, "RGMII0_RESETB"),
  72. PINCTRL_PIN(32, "RGMII0_AUXTS"),
  73. PINCTRL_PIN(33, "RGMII0_PPS"),
  74. PINCTRL_PIN(34, "USB2_OCB_2"),
  75. PINCTRL_PIN(35, "OSE_HSUART2_EN"),
  76. PINCTRL_PIN(36, "OSE_HSUART2_RE"),
  77. PINCTRL_PIN(37, "USB2_OCB_3"),
  78. PINCTRL_PIN(38, "OSE_UART2_RXD"),
  79. PINCTRL_PIN(39, "OSE_UART2_TXD"),
  80. PINCTRL_PIN(40, "OSE_UART2_RTSB"),
  81. PINCTRL_PIN(41, "OSE_UART2_CTSB"),
  82. /* GPP_G */
  83. PINCTRL_PIN(42, "SD3_CMD"),
  84. PINCTRL_PIN(43, "SD3_D0"),
  85. PINCTRL_PIN(44, "SD3_D1"),
  86. PINCTRL_PIN(45, "SD3_D2"),
  87. PINCTRL_PIN(46, "SD3_D3"),
  88. PINCTRL_PIN(47, "SD3_CDB"),
  89. PINCTRL_PIN(48, "SD3_CLK"),
  90. PINCTRL_PIN(49, "I2S2_SCLK"),
  91. PINCTRL_PIN(50, "I2S2_SFRM"),
  92. PINCTRL_PIN(51, "I2S2_TXD"),
  93. PINCTRL_PIN(52, "I2S2_RXD"),
  94. PINCTRL_PIN(53, "I2S3_SCLK"),
  95. PINCTRL_PIN(54, "I2S3_SFRM"),
  96. PINCTRL_PIN(55, "I2S3_TXD"),
  97. PINCTRL_PIN(56, "I2S3_RXD"),
  98. PINCTRL_PIN(57, "ESPI_IO_0"),
  99. PINCTRL_PIN(58, "ESPI_IO_1"),
  100. PINCTRL_PIN(59, "ESPI_IO_2"),
  101. PINCTRL_PIN(60, "ESPI_IO_3"),
  102. PINCTRL_PIN(61, "I2S1_SCLK"),
  103. PINCTRL_PIN(62, "ESPI_CSB"),
  104. PINCTRL_PIN(63, "ESPI_CLK"),
  105. PINCTRL_PIN(64, "ESPI_RESETB"),
  106. PINCTRL_PIN(65, "SD3_WP"),
  107. PINCTRL_PIN(66, "ESPI_CLK_LOOPBK"),
  108. };
  109. static const struct intel_padgroup ehl_community0_gpps[] = {
  110. EHL_GPP(0, 0, 25), /* GPP_B */
  111. EHL_GPP(1, 26, 41), /* GPP_T */
  112. EHL_GPP(2, 42, 66), /* GPP_G */
  113. };
  114. static const struct intel_community ehl_community0[] = {
  115. EHL_COMMUNITY(0, 66, ehl_community0_gpps),
  116. };
  117. static const struct intel_pinctrl_soc_data ehl_community0_soc_data = {
  118. .uid = "0",
  119. .pins = ehl_community0_pins,
  120. .npins = ARRAY_SIZE(ehl_community0_pins),
  121. .communities = ehl_community0,
  122. .ncommunities = ARRAY_SIZE(ehl_community0),
  123. };
  124. static const struct pinctrl_pin_desc ehl_community1_pins[] = {
  125. /* GPP_V */
  126. PINCTRL_PIN(0, "EMMC_CMD"),
  127. PINCTRL_PIN(1, "EMMC_DATA0"),
  128. PINCTRL_PIN(2, "EMMC_DATA1"),
  129. PINCTRL_PIN(3, "EMMC_DATA2"),
  130. PINCTRL_PIN(4, "EMMC_DATA3"),
  131. PINCTRL_PIN(5, "EMMC_DATA4"),
  132. PINCTRL_PIN(6, "EMMC_DATA5"),
  133. PINCTRL_PIN(7, "EMMC_DATA6"),
  134. PINCTRL_PIN(8, "EMMC_DATA7"),
  135. PINCTRL_PIN(9, "EMMC_RCLK"),
  136. PINCTRL_PIN(10, "EMMC_CLK"),
  137. PINCTRL_PIN(11, "EMMC_RESETB"),
  138. PINCTRL_PIN(12, "OSE_TGPIO0"),
  139. PINCTRL_PIN(13, "OSE_TGPIO1"),
  140. PINCTRL_PIN(14, "OSE_TGPIO2"),
  141. PINCTRL_PIN(15, "OSE_TGPIO3"),
  142. /* GPP_H */
  143. PINCTRL_PIN(16, "RGMII1_INT"),
  144. PINCTRL_PIN(17, "RGMII1_RESETB"),
  145. PINCTRL_PIN(18, "RGMII1_AUXTS"),
  146. PINCTRL_PIN(19, "RGMII1_PPS"),
  147. PINCTRL_PIN(20, "I2C2_SDA"),
  148. PINCTRL_PIN(21, "I2C2_SCL"),
  149. PINCTRL_PIN(22, "I2C3_SDA"),
  150. PINCTRL_PIN(23, "I2C3_SCL"),
  151. PINCTRL_PIN(24, "I2C4_SDA"),
  152. PINCTRL_PIN(25, "I2C4_SCL"),
  153. PINCTRL_PIN(26, "SRCCLKREQB_4"),
  154. PINCTRL_PIN(27, "SRCCLKREQB_5"),
  155. PINCTRL_PIN(28, "OSE_UART1_RXD"),
  156. PINCTRL_PIN(29, "OSE_UART1_TXD"),
  157. PINCTRL_PIN(30, "GPPC_H_14"),
  158. PINCTRL_PIN(31, "OSE_UART1_CTSB"),
  159. PINCTRL_PIN(32, "PCIE_LNK_DOWN"),
  160. PINCTRL_PIN(33, "SD_PWR_EN_B"),
  161. PINCTRL_PIN(34, "CPU_C10_GATEB"),
  162. PINCTRL_PIN(35, "GPPC_H_19"),
  163. PINCTRL_PIN(36, "OSE_PWM7"),
  164. PINCTRL_PIN(37, "OSE_HSUART1_DE"),
  165. PINCTRL_PIN(38, "OSE_HSUART1_RE"),
  166. PINCTRL_PIN(39, "OSE_HSUART1_EN"),
  167. /* GPP_D */
  168. PINCTRL_PIN(40, "OSE_QEPA_0"),
  169. PINCTRL_PIN(41, "OSE_QEPB_0"),
  170. PINCTRL_PIN(42, "OSE_QEPI_0"),
  171. PINCTRL_PIN(43, "OSE_PWM6"),
  172. PINCTRL_PIN(44, "OSE_PWM2"),
  173. PINCTRL_PIN(45, "SRCCLKREQB_0"),
  174. PINCTRL_PIN(46, "SRCCLKREQB_1"),
  175. PINCTRL_PIN(47, "SRCCLKREQB_2"),
  176. PINCTRL_PIN(48, "SRCCLKREQB_3"),
  177. PINCTRL_PIN(49, "OSE_SPI0_CSB"),
  178. PINCTRL_PIN(50, "OSE_SPI0_SCLK"),
  179. PINCTRL_PIN(51, "OSE_SPI0_MISO"),
  180. PINCTRL_PIN(52, "OSE_SPI0_MOSI"),
  181. PINCTRL_PIN(53, "OSE_QEPA_1"),
  182. PINCTRL_PIN(54, "OSE_QEPB_1"),
  183. PINCTRL_PIN(55, "OSE_PWM3"),
  184. PINCTRL_PIN(56, "OSE_QEPI_1"),
  185. PINCTRL_PIN(57, "OSE_PWM4"),
  186. PINCTRL_PIN(58, "OSE_PWM5"),
  187. PINCTRL_PIN(59, "I2S_MCLK1_OUT"),
  188. PINCTRL_PIN(60, "GSPI2_CLK_LOOPBK"),
  189. /* GPP_U */
  190. PINCTRL_PIN(61, "RGMII2_INT"),
  191. PINCTRL_PIN(62, "RGMII2_RESETB"),
  192. PINCTRL_PIN(63, "RGMII2_PPS"),
  193. PINCTRL_PIN(64, "RGMII2_AUXTS"),
  194. PINCTRL_PIN(65, "ISI_SPIM_CS"),
  195. PINCTRL_PIN(66, "ISI_SPIM_SCLK"),
  196. PINCTRL_PIN(67, "ISI_SPIM_MISO"),
  197. PINCTRL_PIN(68, "OSE_QEPA_3"),
  198. PINCTRL_PIN(69, "ISI_SPIS_CS"),
  199. PINCTRL_PIN(70, "ISI_SPIS_SCLK"),
  200. PINCTRL_PIN(71, "ISI_SPIS_MISO"),
  201. PINCTRL_PIN(72, "OSE_QEPB_3"),
  202. PINCTRL_PIN(73, "ISI_CHX_OKNOK_0"),
  203. PINCTRL_PIN(74, "ISI_CHX_OKNOK_1"),
  204. PINCTRL_PIN(75, "ISI_CHX_RLY_SWTCH"),
  205. PINCTRL_PIN(76, "ISI_CHX_PMIC_EN"),
  206. PINCTRL_PIN(77, "ISI_OKNOK_0"),
  207. PINCTRL_PIN(78, "ISI_OKNOK_1"),
  208. PINCTRL_PIN(79, "ISI_ALERT"),
  209. PINCTRL_PIN(80, "OSE_QEPI_3"),
  210. PINCTRL_PIN(81, "GSPI3_CLK_LOOPBK"),
  211. PINCTRL_PIN(82, "GSPI4_CLK_LOOPBK"),
  212. PINCTRL_PIN(83, "GSPI5_CLK_LOOPBK"),
  213. PINCTRL_PIN(84, "GSPI6_CLK_LOOPBK"),
  214. /* vGPIO */
  215. PINCTRL_PIN(85, "CNV_BTEN"),
  216. PINCTRL_PIN(86, "CNV_BT_HOST_WAKEB"),
  217. PINCTRL_PIN(87, "CNV_BT_IF_SELECT"),
  218. PINCTRL_PIN(88, "vCNV_BT_UART_TXD"),
  219. PINCTRL_PIN(89, "vCNV_BT_UART_RXD"),
  220. PINCTRL_PIN(90, "vCNV_BT_UART_CTS_B"),
  221. PINCTRL_PIN(91, "vCNV_BT_UART_RTS_B"),
  222. PINCTRL_PIN(92, "vCNV_MFUART1_TXD"),
  223. PINCTRL_PIN(93, "vCNV_MFUART1_RXD"),
  224. PINCTRL_PIN(94, "vCNV_MFUART1_CTS_B"),
  225. PINCTRL_PIN(95, "vCNV_MFUART1_RTS_B"),
  226. PINCTRL_PIN(96, "vUART0_TXD"),
  227. PINCTRL_PIN(97, "vUART0_RXD"),
  228. PINCTRL_PIN(98, "vUART0_CTS_B"),
  229. PINCTRL_PIN(99, "vUART0_RTS_B"),
  230. PINCTRL_PIN(100, "vOSE_UART0_TXD"),
  231. PINCTRL_PIN(101, "vOSE_UART0_RXD"),
  232. PINCTRL_PIN(102, "vOSE_UART0_CTS_B"),
  233. PINCTRL_PIN(103, "vOSE_UART0_RTS_B"),
  234. PINCTRL_PIN(104, "vCNV_BT_I2S_BCLK"),
  235. PINCTRL_PIN(105, "vCNV_BT_I2S_WS_SYNC"),
  236. PINCTRL_PIN(106, "vCNV_BT_I2S_SDO"),
  237. PINCTRL_PIN(107, "vCNV_BT_I2S_SDI"),
  238. PINCTRL_PIN(108, "vI2S2_SCLK"),
  239. PINCTRL_PIN(109, "vI2S2_SFRM"),
  240. PINCTRL_PIN(110, "vI2S2_TXD"),
  241. PINCTRL_PIN(111, "vI2S2_RXD"),
  242. PINCTRL_PIN(112, "vSD3_CD_B"),
  243. };
  244. static const struct intel_padgroup ehl_community1_gpps[] = {
  245. EHL_GPP(0, 0, 15), /* GPP_V */
  246. EHL_GPP(1, 16, 39), /* GPP_H */
  247. EHL_GPP(2, 40, 60), /* GPP_D */
  248. EHL_GPP(3, 61, 84), /* GPP_U */
  249. EHL_GPP(4, 85, 112), /* vGPIO */
  250. };
  251. static const struct intel_community ehl_community1[] = {
  252. EHL_COMMUNITY(0, 112, ehl_community1_gpps),
  253. };
  254. static const struct intel_pinctrl_soc_data ehl_community1_soc_data = {
  255. .uid = "1",
  256. .pins = ehl_community1_pins,
  257. .npins = ARRAY_SIZE(ehl_community1_pins),
  258. .communities = ehl_community1,
  259. .ncommunities = ARRAY_SIZE(ehl_community1),
  260. };
  261. static const struct pinctrl_pin_desc ehl_community3_pins[] = {
  262. /* CPU */
  263. PINCTRL_PIN(0, "HDACPU_SDI"),
  264. PINCTRL_PIN(1, "HDACPU_SDO"),
  265. PINCTRL_PIN(2, "HDACPU_BCLK"),
  266. PINCTRL_PIN(3, "PM_SYNC"),
  267. PINCTRL_PIN(4, "PECI"),
  268. PINCTRL_PIN(5, "CPUPWRGD"),
  269. PINCTRL_PIN(6, "THRMTRIPB"),
  270. PINCTRL_PIN(7, "PLTRST_CPUB"),
  271. PINCTRL_PIN(8, "PM_DOWN"),
  272. PINCTRL_PIN(9, "TRIGGER_IN"),
  273. PINCTRL_PIN(10, "TRIGGER_OUT"),
  274. PINCTRL_PIN(11, "UFS_RESETB"),
  275. PINCTRL_PIN(12, "CLKOUT_CPURTC"),
  276. PINCTRL_PIN(13, "VCCST_OVERRIDE"),
  277. PINCTRL_PIN(14, "C10_WAKE"),
  278. PINCTRL_PIN(15, "PROCHOTB"),
  279. PINCTRL_PIN(16, "CATERRB"),
  280. /* GPP_S */
  281. PINCTRL_PIN(17, "UFS_REF_CLK_0"),
  282. PINCTRL_PIN(18, "UFS_REF_CLK_1"),
  283. /* GPP_A */
  284. PINCTRL_PIN(19, "RGMII0_TXDATA_3"),
  285. PINCTRL_PIN(20, "RGMII0_TXDATA_2"),
  286. PINCTRL_PIN(21, "RGMII0_TXDATA_1"),
  287. PINCTRL_PIN(22, "RGMII0_TXDATA_0"),
  288. PINCTRL_PIN(23, "RGMII0_TXCLK"),
  289. PINCTRL_PIN(24, "RGMII0_TXCTL"),
  290. PINCTRL_PIN(25, "RGMII0_RXCLK"),
  291. PINCTRL_PIN(26, "RGMII0_RXDATA_3"),
  292. PINCTRL_PIN(27, "RGMII0_RXDATA_2"),
  293. PINCTRL_PIN(28, "RGMII0_RXDATA_1"),
  294. PINCTRL_PIN(29, "RGMII0_RXDATA_0"),
  295. PINCTRL_PIN(30, "RGMII1_TXDATA_3"),
  296. PINCTRL_PIN(31, "RGMII1_TXDATA_2"),
  297. PINCTRL_PIN(32, "RGMII1_TXDATA_1"),
  298. PINCTRL_PIN(33, "RGMII1_TXDATA_0"),
  299. PINCTRL_PIN(34, "RGMII1_TXCLK"),
  300. PINCTRL_PIN(35, "RGMII1_TXCTL"),
  301. PINCTRL_PIN(36, "RGMII1_RXCLK"),
  302. PINCTRL_PIN(37, "RGMII1_RXCTL"),
  303. PINCTRL_PIN(38, "RGMII1_RXDATA_3"),
  304. PINCTRL_PIN(39, "RGMII1_RXDATA_2"),
  305. PINCTRL_PIN(40, "RGMII1_RXDATA_1"),
  306. PINCTRL_PIN(41, "RGMII1_RXDATA_0"),
  307. PINCTRL_PIN(42, "RGMII0_RXCTL"),
  308. /* vGPIO_3 */
  309. PINCTRL_PIN(43, "ESPI_USB_OCB_0"),
  310. PINCTRL_PIN(44, "ESPI_USB_OCB_1"),
  311. PINCTRL_PIN(45, "ESPI_USB_OCB_2"),
  312. PINCTRL_PIN(46, "ESPI_USB_OCB_3"),
  313. };
  314. static const struct intel_padgroup ehl_community3_gpps[] = {
  315. EHL_GPP(0, 0, 16), /* CPU */
  316. EHL_GPP(1, 17, 18), /* GPP_S */
  317. EHL_GPP(2, 19, 42), /* GPP_A */
  318. EHL_GPP(3, 43, 46), /* vGPIO_3 */
  319. };
  320. static const struct intel_community ehl_community3[] = {
  321. EHL_COMMUNITY(0, 46, ehl_community3_gpps),
  322. };
  323. static const struct intel_pinctrl_soc_data ehl_community3_soc_data = {
  324. .uid = "3",
  325. .pins = ehl_community3_pins,
  326. .npins = ARRAY_SIZE(ehl_community3_pins),
  327. .communities = ehl_community3,
  328. .ncommunities = ARRAY_SIZE(ehl_community3),
  329. };
  330. static const struct pinctrl_pin_desc ehl_community4_pins[] = {
  331. /* GPP_C */
  332. PINCTRL_PIN(0, "SMBCLK"),
  333. PINCTRL_PIN(1, "SMBDATA"),
  334. PINCTRL_PIN(2, "OSE_PWM0"),
  335. PINCTRL_PIN(3, "RGMII0_MDC"),
  336. PINCTRL_PIN(4, "RGMII0_MDIO"),
  337. PINCTRL_PIN(5, "OSE_PWM1"),
  338. PINCTRL_PIN(6, "RGMII1_MDC"),
  339. PINCTRL_PIN(7, "RGMII1_MDIO"),
  340. PINCTRL_PIN(8, "OSE_TGPIO4"),
  341. PINCTRL_PIN(9, "OSE_HSUART0_EN"),
  342. PINCTRL_PIN(10, "OSE_TGPIO5"),
  343. PINCTRL_PIN(11, "OSE_HSUART0_RE"),
  344. PINCTRL_PIN(12, "OSE_UART0_RXD"),
  345. PINCTRL_PIN(13, "OSE_UART0_TXD"),
  346. PINCTRL_PIN(14, "OSE_UART0_RTSB"),
  347. PINCTRL_PIN(15, "OSE_UART0_CTSB"),
  348. PINCTRL_PIN(16, "RGMII2_MDIO"),
  349. PINCTRL_PIN(17, "RGMII2_MDC"),
  350. PINCTRL_PIN(18, "OSE_I2C4_SDAT"),
  351. PINCTRL_PIN(19, "OSE_I2C4_SCLK"),
  352. PINCTRL_PIN(20, "OSE_UART4_RXD"),
  353. PINCTRL_PIN(21, "OSE_UART4_TXD"),
  354. PINCTRL_PIN(22, "OSE_UART4_RTSB"),
  355. PINCTRL_PIN(23, "OSE_UART4_CTSB"),
  356. /* GPP_F */
  357. PINCTRL_PIN(24, "CNV_BRI_DT"),
  358. PINCTRL_PIN(25, "CNV_BRI_RSP"),
  359. PINCTRL_PIN(26, "CNV_RGI_DT"),
  360. PINCTRL_PIN(27, "CNV_RGI_RSP"),
  361. PINCTRL_PIN(28, "CNV_RF_RESET_B"),
  362. PINCTRL_PIN(29, "EMMC_HIP_MON"),
  363. PINCTRL_PIN(30, "CNV_PA_BLANKING"),
  364. PINCTRL_PIN(31, "OSE_I2S1_SCLK"),
  365. PINCTRL_PIN(32, "I2S_MCLK2_INOUT"),
  366. PINCTRL_PIN(33, "BOOTMPC"),
  367. PINCTRL_PIN(34, "OSE_I2S1_SFRM"),
  368. PINCTRL_PIN(35, "GPPC_F_11"),
  369. PINCTRL_PIN(36, "GSXDOUT"),
  370. PINCTRL_PIN(37, "GSXSLOAD"),
  371. PINCTRL_PIN(38, "GSXDIN"),
  372. PINCTRL_PIN(39, "GSXSRESETB"),
  373. PINCTRL_PIN(40, "GSXCLK"),
  374. PINCTRL_PIN(41, "GPPC_F_17"),
  375. PINCTRL_PIN(42, "OSE_I2S1_TXD"),
  376. PINCTRL_PIN(43, "OSE_I2S1_RXD"),
  377. PINCTRL_PIN(44, "EXT_PWR_GATEB"),
  378. PINCTRL_PIN(45, "EXT_PWR_GATE2B"),
  379. PINCTRL_PIN(46, "VNN_CTRL"),
  380. PINCTRL_PIN(47, "V1P05_CTRL"),
  381. PINCTRL_PIN(48, "GPPF_CLK_LOOPBACK"),
  382. /* HVCMOS */
  383. PINCTRL_PIN(49, "L_BKLTEN"),
  384. PINCTRL_PIN(50, "L_BKLTCTL"),
  385. PINCTRL_PIN(51, "L_VDDEN"),
  386. PINCTRL_PIN(52, "SYS_PWROK"),
  387. PINCTRL_PIN(53, "SYS_RESETB"),
  388. PINCTRL_PIN(54, "MLK_RSTB"),
  389. /* GPP_E */
  390. PINCTRL_PIN(55, "SATA_LEDB"),
  391. PINCTRL_PIN(56, "GPPC_E_1"),
  392. PINCTRL_PIN(57, "GPPC_E_2"),
  393. PINCTRL_PIN(58, "DDSP_HPD_B"),
  394. PINCTRL_PIN(59, "SATA_DEVSLP_0"),
  395. PINCTRL_PIN(60, "DDPB_CTRLDATA"),
  396. PINCTRL_PIN(61, "GPPC_E_6"),
  397. PINCTRL_PIN(62, "DDPB_CTRLCLK"),
  398. PINCTRL_PIN(63, "GPPC_E_8"),
  399. PINCTRL_PIN(64, "USB2_OCB_0"),
  400. PINCTRL_PIN(65, "GPPC_E_10"),
  401. PINCTRL_PIN(66, "GPPC_E_11"),
  402. PINCTRL_PIN(67, "GPPC_E_12"),
  403. PINCTRL_PIN(68, "GPPC_E_13"),
  404. PINCTRL_PIN(69, "DDSP_HPD_A"),
  405. PINCTRL_PIN(70, "OSE_I2S0_RXD"),
  406. PINCTRL_PIN(71, "OSE_I2S0_TXD"),
  407. PINCTRL_PIN(72, "DDSP_HPD_C"),
  408. PINCTRL_PIN(73, "DDPA_CTRLDATA"),
  409. PINCTRL_PIN(74, "DDPA_CTRLCLK"),
  410. PINCTRL_PIN(75, "OSE_I2S0_SCLK"),
  411. PINCTRL_PIN(76, "OSE_I2S0_SFRM"),
  412. PINCTRL_PIN(77, "DDPC_CTRLDATA"),
  413. PINCTRL_PIN(78, "DDPC_CTRLCLK"),
  414. PINCTRL_PIN(79, "SPI1_CLK_LOOPBK"),
  415. };
  416. static const struct intel_padgroup ehl_community4_gpps[] = {
  417. EHL_GPP(0, 0, 23), /* GPP_C */
  418. EHL_GPP(1, 24, 48), /* GPP_F */
  419. EHL_GPP(2, 49, 54), /* HVCMOS */
  420. EHL_GPP(3, 55, 79), /* GPP_E */
  421. };
  422. static const struct intel_community ehl_community4[] = {
  423. EHL_COMMUNITY(0, 79, ehl_community4_gpps),
  424. };
  425. static const struct intel_pinctrl_soc_data ehl_community4_soc_data = {
  426. .uid = "4",
  427. .pins = ehl_community4_pins,
  428. .npins = ARRAY_SIZE(ehl_community4_pins),
  429. .communities = ehl_community4,
  430. .ncommunities = ARRAY_SIZE(ehl_community4),
  431. };
  432. static const struct pinctrl_pin_desc ehl_community5_pins[] = {
  433. /* GPP_R */
  434. PINCTRL_PIN(0, "HDA_BCLK"),
  435. PINCTRL_PIN(1, "HDA_SYNC"),
  436. PINCTRL_PIN(2, "HDA_SDO"),
  437. PINCTRL_PIN(3, "HDA_SDI_0"),
  438. PINCTRL_PIN(4, "HDA_RSTB"),
  439. PINCTRL_PIN(5, "HDA_SDI_1"),
  440. PINCTRL_PIN(6, "GPP_R_6"),
  441. PINCTRL_PIN(7, "GPP_R_7"),
  442. };
  443. static const struct intel_padgroup ehl_community5_gpps[] = {
  444. EHL_GPP(0, 0, 7), /* GPP_R */
  445. };
  446. static const struct intel_community ehl_community5[] = {
  447. EHL_COMMUNITY(0, 7, ehl_community5_gpps),
  448. };
  449. static const struct intel_pinctrl_soc_data ehl_community5_soc_data = {
  450. .uid = "5",
  451. .pins = ehl_community5_pins,
  452. .npins = ARRAY_SIZE(ehl_community5_pins),
  453. .communities = ehl_community5,
  454. .ncommunities = ARRAY_SIZE(ehl_community5),
  455. };
  456. static const struct intel_pinctrl_soc_data *ehl_soc_data_array[] = {
  457. &ehl_community0_soc_data,
  458. &ehl_community1_soc_data,
  459. &ehl_community3_soc_data,
  460. &ehl_community4_soc_data,
  461. &ehl_community5_soc_data,
  462. NULL
  463. };
  464. static const struct acpi_device_id ehl_pinctrl_acpi_match[] = {
  465. { "INTC1020", (kernel_ulong_t)ehl_soc_data_array },
  466. { }
  467. };
  468. MODULE_DEVICE_TABLE(acpi, ehl_pinctrl_acpi_match);
  469. static INTEL_PINCTRL_PM_OPS(ehl_pinctrl_pm_ops);
  470. static struct platform_driver ehl_pinctrl_driver = {
  471. .probe = intel_pinctrl_probe_by_uid,
  472. .driver = {
  473. .name = "elkhartlake-pinctrl",
  474. .acpi_match_table = ehl_pinctrl_acpi_match,
  475. .pm = &ehl_pinctrl_pm_ops,
  476. },
  477. };
  478. module_platform_driver(ehl_pinctrl_driver);
  479. MODULE_AUTHOR("Andy Shevchenko <[email protected]>");
  480. MODULE_DESCRIPTION("Intel Elkhart Lake PCH pinctrl/GPIO driver");
  481. MODULE_LICENSE("GPL v2");