pinctrl-alderlake.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Alder Lake PCH pinctrl/GPIO driver
  4. *
  5. * Copyright (C) 2020, 2022 Intel Corporation
  6. * Author: Andy Shevchenko <[email protected]>
  7. */
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pinctrl/pinctrl.h>
  12. #include "pinctrl-intel.h"
  13. #define ADL_N_PAD_OWN 0x020
  14. #define ADL_N_PADCFGLOCK 0x080
  15. #define ADL_N_HOSTSW_OWN 0x0b0
  16. #define ADL_N_GPI_IS 0x100
  17. #define ADL_N_GPI_IE 0x120
  18. #define ADL_S_PAD_OWN 0x0a0
  19. #define ADL_S_PADCFGLOCK 0x110
  20. #define ADL_S_HOSTSW_OWN 0x150
  21. #define ADL_S_GPI_IS 0x200
  22. #define ADL_S_GPI_IE 0x220
  23. #define ADL_GPP(r, s, e, g) \
  24. { \
  25. .reg_num = (r), \
  26. .base = (s), \
  27. .size = ((e) - (s) + 1), \
  28. .gpio_base = (g), \
  29. }
  30. #define ADL_N_COMMUNITY(b, s, e, g) \
  31. { \
  32. .barno = (b), \
  33. .padown_offset = ADL_N_PAD_OWN, \
  34. .padcfglock_offset = ADL_N_PADCFGLOCK, \
  35. .hostown_offset = ADL_N_HOSTSW_OWN, \
  36. .is_offset = ADL_N_GPI_IS, \
  37. .ie_offset = ADL_N_GPI_IE, \
  38. .pin_base = (s), \
  39. .npins = ((e) - (s) + 1), \
  40. .gpps = (g), \
  41. .ngpps = ARRAY_SIZE(g), \
  42. }
  43. #define ADL_S_COMMUNITY(b, s, e, g) \
  44. { \
  45. .barno = (b), \
  46. .padown_offset = ADL_S_PAD_OWN, \
  47. .padcfglock_offset = ADL_S_PADCFGLOCK, \
  48. .hostown_offset = ADL_S_HOSTSW_OWN, \
  49. .is_offset = ADL_S_GPI_IS, \
  50. .ie_offset = ADL_S_GPI_IE, \
  51. .pin_base = (s), \
  52. .npins = ((e) - (s) + 1), \
  53. .gpps = (g), \
  54. .ngpps = ARRAY_SIZE(g), \
  55. }
  56. /* Alder Lake-N */
  57. static const struct pinctrl_pin_desc adln_pins[] = {
  58. /* GPP_B */
  59. PINCTRL_PIN(0, "CORE_VID_0"),
  60. PINCTRL_PIN(1, "CORE_VID_1"),
  61. PINCTRL_PIN(2, "GPPC_B_2"),
  62. PINCTRL_PIN(3, "GPPC_B_3"),
  63. PINCTRL_PIN(4, "GPPC_B_4"),
  64. PINCTRL_PIN(5, "GPPC_B_5"),
  65. PINCTRL_PIN(6, "GPPC_B_6"),
  66. PINCTRL_PIN(7, "GPPC_B_7"),
  67. PINCTRL_PIN(8, "GPPC_B_8"),
  68. PINCTRL_PIN(9, "GPPC_B_9"),
  69. PINCTRL_PIN(10, "GPPC_B_10"),
  70. PINCTRL_PIN(11, "GPPC_B_11"),
  71. PINCTRL_PIN(12, "SLP_S0B"),
  72. PINCTRL_PIN(13, "PLTRSTB"),
  73. PINCTRL_PIN(14, "GPPC_B_14"),
  74. PINCTRL_PIN(15, "GPPC_B_15"),
  75. PINCTRL_PIN(16, "GPPC_B_16"),
  76. PINCTRL_PIN(17, "GPPC_B_17"),
  77. PINCTRL_PIN(18, "GPPC_B_18"),
  78. PINCTRL_PIN(19, "GPPC_B_19"),
  79. PINCTRL_PIN(20, "GPPC_B_20"),
  80. PINCTRL_PIN(21, "GPPC_B_21"),
  81. PINCTRL_PIN(22, "GPPC_B_22"),
  82. PINCTRL_PIN(23, "GPPC_B_23"),
  83. PINCTRL_PIN(24, "GSPI0_CLK_LOOPBK"),
  84. PINCTRL_PIN(25, "GSPI1_CLK_LOOPBK"),
  85. /* GPP_T */
  86. PINCTRL_PIN(26, "GPPC_T_0"),
  87. PINCTRL_PIN(27, "GPPC_T_1"),
  88. PINCTRL_PIN(28, "FUSA_DIAGTEST_EN"),
  89. PINCTRL_PIN(29, "FUSA_DIAGTEST_MODE"),
  90. PINCTRL_PIN(30, "GPPC_T_4"),
  91. PINCTRL_PIN(31, "GPPC_T_5"),
  92. PINCTRL_PIN(32, "GPPC_T_6"),
  93. PINCTRL_PIN(33, "GPPC_T_7"),
  94. PINCTRL_PIN(34, "GPPC_T_8"),
  95. PINCTRL_PIN(35, "GPPC_T_9"),
  96. PINCTRL_PIN(36, "GPPC_T_10"),
  97. PINCTRL_PIN(37, "GPPC_T_11"),
  98. PINCTRL_PIN(38, "GPPC_T_12"),
  99. PINCTRL_PIN(39, "GPPC_T_13"),
  100. PINCTRL_PIN(40, "GPPC_T_14"),
  101. PINCTRL_PIN(41, "GPPC_T_15"),
  102. /* GPP_A */
  103. PINCTRL_PIN(42, "ESPI_IO_0"),
  104. PINCTRL_PIN(43, "ESPI_IO_1"),
  105. PINCTRL_PIN(44, "ESPI_IO_2"),
  106. PINCTRL_PIN(45, "ESPI_IO_3"),
  107. PINCTRL_PIN(46, "ESPI_CS0B"),
  108. PINCTRL_PIN(47, "ESPI_ALERT0B"),
  109. PINCTRL_PIN(48, "ESPI_ALERT1B"),
  110. PINCTRL_PIN(49, "GPPC_A_7"),
  111. PINCTRL_PIN(50, "GPPC_A_8"),
  112. PINCTRL_PIN(51, "ESPI_CLK"),
  113. PINCTRL_PIN(52, "ESPI_RESETB"),
  114. PINCTRL_PIN(53, "GPPC_A_11"),
  115. PINCTRL_PIN(54, "GPPC_A_12"),
  116. PINCTRL_PIN(55, "GPPC_A_13"),
  117. PINCTRL_PIN(56, "GPPC_A_14"),
  118. PINCTRL_PIN(57, "GPPC_A_15"),
  119. PINCTRL_PIN(58, "GPPC_A_16"),
  120. PINCTRL_PIN(59, "GPPC_A_17"),
  121. PINCTRL_PIN(60, "GPPC_A_18"),
  122. PINCTRL_PIN(61, "GPPC_A_19"),
  123. PINCTRL_PIN(62, "GPPC_A_20"),
  124. PINCTRL_PIN(63, "GPPC_A_21"),
  125. PINCTRL_PIN(64, "GPPC_A_22"),
  126. PINCTRL_PIN(65, "ESPI_CS1B"),
  127. PINCTRL_PIN(66, "ESPI_CLK_LOOPBK"),
  128. /* GPP_S */
  129. PINCTRL_PIN(67, "GPP_S_0"),
  130. PINCTRL_PIN(68, "GPP_S_1"),
  131. PINCTRL_PIN(69, "GPP_S_2"),
  132. PINCTRL_PIN(70, "GPP_S_3"),
  133. PINCTRL_PIN(71, "GPP_S_4"),
  134. PINCTRL_PIN(72, "GPP_S_5"),
  135. PINCTRL_PIN(73, "GPP_S_6"),
  136. PINCTRL_PIN(74, "GPP_S_7"),
  137. /* GPP_I */
  138. PINCTRL_PIN(75, "GPP_F_0_CNV_BRI_DT_UART0_RTSB"),
  139. PINCTRL_PIN(76, "GPP_F_1_CNV_BRI_RSP_UART0_RXD"),
  140. PINCTRL_PIN(77, "GPP_F_2_CNV_RGI_DT_UART0_TXD"),
  141. PINCTRL_PIN(78, "GPP_F_3_CNV_RGI_RSP_UART0_CTSB"),
  142. PINCTRL_PIN(79, "GPP_F_4_CNV_RF_RESET_B"),
  143. PINCTRL_PIN(80, "GPP_F_5_MODEM_CLKREQ"),
  144. PINCTRL_PIN(81, "GPP_F_6_CNV_PA_BLANKING"),
  145. PINCTRL_PIN(82, "GPP_F_7_EMMC_CMD"),
  146. PINCTRL_PIN(83, "GPP_F_8_EMMC_DATA0"),
  147. PINCTRL_PIN(84, "GPP_F_9_EMMC_DATA1"),
  148. PINCTRL_PIN(85, "GPP_F_10_EMMC_DATA2"),
  149. PINCTRL_PIN(86, "GPP_F_11_EMMC_DATA3"),
  150. PINCTRL_PIN(87, "GPP_F_12_EMMC_DATA4"),
  151. PINCTRL_PIN(88, "GPP_F_13_EMMC_DATA5"),
  152. PINCTRL_PIN(89, "GPP_F_14_EMMC_DATA6"),
  153. PINCTRL_PIN(90, "GPP_F_15_EMMC_DATA7"),
  154. PINCTRL_PIN(91, "GPP_F_16_EMMC_RCLK"),
  155. PINCTRL_PIN(92, "GPP_F_17_EMMC_CLK"),
  156. PINCTRL_PIN(93, "GPP_F_18_EMMC_RESETB"),
  157. PINCTRL_PIN(94, "GPP_F_19_A4WP_PRESENT"),
  158. /* GPP_H */
  159. PINCTRL_PIN(95, "GPPC_H_0"),
  160. PINCTRL_PIN(96, "GPPC_H_1"),
  161. PINCTRL_PIN(97, "GPPC_H_2"),
  162. PINCTRL_PIN(98, "GPPC_H_3"),
  163. PINCTRL_PIN(99, "GPPC_H_4"),
  164. PINCTRL_PIN(100, "GPPC_H_5"),
  165. PINCTRL_PIN(101, "GPPC_H_6"),
  166. PINCTRL_PIN(102, "GPPC_H_7"),
  167. PINCTRL_PIN(103, "GPPC_H_8"),
  168. PINCTRL_PIN(104, "GPPC_H_9"),
  169. PINCTRL_PIN(105, "GPPC_H_10"),
  170. PINCTRL_PIN(106, "GPPC_H_11"),
  171. PINCTRL_PIN(107, "I2C7_SDA"),
  172. PINCTRL_PIN(108, "I2C7_SCL"),
  173. PINCTRL_PIN(109, "GPPC_H_14"),
  174. PINCTRL_PIN(110, "GPPC_H_15"),
  175. PINCTRL_PIN(111, "GPPC_H_16"),
  176. PINCTRL_PIN(112, "GPPC_H_17"),
  177. PINCTRL_PIN(113, "CPU_C10_GATEB"),
  178. PINCTRL_PIN(114, "GPPC_H_19"),
  179. PINCTRL_PIN(115, "GPPC_H_20"),
  180. PINCTRL_PIN(116, "GPPC_H_21"),
  181. PINCTRL_PIN(117, "GPPC_H_22"),
  182. PINCTRL_PIN(118, "GPPC_H_23"),
  183. /* GPP_D */
  184. PINCTRL_PIN(119, "GPPC_D_0"),
  185. PINCTRL_PIN(120, "GPPC_D_1"),
  186. PINCTRL_PIN(121, "GPPC_D_2"),
  187. PINCTRL_PIN(122, "GPPC_D_3"),
  188. PINCTRL_PIN(123, "GPPC_D_4"),
  189. PINCTRL_PIN(124, "GPPC_D_5"),
  190. PINCTRL_PIN(125, "GPPC_D_6"),
  191. PINCTRL_PIN(126, "GPPC_D_7"),
  192. PINCTRL_PIN(127, "GPPC_D_8"),
  193. PINCTRL_PIN(128, "BSSB_LS2_RX"),
  194. PINCTRL_PIN(129, "BSSB_LS2_TX"),
  195. PINCTRL_PIN(130, "BSSB_LS3_RX"),
  196. PINCTRL_PIN(131, "BSSB_LS3_TX"),
  197. PINCTRL_PIN(132, "GPPC_D_13"),
  198. PINCTRL_PIN(133, "GPPC_D_14"),
  199. PINCTRL_PIN(134, "GPPC_D_15"),
  200. PINCTRL_PIN(135, "GPPC_D_16"),
  201. PINCTRL_PIN(136, "GPPC_D_17"),
  202. PINCTRL_PIN(137, "GPPC_D_18"),
  203. PINCTRL_PIN(138, "GPPC_D_19"),
  204. PINCTRL_PIN(139, "GSPI2_CLK_LOOPBK"),
  205. /* vGPIO */
  206. PINCTRL_PIN(140, "CNV_BTEN"),
  207. PINCTRL_PIN(141, "CNV_BT_HOST_WAKEB"),
  208. PINCTRL_PIN(142, "CNV_BT_IF_SELECT"),
  209. PINCTRL_PIN(143, "vCNV_BT_UART_TXD"),
  210. PINCTRL_PIN(144, "vCNV_BT_UART_RXD"),
  211. PINCTRL_PIN(145, "vCNV_BT_UART_CTS_B"),
  212. PINCTRL_PIN(146, "vCNV_BT_UART_RTS_B"),
  213. PINCTRL_PIN(147, "vCNV_MFUART1_TXD"),
  214. PINCTRL_PIN(148, "vCNV_MFUART1_RXD"),
  215. PINCTRL_PIN(149, "vCNV_MFUART1_CTS_B"),
  216. PINCTRL_PIN(150, "vCNV_MFUART1_RTS_B"),
  217. PINCTRL_PIN(151, "vUART0_TXD"),
  218. PINCTRL_PIN(152, "vUART0_RXD"),
  219. PINCTRL_PIN(153, "vUART0_CTS_B"),
  220. PINCTRL_PIN(154, "vUART0_RTS_B"),
  221. PINCTRL_PIN(155, "vISH_UART0_TXD"),
  222. PINCTRL_PIN(156, "vISH_UART0_RXD"),
  223. PINCTRL_PIN(157, "vISH_UART0_CTS_B"),
  224. PINCTRL_PIN(158, "vISH_UART0_RTS_B"),
  225. PINCTRL_PIN(159, "vCNV_BT_I2S_BCLK"),
  226. PINCTRL_PIN(160, "vCNV_BT_I2S_WS_SYNC"),
  227. PINCTRL_PIN(161, "vCNV_BT_I2S_SDO"),
  228. PINCTRL_PIN(162, "vCNV_BT_I2S_SDI"),
  229. PINCTRL_PIN(163, "vI2S2_SCLK"),
  230. PINCTRL_PIN(164, "vI2S2_SFRM"),
  231. PINCTRL_PIN(165, "vI2S2_TXD"),
  232. PINCTRL_PIN(166, "vI2S2_RXD"),
  233. PINCTRL_PIN(167, "THC0_WOT_INT"),
  234. PINCTRL_PIN(168, "THC1_WOT_INT"),
  235. /* GPP_C */
  236. PINCTRL_PIN(169, "SMBCLK"),
  237. PINCTRL_PIN(170, "SMBDATA"),
  238. PINCTRL_PIN(171, "SMBALERTB"),
  239. PINCTRL_PIN(172, "SML0CLK"),
  240. PINCTRL_PIN(173, "SML0DATA"),
  241. PINCTRL_PIN(174, "GPPC_C_5"),
  242. PINCTRL_PIN(175, "GPPC_C_6"),
  243. PINCTRL_PIN(176, "GPPC_C_7"),
  244. PINCTRL_PIN(177, "GPPC_C_8"),
  245. PINCTRL_PIN(178, "GPPC_C_9"),
  246. PINCTRL_PIN(179, "GPPC_C_10"),
  247. PINCTRL_PIN(180, "GPPC_C_11"),
  248. PINCTRL_PIN(181, "GPPC_C_12"),
  249. PINCTRL_PIN(182, "GPPC_C_13"),
  250. PINCTRL_PIN(183, "GPPC_C_14"),
  251. PINCTRL_PIN(184, "GPPC_C_15"),
  252. PINCTRL_PIN(185, "GPPC_C_16"),
  253. PINCTRL_PIN(186, "GPPC_C_17"),
  254. PINCTRL_PIN(187, "GPPC_C_18"),
  255. PINCTRL_PIN(188, "GPPC_C_19"),
  256. PINCTRL_PIN(189, "GPPC_C_20"),
  257. PINCTRL_PIN(190, "GPPC_C_21"),
  258. PINCTRL_PIN(191, "GPPC_C_22"),
  259. PINCTRL_PIN(192, "GPPC_C_23"),
  260. /* GPP_F */
  261. PINCTRL_PIN(193, "CNV_BRI_DT"),
  262. PINCTRL_PIN(194, "CNV_BRI_RSP"),
  263. PINCTRL_PIN(195, "CNV_RGI_DT"),
  264. PINCTRL_PIN(196, "CNV_RGI_RSP"),
  265. PINCTRL_PIN(197, "CNV_RF_RESET_B"),
  266. PINCTRL_PIN(198, "MODEM_CLKREQ"),
  267. PINCTRL_PIN(199, "GPPC_F_6"),
  268. PINCTRL_PIN(200, "GPPC_F_7"),
  269. PINCTRL_PIN(201, "GPPC_F_8"),
  270. PINCTRL_PIN(202, "BOOTMPC"),
  271. PINCTRL_PIN(203, "GPPC_F_10"),
  272. PINCTRL_PIN(204, "GPPC_F_11"),
  273. PINCTRL_PIN(205, "GPPC_F_12"),
  274. PINCTRL_PIN(206, "GPPC_F_13"),
  275. PINCTRL_PIN(207, "GPPC_F_14"),
  276. PINCTRL_PIN(208, "GPPC_F_15"),
  277. PINCTRL_PIN(209, "GPPC_F_16"),
  278. PINCTRL_PIN(210, "GPPC_F_17"),
  279. PINCTRL_PIN(211, "GPPC_F_18"),
  280. PINCTRL_PIN(212, "GPPC_F_19"),
  281. PINCTRL_PIN(213, "EXT_PWR_GATEB"),
  282. PINCTRL_PIN(214, "EXT_PWR_GATE2B"),
  283. PINCTRL_PIN(215, "GPPC_F_22"),
  284. PINCTRL_PIN(216, "GPPC_F_23"),
  285. PINCTRL_PIN(217, "GPPF_CLK_LOOPBACK"),
  286. /* HVCMOS */
  287. PINCTRL_PIN(218, "L_BKLTEN"),
  288. PINCTRL_PIN(219, "L_BKLTCTL"),
  289. PINCTRL_PIN(220, "L_VDDEN"),
  290. PINCTRL_PIN(221, "SYS_PWROK"),
  291. PINCTRL_PIN(222, "SYS_RESETB"),
  292. PINCTRL_PIN(223, "MLK_RSTB"),
  293. /* GPP_E */
  294. PINCTRL_PIN(224, "GPPC_E_0"),
  295. PINCTRL_PIN(225, "GPPC_E_1"),
  296. PINCTRL_PIN(226, "GPPC_E_2"),
  297. PINCTRL_PIN(227, "GPPC_E_3"),
  298. PINCTRL_PIN(228, "GPPC_E_4"),
  299. PINCTRL_PIN(229, "GPPC_E_5"),
  300. PINCTRL_PIN(230, "GPPC_E_6"),
  301. PINCTRL_PIN(231, "GPPC_E_7"),
  302. PINCTRL_PIN(232, "GPPC_E_8"),
  303. PINCTRL_PIN(233, "GPPC_E_9"),
  304. PINCTRL_PIN(234, "GPPC_E_10"),
  305. PINCTRL_PIN(235, "GPPC_E_11"),
  306. PINCTRL_PIN(236, "GPPC_E_12"),
  307. PINCTRL_PIN(237, "GPPC_E_13"),
  308. PINCTRL_PIN(238, "GPPC_E_14"),
  309. PINCTRL_PIN(239, "FIVR_DIGPB_0"),
  310. PINCTRL_PIN(240, "FIVR_DIGPB_1"),
  311. PINCTRL_PIN(241, "GPPC_E_17"),
  312. PINCTRL_PIN(242, "BSSB_LS0_RX"),
  313. PINCTRL_PIN(243, "BSSB_LS0_TX"),
  314. PINCTRL_PIN(244, "BSSB_LS1_RX"),
  315. PINCTRL_PIN(245, "BSSB_LS1_TX"),
  316. PINCTRL_PIN(246, "DNX_FORCE_RELOAD"),
  317. PINCTRL_PIN(247, "GPPC_E_23"),
  318. PINCTRL_PIN(248, "GPPE_CLK_LOOPBACK"),
  319. /* GPP_R */
  320. PINCTRL_PIN(249, "HDA_BCLK"),
  321. PINCTRL_PIN(250, "HDA_SYNC"),
  322. PINCTRL_PIN(251, "HDA_SDO"),
  323. PINCTRL_PIN(252, "HDA_SDI_0"),
  324. PINCTRL_PIN(253, "HDA_RSTB"),
  325. PINCTRL_PIN(254, "GPP_R_5"),
  326. PINCTRL_PIN(255, "GPP_R_6"),
  327. PINCTRL_PIN(256, "GPP_R_7"),
  328. };
  329. static const struct intel_padgroup adln_community0_gpps[] = {
  330. ADL_GPP(0, 0, 25, 0), /* GPP_B */
  331. ADL_GPP(1, 26, 41, 32), /* GPP_T */
  332. ADL_GPP(2, 42, 66, 64), /* GPP_A */
  333. };
  334. static const struct intel_padgroup adln_community1_gpps[] = {
  335. ADL_GPP(0, 67, 74, 96), /* GPP_S */
  336. ADL_GPP(1, 75, 94, 128), /* GPP_I */
  337. ADL_GPP(2, 95, 118, 160), /* GPP_H */
  338. ADL_GPP(3, 119, 139, 192), /* GPP_D */
  339. ADL_GPP(4, 140, 168, 224), /* vGPIO */
  340. };
  341. static const struct intel_padgroup adln_community4_gpps[] = {
  342. ADL_GPP(0, 169, 192, 256), /* GPP_C */
  343. ADL_GPP(1, 193, 217, 288), /* GPP_F */
  344. ADL_GPP(2, 218, 223, INTEL_GPIO_BASE_NOMAP), /* HVCMOS */
  345. ADL_GPP(3, 224, 248, 320), /* GPP_E */
  346. };
  347. static const struct intel_padgroup adln_community5_gpps[] = {
  348. ADL_GPP(0, 249, 256, 352), /* GPP_R */
  349. };
  350. static const struct intel_community adln_communities[] = {
  351. ADL_N_COMMUNITY(0, 0, 66, adln_community0_gpps),
  352. ADL_N_COMMUNITY(1, 67, 168, adln_community1_gpps),
  353. ADL_N_COMMUNITY(2, 169, 248, adln_community4_gpps),
  354. ADL_N_COMMUNITY(3, 249, 256, adln_community5_gpps),
  355. };
  356. static const struct intel_pinctrl_soc_data adln_soc_data = {
  357. .pins = adln_pins,
  358. .npins = ARRAY_SIZE(adln_pins),
  359. .communities = adln_communities,
  360. .ncommunities = ARRAY_SIZE(adln_communities),
  361. };
  362. /* Alder Lake-S */
  363. static const struct pinctrl_pin_desc adls_pins[] = {
  364. /* GPP_I */
  365. PINCTRL_PIN(0, "EXT_PWR_GATEB"),
  366. PINCTRL_PIN(1, "DDSP_HPD_1"),
  367. PINCTRL_PIN(2, "DDSP_HPD_2"),
  368. PINCTRL_PIN(3, "DDSP_HPD_3"),
  369. PINCTRL_PIN(4, "DDSP_HPD_4"),
  370. PINCTRL_PIN(5, "DDPB_CTRLCLK"),
  371. PINCTRL_PIN(6, "DDPB_CTRLDATA"),
  372. PINCTRL_PIN(7, "DDPC_CTRLCLK"),
  373. PINCTRL_PIN(8, "DDPC_CTRLDATA"),
  374. PINCTRL_PIN(9, "GSPI0_CS1B"),
  375. PINCTRL_PIN(10, "GSPI1_CS1B"),
  376. PINCTRL_PIN(11, "USB2_OCB_4"),
  377. PINCTRL_PIN(12, "USB2_OCB_5"),
  378. PINCTRL_PIN(13, "USB2_OCB_6"),
  379. PINCTRL_PIN(14, "USB2_OCB_7"),
  380. PINCTRL_PIN(15, "GSPI0_CS0B"),
  381. PINCTRL_PIN(16, "GSPI0_CLK"),
  382. PINCTRL_PIN(17, "GSPI0_MISO"),
  383. PINCTRL_PIN(18, "GSPI0_MOSI"),
  384. PINCTRL_PIN(19, "GSPI1_CS0B"),
  385. PINCTRL_PIN(20, "GSPI1_CLK"),
  386. PINCTRL_PIN(21, "GSPI1_MISO"),
  387. PINCTRL_PIN(22, "GSPI1_MOSI"),
  388. PINCTRL_PIN(23, "GSPI0_CLK_LOOPBK"),
  389. PINCTRL_PIN(24, "GSPI1_CLK_LOOPBK"),
  390. /* GPP_R */
  391. PINCTRL_PIN(25, "HDA_BCLK"),
  392. PINCTRL_PIN(26, "HDA_SYNC"),
  393. PINCTRL_PIN(27, "HDA_SDO"),
  394. PINCTRL_PIN(28, "HDA_SDI_0"),
  395. PINCTRL_PIN(29, "HDA_RSTB"),
  396. PINCTRL_PIN(30, "HDA_SDI_1"),
  397. PINCTRL_PIN(31, "GPP_R_6"),
  398. PINCTRL_PIN(32, "GPP_R_7"),
  399. PINCTRL_PIN(33, "GPP_R_8"),
  400. PINCTRL_PIN(34, "DDSP_HPD_A"),
  401. PINCTRL_PIN(35, "DDSP_HPD_B"),
  402. PINCTRL_PIN(36, "DDSP_HPD_C"),
  403. PINCTRL_PIN(37, "ISH_SPI_CSB"),
  404. PINCTRL_PIN(38, "ISH_SPI_CLK"),
  405. PINCTRL_PIN(39, "ISH_SPI_MISO"),
  406. PINCTRL_PIN(40, "ISH_SPI_MOSI"),
  407. PINCTRL_PIN(41, "DDP1_CTRLCLK"),
  408. PINCTRL_PIN(42, "DDP1_CTRLDATA"),
  409. PINCTRL_PIN(43, "DDP2_CTRLCLK"),
  410. PINCTRL_PIN(44, "DDP2_CTRLDATA"),
  411. PINCTRL_PIN(45, "DDPA_CTRLCLK"),
  412. PINCTRL_PIN(46, "DDPA_CTRLDATA"),
  413. PINCTRL_PIN(47, "GSPI2_CLK_LOOPBK"),
  414. /* GPP_J */
  415. PINCTRL_PIN(48, "CNV_PA_BLANKING"),
  416. PINCTRL_PIN(49, "CPU_C10_GATEB"),
  417. PINCTRL_PIN(50, "CNV_BRI_DT"),
  418. PINCTRL_PIN(51, "CNV_BRI_RSP"),
  419. PINCTRL_PIN(52, "CNV_RGI_DT"),
  420. PINCTRL_PIN(53, "CNV_RGI_RSP"),
  421. PINCTRL_PIN(54, "CNV_MFUART2_RXD"),
  422. PINCTRL_PIN(55, "CNV_MFUART2_TXD"),
  423. PINCTRL_PIN(56, "SRCCLKREQB_16"),
  424. PINCTRL_PIN(57, "SRCCLKREQB_17"),
  425. PINCTRL_PIN(58, "BSSB_LS_RX"),
  426. PINCTRL_PIN(59, "BSSB_LS_TX"),
  427. /* vGPIO */
  428. PINCTRL_PIN(60, "CNV_BTEN"),
  429. PINCTRL_PIN(61, "CNV_BT_HOST_WAKEB"),
  430. PINCTRL_PIN(62, "CNV_BT_IF_SELECT"),
  431. PINCTRL_PIN(63, "vCNV_BT_UART_TXD"),
  432. PINCTRL_PIN(64, "vCNV_BT_UART_RXD"),
  433. PINCTRL_PIN(65, "vCNV_BT_UART_CTS_B"),
  434. PINCTRL_PIN(66, "vCNV_BT_UART_RTS_B"),
  435. PINCTRL_PIN(67, "vCNV_MFUART1_TXD"),
  436. PINCTRL_PIN(68, "vCNV_MFUART1_RXD"),
  437. PINCTRL_PIN(69, "vCNV_MFUART1_CTS_B"),
  438. PINCTRL_PIN(70, "vCNV_MFUART1_RTS_B"),
  439. PINCTRL_PIN(71, "vUART0_TXD"),
  440. PINCTRL_PIN(72, "vUART0_RXD"),
  441. PINCTRL_PIN(73, "vUART0_CTS_B"),
  442. PINCTRL_PIN(74, "vUART0_RTS_B"),
  443. PINCTRL_PIN(75, "vISH_UART0_TXD"),
  444. PINCTRL_PIN(76, "vISH_UART0_RXD"),
  445. PINCTRL_PIN(77, "vISH_UART0_CTS_B"),
  446. PINCTRL_PIN(78, "vISH_UART0_RTS_B"),
  447. PINCTRL_PIN(79, "vCNV_BT_I2S_BCLK"),
  448. PINCTRL_PIN(80, "vCNV_BT_I2S_WS_SYNC"),
  449. PINCTRL_PIN(81, "vCNV_BT_I2S_SDO"),
  450. PINCTRL_PIN(82, "vCNV_BT_I2S_SDI"),
  451. PINCTRL_PIN(83, "vI2S2_SCLK"),
  452. PINCTRL_PIN(84, "vI2S2_SFRM"),
  453. PINCTRL_PIN(85, "vI2S2_TXD"),
  454. PINCTRL_PIN(86, "vI2S2_RXD"),
  455. /* vGPIO_0 */
  456. PINCTRL_PIN(87, "ESPI_USB_OCB_0"),
  457. PINCTRL_PIN(88, "ESPI_USB_OCB_1"),
  458. PINCTRL_PIN(89, "ESPI_USB_OCB_2"),
  459. PINCTRL_PIN(90, "ESPI_USB_OCB_3"),
  460. PINCTRL_PIN(91, "USB_CPU_OCB_0"),
  461. PINCTRL_PIN(92, "USB_CPU_OCB_1"),
  462. PINCTRL_PIN(93, "USB_CPU_OCB_2"),
  463. PINCTRL_PIN(94, "USB_CPU_OCB_3"),
  464. /* GPP_B */
  465. PINCTRL_PIN(95, "PCIE_LNK_DOWN"),
  466. PINCTRL_PIN(96, "ISH_UART0_RTSB"),
  467. PINCTRL_PIN(97, "VRALERTB"),
  468. PINCTRL_PIN(98, "CPU_GP_2"),
  469. PINCTRL_PIN(99, "CPU_GP_3"),
  470. PINCTRL_PIN(100, "SX_EXIT_HOLDOFFB"),
  471. PINCTRL_PIN(101, "CLKOUT_48"),
  472. PINCTRL_PIN(102, "ISH_GP_7"),
  473. PINCTRL_PIN(103, "ISH_GP_0"),
  474. PINCTRL_PIN(104, "ISH_GP_1"),
  475. PINCTRL_PIN(105, "ISH_GP_2"),
  476. PINCTRL_PIN(106, "I2S_MCLK"),
  477. PINCTRL_PIN(107, "SLP_S0B"),
  478. PINCTRL_PIN(108, "PLTRSTB"),
  479. PINCTRL_PIN(109, "SPKR"),
  480. PINCTRL_PIN(110, "ISH_GP_3"),
  481. PINCTRL_PIN(111, "ISH_GP_4"),
  482. PINCTRL_PIN(112, "ISH_GP_5"),
  483. PINCTRL_PIN(113, "PMCALERTB"),
  484. PINCTRL_PIN(114, "FUSA_DIAGTEST_EN"),
  485. PINCTRL_PIN(115, "FUSA_DIAGTEST_MODE"),
  486. PINCTRL_PIN(116, "GPP_B_21"),
  487. PINCTRL_PIN(117, "GPP_B_22"),
  488. PINCTRL_PIN(118, "SML1ALERTB"),
  489. /* GPP_G */
  490. PINCTRL_PIN(119, "GPP_G_0"),
  491. PINCTRL_PIN(120, "GPP_G_1"),
  492. PINCTRL_PIN(121, "DNX_FORCE_RELOAD"),
  493. PINCTRL_PIN(122, "GMII_MDC_0"),
  494. PINCTRL_PIN(123, "GMII_MDIO_0"),
  495. PINCTRL_PIN(124, "SLP_DRAMB"),
  496. PINCTRL_PIN(125, "GPP_G_6"),
  497. PINCTRL_PIN(126, "GPP_G_7"),
  498. /* GPP_H */
  499. PINCTRL_PIN(127, "SRCCLKREQB_18"),
  500. PINCTRL_PIN(128, "GPP_H_1"),
  501. PINCTRL_PIN(129, "SRCCLKREQB_8"),
  502. PINCTRL_PIN(130, "SRCCLKREQB_9"),
  503. PINCTRL_PIN(131, "SRCCLKREQB_10"),
  504. PINCTRL_PIN(132, "SRCCLKREQB_11"),
  505. PINCTRL_PIN(133, "SRCCLKREQB_12"),
  506. PINCTRL_PIN(134, "SRCCLKREQB_13"),
  507. PINCTRL_PIN(135, "SRCCLKREQB_14"),
  508. PINCTRL_PIN(136, "SRCCLKREQB_15"),
  509. PINCTRL_PIN(137, "SML2CLK"),
  510. PINCTRL_PIN(138, "SML2DATA"),
  511. PINCTRL_PIN(139, "SML2ALERTB"),
  512. PINCTRL_PIN(140, "SML3CLK"),
  513. PINCTRL_PIN(141, "SML3DATA"),
  514. PINCTRL_PIN(142, "SML3ALERTB"),
  515. PINCTRL_PIN(143, "SML4CLK"),
  516. PINCTRL_PIN(144, "SML4DATA"),
  517. PINCTRL_PIN(145, "SML4ALERTB"),
  518. PINCTRL_PIN(146, "ISH_I2C0_SDA"),
  519. PINCTRL_PIN(147, "ISH_I2C0_SCL"),
  520. PINCTRL_PIN(148, "ISH_I2C1_SDA"),
  521. PINCTRL_PIN(149, "ISH_I2C1_SCL"),
  522. PINCTRL_PIN(150, "TIME_SYNC_0"),
  523. /* SPI0 */
  524. PINCTRL_PIN(151, "SPI0_IO_2"),
  525. PINCTRL_PIN(152, "SPI0_IO_3"),
  526. PINCTRL_PIN(153, "SPI0_MOSI_IO_0"),
  527. PINCTRL_PIN(154, "SPI0_MISO_IO_1"),
  528. PINCTRL_PIN(155, "SPI0_TPM_CSB"),
  529. PINCTRL_PIN(156, "SPI0_FLASH_0_CSB"),
  530. PINCTRL_PIN(157, "SPI0_FLASH_1_CSB"),
  531. PINCTRL_PIN(158, "SPI0_CLK"),
  532. PINCTRL_PIN(159, "SPI0_CLK_LOOPBK"),
  533. /* GPP_A */
  534. PINCTRL_PIN(160, "ESPI_IO_0"),
  535. PINCTRL_PIN(161, "ESPI_IO_1"),
  536. PINCTRL_PIN(162, "ESPI_IO_2"),
  537. PINCTRL_PIN(163, "ESPI_IO_3"),
  538. PINCTRL_PIN(164, "ESPI_CS0B"),
  539. PINCTRL_PIN(165, "ESPI_CLK"),
  540. PINCTRL_PIN(166, "ESPI_RESETB"),
  541. PINCTRL_PIN(167, "ESPI_CS1B"),
  542. PINCTRL_PIN(168, "ESPI_CS2B"),
  543. PINCTRL_PIN(169, "ESPI_CS3B"),
  544. PINCTRL_PIN(170, "ESPI_ALERT0B"),
  545. PINCTRL_PIN(171, "ESPI_ALERT1B"),
  546. PINCTRL_PIN(172, "ESPI_ALERT2B"),
  547. PINCTRL_PIN(173, "ESPI_ALERT3B"),
  548. PINCTRL_PIN(174, "GPP_A_14"),
  549. PINCTRL_PIN(175, "ESPI_CLK_LOOPBK"),
  550. /* GPP_C */
  551. PINCTRL_PIN(176, "SMBCLK"),
  552. PINCTRL_PIN(177, "SMBDATA"),
  553. PINCTRL_PIN(178, "SMBALERTB"),
  554. PINCTRL_PIN(179, "ISH_UART0_RXD"),
  555. PINCTRL_PIN(180, "ISH_UART0_TXD"),
  556. PINCTRL_PIN(181, "SML0ALERTB"),
  557. PINCTRL_PIN(182, "ISH_I2C2_SDA"),
  558. PINCTRL_PIN(183, "ISH_I2C2_SCL"),
  559. PINCTRL_PIN(184, "UART0_RXD"),
  560. PINCTRL_PIN(185, "UART0_TXD"),
  561. PINCTRL_PIN(186, "UART0_RTSB"),
  562. PINCTRL_PIN(187, "UART0_CTSB"),
  563. PINCTRL_PIN(188, "UART1_RXD"),
  564. PINCTRL_PIN(189, "UART1_TXD"),
  565. PINCTRL_PIN(190, "UART1_RTSB"),
  566. PINCTRL_PIN(191, "UART1_CTSB"),
  567. PINCTRL_PIN(192, "I2C0_SDA"),
  568. PINCTRL_PIN(193, "I2C0_SCL"),
  569. PINCTRL_PIN(194, "I2C1_SDA"),
  570. PINCTRL_PIN(195, "I2C1_SCL"),
  571. PINCTRL_PIN(196, "UART2_RXD"),
  572. PINCTRL_PIN(197, "UART2_TXD"),
  573. PINCTRL_PIN(198, "UART2_RTSB"),
  574. PINCTRL_PIN(199, "UART2_CTSB"),
  575. /* GPP_S */
  576. PINCTRL_PIN(200, "SNDW1_CLK"),
  577. PINCTRL_PIN(201, "SNDW1_DATA"),
  578. PINCTRL_PIN(202, "SNDW2_CLK"),
  579. PINCTRL_PIN(203, "SNDW2_DATA"),
  580. PINCTRL_PIN(204, "SNDW3_CLK"),
  581. PINCTRL_PIN(205, "SNDW3_DATA"),
  582. PINCTRL_PIN(206, "SNDW4_CLK"),
  583. PINCTRL_PIN(207, "SNDW4_DATA"),
  584. /* GPP_E */
  585. PINCTRL_PIN(208, "SATAXPCIE_0"),
  586. PINCTRL_PIN(209, "SATAXPCIE_1"),
  587. PINCTRL_PIN(210, "SATAXPCIE_2"),
  588. PINCTRL_PIN(211, "CPU_GP_0"),
  589. PINCTRL_PIN(212, "SATA_DEVSLP_0"),
  590. PINCTRL_PIN(213, "SATA_DEVSLP_1"),
  591. PINCTRL_PIN(214, "SATA_DEVSLP_2"),
  592. PINCTRL_PIN(215, "CPU_GP_1"),
  593. PINCTRL_PIN(216, "SATA_LEDB"),
  594. PINCTRL_PIN(217, "USB2_OCB_0"),
  595. PINCTRL_PIN(218, "USB2_OCB_1"),
  596. PINCTRL_PIN(219, "USB2_OCB_2"),
  597. PINCTRL_PIN(220, "USB2_OCB_3"),
  598. PINCTRL_PIN(221, "SPI1_CSB"),
  599. PINCTRL_PIN(222, "SPI1_CLK"),
  600. PINCTRL_PIN(223, "SPI1_MISO_IO_1"),
  601. PINCTRL_PIN(224, "SPI1_MOSI_IO_0"),
  602. PINCTRL_PIN(225, "SPI1_IO_2"),
  603. PINCTRL_PIN(226, "SPI1_IO_3"),
  604. PINCTRL_PIN(227, "GPP_E_19"),
  605. PINCTRL_PIN(228, "GPP_E_20"),
  606. PINCTRL_PIN(229, "ISH_UART0_CTSB"),
  607. PINCTRL_PIN(230, "SPI1_CLK_LOOPBK"),
  608. /* GPP_K */
  609. PINCTRL_PIN(231, "GSXDOUT"),
  610. PINCTRL_PIN(232, "GSXSLOAD"),
  611. PINCTRL_PIN(233, "GSXDIN"),
  612. PINCTRL_PIN(234, "GSXSRESETB"),
  613. PINCTRL_PIN(235, "GSXCLK"),
  614. PINCTRL_PIN(236, "ADR_COMPLETE"),
  615. PINCTRL_PIN(237, "GPP_K_6"),
  616. PINCTRL_PIN(238, "GPP_K_7"),
  617. PINCTRL_PIN(239, "CORE_VID_0"),
  618. PINCTRL_PIN(240, "CORE_VID_1"),
  619. PINCTRL_PIN(241, "GPP_K_10"),
  620. PINCTRL_PIN(242, "GPP_K_11"),
  621. PINCTRL_PIN(243, "SYS_PWROK"),
  622. PINCTRL_PIN(244, "SYS_RESETB"),
  623. PINCTRL_PIN(245, "MLK_RSTB"),
  624. /* GPP_F */
  625. PINCTRL_PIN(246, "SATAXPCIE_3"),
  626. PINCTRL_PIN(247, "SATAXPCIE_4"),
  627. PINCTRL_PIN(248, "SATAXPCIE_5"),
  628. PINCTRL_PIN(249, "SATAXPCIE_6"),
  629. PINCTRL_PIN(250, "SATAXPCIE_7"),
  630. PINCTRL_PIN(251, "SATA_DEVSLP_3"),
  631. PINCTRL_PIN(252, "SATA_DEVSLP_4"),
  632. PINCTRL_PIN(253, "SATA_DEVSLP_5"),
  633. PINCTRL_PIN(254, "SATA_DEVSLP_6"),
  634. PINCTRL_PIN(255, "SATA_DEVSLP_7"),
  635. PINCTRL_PIN(256, "SATA_SCLOCK"),
  636. PINCTRL_PIN(257, "SATA_SLOAD"),
  637. PINCTRL_PIN(258, "SATA_SDATAOUT1"),
  638. PINCTRL_PIN(259, "SATA_SDATAOUT0"),
  639. PINCTRL_PIN(260, "PS_ONB"),
  640. PINCTRL_PIN(261, "M2_SKT2_CFG_0"),
  641. PINCTRL_PIN(262, "M2_SKT2_CFG_1"),
  642. PINCTRL_PIN(263, "M2_SKT2_CFG_2"),
  643. PINCTRL_PIN(264, "M2_SKT2_CFG_3"),
  644. PINCTRL_PIN(265, "L_VDDEN"),
  645. PINCTRL_PIN(266, "L_BKLTEN"),
  646. PINCTRL_PIN(267, "L_BKLTCTL"),
  647. PINCTRL_PIN(268, "VNN_CTRL"),
  648. PINCTRL_PIN(269, "GPP_F_23"),
  649. /* GPP_D */
  650. PINCTRL_PIN(270, "SRCCLKREQB_0"),
  651. PINCTRL_PIN(271, "SRCCLKREQB_1"),
  652. PINCTRL_PIN(272, "SRCCLKREQB_2"),
  653. PINCTRL_PIN(273, "SRCCLKREQB_3"),
  654. PINCTRL_PIN(274, "SML1CLK"),
  655. PINCTRL_PIN(275, "I2S2_SFRM"),
  656. PINCTRL_PIN(276, "I2S2_TXD"),
  657. PINCTRL_PIN(277, "I2S2_RXD"),
  658. PINCTRL_PIN(278, "I2S2_SCLK"),
  659. PINCTRL_PIN(279, "SML0CLK"),
  660. PINCTRL_PIN(280, "SML0DATA"),
  661. PINCTRL_PIN(281, "SRCCLKREQB_4"),
  662. PINCTRL_PIN(282, "SRCCLKREQB_5"),
  663. PINCTRL_PIN(283, "SRCCLKREQB_6"),
  664. PINCTRL_PIN(284, "SRCCLKREQB_7"),
  665. PINCTRL_PIN(285, "SML1DATA"),
  666. PINCTRL_PIN(286, "GSPI3_CS0B"),
  667. PINCTRL_PIN(287, "GSPI3_CLK"),
  668. PINCTRL_PIN(288, "GSPI3_MISO"),
  669. PINCTRL_PIN(289, "GSPI3_MOSI"),
  670. PINCTRL_PIN(290, "UART3_RXD"),
  671. PINCTRL_PIN(291, "UART3_TXD"),
  672. PINCTRL_PIN(292, "UART3_RTSB"),
  673. PINCTRL_PIN(293, "UART3_CTSB"),
  674. PINCTRL_PIN(294, "GSPI3_CLK_LOOPBK"),
  675. /* JTAG */
  676. PINCTRL_PIN(295, "JTAG_TDO"),
  677. PINCTRL_PIN(296, "JTAGX"),
  678. PINCTRL_PIN(297, "PRDYB"),
  679. PINCTRL_PIN(298, "PREQB"),
  680. PINCTRL_PIN(299, "JTAG_TDI"),
  681. PINCTRL_PIN(300, "JTAG_TMS"),
  682. PINCTRL_PIN(301, "JTAG_TCK"),
  683. PINCTRL_PIN(302, "DBG_PMODE"),
  684. PINCTRL_PIN(303, "CPU_TRSTB"),
  685. };
  686. static const struct intel_padgroup adls_community0_gpps[] = {
  687. ADL_GPP(0, 0, 24, 0), /* GPP_I */
  688. ADL_GPP(1, 25, 47, 32), /* GPP_R */
  689. ADL_GPP(2, 48, 59, 64), /* GPP_J */
  690. ADL_GPP(3, 60, 86, 96), /* vGPIO */
  691. ADL_GPP(4, 87, 94, 128), /* vGPIO_0 */
  692. };
  693. static const struct intel_padgroup adls_community1_gpps[] = {
  694. ADL_GPP(0, 95, 118, 160), /* GPP_B */
  695. ADL_GPP(1, 119, 126, 192), /* GPP_G */
  696. ADL_GPP(2, 127, 150, 224), /* GPP_H */
  697. };
  698. static const struct intel_padgroup adls_community3_gpps[] = {
  699. ADL_GPP(0, 151, 159, INTEL_GPIO_BASE_NOMAP), /* SPI0 */
  700. ADL_GPP(1, 160, 175, 256), /* GPP_A */
  701. ADL_GPP(2, 176, 199, 288), /* GPP_C */
  702. };
  703. static const struct intel_padgroup adls_community4_gpps[] = {
  704. ADL_GPP(0, 200, 207, 320), /* GPP_S */
  705. ADL_GPP(1, 208, 230, 352), /* GPP_E */
  706. ADL_GPP(2, 231, 245, 384), /* GPP_K */
  707. ADL_GPP(3, 246, 269, 416), /* GPP_F */
  708. };
  709. static const struct intel_padgroup adls_community5_gpps[] = {
  710. ADL_GPP(0, 270, 294, 448), /* GPP_D */
  711. ADL_GPP(1, 295, 303, INTEL_GPIO_BASE_NOMAP), /* JTAG */
  712. };
  713. static const struct intel_community adls_communities[] = {
  714. ADL_S_COMMUNITY(0, 0, 94, adls_community0_gpps),
  715. ADL_S_COMMUNITY(1, 95, 150, adls_community1_gpps),
  716. ADL_S_COMMUNITY(2, 151, 199, adls_community3_gpps),
  717. ADL_S_COMMUNITY(3, 200, 269, adls_community4_gpps),
  718. ADL_S_COMMUNITY(4, 270, 303, adls_community5_gpps),
  719. };
  720. static const struct intel_pinctrl_soc_data adls_soc_data = {
  721. .pins = adls_pins,
  722. .npins = ARRAY_SIZE(adls_pins),
  723. .communities = adls_communities,
  724. .ncommunities = ARRAY_SIZE(adls_communities),
  725. };
  726. static const struct acpi_device_id adl_pinctrl_acpi_match[] = {
  727. { "INTC1056", (kernel_ulong_t)&adls_soc_data },
  728. { "INTC1057", (kernel_ulong_t)&adln_soc_data },
  729. { "INTC1085", (kernel_ulong_t)&adls_soc_data },
  730. { }
  731. };
  732. MODULE_DEVICE_TABLE(acpi, adl_pinctrl_acpi_match);
  733. static INTEL_PINCTRL_PM_OPS(adl_pinctrl_pm_ops);
  734. static struct platform_driver adl_pinctrl_driver = {
  735. .probe = intel_pinctrl_probe_by_hid,
  736. .driver = {
  737. .name = "alderlake-pinctrl",
  738. .acpi_match_table = adl_pinctrl_acpi_match,
  739. .pm = &adl_pinctrl_pm_ops,
  740. },
  741. };
  742. module_platform_driver(adl_pinctrl_driver);
  743. MODULE_AUTHOR("Andy Shevchenko <[email protected]>");
  744. MODULE_DESCRIPTION("Intel Alder Lake PCH pinctrl/GPIO driver");
  745. MODULE_LICENSE("GPL v2");