pinctrl-imxrt1050.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2020
  4. * Author(s): Giulio Benetti <[email protected]>
  5. */
  6. #include <linux/err.h>
  7. #include <linux/init.h>
  8. #include <linux/of_device.h>
  9. #include <linux/pinctrl/pinctrl.h>
  10. #include <linux/platform_device.h>
  11. #include "pinctrl-imx.h"
  12. enum imxrt1050_pads {
  13. IMXRT1050_PAD_RESERVE0 = 0,
  14. IMXRT1050_PAD_RESERVE1 = 1,
  15. IMXRT1050_PAD_RESERVE2 = 2,
  16. IMXRT1050_PAD_RESERVE3 = 3,
  17. IMXRT1050_PAD_RESERVE4 = 4,
  18. IMXRT1050_PAD_RESERVE5 = 5,
  19. IMXRT1050_PAD_RESERVE6 = 6,
  20. IMXRT1050_PAD_RESERVE7 = 7,
  21. IMXRT1050_PAD_RESERVE8 = 8,
  22. IMXRT1050_PAD_RESERVE9 = 9,
  23. IMXRT1050_IOMUXC_GPIO1_IO00 = 10,
  24. IMXRT1050_IOMUXC_GPIO1_IO01 = 11,
  25. IMXRT1050_IOMUXC_GPIO1_IO02 = 12,
  26. IMXRT1050_IOMUXC_GPIO1_IO03 = 13,
  27. IMXRT1050_IOMUXC_GPIO1_IO04 = 14,
  28. IMXRT1050_IOMUXC_GPIO1_IO05 = 15,
  29. IMXRT1050_IOMUXC_GPIO1_IO06 = 16,
  30. IMXRT1050_IOMUXC_GPIO1_IO07 = 17,
  31. IMXRT1050_IOMUXC_GPIO1_IO08 = 18,
  32. IMXRT1050_IOMUXC_GPIO1_IO09 = 19,
  33. IMXRT1050_IOMUXC_GPIO1_IO10 = 20,
  34. IMXRT1050_IOMUXC_GPIO1_IO11 = 21,
  35. IMXRT1050_IOMUXC_GPIO1_IO12 = 22,
  36. IMXRT1050_IOMUXC_GPIO1_IO13 = 23,
  37. IMXRT1050_IOMUXC_GPIO1_IO14 = 24,
  38. IMXRT1050_IOMUXC_GPIO1_IO15 = 25,
  39. IMXRT1050_IOMUXC_ENET_MDC = 26,
  40. IMXRT1050_IOMUXC_ENET_MDIO = 27,
  41. IMXRT1050_IOMUXC_ENET_TD3 = 28,
  42. IMXRT1050_IOMUXC_ENET_TD2 = 29,
  43. IMXRT1050_IOMUXC_ENET_TD1 = 30,
  44. IMXRT1050_IOMUXC_ENET_TD0 = 31,
  45. IMXRT1050_IOMUXC_ENET_TX_CTL = 32,
  46. IMXRT1050_IOMUXC_ENET_TXC = 33,
  47. IMXRT1050_IOMUXC_ENET_RX_CTL = 34,
  48. IMXRT1050_IOMUXC_ENET_RXC = 35,
  49. IMXRT1050_IOMUXC_ENET_RD0 = 36,
  50. IMXRT1050_IOMUXC_ENET_RD1 = 37,
  51. IMXRT1050_IOMUXC_ENET_RD2 = 38,
  52. IMXRT1050_IOMUXC_ENET_RD3 = 39,
  53. IMXRT1050_IOMUXC_SD1_CLK = 40,
  54. IMXRT1050_IOMUXC_SD1_CMD = 41,
  55. IMXRT1050_IOMUXC_SD1_DATA0 = 42,
  56. IMXRT1050_IOMUXC_SD1_DATA1 = 43,
  57. IMXRT1050_IOMUXC_SD1_DATA2 = 44,
  58. IMXRT1050_IOMUXC_SD1_DATA3 = 45,
  59. IMXRT1050_IOMUXC_SD1_DATA4 = 46,
  60. IMXRT1050_IOMUXC_SD1_DATA5 = 47,
  61. IMXRT1050_IOMUXC_SD1_DATA6 = 48,
  62. IMXRT1050_IOMUXC_SD1_DATA7 = 49,
  63. IMXRT1050_IOMUXC_SD1_RESET_B = 50,
  64. IMXRT1050_IOMUXC_SD1_STROBE = 51,
  65. IMXRT1050_IOMUXC_SD2_CD_B = 52,
  66. IMXRT1050_IOMUXC_SD2_CLK = 53,
  67. IMXRT1050_IOMUXC_SD2_CMD = 54,
  68. IMXRT1050_IOMUXC_SD2_DATA0 = 55,
  69. IMXRT1050_IOMUXC_SD2_DATA1 = 56,
  70. IMXRT1050_IOMUXC_SD2_DATA2 = 57,
  71. IMXRT1050_IOMUXC_SD2_DATA3 = 58,
  72. IMXRT1050_IOMUXC_SD2_RESET_B = 59,
  73. IMXRT1050_IOMUXC_SD2_WP = 60,
  74. IMXRT1050_IOMUXC_NAND_ALE = 61,
  75. IMXRT1050_IOMUXC_NAND_CE0 = 62,
  76. IMXRT1050_IOMUXC_NAND_CE1 = 63,
  77. IMXRT1050_IOMUXC_NAND_CE2 = 64,
  78. IMXRT1050_IOMUXC_NAND_CE3 = 65,
  79. IMXRT1050_IOMUXC_NAND_CLE = 66,
  80. IMXRT1050_IOMUXC_NAND_DATA00 = 67,
  81. IMXRT1050_IOMUXC_NAND_DATA01 = 68,
  82. IMXRT1050_IOMUXC_NAND_DATA02 = 69,
  83. IMXRT1050_IOMUXC_NAND_DATA03 = 70,
  84. IMXRT1050_IOMUXC_NAND_DATA04 = 71,
  85. IMXRT1050_IOMUXC_NAND_DATA05 = 72,
  86. IMXRT1050_IOMUXC_NAND_DATA06 = 73,
  87. IMXRT1050_IOMUXC_NAND_DATA07 = 74,
  88. IMXRT1050_IOMUXC_NAND_DQS = 75,
  89. IMXRT1050_IOMUXC_NAND_RE_B = 76,
  90. IMXRT1050_IOMUXC_NAND_READY_B = 77,
  91. IMXRT1050_IOMUXC_NAND_WE_B = 78,
  92. IMXRT1050_IOMUXC_NAND_WP_B = 79,
  93. IMXRT1050_IOMUXC_SAI5_RXFS = 80,
  94. IMXRT1050_IOMUXC_SAI5_RXC = 81,
  95. IMXRT1050_IOMUXC_SAI5_RXD0 = 82,
  96. IMXRT1050_IOMUXC_SAI5_RXD1 = 83,
  97. IMXRT1050_IOMUXC_SAI5_RXD2 = 84,
  98. IMXRT1050_IOMUXC_SAI5_RXD3 = 85,
  99. IMXRT1050_IOMUXC_SAI5_MCLK = 86,
  100. IMXRT1050_IOMUXC_SAI1_RXFS = 87,
  101. IMXRT1050_IOMUXC_SAI1_RXC = 88,
  102. IMXRT1050_IOMUXC_SAI1_RXD0 = 89,
  103. IMXRT1050_IOMUXC_SAI1_RXD1 = 90,
  104. IMXRT1050_IOMUXC_SAI1_RXD2 = 91,
  105. IMXRT1050_IOMUXC_SAI1_RXD3 = 92,
  106. IMXRT1050_IOMUXC_SAI1_RXD4 = 93,
  107. IMXRT1050_IOMUXC_SAI1_RXD5 = 94,
  108. IMXRT1050_IOMUXC_SAI1_RXD6 = 95,
  109. IMXRT1050_IOMUXC_SAI1_RXD7 = 96,
  110. IMXRT1050_IOMUXC_SAI1_TXFS = 97,
  111. IMXRT1050_IOMUXC_SAI1_TXC = 98,
  112. IMXRT1050_IOMUXC_SAI1_TXD0 = 99,
  113. IMXRT1050_IOMUXC_SAI1_TXD1 = 100,
  114. IMXRT1050_IOMUXC_SAI1_TXD2 = 101,
  115. IMXRT1050_IOMUXC_SAI1_TXD3 = 102,
  116. IMXRT1050_IOMUXC_SAI1_TXD4 = 103,
  117. IMXRT1050_IOMUXC_SAI1_TXD5 = 104,
  118. IMXRT1050_IOMUXC_SAI1_TXD6 = 105,
  119. IMXRT1050_IOMUXC_SAI1_TXD7 = 106,
  120. IMXRT1050_IOMUXC_SAI1_MCLK = 107,
  121. IMXRT1050_IOMUXC_SAI2_RXFS = 108,
  122. IMXRT1050_IOMUXC_SAI2_RXC = 109,
  123. IMXRT1050_IOMUXC_SAI2_RXD0 = 110,
  124. IMXRT1050_IOMUXC_SAI2_TXFS = 111,
  125. IMXRT1050_IOMUXC_SAI2_TXC = 112,
  126. IMXRT1050_IOMUXC_SAI2_TXD0 = 113,
  127. IMXRT1050_IOMUXC_SAI2_MCLK = 114,
  128. IMXRT1050_IOMUXC_SAI3_RXFS = 115,
  129. IMXRT1050_IOMUXC_SAI3_RXC = 116,
  130. IMXRT1050_IOMUXC_SAI3_RXD = 117,
  131. IMXRT1050_IOMUXC_SAI3_TXFS = 118,
  132. IMXRT1050_IOMUXC_SAI3_TXC = 119,
  133. IMXRT1050_IOMUXC_SAI3_TXD = 120,
  134. IMXRT1050_IOMUXC_SAI3_MCLK = 121,
  135. IMXRT1050_IOMUXC_SPDIF_TX = 122,
  136. IMXRT1050_IOMUXC_SPDIF_RX = 123,
  137. IMXRT1050_IOMUXC_SPDIF_EXT_CLK = 124,
  138. IMXRT1050_IOMUXC_ECSPI1_SCLK = 125,
  139. IMXRT1050_IOMUXC_ECSPI1_MOSI = 126,
  140. IMXRT1050_IOMUXC_ECSPI1_MISO = 127,
  141. IMXRT1050_IOMUXC_ECSPI1_SS0 = 128,
  142. IMXRT1050_IOMUXC_ECSPI2_SCLK = 129,
  143. IMXRT1050_IOMUXC_ECSPI2_MOSI = 130,
  144. IMXRT1050_IOMUXC_ECSPI2_MISO = 131,
  145. IMXRT1050_IOMUXC_ECSPI2_SS0 = 132,
  146. IMXRT1050_IOMUXC_I2C1_SCL = 133,
  147. IMXRT1050_IOMUXC_I2C1_SDA = 134,
  148. IMXRT1050_IOMUXC_I2C2_SCL = 135,
  149. IMXRT1050_IOMUXC_I2C2_SDA = 136,
  150. IMXRT1050_IOMUXC_I2C3_SCL = 137,
  151. IMXRT1050_IOMUXC_I2C3_SDA = 138,
  152. IMXRT1050_IOMUXC_I2C4_SCL = 139,
  153. IMXRT1050_IOMUXC_I2C4_SDA = 140,
  154. IMXRT1050_IOMUXC_UART1_RXD = 141,
  155. IMXRT1050_IOMUXC_UART1_TXD = 142,
  156. IMXRT1050_IOMUXC_UART2_RXD = 143,
  157. IMXRT1050_IOMUXC_UART2_TXD = 144,
  158. IMXRT1050_IOMUXC_UART3_RXD = 145,
  159. IMXRT1050_IOMUXC_UART3_TXD = 146,
  160. IMXRT1050_IOMUXC_UART4_RXD = 147,
  161. IMXRT1050_IOMUXC_UART4_TXD = 148,
  162. };
  163. /* Pad names for the pinmux subsystem */
  164. static const struct pinctrl_pin_desc imxrt1050_pinctrl_pads[] = {
  165. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE0),
  166. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE1),
  167. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE2),
  168. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE3),
  169. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE4),
  170. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE5),
  171. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE6),
  172. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE7),
  173. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE8),
  174. IMX_PINCTRL_PIN(IMXRT1050_PAD_RESERVE9),
  175. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO00),
  176. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO01),
  177. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO02),
  178. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO03),
  179. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO04),
  180. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO05),
  181. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO06),
  182. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO07),
  183. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO08),
  184. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO09),
  185. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO10),
  186. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO11),
  187. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO12),
  188. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO13),
  189. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO14),
  190. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_GPIO1_IO15),
  191. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_MDC),
  192. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_MDIO),
  193. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_TD3),
  194. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_TD2),
  195. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_TD1),
  196. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_TD0),
  197. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_TX_CTL),
  198. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_TXC),
  199. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_RX_CTL),
  200. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_RXC),
  201. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_RD0),
  202. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_RD1),
  203. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_RD2),
  204. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ENET_RD3),
  205. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_CLK),
  206. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_CMD),
  207. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_DATA0),
  208. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_DATA1),
  209. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_DATA2),
  210. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_DATA3),
  211. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_DATA4),
  212. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_DATA5),
  213. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_DATA6),
  214. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_DATA7),
  215. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_RESET_B),
  216. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD1_STROBE),
  217. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_CD_B),
  218. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_CLK),
  219. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_CMD),
  220. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_DATA0),
  221. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_DATA1),
  222. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_DATA2),
  223. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_DATA3),
  224. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_RESET_B),
  225. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SD2_WP),
  226. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_ALE),
  227. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_CE0),
  228. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_CE1),
  229. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_CE2),
  230. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_CE3),
  231. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_CLE),
  232. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DATA00),
  233. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DATA01),
  234. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DATA02),
  235. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DATA03),
  236. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DATA04),
  237. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DATA05),
  238. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DATA06),
  239. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DATA07),
  240. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_DQS),
  241. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_RE_B),
  242. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_READY_B),
  243. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_WE_B),
  244. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_NAND_WP_B),
  245. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI5_RXFS),
  246. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI5_RXC),
  247. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI5_RXD0),
  248. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI5_RXD1),
  249. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI5_RXD2),
  250. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI5_RXD3),
  251. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI5_MCLK),
  252. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXFS),
  253. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXC),
  254. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXD0),
  255. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXD1),
  256. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXD2),
  257. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXD3),
  258. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXD4),
  259. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXD5),
  260. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXD6),
  261. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_RXD7),
  262. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXFS),
  263. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXC),
  264. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXD0),
  265. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXD1),
  266. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXD2),
  267. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXD3),
  268. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXD4),
  269. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXD5),
  270. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXD6),
  271. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_TXD7),
  272. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI1_MCLK),
  273. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI2_RXFS),
  274. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI2_RXC),
  275. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI2_RXD0),
  276. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI2_TXFS),
  277. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI2_TXC),
  278. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI2_TXD0),
  279. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI2_MCLK),
  280. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI3_RXFS),
  281. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI3_RXC),
  282. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI3_RXD),
  283. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI3_TXFS),
  284. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI3_TXC),
  285. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI3_TXD),
  286. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SAI3_MCLK),
  287. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SPDIF_TX),
  288. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SPDIF_RX),
  289. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_SPDIF_EXT_CLK),
  290. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ECSPI1_SCLK),
  291. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ECSPI1_MOSI),
  292. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ECSPI1_MISO),
  293. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ECSPI1_SS0),
  294. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ECSPI2_SCLK),
  295. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ECSPI2_MOSI),
  296. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ECSPI2_MISO),
  297. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_ECSPI2_SS0),
  298. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_I2C1_SCL),
  299. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_I2C1_SDA),
  300. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_I2C2_SCL),
  301. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_I2C2_SDA),
  302. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_I2C3_SCL),
  303. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_I2C3_SDA),
  304. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_I2C4_SCL),
  305. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_I2C4_SDA),
  306. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_UART1_RXD),
  307. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_UART1_TXD),
  308. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_UART2_RXD),
  309. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_UART2_TXD),
  310. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_UART3_RXD),
  311. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_UART3_TXD),
  312. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_UART4_RXD),
  313. IMX_PINCTRL_PIN(IMXRT1050_IOMUXC_UART4_TXD),
  314. };
  315. static const struct imx_pinctrl_soc_info imxrt1050_pinctrl_info = {
  316. .pins = imxrt1050_pinctrl_pads,
  317. .npins = ARRAY_SIZE(imxrt1050_pinctrl_pads),
  318. .gpr_compatible = "fsl,imxrt1050-iomuxc-gpr",
  319. };
  320. static const struct of_device_id imxrt1050_pinctrl_of_match[] = {
  321. { .compatible = "fsl,imxrt1050-iomuxc", .data = &imxrt1050_pinctrl_info, },
  322. { /* sentinel */ }
  323. };
  324. static int imxrt1050_pinctrl_probe(struct platform_device *pdev)
  325. {
  326. return imx_pinctrl_probe(pdev, &imxrt1050_pinctrl_info);
  327. }
  328. static struct platform_driver imxrt1050_pinctrl_driver = {
  329. .driver = {
  330. .name = "imxrt1050-pinctrl",
  331. .of_match_table = of_match_ptr(imxrt1050_pinctrl_of_match),
  332. .suppress_bind_attrs = true,
  333. },
  334. .probe = imxrt1050_pinctrl_probe,
  335. };
  336. static int __init imxrt1050_pinctrl_init(void)
  337. {
  338. return platform_driver_register(&imxrt1050_pinctrl_driver);
  339. }
  340. arch_initcall(imxrt1050_pinctrl_init);