pinctrl-imx93.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2021 NXP
  4. */
  5. #include <linux/err.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/pinctrl/pinctrl.h>
  12. #include "pinctrl-imx.h"
  13. enum imx93_pads {
  14. IMX93_IOMUXC_DAP_TDI = 0,
  15. IMX93_IOMUXC_DAP_TMS_SWDIO = 1,
  16. IMX93_IOMUXC_DAP_TCLK_SWCLK = 2,
  17. IMX93_IOMUXC_DAP_TDO_TRACESWO = 3,
  18. IMX93_IOMUXC_GPIO_IO00 = 4,
  19. IMX93_IOMUXC_GPIO_IO01 = 5,
  20. IMX93_IOMUXC_GPIO_IO02 = 6,
  21. IMX93_IOMUXC_GPIO_IO03 = 7,
  22. IMX93_IOMUXC_GPIO_IO04 = 8,
  23. IMX93_IOMUXC_GPIO_IO05 = 9,
  24. IMX93_IOMUXC_GPIO_IO06 = 10,
  25. IMX93_IOMUXC_GPIO_IO07 = 11,
  26. IMX93_IOMUXC_GPIO_IO08 = 12,
  27. IMX93_IOMUXC_GPIO_IO09 = 13,
  28. IMX93_IOMUXC_GPIO_IO10 = 14,
  29. IMX93_IOMUXC_GPIO_IO11 = 15,
  30. IMX93_IOMUXC_GPIO_IO12 = 16,
  31. IMX93_IOMUXC_GPIO_IO13 = 17,
  32. IMX93_IOMUXC_GPIO_IO14 = 18,
  33. IMX93_IOMUXC_GPIO_IO15 = 19,
  34. IMX93_IOMUXC_GPIO_IO16 = 20,
  35. IMX93_IOMUXC_GPIO_IO17 = 21,
  36. IMX93_IOMUXC_GPIO_IO18 = 22,
  37. IMX93_IOMUXC_GPIO_IO19 = 23,
  38. IMX93_IOMUXC_GPIO_IO20 = 24,
  39. IMX93_IOMUXC_GPIO_IO21 = 25,
  40. IMX93_IOMUXC_GPIO_IO22 = 26,
  41. IMX93_IOMUXC_GPIO_IO23 = 27,
  42. IMX93_IOMUXC_GPIO_IO24 = 28,
  43. IMX93_IOMUXC_GPIO_IO25 = 29,
  44. IMX93_IOMUXC_GPIO_IO26 = 30,
  45. IMX93_IOMUXC_GPIO_IO27 = 31,
  46. IMX93_IOMUXC_GPIO_IO28 = 32,
  47. IMX93_IOMUXC_GPIO_IO29 = 33,
  48. IMX93_IOMUXC_CCM_CLKO1 = 34,
  49. IMX93_IOMUXC_CCM_CLKO2 = 35,
  50. IMX93_IOMUXC_CCM_CLKO3 = 36,
  51. IMX93_IOMUXC_CCM_CLKO4 = 37,
  52. IMX93_IOMUXC_ENET1_MDC = 38,
  53. IMX93_IOMUXC_ENET1_MDIO = 39,
  54. IMX93_IOMUXC_ENET1_TD3 = 40,
  55. IMX93_IOMUXC_ENET1_TD2 = 41,
  56. IMX93_IOMUXC_ENET1_TD1 = 42,
  57. IMX93_IOMUXC_ENET1_TD0 = 43,
  58. IMX93_IOMUXC_ENET1_TX_CTL = 44,
  59. IMX93_IOMUXC_ENET1_TXC = 45,
  60. IMX93_IOMUXC_ENET1_RX_CTL = 46,
  61. IMX93_IOMUXC_ENET1_RXC = 47,
  62. IMX93_IOMUXC_ENET1_RD0 = 48,
  63. IMX93_IOMUXC_ENET1_RD1 = 49,
  64. IMX93_IOMUXC_ENET1_RD2 = 50,
  65. IMX93_IOMUXC_ENET1_RD3 = 51,
  66. IMX93_IOMUXC_ENET2_MDC = 52,
  67. IMX93_IOMUXC_ENET2_MDIO = 53,
  68. IMX93_IOMUXC_ENET2_TD3 = 54,
  69. IMX93_IOMUXC_ENET2_TD2 = 55,
  70. IMX93_IOMUXC_ENET2_TD1 = 56,
  71. IMX93_IOMUXC_ENET2_TD0 = 57,
  72. IMX93_IOMUXC_ENET2_TX_CTL = 58,
  73. IMX93_IOMUXC_ENET2_TXC = 59,
  74. IMX93_IOMUXC_ENET2_RX_CTL = 60,
  75. IMX93_IOMUXC_ENET2_RXC = 61,
  76. IMX93_IOMUXC_ENET2_RD0 = 62,
  77. IMX93_IOMUXC_ENET2_RD1 = 63,
  78. IMX93_IOMUXC_ENET2_RD2 = 64,
  79. IMX93_IOMUXC_ENET2_RD3 = 65,
  80. IMX93_IOMUXC_SD1_CLK = 66,
  81. IMX93_IOMUXC_SD1_CMD = 67,
  82. IMX93_IOMUXC_SD1_DATA0 = 68,
  83. IMX93_IOMUXC_SD1_DATA1 = 69,
  84. IMX93_IOMUXC_SD1_DATA2 = 70,
  85. IMX93_IOMUXC_SD1_DATA3 = 71,
  86. IMX93_IOMUXC_SD1_DATA4 = 72,
  87. IMX93_IOMUXC_SD1_DATA5 = 73,
  88. IMX93_IOMUXC_SD1_DATA6 = 74,
  89. IMX93_IOMUXC_SD1_DATA7 = 75,
  90. IMX93_IOMUXC_SD1_STROBE = 76,
  91. IMX93_IOMUXC_SD2_VSELECT = 77,
  92. IMX93_IOMUXC_SD3_CLK = 78,
  93. IMX93_IOMUXC_SD3_CMD = 79,
  94. IMX93_IOMUXC_SD3_DATA0 = 80,
  95. IMX93_IOMUXC_SD3_DATA1 = 81,
  96. IMX93_IOMUXC_SD3_DATA2 = 82,
  97. IMX93_IOMUXC_SD3_DATA3 = 83,
  98. IMX93_IOMUXC_SD2_CD_B = 84,
  99. IMX93_IOMUXC_SD2_CLK = 85,
  100. IMX93_IOMUXC_SD2_CMD = 86,
  101. IMX93_IOMUXC_SD2_DATA0 = 87,
  102. IMX93_IOMUXC_SD2_DATA1 = 88,
  103. IMX93_IOMUXC_SD2_DATA2 = 89,
  104. IMX93_IOMUXC_SD2_DATA3 = 90,
  105. IMX93_IOMUXC_SD2_RESET_B = 91,
  106. IMX93_IOMUXC_I2C1_SCL = 92,
  107. IMX93_IOMUXC_I2C1_SDA = 93,
  108. IMX93_IOMUXC_I2C2_SCL = 94,
  109. IMX93_IOMUXC_I2C2_SDA = 95,
  110. IMX93_IOMUXC_UART1_RXD = 96,
  111. IMX93_IOMUXC_UART1_TXD = 97,
  112. IMX93_IOMUXC_UART2_RXD = 98,
  113. IMX93_IOMUXC_UART2_TXD = 99,
  114. IMX93_IOMUXC_PDM_CLK = 100,
  115. IMX93_IOMUXC_PDM_BIT_STREAM0 = 101,
  116. IMX93_IOMUXC_PDM_BIT_STREAM1 = 102,
  117. IMX93_IOMUXC_SAI1_TXFS = 103,
  118. IMX93_IOMUXC_SAI1_TXC = 104,
  119. IMX93_IOMUXC_SAI1_TXD0 = 105,
  120. IMX93_IOMUXC_SAI1_RXD0 = 106,
  121. IMX93_IOMUXC_WDOG_ANY = 107,
  122. };
  123. /* Pad names for the pinmux subsystem */
  124. static const struct pinctrl_pin_desc imx93_pinctrl_pads[] = {
  125. IMX_PINCTRL_PIN(IMX93_IOMUXC_DAP_TDI),
  126. IMX_PINCTRL_PIN(IMX93_IOMUXC_DAP_TMS_SWDIO),
  127. IMX_PINCTRL_PIN(IMX93_IOMUXC_DAP_TCLK_SWCLK),
  128. IMX_PINCTRL_PIN(IMX93_IOMUXC_DAP_TDO_TRACESWO),
  129. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO00),
  130. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO01),
  131. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO02),
  132. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO03),
  133. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO04),
  134. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO05),
  135. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO06),
  136. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO07),
  137. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO08),
  138. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO09),
  139. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO10),
  140. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO11),
  141. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO12),
  142. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO13),
  143. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO14),
  144. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO15),
  145. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO16),
  146. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO17),
  147. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO18),
  148. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO19),
  149. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO20),
  150. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO21),
  151. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO22),
  152. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO23),
  153. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO24),
  154. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO25),
  155. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO26),
  156. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO27),
  157. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO28),
  158. IMX_PINCTRL_PIN(IMX93_IOMUXC_GPIO_IO29),
  159. IMX_PINCTRL_PIN(IMX93_IOMUXC_CCM_CLKO1),
  160. IMX_PINCTRL_PIN(IMX93_IOMUXC_CCM_CLKO2),
  161. IMX_PINCTRL_PIN(IMX93_IOMUXC_CCM_CLKO3),
  162. IMX_PINCTRL_PIN(IMX93_IOMUXC_CCM_CLKO4),
  163. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_MDC),
  164. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_MDIO),
  165. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_TD3),
  166. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_TD2),
  167. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_TD1),
  168. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_TD0),
  169. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_TX_CTL),
  170. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_TXC),
  171. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_RX_CTL),
  172. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_RXC),
  173. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_RD0),
  174. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_RD1),
  175. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_RD2),
  176. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET1_RD3),
  177. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_MDC),
  178. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_MDIO),
  179. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_TD3),
  180. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_TD2),
  181. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_TD1),
  182. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_TD0),
  183. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_TX_CTL),
  184. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_TXC),
  185. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_RX_CTL),
  186. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_RXC),
  187. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_RD0),
  188. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_RD1),
  189. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_RD2),
  190. IMX_PINCTRL_PIN(IMX93_IOMUXC_ENET2_RD3),
  191. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_CLK),
  192. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_CMD),
  193. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_DATA0),
  194. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_DATA1),
  195. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_DATA2),
  196. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_DATA3),
  197. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_DATA4),
  198. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_DATA5),
  199. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_DATA6),
  200. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_DATA7),
  201. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD1_STROBE),
  202. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_VSELECT),
  203. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD3_CLK),
  204. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD3_CMD),
  205. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD3_DATA0),
  206. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD3_DATA1),
  207. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD3_DATA2),
  208. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD3_DATA3),
  209. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_CD_B),
  210. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_CLK),
  211. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_CMD),
  212. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_DATA0),
  213. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_DATA1),
  214. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_DATA2),
  215. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_DATA3),
  216. IMX_PINCTRL_PIN(IMX93_IOMUXC_SD2_RESET_B),
  217. IMX_PINCTRL_PIN(IMX93_IOMUXC_I2C1_SCL),
  218. IMX_PINCTRL_PIN(IMX93_IOMUXC_I2C1_SDA),
  219. IMX_PINCTRL_PIN(IMX93_IOMUXC_I2C2_SCL),
  220. IMX_PINCTRL_PIN(IMX93_IOMUXC_I2C2_SDA),
  221. IMX_PINCTRL_PIN(IMX93_IOMUXC_UART1_RXD),
  222. IMX_PINCTRL_PIN(IMX93_IOMUXC_UART1_TXD),
  223. IMX_PINCTRL_PIN(IMX93_IOMUXC_UART2_RXD),
  224. IMX_PINCTRL_PIN(IMX93_IOMUXC_UART2_TXD),
  225. IMX_PINCTRL_PIN(IMX93_IOMUXC_PDM_CLK),
  226. IMX_PINCTRL_PIN(IMX93_IOMUXC_PDM_BIT_STREAM0),
  227. IMX_PINCTRL_PIN(IMX93_IOMUXC_PDM_BIT_STREAM1),
  228. IMX_PINCTRL_PIN(IMX93_IOMUXC_SAI1_TXFS),
  229. IMX_PINCTRL_PIN(IMX93_IOMUXC_SAI1_TXC),
  230. IMX_PINCTRL_PIN(IMX93_IOMUXC_SAI1_TXD0),
  231. IMX_PINCTRL_PIN(IMX93_IOMUXC_SAI1_RXD0),
  232. IMX_PINCTRL_PIN(IMX93_IOMUXC_WDOG_ANY),
  233. };
  234. static const struct imx_pinctrl_soc_info imx93_pinctrl_info = {
  235. .pins = imx93_pinctrl_pads,
  236. .npins = ARRAY_SIZE(imx93_pinctrl_pads),
  237. .flags = ZERO_OFFSET_VALID,
  238. .gpr_compatible = "fsl,imx93-iomuxc-gpr",
  239. };
  240. static const struct of_device_id imx93_pinctrl_of_match[] = {
  241. { .compatible = "fsl,imx93-iomuxc", },
  242. { /* sentinel */ }
  243. };
  244. MODULE_DEVICE_TABLE(of, imx93_pinctrl_of_match);
  245. static int imx93_pinctrl_probe(struct platform_device *pdev)
  246. {
  247. return imx_pinctrl_probe(pdev, &imx93_pinctrl_info);
  248. }
  249. static struct platform_driver imx93_pinctrl_driver = {
  250. .driver = {
  251. .name = "imx93-pinctrl",
  252. .of_match_table = imx93_pinctrl_of_match,
  253. .suppress_bind_attrs = true,
  254. },
  255. .probe = imx93_pinctrl_probe,
  256. };
  257. static int __init imx93_pinctrl_init(void)
  258. {
  259. return platform_driver_register(&imx93_pinctrl_driver);
  260. }
  261. arch_initcall(imx93_pinctrl_init);
  262. MODULE_AUTHOR("Bai Ping <[email protected]>");
  263. MODULE_DESCRIPTION("NXP i.MX93 pinctrl driver");
  264. MODULE_LICENSE("GPL v2");