pinctrl-lochnagar.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Lochnagar pin and GPIO control
  4. *
  5. * Copyright (c) 2017-2018 Cirrus Logic, Inc. and
  6. * Cirrus Logic International Semiconductor Ltd.
  7. *
  8. * Author: Charles Keepax <[email protected]>
  9. */
  10. #include <linux/err.h>
  11. #include <linux/errno.h>
  12. #include <linux/gpio/driver.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/regmap.h>
  17. #include <linux/pinctrl/pinctrl.h>
  18. #include <linux/pinctrl/pinmux.h>
  19. #include <linux/pinctrl/pinconf.h>
  20. #include <linux/pinctrl/pinconf-generic.h>
  21. #include <linux/mfd/lochnagar.h>
  22. #include <linux/mfd/lochnagar1_regs.h>
  23. #include <linux/mfd/lochnagar2_regs.h>
  24. #include <dt-bindings/pinctrl/lochnagar.h>
  25. #include "../pinctrl-utils.h"
  26. #define LN2_NUM_GPIO_CHANNELS 16
  27. #define LN_CDC_AIF1_STR "codec-aif1"
  28. #define LN_CDC_AIF2_STR "codec-aif2"
  29. #define LN_CDC_AIF3_STR "codec-aif3"
  30. #define LN_DSP_AIF1_STR "dsp-aif1"
  31. #define LN_DSP_AIF2_STR "dsp-aif2"
  32. #define LN_PSIA1_STR "psia1"
  33. #define LN_PSIA2_STR "psia2"
  34. #define LN_GF_AIF1_STR "gf-aif1"
  35. #define LN_GF_AIF2_STR "gf-aif2"
  36. #define LN_GF_AIF3_STR "gf-aif3"
  37. #define LN_GF_AIF4_STR "gf-aif4"
  38. #define LN_SPDIF_AIF_STR "spdif-aif"
  39. #define LN_USB_AIF1_STR "usb-aif1"
  40. #define LN_USB_AIF2_STR "usb-aif2"
  41. #define LN_ADAT_AIF_STR "adat-aif"
  42. #define LN_SOUNDCARD_AIF_STR "soundcard-aif"
  43. #define LN_PIN_GPIO(REV, ID, NAME, REG, SHIFT, INVERT) \
  44. static const struct lochnagar_pin lochnagar##REV##_##ID##_pin = { \
  45. .name = NAME, .type = LN_PTYPE_GPIO, .reg = LOCHNAGAR##REV##_##REG, \
  46. .shift = LOCHNAGAR##REV##_##SHIFT##_SHIFT, .invert = INVERT, \
  47. }
  48. #define LN_PIN_SAIF(REV, ID, NAME) \
  49. static const struct lochnagar_pin lochnagar##REV##_##ID##_pin = \
  50. { .name = NAME, .type = LN_PTYPE_AIF, }
  51. #define LN_PIN_AIF(REV, ID) \
  52. LN_PIN_SAIF(REV, ID##_BCLK, LN_##ID##_STR"-bclk"); \
  53. LN_PIN_SAIF(REV, ID##_LRCLK, LN_##ID##_STR"-lrclk"); \
  54. LN_PIN_SAIF(REV, ID##_RXDAT, LN_##ID##_STR"-rxdat"); \
  55. LN_PIN_SAIF(REV, ID##_TXDAT, LN_##ID##_STR"-txdat")
  56. #define LN1_PIN_GPIO(ID, NAME, REG, SHIFT, INVERT) \
  57. LN_PIN_GPIO(1, ID, NAME, REG, SHIFT, INVERT)
  58. #define LN1_PIN_MUX(ID, NAME) \
  59. static const struct lochnagar_pin lochnagar1_##ID##_pin = \
  60. { .name = NAME, .type = LN_PTYPE_MUX, .reg = LOCHNAGAR1_##ID, }
  61. #define LN1_PIN_AIF(ID) LN_PIN_AIF(1, ID)
  62. #define LN2_PIN_GPIO(ID, NAME, REG, SHIFT, INVERT) \
  63. LN_PIN_GPIO(2, ID, NAME, REG, SHIFT, INVERT)
  64. #define LN2_PIN_MUX(ID, NAME) \
  65. static const struct lochnagar_pin lochnagar2_##ID##_pin = \
  66. { .name = NAME, .type = LN_PTYPE_MUX, .reg = LOCHNAGAR2_GPIO_##ID, }
  67. #define LN2_PIN_AIF(ID) LN_PIN_AIF(2, ID)
  68. #define LN2_PIN_GAI(ID) \
  69. LN2_PIN_MUX(ID##_BCLK, LN_##ID##_STR"-bclk"); \
  70. LN2_PIN_MUX(ID##_LRCLK, LN_##ID##_STR"-lrclk"); \
  71. LN2_PIN_MUX(ID##_RXDAT, LN_##ID##_STR"-rxdat"); \
  72. LN2_PIN_MUX(ID##_TXDAT, LN_##ID##_STR"-txdat")
  73. #define LN_PIN(REV, ID) [LOCHNAGAR##REV##_PIN_##ID] = { \
  74. .number = LOCHNAGAR##REV##_PIN_##ID, \
  75. .name = lochnagar##REV##_##ID##_pin.name, \
  76. .drv_data = (void *)&lochnagar##REV##_##ID##_pin, \
  77. }
  78. #define LN1_PIN(ID) LN_PIN(1, ID)
  79. #define LN2_PIN(ID) LN_PIN(2, ID)
  80. #define LN_PINS(REV, ID) \
  81. LN_PIN(REV, ID##_BCLK), LN_PIN(REV, ID##_LRCLK), \
  82. LN_PIN(REV, ID##_RXDAT), LN_PIN(REV, ID##_TXDAT)
  83. #define LN1_PINS(ID) LN_PINS(1, ID)
  84. #define LN2_PINS(ID) LN_PINS(2, ID)
  85. enum {
  86. LOCHNAGAR1_PIN_GF_GPIO2 = LOCHNAGAR1_PIN_NUM_GPIOS,
  87. LOCHNAGAR1_PIN_GF_GPIO3,
  88. LOCHNAGAR1_PIN_GF_GPIO7,
  89. LOCHNAGAR1_PIN_LED1,
  90. LOCHNAGAR1_PIN_LED2,
  91. LOCHNAGAR1_PIN_CDC_AIF1_BCLK,
  92. LOCHNAGAR1_PIN_CDC_AIF1_LRCLK,
  93. LOCHNAGAR1_PIN_CDC_AIF1_RXDAT,
  94. LOCHNAGAR1_PIN_CDC_AIF1_TXDAT,
  95. LOCHNAGAR1_PIN_CDC_AIF2_BCLK,
  96. LOCHNAGAR1_PIN_CDC_AIF2_LRCLK,
  97. LOCHNAGAR1_PIN_CDC_AIF2_RXDAT,
  98. LOCHNAGAR1_PIN_CDC_AIF2_TXDAT,
  99. LOCHNAGAR1_PIN_CDC_AIF3_BCLK,
  100. LOCHNAGAR1_PIN_CDC_AIF3_LRCLK,
  101. LOCHNAGAR1_PIN_CDC_AIF3_RXDAT,
  102. LOCHNAGAR1_PIN_CDC_AIF3_TXDAT,
  103. LOCHNAGAR1_PIN_DSP_AIF1_BCLK,
  104. LOCHNAGAR1_PIN_DSP_AIF1_LRCLK,
  105. LOCHNAGAR1_PIN_DSP_AIF1_RXDAT,
  106. LOCHNAGAR1_PIN_DSP_AIF1_TXDAT,
  107. LOCHNAGAR1_PIN_DSP_AIF2_BCLK,
  108. LOCHNAGAR1_PIN_DSP_AIF2_LRCLK,
  109. LOCHNAGAR1_PIN_DSP_AIF2_RXDAT,
  110. LOCHNAGAR1_PIN_DSP_AIF2_TXDAT,
  111. LOCHNAGAR1_PIN_PSIA1_BCLK,
  112. LOCHNAGAR1_PIN_PSIA1_LRCLK,
  113. LOCHNAGAR1_PIN_PSIA1_RXDAT,
  114. LOCHNAGAR1_PIN_PSIA1_TXDAT,
  115. LOCHNAGAR1_PIN_PSIA2_BCLK,
  116. LOCHNAGAR1_PIN_PSIA2_LRCLK,
  117. LOCHNAGAR1_PIN_PSIA2_RXDAT,
  118. LOCHNAGAR1_PIN_PSIA2_TXDAT,
  119. LOCHNAGAR1_PIN_SPDIF_AIF_BCLK,
  120. LOCHNAGAR1_PIN_SPDIF_AIF_LRCLK,
  121. LOCHNAGAR1_PIN_SPDIF_AIF_RXDAT,
  122. LOCHNAGAR1_PIN_SPDIF_AIF_TXDAT,
  123. LOCHNAGAR1_PIN_GF_AIF3_BCLK,
  124. LOCHNAGAR1_PIN_GF_AIF3_RXDAT,
  125. LOCHNAGAR1_PIN_GF_AIF3_LRCLK,
  126. LOCHNAGAR1_PIN_GF_AIF3_TXDAT,
  127. LOCHNAGAR1_PIN_GF_AIF4_BCLK,
  128. LOCHNAGAR1_PIN_GF_AIF4_RXDAT,
  129. LOCHNAGAR1_PIN_GF_AIF4_LRCLK,
  130. LOCHNAGAR1_PIN_GF_AIF4_TXDAT,
  131. LOCHNAGAR1_PIN_GF_AIF1_BCLK,
  132. LOCHNAGAR1_PIN_GF_AIF1_RXDAT,
  133. LOCHNAGAR1_PIN_GF_AIF1_LRCLK,
  134. LOCHNAGAR1_PIN_GF_AIF1_TXDAT,
  135. LOCHNAGAR1_PIN_GF_AIF2_BCLK,
  136. LOCHNAGAR1_PIN_GF_AIF2_RXDAT,
  137. LOCHNAGAR1_PIN_GF_AIF2_LRCLK,
  138. LOCHNAGAR1_PIN_GF_AIF2_TXDAT,
  139. LOCHNAGAR2_PIN_SPDIF_AIF_BCLK = LOCHNAGAR2_PIN_NUM_GPIOS,
  140. LOCHNAGAR2_PIN_SPDIF_AIF_LRCLK,
  141. LOCHNAGAR2_PIN_SPDIF_AIF_RXDAT,
  142. LOCHNAGAR2_PIN_SPDIF_AIF_TXDAT,
  143. LOCHNAGAR2_PIN_USB_AIF1_BCLK,
  144. LOCHNAGAR2_PIN_USB_AIF1_LRCLK,
  145. LOCHNAGAR2_PIN_USB_AIF1_RXDAT,
  146. LOCHNAGAR2_PIN_USB_AIF1_TXDAT,
  147. LOCHNAGAR2_PIN_USB_AIF2_BCLK,
  148. LOCHNAGAR2_PIN_USB_AIF2_LRCLK,
  149. LOCHNAGAR2_PIN_USB_AIF2_RXDAT,
  150. LOCHNAGAR2_PIN_USB_AIF2_TXDAT,
  151. LOCHNAGAR2_PIN_ADAT_AIF_BCLK,
  152. LOCHNAGAR2_PIN_ADAT_AIF_LRCLK,
  153. LOCHNAGAR2_PIN_ADAT_AIF_RXDAT,
  154. LOCHNAGAR2_PIN_ADAT_AIF_TXDAT,
  155. LOCHNAGAR2_PIN_SOUNDCARD_AIF_BCLK,
  156. LOCHNAGAR2_PIN_SOUNDCARD_AIF_LRCLK,
  157. LOCHNAGAR2_PIN_SOUNDCARD_AIF_RXDAT,
  158. LOCHNAGAR2_PIN_SOUNDCARD_AIF_TXDAT,
  159. };
  160. enum lochnagar_pin_type {
  161. LN_PTYPE_GPIO,
  162. LN_PTYPE_MUX,
  163. LN_PTYPE_AIF,
  164. LN_PTYPE_COUNT,
  165. };
  166. struct lochnagar_pin {
  167. const char name[20];
  168. enum lochnagar_pin_type type;
  169. unsigned int reg;
  170. int shift;
  171. bool invert;
  172. };
  173. LN1_PIN_GPIO(CDC_RESET, "codec-reset", RST, CDC_RESET, 1);
  174. LN1_PIN_GPIO(DSP_RESET, "dsp-reset", RST, DSP_RESET, 1);
  175. LN1_PIN_GPIO(CDC_CIF1MODE, "codec-cif1mode", I2C_CTRL, CDC_CIF_MODE, 0);
  176. LN1_PIN_MUX(GF_GPIO2, "gf-gpio2");
  177. LN1_PIN_MUX(GF_GPIO3, "gf-gpio3");
  178. LN1_PIN_MUX(GF_GPIO7, "gf-gpio7");
  179. LN1_PIN_MUX(LED1, "led1");
  180. LN1_PIN_MUX(LED2, "led2");
  181. LN1_PIN_AIF(CDC_AIF1);
  182. LN1_PIN_AIF(CDC_AIF2);
  183. LN1_PIN_AIF(CDC_AIF3);
  184. LN1_PIN_AIF(DSP_AIF1);
  185. LN1_PIN_AIF(DSP_AIF2);
  186. LN1_PIN_AIF(PSIA1);
  187. LN1_PIN_AIF(PSIA2);
  188. LN1_PIN_AIF(SPDIF_AIF);
  189. LN1_PIN_AIF(GF_AIF1);
  190. LN1_PIN_AIF(GF_AIF2);
  191. LN1_PIN_AIF(GF_AIF3);
  192. LN1_PIN_AIF(GF_AIF4);
  193. LN2_PIN_GPIO(CDC_RESET, "codec-reset", MINICARD_RESETS, CDC_RESET, 1);
  194. LN2_PIN_GPIO(DSP_RESET, "dsp-reset", MINICARD_RESETS, DSP_RESET, 1);
  195. LN2_PIN_GPIO(CDC_CIF1MODE, "codec-cif1mode", COMMS_CTRL4, CDC_CIF1MODE, 0);
  196. LN2_PIN_GPIO(CDC_LDOENA, "codec-ldoena", POWER_CTRL, PWR_ENA, 0);
  197. LN2_PIN_GPIO(SPDIF_HWMODE, "spdif-hwmode", SPDIF_CTRL, SPDIF_HWMODE, 0);
  198. LN2_PIN_GPIO(SPDIF_RESET, "spdif-reset", SPDIF_CTRL, SPDIF_RESET, 1);
  199. LN2_PIN_MUX(FPGA_GPIO1, "fpga-gpio1");
  200. LN2_PIN_MUX(FPGA_GPIO2, "fpga-gpio2");
  201. LN2_PIN_MUX(FPGA_GPIO3, "fpga-gpio3");
  202. LN2_PIN_MUX(FPGA_GPIO4, "fpga-gpio4");
  203. LN2_PIN_MUX(FPGA_GPIO5, "fpga-gpio5");
  204. LN2_PIN_MUX(FPGA_GPIO6, "fpga-gpio6");
  205. LN2_PIN_MUX(CDC_GPIO1, "codec-gpio1");
  206. LN2_PIN_MUX(CDC_GPIO2, "codec-gpio2");
  207. LN2_PIN_MUX(CDC_GPIO3, "codec-gpio3");
  208. LN2_PIN_MUX(CDC_GPIO4, "codec-gpio4");
  209. LN2_PIN_MUX(CDC_GPIO5, "codec-gpio5");
  210. LN2_PIN_MUX(CDC_GPIO6, "codec-gpio6");
  211. LN2_PIN_MUX(CDC_GPIO7, "codec-gpio7");
  212. LN2_PIN_MUX(CDC_GPIO8, "codec-gpio8");
  213. LN2_PIN_MUX(DSP_GPIO1, "dsp-gpio1");
  214. LN2_PIN_MUX(DSP_GPIO2, "dsp-gpio2");
  215. LN2_PIN_MUX(DSP_GPIO3, "dsp-gpio3");
  216. LN2_PIN_MUX(DSP_GPIO4, "dsp-gpio4");
  217. LN2_PIN_MUX(DSP_GPIO5, "dsp-gpio5");
  218. LN2_PIN_MUX(DSP_GPIO6, "dsp-gpio6");
  219. LN2_PIN_MUX(GF_GPIO2, "gf-gpio2");
  220. LN2_PIN_MUX(GF_GPIO3, "gf-gpio3");
  221. LN2_PIN_MUX(GF_GPIO7, "gf-gpio7");
  222. LN2_PIN_MUX(DSP_UART1_RX, "dsp-uart1-rx");
  223. LN2_PIN_MUX(DSP_UART1_TX, "dsp-uart1-tx");
  224. LN2_PIN_MUX(DSP_UART2_RX, "dsp-uart2-rx");
  225. LN2_PIN_MUX(DSP_UART2_TX, "dsp-uart2-tx");
  226. LN2_PIN_MUX(GF_UART2_RX, "gf-uart2-rx");
  227. LN2_PIN_MUX(GF_UART2_TX, "gf-uart2-tx");
  228. LN2_PIN_MUX(USB_UART_RX, "usb-uart-rx");
  229. LN2_PIN_MUX(CDC_PDMCLK1, "codec-pdmclk1");
  230. LN2_PIN_MUX(CDC_PDMDAT1, "codec-pdmdat1");
  231. LN2_PIN_MUX(CDC_PDMCLK2, "codec-pdmclk2");
  232. LN2_PIN_MUX(CDC_PDMDAT2, "codec-pdmdat2");
  233. LN2_PIN_MUX(CDC_DMICCLK1, "codec-dmicclk1");
  234. LN2_PIN_MUX(CDC_DMICDAT1, "codec-dmicdat1");
  235. LN2_PIN_MUX(CDC_DMICCLK2, "codec-dmicclk2");
  236. LN2_PIN_MUX(CDC_DMICDAT2, "codec-dmicdat2");
  237. LN2_PIN_MUX(CDC_DMICCLK3, "codec-dmicclk3");
  238. LN2_PIN_MUX(CDC_DMICDAT3, "codec-dmicdat3");
  239. LN2_PIN_MUX(CDC_DMICCLK4, "codec-dmicclk4");
  240. LN2_PIN_MUX(CDC_DMICDAT4, "codec-dmicdat4");
  241. LN2_PIN_MUX(DSP_DMICCLK1, "dsp-dmicclk1");
  242. LN2_PIN_MUX(DSP_DMICDAT1, "dsp-dmicdat1");
  243. LN2_PIN_MUX(DSP_DMICCLK2, "dsp-dmicclk2");
  244. LN2_PIN_MUX(DSP_DMICDAT2, "dsp-dmicdat2");
  245. LN2_PIN_MUX(I2C2_SCL, "i2c2-scl");
  246. LN2_PIN_MUX(I2C2_SDA, "i2c2-sda");
  247. LN2_PIN_MUX(I2C3_SCL, "i2c3-scl");
  248. LN2_PIN_MUX(I2C3_SDA, "i2c3-sda");
  249. LN2_PIN_MUX(I2C4_SCL, "i2c4-scl");
  250. LN2_PIN_MUX(I2C4_SDA, "i2c4-sda");
  251. LN2_PIN_MUX(DSP_STANDBY, "dsp-standby");
  252. LN2_PIN_MUX(CDC_MCLK1, "codec-mclk1");
  253. LN2_PIN_MUX(CDC_MCLK2, "codec-mclk2");
  254. LN2_PIN_MUX(DSP_CLKIN, "dsp-clkin");
  255. LN2_PIN_MUX(PSIA1_MCLK, "psia1-mclk");
  256. LN2_PIN_MUX(PSIA2_MCLK, "psia2-mclk");
  257. LN2_PIN_MUX(GF_GPIO1, "gf-gpio1");
  258. LN2_PIN_MUX(GF_GPIO5, "gf-gpio5");
  259. LN2_PIN_MUX(DSP_GPIO20, "dsp-gpio20");
  260. LN2_PIN_GAI(CDC_AIF1);
  261. LN2_PIN_GAI(CDC_AIF2);
  262. LN2_PIN_GAI(CDC_AIF3);
  263. LN2_PIN_GAI(DSP_AIF1);
  264. LN2_PIN_GAI(DSP_AIF2);
  265. LN2_PIN_GAI(PSIA1);
  266. LN2_PIN_GAI(PSIA2);
  267. LN2_PIN_GAI(GF_AIF1);
  268. LN2_PIN_GAI(GF_AIF2);
  269. LN2_PIN_GAI(GF_AIF3);
  270. LN2_PIN_GAI(GF_AIF4);
  271. LN2_PIN_AIF(SPDIF_AIF);
  272. LN2_PIN_AIF(USB_AIF1);
  273. LN2_PIN_AIF(USB_AIF2);
  274. LN2_PIN_AIF(ADAT_AIF);
  275. LN2_PIN_AIF(SOUNDCARD_AIF);
  276. static const struct pinctrl_pin_desc lochnagar1_pins[] = {
  277. LN1_PIN(CDC_RESET), LN1_PIN(DSP_RESET), LN1_PIN(CDC_CIF1MODE),
  278. LN1_PIN(GF_GPIO2), LN1_PIN(GF_GPIO3), LN1_PIN(GF_GPIO7),
  279. LN1_PIN(LED1), LN1_PIN(LED2),
  280. LN1_PINS(CDC_AIF1), LN1_PINS(CDC_AIF2), LN1_PINS(CDC_AIF3),
  281. LN1_PINS(DSP_AIF1), LN1_PINS(DSP_AIF2),
  282. LN1_PINS(PSIA1), LN1_PINS(PSIA2),
  283. LN1_PINS(SPDIF_AIF),
  284. LN1_PINS(GF_AIF1), LN1_PINS(GF_AIF2),
  285. LN1_PINS(GF_AIF3), LN1_PINS(GF_AIF4),
  286. };
  287. static const struct pinctrl_pin_desc lochnagar2_pins[] = {
  288. LN2_PIN(CDC_RESET), LN2_PIN(DSP_RESET), LN2_PIN(CDC_CIF1MODE),
  289. LN2_PIN(CDC_LDOENA),
  290. LN2_PIN(SPDIF_HWMODE), LN2_PIN(SPDIF_RESET),
  291. LN2_PIN(FPGA_GPIO1), LN2_PIN(FPGA_GPIO2), LN2_PIN(FPGA_GPIO3),
  292. LN2_PIN(FPGA_GPIO4), LN2_PIN(FPGA_GPIO5), LN2_PIN(FPGA_GPIO6),
  293. LN2_PIN(CDC_GPIO1), LN2_PIN(CDC_GPIO2), LN2_PIN(CDC_GPIO3),
  294. LN2_PIN(CDC_GPIO4), LN2_PIN(CDC_GPIO5), LN2_PIN(CDC_GPIO6),
  295. LN2_PIN(CDC_GPIO7), LN2_PIN(CDC_GPIO8),
  296. LN2_PIN(DSP_GPIO1), LN2_PIN(DSP_GPIO2), LN2_PIN(DSP_GPIO3),
  297. LN2_PIN(DSP_GPIO4), LN2_PIN(DSP_GPIO5), LN2_PIN(DSP_GPIO6),
  298. LN2_PIN(DSP_GPIO20),
  299. LN2_PIN(GF_GPIO1), LN2_PIN(GF_GPIO2), LN2_PIN(GF_GPIO3),
  300. LN2_PIN(GF_GPIO5), LN2_PIN(GF_GPIO7),
  301. LN2_PINS(CDC_AIF1), LN2_PINS(CDC_AIF2), LN2_PINS(CDC_AIF3),
  302. LN2_PINS(DSP_AIF1), LN2_PINS(DSP_AIF2),
  303. LN2_PINS(PSIA1), LN2_PINS(PSIA2),
  304. LN2_PINS(GF_AIF1), LN2_PINS(GF_AIF2),
  305. LN2_PINS(GF_AIF3), LN2_PINS(GF_AIF4),
  306. LN2_PIN(DSP_UART1_RX), LN2_PIN(DSP_UART1_TX),
  307. LN2_PIN(DSP_UART2_RX), LN2_PIN(DSP_UART2_TX),
  308. LN2_PIN(GF_UART2_RX), LN2_PIN(GF_UART2_TX),
  309. LN2_PIN(USB_UART_RX),
  310. LN2_PIN(CDC_PDMCLK1), LN2_PIN(CDC_PDMDAT1),
  311. LN2_PIN(CDC_PDMCLK2), LN2_PIN(CDC_PDMDAT2),
  312. LN2_PIN(CDC_DMICCLK1), LN2_PIN(CDC_DMICDAT1),
  313. LN2_PIN(CDC_DMICCLK2), LN2_PIN(CDC_DMICDAT2),
  314. LN2_PIN(CDC_DMICCLK3), LN2_PIN(CDC_DMICDAT3),
  315. LN2_PIN(CDC_DMICCLK4), LN2_PIN(CDC_DMICDAT4),
  316. LN2_PIN(DSP_DMICCLK1), LN2_PIN(DSP_DMICDAT1),
  317. LN2_PIN(DSP_DMICCLK2), LN2_PIN(DSP_DMICDAT2),
  318. LN2_PIN(I2C2_SCL), LN2_PIN(I2C2_SDA),
  319. LN2_PIN(I2C3_SCL), LN2_PIN(I2C3_SDA),
  320. LN2_PIN(I2C4_SCL), LN2_PIN(I2C4_SDA),
  321. LN2_PIN(DSP_STANDBY),
  322. LN2_PIN(CDC_MCLK1), LN2_PIN(CDC_MCLK2),
  323. LN2_PIN(DSP_CLKIN),
  324. LN2_PIN(PSIA1_MCLK), LN2_PIN(PSIA2_MCLK),
  325. LN2_PINS(SPDIF_AIF),
  326. LN2_PINS(USB_AIF1), LN2_PINS(USB_AIF2),
  327. LN2_PINS(ADAT_AIF),
  328. LN2_PINS(SOUNDCARD_AIF),
  329. };
  330. #define LN_AIF_PINS(REV, ID) \
  331. LOCHNAGAR##REV##_PIN_##ID##_BCLK, \
  332. LOCHNAGAR##REV##_PIN_##ID##_LRCLK, \
  333. LOCHNAGAR##REV##_PIN_##ID##_TXDAT, \
  334. LOCHNAGAR##REV##_PIN_##ID##_RXDAT,
  335. #define LN1_AIF(ID, CTRL) \
  336. static const struct lochnagar_aif lochnagar1_##ID##_aif = { \
  337. .name = LN_##ID##_STR, \
  338. .pins = { LN_AIF_PINS(1, ID) }, \
  339. .src_reg = LOCHNAGAR1_##ID##_SEL, \
  340. .src_mask = LOCHNAGAR1_SRC_MASK, \
  341. .ctrl_reg = LOCHNAGAR1_##CTRL, \
  342. .ena_mask = LOCHNAGAR1_##ID##_ENA_MASK, \
  343. .master_mask = LOCHNAGAR1_##ID##_LRCLK_DIR_MASK | \
  344. LOCHNAGAR1_##ID##_BCLK_DIR_MASK, \
  345. }
  346. #define LN2_AIF(ID) \
  347. static const struct lochnagar_aif lochnagar2_##ID##_aif = { \
  348. .name = LN_##ID##_STR, \
  349. .pins = { LN_AIF_PINS(2, ID) }, \
  350. .src_reg = LOCHNAGAR2_##ID##_CTRL, \
  351. .src_mask = LOCHNAGAR2_AIF_SRC_MASK, \
  352. .ctrl_reg = LOCHNAGAR2_##ID##_CTRL, \
  353. .ena_mask = LOCHNAGAR2_AIF_ENA_MASK, \
  354. .master_mask = LOCHNAGAR2_AIF_LRCLK_DIR_MASK | \
  355. LOCHNAGAR2_AIF_BCLK_DIR_MASK, \
  356. }
  357. struct lochnagar_aif {
  358. const char name[16];
  359. unsigned int pins[4];
  360. u16 src_reg;
  361. u16 src_mask;
  362. u16 ctrl_reg;
  363. u16 ena_mask;
  364. u16 master_mask;
  365. };
  366. LN1_AIF(CDC_AIF1, CDC_AIF_CTRL1);
  367. LN1_AIF(CDC_AIF2, CDC_AIF_CTRL1);
  368. LN1_AIF(CDC_AIF3, CDC_AIF_CTRL2);
  369. LN1_AIF(DSP_AIF1, DSP_AIF);
  370. LN1_AIF(DSP_AIF2, DSP_AIF);
  371. LN1_AIF(PSIA1, PSIA_AIF);
  372. LN1_AIF(PSIA2, PSIA_AIF);
  373. LN1_AIF(GF_AIF1, GF_AIF1);
  374. LN1_AIF(GF_AIF2, GF_AIF2);
  375. LN1_AIF(GF_AIF3, GF_AIF1);
  376. LN1_AIF(GF_AIF4, GF_AIF2);
  377. LN1_AIF(SPDIF_AIF, EXT_AIF_CTRL);
  378. LN2_AIF(CDC_AIF1);
  379. LN2_AIF(CDC_AIF2);
  380. LN2_AIF(CDC_AIF3);
  381. LN2_AIF(DSP_AIF1);
  382. LN2_AIF(DSP_AIF2);
  383. LN2_AIF(PSIA1);
  384. LN2_AIF(PSIA2);
  385. LN2_AIF(GF_AIF1);
  386. LN2_AIF(GF_AIF2);
  387. LN2_AIF(GF_AIF3);
  388. LN2_AIF(GF_AIF4);
  389. LN2_AIF(SPDIF_AIF);
  390. LN2_AIF(USB_AIF1);
  391. LN2_AIF(USB_AIF2);
  392. LN2_AIF(ADAT_AIF);
  393. LN2_AIF(SOUNDCARD_AIF);
  394. #define LN2_OP_AIF 0x00
  395. #define LN2_OP_GPIO 0xFE
  396. #define LN_FUNC(NAME, TYPE, OP) \
  397. { .name = NAME, .type = LN_FTYPE_##TYPE, .op = OP }
  398. #define LN_FUNC_PIN(REV, ID, OP) \
  399. LN_FUNC(lochnagar##REV##_##ID##_pin.name, PIN, OP)
  400. #define LN1_FUNC_PIN(ID, OP) LN_FUNC_PIN(1, ID, OP)
  401. #define LN2_FUNC_PIN(ID, OP) LN_FUNC_PIN(2, ID, OP)
  402. #define LN_FUNC_AIF(REV, ID, OP) \
  403. LN_FUNC(lochnagar##REV##_##ID##_aif.name, AIF, OP)
  404. #define LN1_FUNC_AIF(ID, OP) LN_FUNC_AIF(1, ID, OP)
  405. #define LN2_FUNC_AIF(ID, OP) LN_FUNC_AIF(2, ID, OP)
  406. #define LN2_FUNC_GAI(ID, OP, BOP, LROP, RXOP, TXOP) \
  407. LN2_FUNC_AIF(ID, OP), \
  408. LN_FUNC(lochnagar2_##ID##_BCLK_pin.name, PIN, BOP), \
  409. LN_FUNC(lochnagar2_##ID##_LRCLK_pin.name, PIN, LROP), \
  410. LN_FUNC(lochnagar2_##ID##_RXDAT_pin.name, PIN, RXOP), \
  411. LN_FUNC(lochnagar2_##ID##_TXDAT_pin.name, PIN, TXOP)
  412. enum lochnagar_func_type {
  413. LN_FTYPE_PIN,
  414. LN_FTYPE_AIF,
  415. LN_FTYPE_COUNT,
  416. };
  417. struct lochnagar_func {
  418. const char * const name;
  419. enum lochnagar_func_type type;
  420. u8 op;
  421. };
  422. static const struct lochnagar_func lochnagar1_funcs[] = {
  423. LN_FUNC("dsp-gpio1", PIN, 0x01),
  424. LN_FUNC("dsp-gpio2", PIN, 0x02),
  425. LN_FUNC("dsp-gpio3", PIN, 0x03),
  426. LN_FUNC("codec-gpio1", PIN, 0x04),
  427. LN_FUNC("codec-gpio2", PIN, 0x05),
  428. LN_FUNC("codec-gpio3", PIN, 0x06),
  429. LN_FUNC("codec-gpio4", PIN, 0x07),
  430. LN_FUNC("codec-gpio5", PIN, 0x08),
  431. LN_FUNC("codec-gpio6", PIN, 0x09),
  432. LN_FUNC("codec-gpio7", PIN, 0x0A),
  433. LN_FUNC("codec-gpio8", PIN, 0x0B),
  434. LN1_FUNC_PIN(GF_GPIO2, 0x0C),
  435. LN1_FUNC_PIN(GF_GPIO3, 0x0D),
  436. LN1_FUNC_PIN(GF_GPIO7, 0x0E),
  437. LN1_FUNC_AIF(SPDIF_AIF, 0x01),
  438. LN1_FUNC_AIF(PSIA1, 0x02),
  439. LN1_FUNC_AIF(PSIA2, 0x03),
  440. LN1_FUNC_AIF(CDC_AIF1, 0x04),
  441. LN1_FUNC_AIF(CDC_AIF2, 0x05),
  442. LN1_FUNC_AIF(CDC_AIF3, 0x06),
  443. LN1_FUNC_AIF(DSP_AIF1, 0x07),
  444. LN1_FUNC_AIF(DSP_AIF2, 0x08),
  445. LN1_FUNC_AIF(GF_AIF3, 0x09),
  446. LN1_FUNC_AIF(GF_AIF4, 0x0A),
  447. LN1_FUNC_AIF(GF_AIF1, 0x0B),
  448. LN1_FUNC_AIF(GF_AIF2, 0x0C),
  449. };
  450. static const struct lochnagar_func lochnagar2_funcs[] = {
  451. LN_FUNC("aif", PIN, LN2_OP_AIF),
  452. LN2_FUNC_PIN(FPGA_GPIO1, 0x01),
  453. LN2_FUNC_PIN(FPGA_GPIO2, 0x02),
  454. LN2_FUNC_PIN(FPGA_GPIO3, 0x03),
  455. LN2_FUNC_PIN(FPGA_GPIO4, 0x04),
  456. LN2_FUNC_PIN(FPGA_GPIO5, 0x05),
  457. LN2_FUNC_PIN(FPGA_GPIO6, 0x06),
  458. LN2_FUNC_PIN(CDC_GPIO1, 0x07),
  459. LN2_FUNC_PIN(CDC_GPIO2, 0x08),
  460. LN2_FUNC_PIN(CDC_GPIO3, 0x09),
  461. LN2_FUNC_PIN(CDC_GPIO4, 0x0A),
  462. LN2_FUNC_PIN(CDC_GPIO5, 0x0B),
  463. LN2_FUNC_PIN(CDC_GPIO6, 0x0C),
  464. LN2_FUNC_PIN(CDC_GPIO7, 0x0D),
  465. LN2_FUNC_PIN(CDC_GPIO8, 0x0E),
  466. LN2_FUNC_PIN(DSP_GPIO1, 0x0F),
  467. LN2_FUNC_PIN(DSP_GPIO2, 0x10),
  468. LN2_FUNC_PIN(DSP_GPIO3, 0x11),
  469. LN2_FUNC_PIN(DSP_GPIO4, 0x12),
  470. LN2_FUNC_PIN(DSP_GPIO5, 0x13),
  471. LN2_FUNC_PIN(DSP_GPIO6, 0x14),
  472. LN2_FUNC_PIN(GF_GPIO2, 0x15),
  473. LN2_FUNC_PIN(GF_GPIO3, 0x16),
  474. LN2_FUNC_PIN(GF_GPIO7, 0x17),
  475. LN2_FUNC_PIN(GF_GPIO1, 0x18),
  476. LN2_FUNC_PIN(GF_GPIO5, 0x19),
  477. LN2_FUNC_PIN(DSP_GPIO20, 0x1A),
  478. LN_FUNC("codec-clkout", PIN, 0x20),
  479. LN_FUNC("dsp-clkout", PIN, 0x21),
  480. LN_FUNC("pmic-32k", PIN, 0x22),
  481. LN_FUNC("spdif-clkout", PIN, 0x23),
  482. LN_FUNC("clk-12m288", PIN, 0x24),
  483. LN_FUNC("clk-11m2986", PIN, 0x25),
  484. LN_FUNC("clk-24m576", PIN, 0x26),
  485. LN_FUNC("clk-22m5792", PIN, 0x27),
  486. LN_FUNC("xmos-mclk", PIN, 0x29),
  487. LN_FUNC("gf-clkout1", PIN, 0x2A),
  488. LN_FUNC("gf-mclk1", PIN, 0x2B),
  489. LN_FUNC("gf-mclk3", PIN, 0x2C),
  490. LN_FUNC("gf-mclk2", PIN, 0x2D),
  491. LN_FUNC("gf-clkout2", PIN, 0x2E),
  492. LN2_FUNC_PIN(CDC_MCLK1, 0x2F),
  493. LN2_FUNC_PIN(CDC_MCLK2, 0x30),
  494. LN2_FUNC_PIN(DSP_CLKIN, 0x31),
  495. LN2_FUNC_PIN(PSIA1_MCLK, 0x32),
  496. LN2_FUNC_PIN(PSIA2_MCLK, 0x33),
  497. LN_FUNC("spdif-mclk", PIN, 0x34),
  498. LN_FUNC("codec-irq", PIN, 0x42),
  499. LN2_FUNC_PIN(CDC_RESET, 0x43),
  500. LN2_FUNC_PIN(DSP_RESET, 0x44),
  501. LN_FUNC("dsp-irq", PIN, 0x45),
  502. LN2_FUNC_PIN(DSP_STANDBY, 0x46),
  503. LN2_FUNC_PIN(CDC_PDMCLK1, 0x90),
  504. LN2_FUNC_PIN(CDC_PDMDAT1, 0x91),
  505. LN2_FUNC_PIN(CDC_PDMCLK2, 0x92),
  506. LN2_FUNC_PIN(CDC_PDMDAT2, 0x93),
  507. LN2_FUNC_PIN(CDC_DMICCLK1, 0xA0),
  508. LN2_FUNC_PIN(CDC_DMICDAT1, 0xA1),
  509. LN2_FUNC_PIN(CDC_DMICCLK2, 0xA2),
  510. LN2_FUNC_PIN(CDC_DMICDAT2, 0xA3),
  511. LN2_FUNC_PIN(CDC_DMICCLK3, 0xA4),
  512. LN2_FUNC_PIN(CDC_DMICDAT3, 0xA5),
  513. LN2_FUNC_PIN(CDC_DMICCLK4, 0xA6),
  514. LN2_FUNC_PIN(CDC_DMICDAT4, 0xA7),
  515. LN2_FUNC_PIN(DSP_DMICCLK1, 0xA8),
  516. LN2_FUNC_PIN(DSP_DMICDAT1, 0xA9),
  517. LN2_FUNC_PIN(DSP_DMICCLK2, 0xAA),
  518. LN2_FUNC_PIN(DSP_DMICDAT2, 0xAB),
  519. LN2_FUNC_PIN(DSP_UART1_RX, 0xC0),
  520. LN2_FUNC_PIN(DSP_UART1_TX, 0xC1),
  521. LN2_FUNC_PIN(DSP_UART2_RX, 0xC2),
  522. LN2_FUNC_PIN(DSP_UART2_TX, 0xC3),
  523. LN2_FUNC_PIN(GF_UART2_RX, 0xC4),
  524. LN2_FUNC_PIN(GF_UART2_TX, 0xC5),
  525. LN2_FUNC_PIN(USB_UART_RX, 0xC6),
  526. LN_FUNC("usb-uart-tx", PIN, 0xC7),
  527. LN2_FUNC_PIN(I2C2_SCL, 0xE0),
  528. LN2_FUNC_PIN(I2C2_SDA, 0xE1),
  529. LN2_FUNC_PIN(I2C3_SCL, 0xE2),
  530. LN2_FUNC_PIN(I2C3_SDA, 0xE3),
  531. LN2_FUNC_PIN(I2C4_SCL, 0xE4),
  532. LN2_FUNC_PIN(I2C4_SDA, 0xE5),
  533. LN2_FUNC_AIF(SPDIF_AIF, 0x01),
  534. LN2_FUNC_GAI(PSIA1, 0x02, 0x50, 0x51, 0x52, 0x53),
  535. LN2_FUNC_GAI(PSIA2, 0x03, 0x54, 0x55, 0x56, 0x57),
  536. LN2_FUNC_GAI(CDC_AIF1, 0x04, 0x59, 0x5B, 0x5A, 0x58),
  537. LN2_FUNC_GAI(CDC_AIF2, 0x05, 0x5D, 0x5F, 0x5E, 0x5C),
  538. LN2_FUNC_GAI(CDC_AIF3, 0x06, 0x61, 0x62, 0x63, 0x60),
  539. LN2_FUNC_GAI(DSP_AIF1, 0x07, 0x65, 0x67, 0x66, 0x64),
  540. LN2_FUNC_GAI(DSP_AIF2, 0x08, 0x69, 0x6B, 0x6A, 0x68),
  541. LN2_FUNC_GAI(GF_AIF3, 0x09, 0x6D, 0x6F, 0x6C, 0x6E),
  542. LN2_FUNC_GAI(GF_AIF4, 0x0A, 0x71, 0x73, 0x70, 0x72),
  543. LN2_FUNC_GAI(GF_AIF1, 0x0B, 0x75, 0x77, 0x74, 0x76),
  544. LN2_FUNC_GAI(GF_AIF2, 0x0C, 0x79, 0x7B, 0x78, 0x7A),
  545. LN2_FUNC_AIF(USB_AIF1, 0x0D),
  546. LN2_FUNC_AIF(USB_AIF2, 0x0E),
  547. LN2_FUNC_AIF(ADAT_AIF, 0x0F),
  548. LN2_FUNC_AIF(SOUNDCARD_AIF, 0x10),
  549. };
  550. #define LN_GROUP_PIN(REV, ID) { \
  551. .name = lochnagar##REV##_##ID##_pin.name, \
  552. .type = LN_FTYPE_PIN, \
  553. .pins = &lochnagar##REV##_pins[LOCHNAGAR##REV##_PIN_##ID].number, \
  554. .npins = 1, \
  555. .priv = &lochnagar##REV##_pins[LOCHNAGAR##REV##_PIN_##ID], \
  556. }
  557. #define LN_GROUP_AIF(REV, ID) { \
  558. .name = lochnagar##REV##_##ID##_aif.name, \
  559. .type = LN_FTYPE_AIF, \
  560. .pins = lochnagar##REV##_##ID##_aif.pins, \
  561. .npins = ARRAY_SIZE(lochnagar##REV##_##ID##_aif.pins), \
  562. .priv = &lochnagar##REV##_##ID##_aif, \
  563. }
  564. #define LN1_GROUP_PIN(ID) LN_GROUP_PIN(1, ID)
  565. #define LN2_GROUP_PIN(ID) LN_GROUP_PIN(2, ID)
  566. #define LN1_GROUP_AIF(ID) LN_GROUP_AIF(1, ID)
  567. #define LN2_GROUP_AIF(ID) LN_GROUP_AIF(2, ID)
  568. #define LN2_GROUP_GAI(ID) \
  569. LN2_GROUP_AIF(ID), \
  570. LN2_GROUP_PIN(ID##_BCLK), LN2_GROUP_PIN(ID##_LRCLK), \
  571. LN2_GROUP_PIN(ID##_RXDAT), LN2_GROUP_PIN(ID##_TXDAT)
  572. struct lochnagar_group {
  573. const char * const name;
  574. enum lochnagar_func_type type;
  575. const unsigned int *pins;
  576. unsigned int npins;
  577. const void *priv;
  578. };
  579. static const struct lochnagar_group lochnagar1_groups[] = {
  580. LN1_GROUP_PIN(GF_GPIO2), LN1_GROUP_PIN(GF_GPIO3),
  581. LN1_GROUP_PIN(GF_GPIO7),
  582. LN1_GROUP_PIN(LED1), LN1_GROUP_PIN(LED2),
  583. LN1_GROUP_AIF(CDC_AIF1), LN1_GROUP_AIF(CDC_AIF2),
  584. LN1_GROUP_AIF(CDC_AIF3),
  585. LN1_GROUP_AIF(DSP_AIF1), LN1_GROUP_AIF(DSP_AIF2),
  586. LN1_GROUP_AIF(PSIA1), LN1_GROUP_AIF(PSIA2),
  587. LN1_GROUP_AIF(GF_AIF1), LN1_GROUP_AIF(GF_AIF2),
  588. LN1_GROUP_AIF(GF_AIF3), LN1_GROUP_AIF(GF_AIF4),
  589. LN1_GROUP_AIF(SPDIF_AIF),
  590. };
  591. static const struct lochnagar_group lochnagar2_groups[] = {
  592. LN2_GROUP_PIN(FPGA_GPIO1), LN2_GROUP_PIN(FPGA_GPIO2),
  593. LN2_GROUP_PIN(FPGA_GPIO3), LN2_GROUP_PIN(FPGA_GPIO4),
  594. LN2_GROUP_PIN(FPGA_GPIO5), LN2_GROUP_PIN(FPGA_GPIO6),
  595. LN2_GROUP_PIN(CDC_GPIO1), LN2_GROUP_PIN(CDC_GPIO2),
  596. LN2_GROUP_PIN(CDC_GPIO3), LN2_GROUP_PIN(CDC_GPIO4),
  597. LN2_GROUP_PIN(CDC_GPIO5), LN2_GROUP_PIN(CDC_GPIO6),
  598. LN2_GROUP_PIN(CDC_GPIO7), LN2_GROUP_PIN(CDC_GPIO8),
  599. LN2_GROUP_PIN(DSP_GPIO1), LN2_GROUP_PIN(DSP_GPIO2),
  600. LN2_GROUP_PIN(DSP_GPIO3), LN2_GROUP_PIN(DSP_GPIO4),
  601. LN2_GROUP_PIN(DSP_GPIO5), LN2_GROUP_PIN(DSP_GPIO6),
  602. LN2_GROUP_PIN(DSP_GPIO20),
  603. LN2_GROUP_PIN(GF_GPIO1),
  604. LN2_GROUP_PIN(GF_GPIO2), LN2_GROUP_PIN(GF_GPIO5),
  605. LN2_GROUP_PIN(GF_GPIO3), LN2_GROUP_PIN(GF_GPIO7),
  606. LN2_GROUP_PIN(DSP_UART1_RX), LN2_GROUP_PIN(DSP_UART1_TX),
  607. LN2_GROUP_PIN(DSP_UART2_RX), LN2_GROUP_PIN(DSP_UART2_TX),
  608. LN2_GROUP_PIN(GF_UART2_RX), LN2_GROUP_PIN(GF_UART2_TX),
  609. LN2_GROUP_PIN(USB_UART_RX),
  610. LN2_GROUP_PIN(CDC_PDMCLK1), LN2_GROUP_PIN(CDC_PDMDAT1),
  611. LN2_GROUP_PIN(CDC_PDMCLK2), LN2_GROUP_PIN(CDC_PDMDAT2),
  612. LN2_GROUP_PIN(CDC_DMICCLK1), LN2_GROUP_PIN(CDC_DMICDAT1),
  613. LN2_GROUP_PIN(CDC_DMICCLK2), LN2_GROUP_PIN(CDC_DMICDAT2),
  614. LN2_GROUP_PIN(CDC_DMICCLK3), LN2_GROUP_PIN(CDC_DMICDAT3),
  615. LN2_GROUP_PIN(CDC_DMICCLK4), LN2_GROUP_PIN(CDC_DMICDAT4),
  616. LN2_GROUP_PIN(DSP_DMICCLK1), LN2_GROUP_PIN(DSP_DMICDAT1),
  617. LN2_GROUP_PIN(DSP_DMICCLK2), LN2_GROUP_PIN(DSP_DMICDAT2),
  618. LN2_GROUP_PIN(I2C2_SCL), LN2_GROUP_PIN(I2C2_SDA),
  619. LN2_GROUP_PIN(I2C3_SCL), LN2_GROUP_PIN(I2C3_SDA),
  620. LN2_GROUP_PIN(I2C4_SCL), LN2_GROUP_PIN(I2C4_SDA),
  621. LN2_GROUP_PIN(DSP_STANDBY),
  622. LN2_GROUP_PIN(CDC_MCLK1), LN2_GROUP_PIN(CDC_MCLK2),
  623. LN2_GROUP_PIN(DSP_CLKIN),
  624. LN2_GROUP_PIN(PSIA1_MCLK), LN2_GROUP_PIN(PSIA2_MCLK),
  625. LN2_GROUP_GAI(CDC_AIF1), LN2_GROUP_GAI(CDC_AIF2),
  626. LN2_GROUP_GAI(CDC_AIF3),
  627. LN2_GROUP_GAI(DSP_AIF1), LN2_GROUP_GAI(DSP_AIF2),
  628. LN2_GROUP_GAI(PSIA1), LN2_GROUP_GAI(PSIA2),
  629. LN2_GROUP_GAI(GF_AIF1), LN2_GROUP_GAI(GF_AIF2),
  630. LN2_GROUP_GAI(GF_AIF3), LN2_GROUP_GAI(GF_AIF4),
  631. LN2_GROUP_AIF(SPDIF_AIF),
  632. LN2_GROUP_AIF(USB_AIF1), LN2_GROUP_AIF(USB_AIF2),
  633. LN2_GROUP_AIF(ADAT_AIF),
  634. LN2_GROUP_AIF(SOUNDCARD_AIF),
  635. };
  636. struct lochnagar_func_groups {
  637. const char **groups;
  638. unsigned int ngroups;
  639. };
  640. struct lochnagar_pin_priv {
  641. struct lochnagar *lochnagar;
  642. struct device *dev;
  643. const struct lochnagar_func *funcs;
  644. unsigned int nfuncs;
  645. const struct pinctrl_pin_desc *pins;
  646. unsigned int npins;
  647. const struct lochnagar_group *groups;
  648. unsigned int ngroups;
  649. struct lochnagar_func_groups func_groups[LN_FTYPE_COUNT];
  650. struct gpio_chip gpio_chip;
  651. };
  652. static int lochnagar_get_groups_count(struct pinctrl_dev *pctldev)
  653. {
  654. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  655. return priv->ngroups;
  656. }
  657. static const char *lochnagar_get_group_name(struct pinctrl_dev *pctldev,
  658. unsigned int group_idx)
  659. {
  660. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  661. return priv->groups[group_idx].name;
  662. }
  663. static int lochnagar_get_group_pins(struct pinctrl_dev *pctldev,
  664. unsigned int group_idx,
  665. const unsigned int **pins,
  666. unsigned int *num_pins)
  667. {
  668. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  669. *pins = priv->groups[group_idx].pins;
  670. *num_pins = priv->groups[group_idx].npins;
  671. return 0;
  672. }
  673. static const struct pinctrl_ops lochnagar_pin_group_ops = {
  674. .get_groups_count = lochnagar_get_groups_count,
  675. .get_group_name = lochnagar_get_group_name,
  676. .get_group_pins = lochnagar_get_group_pins,
  677. .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
  678. .dt_free_map = pinctrl_utils_free_map,
  679. };
  680. static int lochnagar_get_funcs_count(struct pinctrl_dev *pctldev)
  681. {
  682. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  683. return priv->nfuncs;
  684. }
  685. static const char *lochnagar_get_func_name(struct pinctrl_dev *pctldev,
  686. unsigned int func_idx)
  687. {
  688. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  689. return priv->funcs[func_idx].name;
  690. }
  691. static int lochnagar_get_func_groups(struct pinctrl_dev *pctldev,
  692. unsigned int func_idx,
  693. const char * const **groups,
  694. unsigned int * const num_groups)
  695. {
  696. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  697. int func_type;
  698. func_type = priv->funcs[func_idx].type;
  699. *groups = priv->func_groups[func_type].groups;
  700. *num_groups = priv->func_groups[func_type].ngroups;
  701. return 0;
  702. }
  703. static int lochnagar2_get_gpio_chan(struct lochnagar_pin_priv *priv,
  704. unsigned int op)
  705. {
  706. struct regmap *regmap = priv->lochnagar->regmap;
  707. unsigned int val;
  708. int free = -1;
  709. int i, ret;
  710. for (i = 0; i < LN2_NUM_GPIO_CHANNELS; i++) {
  711. ret = regmap_read(regmap, LOCHNAGAR2_GPIO_CHANNEL1 + i, &val);
  712. if (ret)
  713. return ret;
  714. val &= LOCHNAGAR2_GPIO_CHANNEL_SRC_MASK;
  715. if (val == op)
  716. return i + 1;
  717. if (free < 0 && !val)
  718. free = i;
  719. }
  720. if (free >= 0) {
  721. ret = regmap_update_bits(regmap,
  722. LOCHNAGAR2_GPIO_CHANNEL1 + free,
  723. LOCHNAGAR2_GPIO_CHANNEL_SRC_MASK, op);
  724. if (ret)
  725. return ret;
  726. free++;
  727. dev_dbg(priv->dev, "Set channel %d to 0x%x\n", free, op);
  728. return free;
  729. }
  730. return -ENOSPC;
  731. }
  732. static int lochnagar_pin_set_mux(struct lochnagar_pin_priv *priv,
  733. const struct lochnagar_pin *pin,
  734. unsigned int op)
  735. {
  736. int ret;
  737. switch (priv->lochnagar->type) {
  738. case LOCHNAGAR1:
  739. break;
  740. default:
  741. ret = lochnagar2_get_gpio_chan(priv, op);
  742. if (ret < 0) {
  743. dev_err(priv->dev, "Failed to get channel for %s: %d\n",
  744. pin->name, ret);
  745. return ret;
  746. }
  747. op = ret;
  748. break;
  749. }
  750. dev_dbg(priv->dev, "Set pin %s to 0x%x\n", pin->name, op);
  751. ret = regmap_write(priv->lochnagar->regmap, pin->reg, op);
  752. if (ret)
  753. dev_err(priv->dev, "Failed to set %s mux: %d\n",
  754. pin->name, ret);
  755. return 0;
  756. }
  757. static int lochnagar_aif_set_mux(struct lochnagar_pin_priv *priv,
  758. const struct lochnagar_group *group,
  759. unsigned int op)
  760. {
  761. struct regmap *regmap = priv->lochnagar->regmap;
  762. const struct lochnagar_aif *aif = group->priv;
  763. const struct lochnagar_pin *pin;
  764. int i, ret;
  765. ret = regmap_update_bits(regmap, aif->src_reg, aif->src_mask, op);
  766. if (ret) {
  767. dev_err(priv->dev, "Failed to set %s source: %d\n",
  768. group->name, ret);
  769. return ret;
  770. }
  771. ret = regmap_update_bits(regmap, aif->ctrl_reg,
  772. aif->ena_mask, aif->ena_mask);
  773. if (ret) {
  774. dev_err(priv->dev, "Failed to set %s enable: %d\n",
  775. group->name, ret);
  776. return ret;
  777. }
  778. for (i = 0; i < group->npins; i++) {
  779. pin = priv->pins[group->pins[i]].drv_data;
  780. if (pin->type != LN_PTYPE_MUX)
  781. continue;
  782. dev_dbg(priv->dev, "Set pin %s to AIF\n", pin->name);
  783. ret = regmap_update_bits(regmap, pin->reg,
  784. LOCHNAGAR2_GPIO_SRC_MASK,
  785. LN2_OP_AIF);
  786. if (ret) {
  787. dev_err(priv->dev, "Failed to set %s to AIF: %d\n",
  788. pin->name, ret);
  789. return ret;
  790. }
  791. }
  792. return 0;
  793. }
  794. static int lochnagar_set_mux(struct pinctrl_dev *pctldev,
  795. unsigned int func_idx, unsigned int group_idx)
  796. {
  797. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  798. const struct lochnagar_func *func = &priv->funcs[func_idx];
  799. const struct lochnagar_group *group = &priv->groups[group_idx];
  800. const struct lochnagar_pin *pin;
  801. switch (func->type) {
  802. case LN_FTYPE_AIF:
  803. dev_dbg(priv->dev, "Set group %s to %s\n",
  804. group->name, func->name);
  805. return lochnagar_aif_set_mux(priv, group, func->op);
  806. case LN_FTYPE_PIN:
  807. pin = priv->pins[*group->pins].drv_data;
  808. dev_dbg(priv->dev, "Set pin %s to %s\n", pin->name, func->name);
  809. return lochnagar_pin_set_mux(priv, pin, func->op);
  810. default:
  811. return -EINVAL;
  812. }
  813. }
  814. static int lochnagar_gpio_request(struct pinctrl_dev *pctldev,
  815. struct pinctrl_gpio_range *range,
  816. unsigned int offset)
  817. {
  818. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  819. struct lochnagar *lochnagar = priv->lochnagar;
  820. const struct lochnagar_pin *pin = priv->pins[offset].drv_data;
  821. int ret;
  822. dev_dbg(priv->dev, "Requesting GPIO %s\n", pin->name);
  823. if (lochnagar->type == LOCHNAGAR1 || pin->type != LN_PTYPE_MUX)
  824. return 0;
  825. ret = lochnagar2_get_gpio_chan(priv, LN2_OP_GPIO);
  826. if (ret < 0) {
  827. dev_err(priv->dev, "Failed to get low channel: %d\n", ret);
  828. return ret;
  829. }
  830. ret = lochnagar2_get_gpio_chan(priv, LN2_OP_GPIO | 0x1);
  831. if (ret < 0) {
  832. dev_err(priv->dev, "Failed to get high channel: %d\n", ret);
  833. return ret;
  834. }
  835. return 0;
  836. }
  837. static int lochnagar_gpio_set_direction(struct pinctrl_dev *pctldev,
  838. struct pinctrl_gpio_range *range,
  839. unsigned int offset,
  840. bool input)
  841. {
  842. /* The GPIOs only support output */
  843. if (input)
  844. return -EINVAL;
  845. return 0;
  846. }
  847. static const struct pinmux_ops lochnagar_pin_mux_ops = {
  848. .get_functions_count = lochnagar_get_funcs_count,
  849. .get_function_name = lochnagar_get_func_name,
  850. .get_function_groups = lochnagar_get_func_groups,
  851. .set_mux = lochnagar_set_mux,
  852. .gpio_request_enable = lochnagar_gpio_request,
  853. .gpio_set_direction = lochnagar_gpio_set_direction,
  854. .strict = true,
  855. };
  856. static int lochnagar_aif_set_master(struct lochnagar_pin_priv *priv,
  857. unsigned int group_idx, bool master)
  858. {
  859. struct regmap *regmap = priv->lochnagar->regmap;
  860. const struct lochnagar_group *group = &priv->groups[group_idx];
  861. const struct lochnagar_aif *aif = group->priv;
  862. unsigned int val = 0;
  863. int ret;
  864. if (group->type != LN_FTYPE_AIF)
  865. return -EINVAL;
  866. if (!master)
  867. val = aif->master_mask;
  868. dev_dbg(priv->dev, "Set AIF %s to %s\n",
  869. group->name, master ? "master" : "slave");
  870. ret = regmap_update_bits(regmap, aif->ctrl_reg, aif->master_mask, val);
  871. if (ret) {
  872. dev_err(priv->dev, "Failed to set %s mode: %d\n",
  873. group->name, ret);
  874. return ret;
  875. }
  876. return 0;
  877. }
  878. static int lochnagar_conf_group_set(struct pinctrl_dev *pctldev,
  879. unsigned int group_idx,
  880. unsigned long *configs,
  881. unsigned int num_configs)
  882. {
  883. struct lochnagar_pin_priv *priv = pinctrl_dev_get_drvdata(pctldev);
  884. int i, ret;
  885. for (i = 0; i < num_configs; i++) {
  886. unsigned int param = pinconf_to_config_param(*configs);
  887. switch (param) {
  888. case PIN_CONFIG_OUTPUT_ENABLE:
  889. ret = lochnagar_aif_set_master(priv, group_idx, true);
  890. if (ret)
  891. return ret;
  892. break;
  893. case PIN_CONFIG_INPUT_ENABLE:
  894. ret = lochnagar_aif_set_master(priv, group_idx, false);
  895. if (ret)
  896. return ret;
  897. break;
  898. default:
  899. return -ENOTSUPP;
  900. }
  901. configs++;
  902. }
  903. return 0;
  904. }
  905. static const struct pinconf_ops lochnagar_pin_conf_ops = {
  906. .pin_config_group_set = lochnagar_conf_group_set,
  907. };
  908. static const struct pinctrl_desc lochnagar_pin_desc = {
  909. .name = "lochnagar-pinctrl",
  910. .owner = THIS_MODULE,
  911. .pctlops = &lochnagar_pin_group_ops,
  912. .pmxops = &lochnagar_pin_mux_ops,
  913. .confops = &lochnagar_pin_conf_ops,
  914. };
  915. static void lochnagar_gpio_set(struct gpio_chip *chip,
  916. unsigned int offset, int value)
  917. {
  918. struct lochnagar_pin_priv *priv = gpiochip_get_data(chip);
  919. struct lochnagar *lochnagar = priv->lochnagar;
  920. const struct lochnagar_pin *pin = priv->pins[offset].drv_data;
  921. int ret;
  922. value = !!value;
  923. dev_dbg(priv->dev, "Set GPIO %s to %s\n",
  924. pin->name, value ? "high" : "low");
  925. switch (pin->type) {
  926. case LN_PTYPE_MUX:
  927. value |= LN2_OP_GPIO;
  928. ret = lochnagar_pin_set_mux(priv, pin, value);
  929. break;
  930. case LN_PTYPE_GPIO:
  931. if (pin->invert)
  932. value = !value;
  933. ret = regmap_update_bits(lochnagar->regmap, pin->reg,
  934. BIT(pin->shift), value << pin->shift);
  935. break;
  936. default:
  937. ret = -EINVAL;
  938. break;
  939. }
  940. if (ret < 0)
  941. dev_err(chip->parent, "Failed to set %s value: %d\n",
  942. pin->name, ret);
  943. }
  944. static int lochnagar_gpio_direction_out(struct gpio_chip *chip,
  945. unsigned int offset, int value)
  946. {
  947. lochnagar_gpio_set(chip, offset, value);
  948. return pinctrl_gpio_direction_output(chip->base + offset);
  949. }
  950. static int lochnagar_fill_func_groups(struct lochnagar_pin_priv *priv)
  951. {
  952. struct lochnagar_func_groups *funcs;
  953. int i;
  954. for (i = 0; i < priv->ngroups; i++)
  955. priv->func_groups[priv->groups[i].type].ngroups++;
  956. for (i = 0; i < LN_FTYPE_COUNT; i++) {
  957. funcs = &priv->func_groups[i];
  958. if (!funcs->ngroups)
  959. continue;
  960. funcs->groups = devm_kcalloc(priv->dev, funcs->ngroups,
  961. sizeof(*funcs->groups),
  962. GFP_KERNEL);
  963. if (!funcs->groups)
  964. return -ENOMEM;
  965. funcs->ngroups = 0;
  966. }
  967. for (i = 0; i < priv->ngroups; i++) {
  968. funcs = &priv->func_groups[priv->groups[i].type];
  969. funcs->groups[funcs->ngroups++] = priv->groups[i].name;
  970. }
  971. return 0;
  972. }
  973. static int lochnagar_pin_probe(struct platform_device *pdev)
  974. {
  975. struct lochnagar *lochnagar = dev_get_drvdata(pdev->dev.parent);
  976. struct lochnagar_pin_priv *priv;
  977. struct pinctrl_desc *desc;
  978. struct pinctrl_dev *pctl;
  979. struct device *dev = &pdev->dev;
  980. int ret;
  981. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  982. if (!priv)
  983. return -ENOMEM;
  984. priv->dev = dev;
  985. priv->lochnagar = lochnagar;
  986. desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
  987. if (!desc)
  988. return -ENOMEM;
  989. *desc = lochnagar_pin_desc;
  990. priv->gpio_chip.label = dev_name(dev);
  991. priv->gpio_chip.request = gpiochip_generic_request;
  992. priv->gpio_chip.free = gpiochip_generic_free;
  993. priv->gpio_chip.direction_output = lochnagar_gpio_direction_out;
  994. priv->gpio_chip.set = lochnagar_gpio_set;
  995. priv->gpio_chip.can_sleep = true;
  996. priv->gpio_chip.parent = dev;
  997. priv->gpio_chip.base = -1;
  998. switch (lochnagar->type) {
  999. case LOCHNAGAR1:
  1000. priv->funcs = lochnagar1_funcs;
  1001. priv->nfuncs = ARRAY_SIZE(lochnagar1_funcs);
  1002. priv->pins = lochnagar1_pins;
  1003. priv->npins = ARRAY_SIZE(lochnagar1_pins);
  1004. priv->groups = lochnagar1_groups;
  1005. priv->ngroups = ARRAY_SIZE(lochnagar1_groups);
  1006. priv->gpio_chip.ngpio = LOCHNAGAR1_PIN_NUM_GPIOS;
  1007. break;
  1008. case LOCHNAGAR2:
  1009. priv->funcs = lochnagar2_funcs;
  1010. priv->nfuncs = ARRAY_SIZE(lochnagar2_funcs);
  1011. priv->pins = lochnagar2_pins;
  1012. priv->npins = ARRAY_SIZE(lochnagar2_pins);
  1013. priv->groups = lochnagar2_groups;
  1014. priv->ngroups = ARRAY_SIZE(lochnagar2_groups);
  1015. priv->gpio_chip.ngpio = LOCHNAGAR2_PIN_NUM_GPIOS;
  1016. break;
  1017. default:
  1018. dev_err(dev, "Unknown Lochnagar type: %d\n", lochnagar->type);
  1019. return -EINVAL;
  1020. }
  1021. ret = lochnagar_fill_func_groups(priv);
  1022. if (ret < 0)
  1023. return ret;
  1024. desc->pins = priv->pins;
  1025. desc->npins = priv->npins;
  1026. pctl = devm_pinctrl_register(dev, desc, priv);
  1027. if (IS_ERR(pctl)) {
  1028. ret = PTR_ERR(pctl);
  1029. dev_err(priv->dev, "Failed to register pinctrl: %d\n", ret);
  1030. return ret;
  1031. }
  1032. ret = devm_gpiochip_add_data(dev, &priv->gpio_chip, priv);
  1033. if (ret < 0) {
  1034. dev_err(&pdev->dev, "Failed to register gpiochip: %d\n", ret);
  1035. return ret;
  1036. }
  1037. return 0;
  1038. }
  1039. static const struct of_device_id lochnagar_of_match[] = {
  1040. { .compatible = "cirrus,lochnagar-pinctrl" },
  1041. {}
  1042. };
  1043. MODULE_DEVICE_TABLE(of, lochnagar_of_match);
  1044. static struct platform_driver lochnagar_pin_driver = {
  1045. .driver = {
  1046. .name = "lochnagar-pinctrl",
  1047. .of_match_table = of_match_ptr(lochnagar_of_match),
  1048. },
  1049. .probe = lochnagar_pin_probe,
  1050. };
  1051. module_platform_driver(lochnagar_pin_driver);
  1052. MODULE_AUTHOR("Charles Keepax <[email protected]>");
  1053. MODULE_DESCRIPTION("Pinctrl driver for Cirrus Logic Lochnagar Board");
  1054. MODULE_LICENSE("GPL v2");