pinctrl-s500.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Actions Semi S500 SoC Pinctrl driver
  4. *
  5. * Copyright (c) 2014 Actions Semi Inc.
  6. * Copyright (c) 2020 Cristian Ciocaltea <[email protected]>
  7. */
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pinctrl/pinconf-generic.h>
  12. #include <linux/pinctrl/pinctrl.h>
  13. #include "pinctrl-owl.h"
  14. /* Pinctrl registers offset */
  15. #define MFCTL0 (0x0040)
  16. #define MFCTL1 (0x0044)
  17. #define MFCTL2 (0x0048)
  18. #define MFCTL3 (0x004C)
  19. #define PAD_PULLCTL0 (0x0060)
  20. #define PAD_PULLCTL1 (0x0064)
  21. #define PAD_PULLCTL2 (0x0068)
  22. #define PAD_ST0 (0x006C)
  23. #define PAD_ST1 (0x0070)
  24. #define PAD_CTL (0x0074)
  25. #define PAD_DRV0 (0x0080)
  26. #define PAD_DRV1 (0x0084)
  27. #define PAD_DRV2 (0x0088)
  28. #define _GPIOA(offset) (offset)
  29. #define _GPIOB(offset) (32 + (offset))
  30. #define _GPIOC(offset) (64 + (offset))
  31. #define _GPIOD(offset) (96 + (offset))
  32. #define _GPIOE(offset) (128 + (offset))
  33. #define NUM_GPIOS (_GPIOE(3) + 1)
  34. #define _PIN(offset) (NUM_GPIOS + (offset))
  35. #define DNAND_DQS _GPIOA(12)
  36. #define DNAND_DQSN _GPIOA(13)
  37. #define ETH_TXD0 _GPIOA(14)
  38. #define ETH_TXD1 _GPIOA(15)
  39. #define ETH_TXEN _GPIOA(16)
  40. #define ETH_RXER _GPIOA(17)
  41. #define ETH_CRS_DV _GPIOA(18)
  42. #define ETH_RXD1 _GPIOA(19)
  43. #define ETH_RXD0 _GPIOA(20)
  44. #define ETH_REF_CLK _GPIOA(21)
  45. #define ETH_MDC _GPIOA(22)
  46. #define ETH_MDIO _GPIOA(23)
  47. #define SIRQ0 _GPIOA(24)
  48. #define SIRQ1 _GPIOA(25)
  49. #define SIRQ2 _GPIOA(26)
  50. #define I2S_D0 _GPIOA(27)
  51. #define I2S_BCLK0 _GPIOA(28)
  52. #define I2S_LRCLK0 _GPIOA(29)
  53. #define I2S_MCLK0 _GPIOA(30)
  54. #define I2S_D1 _GPIOA(31)
  55. #define I2S_BCLK1 _GPIOB(0)
  56. #define I2S_LRCLK1 _GPIOB(1)
  57. #define I2S_MCLK1 _GPIOB(2)
  58. #define KS_IN0 _GPIOB(3)
  59. #define KS_IN1 _GPIOB(4)
  60. #define KS_IN2 _GPIOB(5)
  61. #define KS_IN3 _GPIOB(6)
  62. #define KS_OUT0 _GPIOB(7)
  63. #define KS_OUT1 _GPIOB(8)
  64. #define KS_OUT2 _GPIOB(9)
  65. #define LVDS_OEP _GPIOB(10)
  66. #define LVDS_OEN _GPIOB(11)
  67. #define LVDS_ODP _GPIOB(12)
  68. #define LVDS_ODN _GPIOB(13)
  69. #define LVDS_OCP _GPIOB(14)
  70. #define LVDS_OCN _GPIOB(15)
  71. #define LVDS_OBP _GPIOB(16)
  72. #define LVDS_OBN _GPIOB(17)
  73. #define LVDS_OAP _GPIOB(18)
  74. #define LVDS_OAN _GPIOB(19)
  75. #define LVDS_EEP _GPIOB(20)
  76. #define LVDS_EEN _GPIOB(21)
  77. #define LVDS_EDP _GPIOB(22)
  78. #define LVDS_EDN _GPIOB(23)
  79. #define LVDS_ECP _GPIOB(24)
  80. #define LVDS_ECN _GPIOB(25)
  81. #define LVDS_EBP _GPIOB(26)
  82. #define LVDS_EBN _GPIOB(27)
  83. #define LVDS_EAP _GPIOB(28)
  84. #define LVDS_EAN _GPIOB(29)
  85. #define LCD0_D18 _GPIOB(30)
  86. #define LCD0_D17 _GPIOB(31)
  87. #define DSI_DP3 _GPIOC(0)
  88. #define DSI_DN3 _GPIOC(1)
  89. #define DSI_DP1 _GPIOC(2)
  90. #define DSI_DN1 _GPIOC(3)
  91. #define DSI_CP _GPIOC(4)
  92. #define DSI_CN _GPIOC(5)
  93. #define DSI_DP0 _GPIOC(6)
  94. #define DSI_DN0 _GPIOC(7)
  95. #define DSI_DP2 _GPIOC(8)
  96. #define DSI_DN2 _GPIOC(9)
  97. #define SD0_D0 _GPIOC(10)
  98. #define SD0_D1 _GPIOC(11)
  99. #define SD0_D2 _GPIOC(12)
  100. #define SD0_D3 _GPIOC(13)
  101. #define SD1_D0 _GPIOC(14) /* SD0_D4 */
  102. #define SD1_D1 _GPIOC(15) /* SD0_D5 */
  103. #define SD1_D2 _GPIOC(16) /* SD0_D6 */
  104. #define SD1_D3 _GPIOC(17) /* SD0_D7 */
  105. #define SD0_CMD _GPIOC(18)
  106. #define SD0_CLK _GPIOC(19)
  107. #define SD1_CMD _GPIOC(20)
  108. #define SD1_CLK _GPIOC(21)
  109. #define SPI0_SCLK _GPIOC(22)
  110. #define SPI0_SS _GPIOC(23)
  111. #define SPI0_MISO _GPIOC(24)
  112. #define SPI0_MOSI _GPIOC(25)
  113. #define UART0_RX _GPIOC(26)
  114. #define UART0_TX _GPIOC(27)
  115. #define I2C0_SCLK _GPIOC(28)
  116. #define I2C0_SDATA _GPIOC(29)
  117. #define SENSOR0_PCLK _GPIOC(31)
  118. #define SENSOR0_CKOUT _GPIOD(10)
  119. #define DNAND_ALE _GPIOD(12)
  120. #define DNAND_CLE _GPIOD(13)
  121. #define DNAND_CEB0 _GPIOD(14)
  122. #define DNAND_CEB1 _GPIOD(15)
  123. #define DNAND_CEB2 _GPIOD(16)
  124. #define DNAND_CEB3 _GPIOD(17)
  125. #define UART2_RX _GPIOD(18)
  126. #define UART2_TX _GPIOD(19)
  127. #define UART2_RTSB _GPIOD(20)
  128. #define UART2_CTSB _GPIOD(21)
  129. #define UART3_RX _GPIOD(22)
  130. #define UART3_TX _GPIOD(23)
  131. #define UART3_RTSB _GPIOD(24)
  132. #define UART3_CTSB _GPIOD(25)
  133. #define PCM1_IN _GPIOD(28)
  134. #define PCM1_CLK _GPIOD(29)
  135. #define PCM1_SYNC _GPIOD(30)
  136. #define PCM1_OUT _GPIOD(31)
  137. #define I2C1_SCLK _GPIOE(0)
  138. #define I2C1_SDATA _GPIOE(1)
  139. #define I2C2_SCLK _GPIOE(2)
  140. #define I2C2_SDATA _GPIOE(3)
  141. #define CSI_DN0 _PIN(0)
  142. #define CSI_DP0 _PIN(1)
  143. #define CSI_DN1 _PIN(2)
  144. #define CSI_DP1 _PIN(3)
  145. #define CSI_CN _PIN(4)
  146. #define CSI_CP _PIN(5)
  147. #define CSI_DN2 _PIN(6)
  148. #define CSI_DP2 _PIN(7)
  149. #define CSI_DN3 _PIN(8)
  150. #define CSI_DP3 _PIN(9)
  151. #define DNAND_D0 _PIN(10)
  152. #define DNAND_D1 _PIN(11)
  153. #define DNAND_D2 _PIN(12)
  154. #define DNAND_D3 _PIN(13)
  155. #define DNAND_D4 _PIN(14)
  156. #define DNAND_D5 _PIN(15)
  157. #define DNAND_D6 _PIN(16)
  158. #define DNAND_D7 _PIN(17)
  159. #define DNAND_WRB _PIN(18)
  160. #define DNAND_RDB _PIN(19)
  161. #define DNAND_RDBN _PIN(20)
  162. #define DNAND_RB _PIN(21)
  163. #define PORB _PIN(22)
  164. #define CLKO_25M _PIN(23)
  165. #define BSEL _PIN(24)
  166. #define PKG0 _PIN(25)
  167. #define PKG1 _PIN(26)
  168. #define PKG2 _PIN(27)
  169. #define PKG3 _PIN(28)
  170. #define _FIRSTPAD _GPIOA(0)
  171. #define _LASTPAD PKG3
  172. #define NUM_PADS (_PIN(28) + 1)
  173. static const struct pinctrl_pin_desc s500_pads[] = {
  174. PINCTRL_PIN(DNAND_DQS, "dnand_dqs"),
  175. PINCTRL_PIN(DNAND_DQSN, "dnand_dqsn"),
  176. PINCTRL_PIN(ETH_TXD0, "eth_txd0"),
  177. PINCTRL_PIN(ETH_TXD1, "eth_txd1"),
  178. PINCTRL_PIN(ETH_TXEN, "eth_txen"),
  179. PINCTRL_PIN(ETH_RXER, "eth_rxer"),
  180. PINCTRL_PIN(ETH_CRS_DV, "eth_crs_dv"),
  181. PINCTRL_PIN(ETH_RXD1, "eth_rxd1"),
  182. PINCTRL_PIN(ETH_RXD0, "eth_rxd0"),
  183. PINCTRL_PIN(ETH_REF_CLK, "eth_ref_clk"),
  184. PINCTRL_PIN(ETH_MDC, "eth_mdc"),
  185. PINCTRL_PIN(ETH_MDIO, "eth_mdio"),
  186. PINCTRL_PIN(SIRQ0, "sirq0"),
  187. PINCTRL_PIN(SIRQ1, "sirq1"),
  188. PINCTRL_PIN(SIRQ2, "sirq2"),
  189. PINCTRL_PIN(I2S_D0, "i2s_d0"),
  190. PINCTRL_PIN(I2S_BCLK0, "i2s_bclk0"),
  191. PINCTRL_PIN(I2S_LRCLK0, "i2s_lrclk0"),
  192. PINCTRL_PIN(I2S_MCLK0, "i2s_mclk0"),
  193. PINCTRL_PIN(I2S_D1, "i2s_d1"),
  194. PINCTRL_PIN(I2S_BCLK1, "i2s_bclk1"),
  195. PINCTRL_PIN(I2S_LRCLK1, "i2s_lrclk1"),
  196. PINCTRL_PIN(I2S_MCLK1, "i2s_mclk1"),
  197. PINCTRL_PIN(KS_IN0, "ks_in0"),
  198. PINCTRL_PIN(KS_IN1, "ks_in1"),
  199. PINCTRL_PIN(KS_IN2, "ks_in2"),
  200. PINCTRL_PIN(KS_IN3, "ks_in3"),
  201. PINCTRL_PIN(KS_OUT0, "ks_out0"),
  202. PINCTRL_PIN(KS_OUT1, "ks_out1"),
  203. PINCTRL_PIN(KS_OUT2, "ks_out2"),
  204. PINCTRL_PIN(LVDS_OEP, "lvds_oep"),
  205. PINCTRL_PIN(LVDS_OEN, "lvds_oen"),
  206. PINCTRL_PIN(LVDS_ODP, "lvds_odp"),
  207. PINCTRL_PIN(LVDS_ODN, "lvds_odn"),
  208. PINCTRL_PIN(LVDS_OCP, "lvds_ocp"),
  209. PINCTRL_PIN(LVDS_OCN, "lvds_ocn"),
  210. PINCTRL_PIN(LVDS_OBP, "lvds_obp"),
  211. PINCTRL_PIN(LVDS_OBN, "lvds_obn"),
  212. PINCTRL_PIN(LVDS_OAP, "lvds_oap"),
  213. PINCTRL_PIN(LVDS_OAN, "lvds_oan"),
  214. PINCTRL_PIN(LVDS_EEP, "lvds_eep"),
  215. PINCTRL_PIN(LVDS_EEN, "lvds_een"),
  216. PINCTRL_PIN(LVDS_EDP, "lvds_edp"),
  217. PINCTRL_PIN(LVDS_EDN, "lvds_edn"),
  218. PINCTRL_PIN(LVDS_ECP, "lvds_ecp"),
  219. PINCTRL_PIN(LVDS_ECN, "lvds_ecn"),
  220. PINCTRL_PIN(LVDS_EBP, "lvds_ebp"),
  221. PINCTRL_PIN(LVDS_EBN, "lvds_ebn"),
  222. PINCTRL_PIN(LVDS_EAP, "lvds_eap"),
  223. PINCTRL_PIN(LVDS_EAN, "lvds_ean"),
  224. PINCTRL_PIN(LCD0_D18, "lcd0_d18"),
  225. PINCTRL_PIN(LCD0_D17, "lcd0_d17"),
  226. PINCTRL_PIN(DSI_DP3, "dsi_dp3"),
  227. PINCTRL_PIN(DSI_DN3, "dsi_dn3"),
  228. PINCTRL_PIN(DSI_DP1, "dsi_dp1"),
  229. PINCTRL_PIN(DSI_DN1, "dsi_dn1"),
  230. PINCTRL_PIN(DSI_CP, "dsi_cp"),
  231. PINCTRL_PIN(DSI_CN, "dsi_cn"),
  232. PINCTRL_PIN(DSI_DP0, "dsi_dp0"),
  233. PINCTRL_PIN(DSI_DN0, "dsi_dn0"),
  234. PINCTRL_PIN(DSI_DP2, "dsi_dp2"),
  235. PINCTRL_PIN(DSI_DN2, "dsi_dn2"),
  236. PINCTRL_PIN(SD0_D0, "sd0_d0"),
  237. PINCTRL_PIN(SD0_D1, "sd0_d1"),
  238. PINCTRL_PIN(SD0_D2, "sd0_d2"),
  239. PINCTRL_PIN(SD0_D3, "sd0_d3"),
  240. PINCTRL_PIN(SD1_D0, "sd1_d0"),
  241. PINCTRL_PIN(SD1_D1, "sd1_d1"),
  242. PINCTRL_PIN(SD1_D2, "sd1_d2"),
  243. PINCTRL_PIN(SD1_D3, "sd1_d3"),
  244. PINCTRL_PIN(SD0_CMD, "sd0_cmd"),
  245. PINCTRL_PIN(SD0_CLK, "sd0_clk"),
  246. PINCTRL_PIN(SD1_CMD, "sd1_cmd"),
  247. PINCTRL_PIN(SD1_CLK, "sd1_clk"),
  248. PINCTRL_PIN(SPI0_SCLK, "spi0_sclk"),
  249. PINCTRL_PIN(SPI0_SS, "spi0_ss"),
  250. PINCTRL_PIN(SPI0_MISO, "spi0_miso"),
  251. PINCTRL_PIN(SPI0_MOSI, "spi0_mosi"),
  252. PINCTRL_PIN(UART0_RX, "uart0_rx"),
  253. PINCTRL_PIN(UART0_TX, "uart0_tx"),
  254. PINCTRL_PIN(I2C0_SCLK, "i2c0_sclk"),
  255. PINCTRL_PIN(I2C0_SDATA, "i2c0_sdata"),
  256. PINCTRL_PIN(SENSOR0_PCLK, "sensor0_pclk"),
  257. PINCTRL_PIN(SENSOR0_CKOUT, "sensor0_ckout"),
  258. PINCTRL_PIN(DNAND_ALE, "dnand_ale"),
  259. PINCTRL_PIN(DNAND_CLE, "dnand_cle"),
  260. PINCTRL_PIN(DNAND_CEB0, "dnand_ceb0"),
  261. PINCTRL_PIN(DNAND_CEB1, "dnand_ceb1"),
  262. PINCTRL_PIN(DNAND_CEB2, "dnand_ceb2"),
  263. PINCTRL_PIN(DNAND_CEB3, "dnand_ceb3"),
  264. PINCTRL_PIN(UART2_RX, "uart2_rx"),
  265. PINCTRL_PIN(UART2_TX, "uart2_tx"),
  266. PINCTRL_PIN(UART2_RTSB, "uart2_rtsb"),
  267. PINCTRL_PIN(UART2_CTSB, "uart2_ctsb"),
  268. PINCTRL_PIN(UART3_RX, "uart3_rx"),
  269. PINCTRL_PIN(UART3_TX, "uart3_tx"),
  270. PINCTRL_PIN(UART3_RTSB, "uart3_rtsb"),
  271. PINCTRL_PIN(UART3_CTSB, "uart3_ctsb"),
  272. PINCTRL_PIN(PCM1_IN, "pcm1_in"),
  273. PINCTRL_PIN(PCM1_CLK, "pcm1_clk"),
  274. PINCTRL_PIN(PCM1_SYNC, "pcm1_sync"),
  275. PINCTRL_PIN(PCM1_OUT, "pcm1_out"),
  276. PINCTRL_PIN(I2C1_SCLK, "i2c1_sclk"),
  277. PINCTRL_PIN(I2C1_SDATA, "i2c1_sdata"),
  278. PINCTRL_PIN(I2C2_SCLK, "i2c2_sclk"),
  279. PINCTRL_PIN(I2C2_SDATA, "i2c2_sdata"),
  280. PINCTRL_PIN(CSI_DN0, "csi_dn0"),
  281. PINCTRL_PIN(CSI_DP0, "csi_dp0"),
  282. PINCTRL_PIN(CSI_DN1, "csi_dn1"),
  283. PINCTRL_PIN(CSI_DP1, "csi_dp1"),
  284. PINCTRL_PIN(CSI_DN2, "csi_dn2"),
  285. PINCTRL_PIN(CSI_DP2, "csi_dp2"),
  286. PINCTRL_PIN(CSI_DN3, "csi_dn3"),
  287. PINCTRL_PIN(CSI_DP3, "csi_dp3"),
  288. PINCTRL_PIN(CSI_CN, "csi_cn"),
  289. PINCTRL_PIN(CSI_CP, "csi_cp"),
  290. PINCTRL_PIN(DNAND_D0, "dnand_d0"),
  291. PINCTRL_PIN(DNAND_D1, "dnand_d1"),
  292. PINCTRL_PIN(DNAND_D2, "dnand_d2"),
  293. PINCTRL_PIN(DNAND_D3, "dnand_d3"),
  294. PINCTRL_PIN(DNAND_D4, "dnand_d4"),
  295. PINCTRL_PIN(DNAND_D5, "dnand_d5"),
  296. PINCTRL_PIN(DNAND_D6, "dnand_d6"),
  297. PINCTRL_PIN(DNAND_D7, "dnand_d7"),
  298. PINCTRL_PIN(DNAND_RB, "dnand_rb"),
  299. PINCTRL_PIN(DNAND_RDB, "dnand_rdb"),
  300. PINCTRL_PIN(DNAND_RDBN, "dnand_rdbn"),
  301. PINCTRL_PIN(DNAND_WRB, "dnand_wrb"),
  302. PINCTRL_PIN(PORB, "porb"),
  303. PINCTRL_PIN(CLKO_25M, "clko_25m"),
  304. PINCTRL_PIN(BSEL, "bsel"),
  305. PINCTRL_PIN(PKG0, "pkg0"),
  306. PINCTRL_PIN(PKG1, "pkg1"),
  307. PINCTRL_PIN(PKG2, "pkg2"),
  308. PINCTRL_PIN(PKG3, "pkg3"),
  309. };
  310. enum s500_pinmux_functions {
  311. S500_MUX_NOR,
  312. S500_MUX_ETH_RMII,
  313. S500_MUX_ETH_SMII,
  314. S500_MUX_SPI0,
  315. S500_MUX_SPI1,
  316. S500_MUX_SPI2,
  317. S500_MUX_SPI3,
  318. S500_MUX_SENS0,
  319. S500_MUX_SENS1,
  320. S500_MUX_UART0,
  321. S500_MUX_UART1,
  322. S500_MUX_UART2,
  323. S500_MUX_UART3,
  324. S500_MUX_UART4,
  325. S500_MUX_UART5,
  326. S500_MUX_UART6,
  327. S500_MUX_I2S0,
  328. S500_MUX_I2S1,
  329. S500_MUX_PCM1,
  330. S500_MUX_PCM0,
  331. S500_MUX_KS,
  332. S500_MUX_JTAG,
  333. S500_MUX_PWM0,
  334. S500_MUX_PWM1,
  335. S500_MUX_PWM2,
  336. S500_MUX_PWM3,
  337. S500_MUX_PWM4,
  338. S500_MUX_PWM5,
  339. S500_MUX_P0,
  340. S500_MUX_SD0,
  341. S500_MUX_SD1,
  342. S500_MUX_SD2,
  343. S500_MUX_I2C0,
  344. S500_MUX_I2C1,
  345. /*S500_MUX_I2C2,*/
  346. S500_MUX_I2C3,
  347. S500_MUX_DSI,
  348. S500_MUX_LVDS,
  349. S500_MUX_USB30,
  350. S500_MUX_CLKO_25M,
  351. S500_MUX_MIPI_CSI,
  352. S500_MUX_NAND,
  353. S500_MUX_SPDIF,
  354. /*S500_MUX_SIRQ0,*/
  355. /*S500_MUX_SIRQ1,*/
  356. /*S500_MUX_SIRQ2,*/
  357. S500_MUX_TS,
  358. S500_MUX_LCD0,
  359. S500_MUX_RESERVED,
  360. };
  361. /* MFPCTL group data */
  362. /* mfp0_31_26 reserved */
  363. /* mfp0_25_23 */
  364. static unsigned int lcd0_d18_mfp_pads[] = { LCD0_D18 };
  365. static unsigned int lcd0_d18_mfp_funcs[] = { S500_MUX_NOR,
  366. S500_MUX_SENS1,
  367. S500_MUX_PWM2,
  368. S500_MUX_PWM4,
  369. S500_MUX_LCD0 };
  370. /* mfp0_22_20 */
  371. static unsigned int rmii_crs_dv_mfp_pads[] = { ETH_CRS_DV };
  372. static unsigned int rmii_crs_dv_mfp_funcs[] = { S500_MUX_ETH_RMII,
  373. S500_MUX_ETH_SMII,
  374. S500_MUX_SPI2,
  375. S500_MUX_UART4,
  376. S500_MUX_PWM4 };
  377. /* mfp0_18_16_eth_txd0 */
  378. static unsigned int rmii_txd0_mfp_pads[] = { ETH_TXD0 };
  379. static unsigned int rmii_txd0_mfp_funcs[] = { S500_MUX_ETH_RMII,
  380. S500_MUX_ETH_SMII,
  381. S500_MUX_SPI2,
  382. S500_MUX_UART6,
  383. S500_MUX_PWM4 };
  384. /* mfp0_18_16_eth_txd1 */
  385. static unsigned int rmii_txd1_mfp_pads[] = { ETH_TXD1 };
  386. static unsigned int rmii_txd1_mfp_funcs[] = { S500_MUX_ETH_RMII,
  387. S500_MUX_ETH_SMII,
  388. S500_MUX_SPI2,
  389. S500_MUX_UART6,
  390. S500_MUX_PWM5 };
  391. /* mfp0_15_13_rmii_txen */
  392. static unsigned int rmii_txen_mfp_pads[] = { ETH_TXEN };
  393. static unsigned int rmii_txen_mfp_funcs[] = { S500_MUX_ETH_RMII,
  394. S500_MUX_UART2,
  395. S500_MUX_SPI3,
  396. S500_MUX_PWM0 };
  397. /* mfp0_15_13_rmii_rxen */
  398. static unsigned int rmii_rxen_mfp_pads[] = { ETH_RXER };
  399. static unsigned int rmii_rxen_mfp_funcs[] = { S500_MUX_ETH_RMII,
  400. S500_MUX_UART2,
  401. S500_MUX_SPI3,
  402. S500_MUX_PWM1 };
  403. /* mfp0_12_11 reserved */
  404. /* mfp0_10_8_rmii_rxd1 */
  405. static unsigned int rmii_rxd1_mfp_pads[] = { ETH_RXD1 };
  406. static unsigned int rmii_rxd1_mfp_funcs[] = { S500_MUX_ETH_RMII,
  407. S500_MUX_UART2,
  408. S500_MUX_SPI3,
  409. S500_MUX_PWM2,
  410. S500_MUX_UART5 };
  411. /* mfp0_10_8_rmii_rxd0 */
  412. static unsigned int rmii_rxd0_mfp_pads[] = { ETH_RXD0 };
  413. static unsigned int rmii_rxd0_mfp_funcs[] = { S500_MUX_ETH_RMII,
  414. S500_MUX_UART2,
  415. S500_MUX_SPI3,
  416. S500_MUX_PWM3,
  417. S500_MUX_UART5 };
  418. /* mfp0_7_6 */
  419. static unsigned int rmii_ref_clk_mfp_pads[] = { ETH_REF_CLK };
  420. static unsigned int rmii_ref_clk_mfp_funcs[] = { S500_MUX_ETH_RMII,
  421. S500_MUX_UART4,
  422. S500_MUX_SPI2,
  423. S500_MUX_RESERVED,
  424. S500_MUX_ETH_SMII };
  425. /* mfp0_5 */
  426. static unsigned int i2s_d0_mfp_pads[] = { I2S_D0 };
  427. static unsigned int i2s_d0_mfp_funcs[] = { S500_MUX_I2S0,
  428. S500_MUX_NOR };
  429. /* mfp0_4_3 */
  430. static unsigned int i2s_pcm1_mfp_pads[] = { I2S_LRCLK0, I2S_MCLK0 };
  431. static unsigned int i2s_pcm1_mfp_funcs[] = { S500_MUX_I2S0,
  432. S500_MUX_NOR,
  433. S500_MUX_PCM1 };
  434. /* mfp0_2_1_i2s0 */
  435. static unsigned int i2s0_pcm0_mfp_pads[] = { I2S_BCLK0 };
  436. static unsigned int i2s0_pcm0_mfp_funcs[] = { S500_MUX_I2S0,
  437. S500_MUX_NOR,
  438. S500_MUX_PCM0 };
  439. /* mfp0_2_1_i2s1 */
  440. static unsigned int i2s1_pcm0_mfp_pads[] = { I2S_BCLK1, I2S_LRCLK1,
  441. I2S_MCLK1 };
  442. static unsigned int i2s1_pcm0_mfp_funcs[] = { S500_MUX_I2S1,
  443. S500_MUX_NOR,
  444. S500_MUX_PCM0 };
  445. /* mfp0_0 */
  446. static unsigned int i2s_d1_mfp_pads[] = { I2S_D1 };
  447. static unsigned int i2s_d1_mfp_funcs[] = { S500_MUX_I2S1,
  448. S500_MUX_NOR };
  449. /* mfp1_31_29_ks_in0 */
  450. static unsigned int ks_in0_mfp_pads[] = { KS_IN0 };
  451. static unsigned int ks_in0_mfp_funcs[] = { S500_MUX_KS,
  452. S500_MUX_JTAG,
  453. S500_MUX_NOR,
  454. S500_MUX_PWM0,
  455. S500_MUX_PWM4,
  456. S500_MUX_SENS1,
  457. S500_MUX_PWM4,
  458. S500_MUX_P0 };
  459. /* mfp1_31_29_ks_in1 */
  460. static unsigned int ks_in1_mfp_pads[] = { KS_IN1 };
  461. static unsigned int ks_in1_mfp_funcs[] = { S500_MUX_KS,
  462. S500_MUX_JTAG,
  463. S500_MUX_NOR,
  464. S500_MUX_PWM1,
  465. S500_MUX_PWM5,
  466. S500_MUX_SENS1,
  467. S500_MUX_PWM1,
  468. S500_MUX_USB30 };
  469. /* mfp1_31_29_ks_in2 */
  470. static unsigned int ks_in2_mfp_pads[] = { KS_IN2 };
  471. static unsigned int ks_in2_mfp_funcs[] = { S500_MUX_KS,
  472. S500_MUX_JTAG,
  473. S500_MUX_NOR,
  474. S500_MUX_PWM0,
  475. S500_MUX_PWM0,
  476. S500_MUX_SENS1,
  477. S500_MUX_PWM0,
  478. S500_MUX_P0 };
  479. /* mfp1_28_26_ks_in3 */
  480. static unsigned int ks_in3_mfp_pads[] = { KS_IN3 };
  481. static unsigned int ks_in3_mfp_funcs[] = { S500_MUX_KS,
  482. S500_MUX_JTAG,
  483. S500_MUX_NOR,
  484. S500_MUX_PWM1,
  485. S500_MUX_RESERVED,
  486. S500_MUX_SENS1 };
  487. /* mfp1_28_26_ks_out0 */
  488. static unsigned int ks_out0_mfp_pads[] = { KS_OUT0 };
  489. static unsigned int ks_out0_mfp_funcs[] = { S500_MUX_KS,
  490. S500_MUX_UART5,
  491. S500_MUX_NOR,
  492. S500_MUX_PWM2,
  493. S500_MUX_RESERVED,
  494. S500_MUX_SENS1,
  495. S500_MUX_SD0 };
  496. /* mfp1_28_26_ks_out1 */
  497. static unsigned int ks_out1_mfp_pads[] = { KS_OUT1 };
  498. static unsigned int ks_out1_mfp_funcs[] = { S500_MUX_KS,
  499. S500_MUX_JTAG,
  500. S500_MUX_NOR,
  501. S500_MUX_PWM3,
  502. S500_MUX_RESERVED,
  503. S500_MUX_SENS1,
  504. S500_MUX_SD0 };
  505. /* mfp1_25_23 */
  506. static unsigned int ks_out2_mfp_pads[] = { KS_OUT2 };
  507. static unsigned int ks_out2_mfp_funcs[] = { S500_MUX_SD0,
  508. S500_MUX_KS,
  509. S500_MUX_NOR,
  510. S500_MUX_PWM2,
  511. S500_MUX_UART5,
  512. S500_MUX_SENS1 };
  513. /* mfp1_22_21 */
  514. static unsigned int lvds_o_pn_mfp_pads[] = { LVDS_OEP, LVDS_OEN,
  515. LVDS_ODP, LVDS_ODN,
  516. LVDS_OCP, LVDS_OCN,
  517. LVDS_OBP, LVDS_OBN,
  518. LVDS_OAP, LVDS_OAN };
  519. static unsigned int lvds_o_pn_mfp_funcs[] = { S500_MUX_LVDS,
  520. S500_MUX_TS,
  521. S500_MUX_LCD0 };
  522. /* mfp1_20_19 */
  523. static unsigned int dsi_dn0_mfp_pads[] = { DSI_DN0 };
  524. static unsigned int dsi_dn0_mfp_funcs[] = { S500_MUX_DSI,
  525. S500_MUX_UART2,
  526. S500_MUX_SPI0 };
  527. /* mfp1_18_17 */
  528. static unsigned int dsi_dp2_mfp_pads[] = { DSI_DP2 };
  529. static unsigned int dsi_dp2_mfp_funcs[] = { S500_MUX_DSI,
  530. S500_MUX_UART2,
  531. S500_MUX_SPI0,
  532. S500_MUX_SD1 };
  533. /* mfp1_16_14 */
  534. static unsigned int lcd0_d17_mfp_pads[] = { LCD0_D17 };
  535. static unsigned int lcd0_d17_mfp_funcs[] = { S500_MUX_NOR,
  536. S500_MUX_SD0,
  537. S500_MUX_SD1,
  538. S500_MUX_PWM3,
  539. S500_MUX_LCD0 };
  540. /* mfp1_13_12 */
  541. static unsigned int dsi_dp3_mfp_pads[] = { DSI_DP3 };
  542. static unsigned int dsi_dp3_mfp_funcs[] = { S500_MUX_DSI,
  543. S500_MUX_SD0,
  544. S500_MUX_SD1,
  545. S500_MUX_LCD0 };
  546. /* mfp1_11_10 */
  547. static unsigned int dsi_dn3_mfp_pads[] = { DSI_DN3 };
  548. static unsigned int dsi_dn3_mfp_funcs[] = { S500_MUX_DSI,
  549. S500_MUX_RESERVED,
  550. S500_MUX_SD1,
  551. S500_MUX_LCD0 };
  552. /* mfp1_9_7 */
  553. static unsigned int dsi_dp0_mfp_pads[] = { DSI_DP0 };
  554. static unsigned int dsi_dp0_mfp_funcs[] = { S500_MUX_DSI,
  555. S500_MUX_RESERVED,
  556. S500_MUX_SD0,
  557. S500_MUX_UART2,
  558. S500_MUX_SPI0 };
  559. /* mfp1_6_5 */
  560. static unsigned int lvds_ee_pn_mfp_pads[] = { LVDS_EEP, LVDS_EEN };
  561. static unsigned int lvds_ee_pn_mfp_funcs[] = { S500_MUX_LVDS,
  562. S500_MUX_NOR,
  563. S500_MUX_TS,
  564. S500_MUX_LCD0 };
  565. /* mfp1_4_3 */
  566. static unsigned int spi0_i2c_pcm_mfp_pads[] = { SPI0_SCLK, SPI0_MOSI };
  567. static unsigned int spi0_i2c_pcm_mfp_funcs[] = { S500_MUX_SPI0,
  568. S500_MUX_NOR,
  569. S500_MUX_I2C3,
  570. S500_MUX_PCM0 };
  571. /* mfp1_2_0 */
  572. static unsigned int spi0_i2s_pcm_mfp_pads[] = { SPI0_SS, SPI0_MISO };
  573. static unsigned int spi0_i2s_pcm_mfp_funcs[] = { S500_MUX_SPI0,
  574. S500_MUX_NOR,
  575. S500_MUX_I2S1,
  576. S500_MUX_PCM1,
  577. S500_MUX_PCM0 };
  578. /* mfp2_31 reserved */
  579. /* mfp2_30_29 */
  580. static unsigned int dsi_dnp1_cp_mfp_pads[] = { DSI_DP1, DSI_CP, DSI_CN };
  581. static unsigned int dsi_dnp1_cp_mfp_funcs[] = { S500_MUX_DSI,
  582. S500_MUX_SD1,
  583. S500_MUX_LCD0 };
  584. /* mfp2_28_27 */
  585. static unsigned int lvds_e_pn_mfp_pads[] = { LVDS_EDP, LVDS_EDN,
  586. LVDS_ECP, LVDS_ECN,
  587. LVDS_EBP, LVDS_EBN,
  588. LVDS_EAP, LVDS_EAN };
  589. static unsigned int lvds_e_pn_mfp_funcs[] = { S500_MUX_LVDS,
  590. S500_MUX_NOR,
  591. S500_MUX_LCD0 };
  592. /* mfp2_26_24 */
  593. static unsigned int dsi_dn2_mfp_pads[] = { DSI_DN2 };
  594. static unsigned int dsi_dn2_mfp_funcs[] = { S500_MUX_DSI,
  595. S500_MUX_RESERVED,
  596. S500_MUX_SD1,
  597. S500_MUX_UART2,
  598. S500_MUX_SPI0 };
  599. /* mfp2_23 */
  600. static unsigned int uart2_rtsb_mfp_pads[] = { UART2_RTSB };
  601. static unsigned int uart2_rtsb_mfp_funcs[] = { S500_MUX_UART2,
  602. S500_MUX_UART0 };
  603. /* mfp2_22 */
  604. static unsigned int uart2_ctsb_mfp_pads[] = { UART2_CTSB };
  605. static unsigned int uart2_ctsb_mfp_funcs[] = { S500_MUX_UART2,
  606. S500_MUX_UART0 };
  607. /* mfp2_21 */
  608. static unsigned int uart3_rtsb_mfp_pads[] = { UART3_RTSB };
  609. static unsigned int uart3_rtsb_mfp_funcs[] = { S500_MUX_UART3,
  610. S500_MUX_UART5 };
  611. /* mfp2_20 */
  612. static unsigned int uart3_ctsb_mfp_pads[] = { UART3_CTSB };
  613. static unsigned int uart3_ctsb_mfp_funcs[] = { S500_MUX_UART3,
  614. S500_MUX_UART5 };
  615. /* mfp2_19_17 */
  616. static unsigned int sd0_d0_mfp_pads[] = { SD0_D0 };
  617. static unsigned int sd0_d0_mfp_funcs[] = { S500_MUX_SD0,
  618. S500_MUX_NOR,
  619. S500_MUX_RESERVED,
  620. S500_MUX_JTAG,
  621. S500_MUX_UART2,
  622. S500_MUX_UART5 };
  623. /* mfp2_16_14 */
  624. static unsigned int sd0_d1_mfp_pads[] = { SD0_D1 };
  625. static unsigned int sd0_d1_mfp_funcs[] = { S500_MUX_SD0,
  626. S500_MUX_NOR,
  627. S500_MUX_RESERVED,
  628. S500_MUX_RESERVED,
  629. S500_MUX_UART2,
  630. S500_MUX_UART5 };
  631. /* mfp2_13_11 */
  632. static unsigned int sd0_d2_d3_mfp_pads[] = { SD0_D2, SD0_D3 };
  633. static unsigned int sd0_d2_d3_mfp_funcs[] = { S500_MUX_SD0,
  634. S500_MUX_NOR,
  635. S500_MUX_RESERVED,
  636. S500_MUX_JTAG,
  637. S500_MUX_UART2,
  638. S500_MUX_UART1 };
  639. /* mfp2_10_9 */
  640. static unsigned int sd1_d0_d3_mfp_pads[] = { SD1_D0, SD1_D1,
  641. SD1_D2, SD1_D3 };
  642. static unsigned int sd1_d0_d3_mfp_funcs[] = { S500_MUX_SD0,
  643. S500_MUX_NOR,
  644. S500_MUX_RESERVED,
  645. S500_MUX_SD1 };
  646. /* mfp2_8_7 */
  647. static unsigned int sd0_cmd_mfp_pads[] = { SD0_CMD };
  648. static unsigned int sd0_cmd_mfp_funcs[] = { S500_MUX_SD0,
  649. S500_MUX_NOR,
  650. S500_MUX_RESERVED,
  651. S500_MUX_JTAG };
  652. /* mfp2_6_5 */
  653. static unsigned int sd0_clk_mfp_pads[] = { SD0_CLK };
  654. static unsigned int sd0_clk_mfp_funcs[] = { S500_MUX_SD0,
  655. S500_MUX_RESERVED,
  656. S500_MUX_JTAG };
  657. /* mfp2_4_3 */
  658. static unsigned int sd1_cmd_mfp_pads[] = { SD1_CMD };
  659. static unsigned int sd1_cmd_mfp_funcs[] = { S500_MUX_SD1,
  660. S500_MUX_NOR };
  661. /* mfp2_2_0 */
  662. static unsigned int uart0_rx_mfp_pads[] = { UART0_RX };
  663. static unsigned int uart0_rx_mfp_funcs[] = { S500_MUX_UART0,
  664. S500_MUX_UART2,
  665. S500_MUX_SPI1,
  666. S500_MUX_I2C0,
  667. S500_MUX_PCM1,
  668. S500_MUX_I2S1 };
  669. /* mfp3_31 reserved */
  670. /* mfp3_30 */
  671. static unsigned int clko_25m_mfp_pads[] = { CLKO_25M };
  672. static unsigned int clko_25m_mfp_funcs[] = { S500_MUX_RESERVED,
  673. S500_MUX_CLKO_25M };
  674. /* mfp3_29_28 */
  675. static unsigned int csi_cn_cp_mfp_pads[] = { CSI_CN, CSI_CP };
  676. static unsigned int csi_cn_cp_mfp_funcs[] = { S500_MUX_MIPI_CSI,
  677. S500_MUX_SENS0 };
  678. /* mfp3_27_24 reserved */
  679. /* mfp3_23_22 */
  680. static unsigned int sens0_ckout_mfp_pads[] = { SENSOR0_CKOUT };
  681. static unsigned int sens0_ckout_mfp_funcs[] = { S500_MUX_SENS0,
  682. S500_MUX_NOR,
  683. S500_MUX_SENS1,
  684. S500_MUX_PWM1 };
  685. /* mfp3_21_19 */
  686. static unsigned int uart0_tx_mfp_pads[] = { UART0_TX };
  687. static unsigned int uart0_tx_mfp_funcs[] = { S500_MUX_UART0,
  688. S500_MUX_UART2,
  689. S500_MUX_SPI1,
  690. S500_MUX_I2C0,
  691. S500_MUX_SPDIF,
  692. S500_MUX_PCM1,
  693. S500_MUX_I2S1 };
  694. /* mfp3_18_16 */
  695. static unsigned int i2c0_mfp_pads[] = { I2C0_SCLK,
  696. I2C0_SDATA };
  697. static unsigned int i2c0_mfp_funcs[] = { S500_MUX_I2C0,
  698. S500_MUX_UART2,
  699. S500_MUX_I2C1,
  700. S500_MUX_UART1,
  701. S500_MUX_SPI1 };
  702. /* mfp3_15_14 */
  703. static unsigned int csi_dn_dp_mfp_pads[] = { CSI_DN0, CSI_DN1,
  704. CSI_DN2, CSI_DN3,
  705. CSI_DP0, CSI_DP1,
  706. CSI_DP2, CSI_DP3 };
  707. static unsigned int csi_dn_dp_mfp_funcs[] = { S500_MUX_MIPI_CSI,
  708. S500_MUX_SENS0 };
  709. /* mfp3_13_12 */
  710. static unsigned int sen0_pclk_mfp_pads[] = { SENSOR0_PCLK };
  711. static unsigned int sen0_pclk_mfp_funcs[] = { S500_MUX_SENS0,
  712. S500_MUX_NOR,
  713. S500_MUX_PWM0 };
  714. /* mfp3_11_10 */
  715. static unsigned int pcm1_in_mfp_pads[] = { PCM1_IN };
  716. static unsigned int pcm1_in_mfp_funcs[] = { S500_MUX_PCM1,
  717. S500_MUX_SENS1,
  718. S500_MUX_UART4,
  719. S500_MUX_PWM4 };
  720. /* mfp3_9_8 */
  721. static unsigned int pcm1_clk_mfp_pads[] = { PCM1_CLK };
  722. static unsigned int pcm1_clk_mfp_funcs[] = { S500_MUX_PCM1,
  723. S500_MUX_SENS1,
  724. S500_MUX_UART4,
  725. S500_MUX_PWM5 };
  726. /* mfp3_7_6 */
  727. static unsigned int pcm1_sync_mfp_pads[] = { PCM1_SYNC };
  728. static unsigned int pcm1_sync_mfp_funcs[] = { S500_MUX_PCM1,
  729. S500_MUX_SENS1,
  730. S500_MUX_UART6,
  731. S500_MUX_I2C3 };
  732. /* mfp3_5_4 */
  733. static unsigned int pcm1_out_mfp_pads[] = { PCM1_OUT };
  734. static unsigned int pcm1_out_mfp_funcs[] = { S500_MUX_PCM1,
  735. S500_MUX_SENS1,
  736. S500_MUX_UART6,
  737. S500_MUX_I2C3 };
  738. /* mfp3_3 */
  739. static unsigned int dnand_data_wr_mfp_pads[] = { DNAND_D0, DNAND_D1,
  740. DNAND_D2, DNAND_D3,
  741. DNAND_D4, DNAND_D5,
  742. DNAND_D6, DNAND_D7,
  743. DNAND_RDB, DNAND_RDBN };
  744. static unsigned int dnand_data_wr_mfp_funcs[] = { S500_MUX_NAND,
  745. S500_MUX_SD2 };
  746. /* mfp3_2 */
  747. static unsigned int dnand_acle_ce0_mfp_pads[] = { DNAND_ALE,
  748. DNAND_CLE,
  749. DNAND_CEB0,
  750. DNAND_CEB1 };
  751. static unsigned int dnand_acle_ce0_mfp_funcs[] = { S500_MUX_NAND,
  752. S500_MUX_SPI2 };
  753. /* mfp3_1_0_nand_ceb2 */
  754. static unsigned int nand_ceb2_mfp_pads[] = { DNAND_CEB2 };
  755. static unsigned int nand_ceb2_mfp_funcs[] = { S500_MUX_NAND,
  756. S500_MUX_PWM5 };
  757. /* mfp3_1_0_nand_ceb3 */
  758. static unsigned int nand_ceb3_mfp_pads[] = { DNAND_CEB3 };
  759. static unsigned int nand_ceb3_mfp_funcs[] = { S500_MUX_NAND,
  760. S500_MUX_PWM4 };
  761. /* PADDRV group data */
  762. /* paddrv0_29_28 */
  763. static unsigned int sirq_drv_pads[] = { SIRQ0, SIRQ1, SIRQ2 };
  764. /* paddrv0_23_22 */
  765. static unsigned int rmii_txd01_txen_drv_pads[] = { ETH_TXD0, ETH_TXD1,
  766. ETH_TXEN };
  767. /* paddrv0_21_20 */
  768. static unsigned int rmii_rxer_drv_pads[] = { ETH_RXER };
  769. /* paddrv0_19_18 */
  770. static unsigned int rmii_crs_drv_pads[] = { ETH_CRS_DV };
  771. /* paddrv0_17_16 */
  772. static unsigned int rmii_rxd10_drv_pads[] = { ETH_RXD0, ETH_RXD1 };
  773. /* paddrv0_15_14 */
  774. static unsigned int rmii_ref_clk_drv_pads[] = { ETH_REF_CLK };
  775. /* paddrv0_13_12 */
  776. static unsigned int smi_mdc_mdio_drv_pads[] = { ETH_MDC, ETH_MDIO };
  777. /* paddrv0_11_10 */
  778. static unsigned int i2s_d0_drv_pads[] = { I2S_D0 };
  779. /* paddrv0_9_8 */
  780. static unsigned int i2s_bclk0_drv_pads[] = { I2S_BCLK0 };
  781. /* paddrv0_7_6 */
  782. static unsigned int i2s3_drv_pads[] = { I2S_LRCLK0, I2S_MCLK0,
  783. I2S_D1 };
  784. /* paddrv0_5_4 */
  785. static unsigned int i2s13_drv_pads[] = { I2S_BCLK1, I2S_LRCLK1,
  786. I2S_MCLK1 };
  787. /* paddrv0_3_2 */
  788. static unsigned int pcm1_drv_pads[] = { PCM1_IN, PCM1_CLK,
  789. PCM1_SYNC, PCM1_OUT };
  790. /* paddrv0_1_0 */
  791. static unsigned int ks_in_drv_pads[] = { KS_IN0, KS_IN1,
  792. KS_IN2, KS_IN3 };
  793. /* paddrv1_31_30 */
  794. static unsigned int ks_out_drv_pads[] = { KS_OUT0, KS_OUT1, KS_OUT2 };
  795. /* paddrv1_29_28 */
  796. static unsigned int lvds_all_drv_pads[] = { LVDS_OEP, LVDS_OEN,
  797. LVDS_ODP, LVDS_ODN,
  798. LVDS_OCP, LVDS_OCN,
  799. LVDS_OBP, LVDS_OBN,
  800. LVDS_OAP, LVDS_OAN,
  801. LVDS_EEP, LVDS_EEN,
  802. LVDS_EDP, LVDS_EDN,
  803. LVDS_ECP, LVDS_ECN,
  804. LVDS_EBP, LVDS_EBN,
  805. LVDS_EAP, LVDS_EAN };
  806. /* paddrv1_27_26 */
  807. static unsigned int lcd_dsi_drv_pads[] = { DSI_DP3, DSI_DN3, DSI_DP1,
  808. DSI_DN1, DSI_CP, DSI_CN };
  809. /* paddrv1_25_24 */
  810. static unsigned int dsi_drv_pads[] = { DSI_DP0, DSI_DN0,
  811. DSI_DP2, DSI_DN2 };
  812. /* paddrv1_23_22 */
  813. static unsigned int sd0_d0_d3_drv_pads[] = { SD0_D0, SD0_D1,
  814. SD0_D2, SD0_D3 };
  815. /* paddrv1_21_20 */
  816. static unsigned int sd1_d0_d3_drv_pads[] = { SD1_D0, SD1_D1,
  817. SD1_D2, SD1_D3 };
  818. /* paddrv1_19_18 */
  819. static unsigned int sd0_cmd_drv_pads[] = { SD0_CMD };
  820. /* paddrv1_17_16 */
  821. static unsigned int sd0_clk_drv_pads[] = { SD0_CLK };
  822. /* paddrv1_15_14 */
  823. static unsigned int sd1_cmd_drv_pads[] = { SD1_CMD };
  824. /* paddrv1_13_12 */
  825. static unsigned int sd1_clk_drv_pads[] = { SD1_CLK };
  826. /* paddrv1_11_10 */
  827. static unsigned int spi0_all_drv_pads[] = { SPI0_SCLK, SPI0_SS,
  828. SPI0_MISO, SPI0_MOSI };
  829. /* paddrv2_31_30 */
  830. static unsigned int uart0_rx_drv_pads[] = { UART0_RX };
  831. /* paddrv2_29_28 */
  832. static unsigned int uart0_tx_drv_pads[] = { UART0_TX };
  833. /* paddrv2_27_26 */
  834. static unsigned int uart2_all_drv_pads[] = { UART2_RX, UART2_TX,
  835. UART2_RTSB, UART2_CTSB };
  836. /* paddrv2_24_23 */
  837. static unsigned int i2c0_all_drv_pads[] = { I2C0_SCLK, I2C0_SDATA };
  838. /* paddrv2_22_21 */
  839. static unsigned int i2c12_all_drv_pads[] = { I2C1_SCLK, I2C1_SDATA,
  840. I2C2_SCLK, I2C2_SDATA };
  841. /* paddrv2_19_18 */
  842. static unsigned int sens0_pclk_drv_pads[] = { SENSOR0_PCLK };
  843. /* paddrv2_13_12 */
  844. static unsigned int sens0_ckout_drv_pads[] = { SENSOR0_CKOUT };
  845. /* paddrv2_3_2 */
  846. static unsigned int uart3_all_drv_pads[] = { UART3_RX, UART3_TX,
  847. UART3_RTSB, UART3_CTSB };
  848. /* Pinctrl groups */
  849. static const struct owl_pingroup s500_groups[] = {
  850. MUX_PG(lcd0_d18_mfp, 0, 23, 3),
  851. MUX_PG(rmii_crs_dv_mfp, 0, 20, 3),
  852. MUX_PG(rmii_txd0_mfp, 0, 16, 3),
  853. MUX_PG(rmii_txd1_mfp, 0, 16, 3),
  854. MUX_PG(rmii_txen_mfp, 0, 13, 3),
  855. MUX_PG(rmii_rxen_mfp, 0, 13, 3),
  856. MUX_PG(rmii_rxd1_mfp, 0, 8, 3),
  857. MUX_PG(rmii_rxd0_mfp, 0, 8, 3),
  858. MUX_PG(rmii_ref_clk_mfp, 0, 6, 2),
  859. MUX_PG(i2s_d0_mfp, 0, 5, 1),
  860. MUX_PG(i2s_pcm1_mfp, 0, 3, 2),
  861. MUX_PG(i2s0_pcm0_mfp, 0, 1, 2),
  862. MUX_PG(i2s1_pcm0_mfp, 0, 1, 2),
  863. MUX_PG(i2s_d1_mfp, 0, 0, 1),
  864. MUX_PG(ks_in2_mfp, 1, 29, 3),
  865. MUX_PG(ks_in1_mfp, 1, 29, 3),
  866. MUX_PG(ks_in0_mfp, 1, 29, 3),
  867. MUX_PG(ks_in3_mfp, 1, 26, 3),
  868. MUX_PG(ks_out0_mfp, 1, 26, 3),
  869. MUX_PG(ks_out1_mfp, 1, 26, 3),
  870. MUX_PG(ks_out2_mfp, 1, 23, 3),
  871. MUX_PG(lvds_o_pn_mfp, 1, 21, 2),
  872. MUX_PG(dsi_dn0_mfp, 1, 19, 2),
  873. MUX_PG(dsi_dp2_mfp, 1, 17, 2),
  874. MUX_PG(lcd0_d17_mfp, 1, 14, 3),
  875. MUX_PG(dsi_dp3_mfp, 1, 12, 2),
  876. MUX_PG(dsi_dn3_mfp, 1, 10, 2),
  877. MUX_PG(dsi_dp0_mfp, 1, 7, 3),
  878. MUX_PG(lvds_ee_pn_mfp, 1, 5, 2),
  879. MUX_PG(spi0_i2c_pcm_mfp, 1, 3, 2),
  880. MUX_PG(spi0_i2s_pcm_mfp, 1, 0, 3),
  881. MUX_PG(dsi_dnp1_cp_mfp, 2, 29, 2),
  882. MUX_PG(lvds_e_pn_mfp, 2, 27, 2),
  883. MUX_PG(dsi_dn2_mfp, 2, 24, 3),
  884. MUX_PG(uart2_rtsb_mfp, 2, 23, 1),
  885. MUX_PG(uart2_ctsb_mfp, 2, 22, 1),
  886. MUX_PG(uart3_rtsb_mfp, 2, 21, 1),
  887. MUX_PG(uart3_ctsb_mfp, 2, 20, 1),
  888. MUX_PG(sd0_d0_mfp, 2, 17, 3),
  889. MUX_PG(sd0_d1_mfp, 2, 14, 3),
  890. MUX_PG(sd0_d2_d3_mfp, 2, 11, 3),
  891. MUX_PG(sd1_d0_d3_mfp, 2, 9, 2),
  892. MUX_PG(sd0_cmd_mfp, 2, 7, 2),
  893. MUX_PG(sd0_clk_mfp, 2, 5, 2),
  894. MUX_PG(sd1_cmd_mfp, 2, 3, 2),
  895. MUX_PG(uart0_rx_mfp, 2, 0, 3),
  896. MUX_PG(clko_25m_mfp, 3, 30, 1),
  897. MUX_PG(csi_cn_cp_mfp, 3, 28, 2),
  898. MUX_PG(sens0_ckout_mfp, 3, 22, 2),
  899. MUX_PG(uart0_tx_mfp, 3, 19, 3),
  900. MUX_PG(i2c0_mfp, 3, 16, 3),
  901. MUX_PG(csi_dn_dp_mfp, 3, 14, 2),
  902. MUX_PG(sen0_pclk_mfp, 3, 12, 2),
  903. MUX_PG(pcm1_in_mfp, 3, 10, 2),
  904. MUX_PG(pcm1_clk_mfp, 3, 8, 2),
  905. MUX_PG(pcm1_sync_mfp, 3, 6, 2),
  906. MUX_PG(pcm1_out_mfp, 3, 4, 2),
  907. MUX_PG(dnand_data_wr_mfp, 3, 3, 1),
  908. MUX_PG(dnand_acle_ce0_mfp, 3, 2, 1),
  909. MUX_PG(nand_ceb2_mfp, 3, 0, 2),
  910. MUX_PG(nand_ceb3_mfp, 3, 0, 2),
  911. DRV_PG(sirq_drv, 0, 28, 2),
  912. DRV_PG(rmii_txd01_txen_drv, 0, 22, 2),
  913. DRV_PG(rmii_rxer_drv, 0, 20, 2),
  914. DRV_PG(rmii_crs_drv, 0, 18, 2),
  915. DRV_PG(rmii_rxd10_drv, 0, 16, 2),
  916. DRV_PG(rmii_ref_clk_drv, 0, 14, 2),
  917. DRV_PG(smi_mdc_mdio_drv, 0, 12, 2),
  918. DRV_PG(i2s_d0_drv, 0, 10, 2),
  919. DRV_PG(i2s_bclk0_drv, 0, 8, 2),
  920. DRV_PG(i2s3_drv, 0, 6, 2),
  921. DRV_PG(i2s13_drv, 0, 4, 2),
  922. DRV_PG(pcm1_drv, 0, 2, 2),
  923. DRV_PG(ks_in_drv, 0, 0, 2),
  924. DRV_PG(ks_out_drv, 1, 30, 2),
  925. DRV_PG(lvds_all_drv, 1, 28, 2),
  926. DRV_PG(lcd_dsi_drv, 1, 26, 2),
  927. DRV_PG(dsi_drv, 1, 24, 2),
  928. DRV_PG(sd0_d0_d3_drv, 1, 22, 2),
  929. DRV_PG(sd1_d0_d3_drv, 1, 20, 2),
  930. DRV_PG(sd0_cmd_drv, 1, 18, 2),
  931. DRV_PG(sd0_clk_drv, 1, 16, 2),
  932. DRV_PG(sd1_cmd_drv, 1, 14, 2),
  933. DRV_PG(sd1_clk_drv, 1, 12, 2),
  934. DRV_PG(spi0_all_drv, 1, 10, 2),
  935. DRV_PG(uart0_rx_drv, 2, 30, 2),
  936. DRV_PG(uart0_tx_drv, 2, 28, 2),
  937. DRV_PG(uart2_all_drv, 2, 26, 2),
  938. DRV_PG(i2c0_all_drv, 2, 23, 2),
  939. DRV_PG(i2c12_all_drv, 2, 21, 2),
  940. DRV_PG(sens0_pclk_drv, 2, 18, 2),
  941. DRV_PG(sens0_ckout_drv, 2, 12, 2),
  942. DRV_PG(uart3_all_drv, 2, 2, 2),
  943. };
  944. static const char * const nor_groups[] = {
  945. "lcd0_d18_mfp",
  946. "i2s_d0_mfp",
  947. "i2s0_pcm0_mfp",
  948. "i2s1_pcm0_mfp",
  949. "i2s_d1_mfp",
  950. "ks_in2_mfp",
  951. "ks_in1_mfp",
  952. "ks_in0_mfp",
  953. "ks_in3_mfp",
  954. "ks_out0_mfp",
  955. "ks_out1_mfp",
  956. "ks_out2_mfp",
  957. "lcd0_d17_mfp",
  958. "lvds_ee_pn_mfp",
  959. "spi0_i2c_pcm_mfp",
  960. "spi0_i2s_pcm_mfp",
  961. "lvds_e_pn_mfp",
  962. "sd0_d0_mfp",
  963. "sd0_d1_mfp",
  964. "sd0_d2_d3_mfp",
  965. "sd1_d0_d3_mfp",
  966. "sd0_cmd_mfp",
  967. "sd1_cmd_mfp",
  968. "sens0_ckout_mfp",
  969. "sen0_pclk_mfp",
  970. };
  971. static const char * const eth_rmii_groups[] = {
  972. "rmii_crs_dv_mfp",
  973. "rmii_txd0_mfp",
  974. "rmii_txd1_mfp",
  975. "rmii_txen_mfp",
  976. "rmii_rxen_mfp",
  977. "rmii_rxd1_mfp",
  978. "rmii_rxd0_mfp",
  979. "rmii_ref_clk_mfp",
  980. };
  981. static const char * const eth_smii_groups[] = {
  982. "rmii_crs_dv_mfp",
  983. "rmii_txd0_mfp",
  984. "rmii_txd1_mfp",
  985. "rmii_ref_clk_mfp",
  986. };
  987. static const char * const spi0_groups[] = {
  988. "dsi_dn0_mfp",
  989. "dsi_dp2_mfp",
  990. "dsi_dp0_mfp",
  991. "spi0_i2c_pcm_mfp",
  992. "spi0_i2s_pcm_mfp",
  993. "dsi_dn2_mfp",
  994. };
  995. static const char * const spi1_groups[] = {
  996. "uart0_rx_mfp",
  997. "uart0_tx_mfp",
  998. "i2c0_mfp",
  999. };
  1000. static const char * const spi2_groups[] = {
  1001. "rmii_crs_dv_mfp",
  1002. "rmii_txd0_mfp",
  1003. "rmii_txd1_mfp",
  1004. "rmii_ref_clk_mfp",
  1005. "dnand_acle_ce0_mfp",
  1006. };
  1007. static const char * const spi3_groups[] = {
  1008. "rmii_txen_mfp",
  1009. "rmii_rxen_mfp",
  1010. "rmii_rxd1_mfp",
  1011. "rmii_rxd0_mfp",
  1012. };
  1013. static const char * const sens0_groups[] = {
  1014. "csi_cn_cp_mfp",
  1015. "sens0_ckout_mfp",
  1016. "csi_dn_dp_mfp",
  1017. "sen0_pclk_mfp",
  1018. };
  1019. static const char * const sens1_groups[] = {
  1020. "lcd0_d18_mfp",
  1021. "ks_in2_mfp",
  1022. "ks_in1_mfp",
  1023. "ks_in0_mfp",
  1024. "ks_in3_mfp",
  1025. "ks_out0_mfp",
  1026. "ks_out1_mfp",
  1027. "ks_out2_mfp",
  1028. "sens0_ckout_mfp",
  1029. "pcm1_in_mfp",
  1030. "pcm1_clk_mfp",
  1031. "pcm1_sync_mfp",
  1032. "pcm1_out_mfp",
  1033. };
  1034. static const char * const uart0_groups[] = {
  1035. "uart2_rtsb_mfp",
  1036. "uart2_ctsb_mfp",
  1037. "uart0_rx_mfp",
  1038. "uart0_tx_mfp",
  1039. };
  1040. static const char * const uart1_groups[] = {
  1041. "sd0_d2_d3_mfp",
  1042. "i2c0_mfp",
  1043. };
  1044. static const char * const uart2_groups[] = {
  1045. "rmii_txen_mfp",
  1046. "rmii_rxen_mfp",
  1047. "rmii_rxd1_mfp",
  1048. "rmii_rxd0_mfp",
  1049. "dsi_dn0_mfp",
  1050. "dsi_dp2_mfp",
  1051. "dsi_dp0_mfp",
  1052. "dsi_dn2_mfp",
  1053. "uart2_rtsb_mfp",
  1054. "uart2_ctsb_mfp",
  1055. "sd0_d0_mfp",
  1056. "sd0_d1_mfp",
  1057. "sd0_d2_d3_mfp",
  1058. "uart0_rx_mfp",
  1059. "uart0_tx_mfp",
  1060. "i2c0_mfp",
  1061. };
  1062. static const char * const uart3_groups[] = {
  1063. "uart3_rtsb_mfp",
  1064. "uart3_ctsb_mfp",
  1065. };
  1066. static const char * const uart4_groups[] = {
  1067. "rmii_crs_dv_mfp",
  1068. "rmii_ref_clk_mfp",
  1069. "pcm1_in_mfp",
  1070. "pcm1_clk_mfp",
  1071. };
  1072. static const char * const uart5_groups[] = {
  1073. "rmii_rxd1_mfp",
  1074. "rmii_rxd0_mfp",
  1075. "ks_out0_mfp",
  1076. "ks_out2_mfp",
  1077. "uart3_rtsb_mfp",
  1078. "uart3_ctsb_mfp",
  1079. "sd0_d0_mfp",
  1080. "sd0_d1_mfp",
  1081. };
  1082. static const char * const uart6_groups[] = {
  1083. "rmii_txd0_mfp",
  1084. "rmii_txd1_mfp",
  1085. "pcm1_sync_mfp",
  1086. "pcm1_out_mfp",
  1087. };
  1088. static const char * const i2s0_groups[] = {
  1089. "i2s_d0_mfp",
  1090. "i2s_pcm1_mfp",
  1091. "i2s0_pcm0_mfp",
  1092. };
  1093. static const char * const i2s1_groups[] = {
  1094. "i2s1_pcm0_mfp",
  1095. "i2s_d1_mfp",
  1096. "spi0_i2s_pcm_mfp",
  1097. "uart0_rx_mfp",
  1098. "uart0_tx_mfp",
  1099. };
  1100. static const char * const pcm1_groups[] = {
  1101. "i2s_pcm1_mfp",
  1102. "spi0_i2s_pcm_mfp",
  1103. "uart0_rx_mfp",
  1104. "uart0_tx_mfp",
  1105. "pcm1_in_mfp",
  1106. "pcm1_clk_mfp",
  1107. "pcm1_sync_mfp",
  1108. "pcm1_out_mfp",
  1109. };
  1110. static const char * const pcm0_groups[] = {
  1111. "i2s0_pcm0_mfp",
  1112. "i2s1_pcm0_mfp",
  1113. "spi0_i2c_pcm_mfp",
  1114. "spi0_i2s_pcm_mfp",
  1115. };
  1116. static const char * const ks_groups[] = {
  1117. "ks_in2_mfp",
  1118. "ks_in1_mfp",
  1119. "ks_in0_mfp",
  1120. "ks_in3_mfp",
  1121. "ks_out0_mfp",
  1122. "ks_out1_mfp",
  1123. "ks_out2_mfp",
  1124. };
  1125. static const char * const jtag_groups[] = {
  1126. "ks_in2_mfp",
  1127. "ks_in1_mfp",
  1128. "ks_in0_mfp",
  1129. "ks_in3_mfp",
  1130. "ks_out1_mfp",
  1131. "sd0_d0_mfp",
  1132. "sd0_d2_d3_mfp",
  1133. "sd0_cmd_mfp",
  1134. "sd0_clk_mfp",
  1135. };
  1136. static const char * const pwm0_groups[] = {
  1137. "ks_in2_mfp",
  1138. "ks_in0_mfp",
  1139. "rmii_txen_mfp",
  1140. "sen0_pclk_mfp",
  1141. };
  1142. static const char * const pwm1_groups[] = {
  1143. "rmii_rxen_mfp",
  1144. "ks_in1_mfp",
  1145. "ks_in3_mfp",
  1146. "sens0_ckout_mfp",
  1147. };
  1148. static const char * const pwm2_groups[] = {
  1149. "lcd0_d18_mfp",
  1150. "rmii_rxd1_mfp",
  1151. "ks_out0_mfp",
  1152. "ks_out2_mfp",
  1153. };
  1154. static const char * const pwm3_groups[] = {
  1155. "rmii_rxd0_mfp",
  1156. "ks_out1_mfp",
  1157. "lcd0_d17_mfp",
  1158. };
  1159. static const char * const pwm4_groups[] = {
  1160. "lcd0_d18_mfp",
  1161. "rmii_crs_dv_mfp",
  1162. "rmii_txd0_mfp",
  1163. "ks_in0_mfp",
  1164. "pcm1_in_mfp",
  1165. "nand_ceb3_mfp",
  1166. };
  1167. static const char * const pwm5_groups[] = {
  1168. "rmii_txd1_mfp",
  1169. "ks_in1_mfp",
  1170. "pcm1_clk_mfp",
  1171. "nand_ceb2_mfp",
  1172. };
  1173. static const char * const p0_groups[] = {
  1174. "ks_in2_mfp",
  1175. "ks_in0_mfp",
  1176. };
  1177. static const char * const sd0_groups[] = {
  1178. "ks_out0_mfp",
  1179. "ks_out1_mfp",
  1180. "ks_out2_mfp",
  1181. "lcd0_d17_mfp",
  1182. "dsi_dp3_mfp",
  1183. "dsi_dp0_mfp",
  1184. "sd0_d0_mfp",
  1185. "sd0_d1_mfp",
  1186. "sd0_d2_d3_mfp",
  1187. "sd1_d0_d3_mfp",
  1188. "sd0_cmd_mfp",
  1189. "sd0_clk_mfp",
  1190. };
  1191. static const char * const sd1_groups[] = {
  1192. "dsi_dp2_mfp",
  1193. "lcd0_d17_mfp",
  1194. "dsi_dp3_mfp",
  1195. "dsi_dn3_mfp",
  1196. "dsi_dnp1_cp_mfp",
  1197. "dsi_dn2_mfp",
  1198. "sd1_d0_d3_mfp",
  1199. "sd1_cmd_mfp",
  1200. };
  1201. static const char * const sd2_groups[] = {
  1202. "dnand_data_wr_mfp",
  1203. };
  1204. static const char * const i2c0_groups[] = {
  1205. "uart0_rx_mfp",
  1206. "uart0_tx_mfp",
  1207. "i2c0_mfp",
  1208. };
  1209. static const char * const i2c1_groups[] = {
  1210. "i2c0_mfp",
  1211. };
  1212. static const char * const i2c3_groups[] = {
  1213. "spi0_i2c_pcm_mfp",
  1214. "pcm1_sync_mfp",
  1215. "pcm1_out_mfp",
  1216. };
  1217. static const char * const lvds_groups[] = {
  1218. "lvds_o_pn_mfp",
  1219. "lvds_ee_pn_mfp",
  1220. "lvds_e_pn_mfp",
  1221. };
  1222. static const char * const ts_groups[] = {
  1223. "lvds_o_pn_mfp",
  1224. "lvds_ee_pn_mfp",
  1225. };
  1226. static const char * const lcd0_groups[] = {
  1227. "lcd0_d18_mfp",
  1228. "lcd0_d17_mfp",
  1229. "lvds_o_pn_mfp",
  1230. "dsi_dp3_mfp",
  1231. "dsi_dn3_mfp",
  1232. "lvds_ee_pn_mfp",
  1233. "dsi_dnp1_cp_mfp",
  1234. "lvds_e_pn_mfp",
  1235. };
  1236. static const char * const usb30_groups[] = {
  1237. "ks_in1_mfp",
  1238. };
  1239. static const char * const clko_25m_groups[] = {
  1240. "clko_25m_mfp",
  1241. };
  1242. static const char * const mipi_csi_groups[] = {
  1243. "csi_cn_cp_mfp",
  1244. "csi_dn_dp_mfp",
  1245. };
  1246. static const char * const dsi_groups[] = {
  1247. "dsi_dn0_mfp",
  1248. "dsi_dp2_mfp",
  1249. "dsi_dp3_mfp",
  1250. "dsi_dn3_mfp",
  1251. "dsi_dp0_mfp",
  1252. "dsi_dnp1_cp_mfp",
  1253. "dsi_dn2_mfp",
  1254. };
  1255. static const char * const nand_groups[] = {
  1256. "dnand_data_wr_mfp",
  1257. "dnand_acle_ce0_mfp",
  1258. "nand_ceb2_mfp",
  1259. "nand_ceb3_mfp",
  1260. };
  1261. static const char * const spdif_groups[] = {
  1262. "uart0_tx_mfp",
  1263. };
  1264. static const struct owl_pinmux_func s500_functions[] = {
  1265. [S500_MUX_NOR] = FUNCTION(nor),
  1266. [S500_MUX_ETH_RMII] = FUNCTION(eth_rmii),
  1267. [S500_MUX_ETH_SMII] = FUNCTION(eth_smii),
  1268. [S500_MUX_SPI0] = FUNCTION(spi0),
  1269. [S500_MUX_SPI1] = FUNCTION(spi1),
  1270. [S500_MUX_SPI2] = FUNCTION(spi2),
  1271. [S500_MUX_SPI3] = FUNCTION(spi3),
  1272. [S500_MUX_SENS0] = FUNCTION(sens0),
  1273. [S500_MUX_SENS1] = FUNCTION(sens1),
  1274. [S500_MUX_UART0] = FUNCTION(uart0),
  1275. [S500_MUX_UART1] = FUNCTION(uart1),
  1276. [S500_MUX_UART2] = FUNCTION(uart2),
  1277. [S500_MUX_UART3] = FUNCTION(uart3),
  1278. [S500_MUX_UART4] = FUNCTION(uart4),
  1279. [S500_MUX_UART5] = FUNCTION(uart5),
  1280. [S500_MUX_UART6] = FUNCTION(uart6),
  1281. [S500_MUX_I2S0] = FUNCTION(i2s0),
  1282. [S500_MUX_I2S1] = FUNCTION(i2s1),
  1283. [S500_MUX_PCM1] = FUNCTION(pcm1),
  1284. [S500_MUX_PCM0] = FUNCTION(pcm0),
  1285. [S500_MUX_KS] = FUNCTION(ks),
  1286. [S500_MUX_JTAG] = FUNCTION(jtag),
  1287. [S500_MUX_PWM0] = FUNCTION(pwm0),
  1288. [S500_MUX_PWM1] = FUNCTION(pwm1),
  1289. [S500_MUX_PWM2] = FUNCTION(pwm2),
  1290. [S500_MUX_PWM3] = FUNCTION(pwm3),
  1291. [S500_MUX_PWM4] = FUNCTION(pwm4),
  1292. [S500_MUX_PWM5] = FUNCTION(pwm5),
  1293. [S500_MUX_P0] = FUNCTION(p0),
  1294. [S500_MUX_SD0] = FUNCTION(sd0),
  1295. [S500_MUX_SD1] = FUNCTION(sd1),
  1296. [S500_MUX_SD2] = FUNCTION(sd2),
  1297. [S500_MUX_I2C0] = FUNCTION(i2c0),
  1298. [S500_MUX_I2C1] = FUNCTION(i2c1),
  1299. /*[S500_MUX_I2C2] = FUNCTION(i2c2),*/
  1300. [S500_MUX_I2C3] = FUNCTION(i2c3),
  1301. [S500_MUX_DSI] = FUNCTION(dsi),
  1302. [S500_MUX_LVDS] = FUNCTION(lvds),
  1303. [S500_MUX_USB30] = FUNCTION(usb30),
  1304. [S500_MUX_CLKO_25M] = FUNCTION(clko_25m),
  1305. [S500_MUX_MIPI_CSI] = FUNCTION(mipi_csi),
  1306. [S500_MUX_NAND] = FUNCTION(nand),
  1307. [S500_MUX_SPDIF] = FUNCTION(spdif),
  1308. /*[S500_MUX_SIRQ0] = FUNCTION(sirq0),*/
  1309. /*[S500_MUX_SIRQ1] = FUNCTION(sirq1),*/
  1310. /*[S500_MUX_SIRQ2] = FUNCTION(sirq2),*/
  1311. [S500_MUX_TS] = FUNCTION(ts),
  1312. [S500_MUX_LCD0] = FUNCTION(lcd0),
  1313. };
  1314. /* PAD_ST0 */
  1315. static PAD_ST_CONF(I2C0_SDATA, 0, 30, 1);
  1316. static PAD_ST_CONF(UART0_RX, 0, 29, 1);
  1317. static PAD_ST_CONF(I2S_MCLK1, 0, 23, 1);
  1318. static PAD_ST_CONF(ETH_REF_CLK, 0, 22, 1);
  1319. static PAD_ST_CONF(ETH_TXEN, 0, 21, 1);
  1320. static PAD_ST_CONF(ETH_TXD0, 0, 20, 1);
  1321. static PAD_ST_CONF(I2S_LRCLK1, 0, 19, 1);
  1322. static PAD_ST_CONF(DSI_DP0, 0, 16, 1);
  1323. static PAD_ST_CONF(DSI_DN0, 0, 15, 1);
  1324. static PAD_ST_CONF(UART0_TX, 0, 14, 1);
  1325. static PAD_ST_CONF(SPI0_SCLK, 0, 13, 1);
  1326. static PAD_ST_CONF(SD0_CLK, 0, 12, 1);
  1327. static PAD_ST_CONF(KS_IN0, 0, 11, 1);
  1328. static PAD_ST_CONF(SENSOR0_PCLK, 0, 9, 1);
  1329. static PAD_ST_CONF(I2C0_SCLK, 0, 7, 1);
  1330. static PAD_ST_CONF(KS_OUT0, 0, 6, 1);
  1331. static PAD_ST_CONF(KS_OUT1, 0, 5, 1);
  1332. static PAD_ST_CONF(KS_OUT2, 0, 4, 1);
  1333. /* PAD_ST1 */
  1334. static PAD_ST_CONF(DSI_DP2, 1, 31, 1);
  1335. static PAD_ST_CONF(DSI_DN2, 1, 30, 1);
  1336. static PAD_ST_CONF(I2S_LRCLK0, 1, 29, 1);
  1337. static PAD_ST_CONF(UART3_CTSB, 1, 27, 1);
  1338. static PAD_ST_CONF(UART3_RTSB, 1, 26, 1);
  1339. static PAD_ST_CONF(UART3_RX, 1, 25, 1);
  1340. static PAD_ST_CONF(UART2_RTSB, 1, 24, 1);
  1341. static PAD_ST_CONF(UART2_CTSB, 1, 23, 1);
  1342. static PAD_ST_CONF(UART2_RX, 1, 22, 1);
  1343. static PAD_ST_CONF(ETH_RXD0, 1, 21, 1);
  1344. static PAD_ST_CONF(ETH_RXD1, 1, 20, 1);
  1345. static PAD_ST_CONF(ETH_CRS_DV, 1, 19, 1);
  1346. static PAD_ST_CONF(ETH_RXER, 1, 18, 1);
  1347. static PAD_ST_CONF(ETH_TXD1, 1, 17, 1);
  1348. static PAD_ST_CONF(LVDS_OAP, 1, 12, 1);
  1349. static PAD_ST_CONF(PCM1_CLK, 1, 11, 1);
  1350. static PAD_ST_CONF(PCM1_IN, 1, 10, 1);
  1351. static PAD_ST_CONF(PCM1_SYNC, 1, 9, 1);
  1352. static PAD_ST_CONF(I2C1_SCLK, 1, 8, 1);
  1353. static PAD_ST_CONF(I2C1_SDATA, 1, 7, 1);
  1354. static PAD_ST_CONF(I2C2_SCLK, 1, 6, 1);
  1355. static PAD_ST_CONF(I2C2_SDATA, 1, 5, 1);
  1356. static PAD_ST_CONF(SPI0_MOSI, 1, 4, 1);
  1357. static PAD_ST_CONF(SPI0_MISO, 1, 3, 1);
  1358. static PAD_ST_CONF(SPI0_SS, 1, 2, 1);
  1359. static PAD_ST_CONF(I2S_BCLK0, 1, 1, 1);
  1360. static PAD_ST_CONF(I2S_MCLK0, 1, 0, 1);
  1361. /* PAD_PULLCTL0 */
  1362. static PAD_PULLCTL_CONF(PCM1_SYNC, 0, 30, 1);
  1363. static PAD_PULLCTL_CONF(PCM1_OUT, 0, 29, 1);
  1364. static PAD_PULLCTL_CONF(KS_OUT2, 0, 28, 1);
  1365. static PAD_PULLCTL_CONF(LCD0_D17, 0, 27, 1);
  1366. static PAD_PULLCTL_CONF(DSI_DN3, 0, 26, 1);
  1367. static PAD_PULLCTL_CONF(ETH_RXER, 0, 16, 1);
  1368. static PAD_PULLCTL_CONF(SIRQ0, 0, 14, 2);
  1369. static PAD_PULLCTL_CONF(SIRQ1, 0, 12, 2);
  1370. static PAD_PULLCTL_CONF(SIRQ2, 0, 10, 2);
  1371. static PAD_PULLCTL_CONF(I2C0_SDATA, 0, 9, 1);
  1372. static PAD_PULLCTL_CONF(I2C0_SCLK, 0, 8, 1);
  1373. static PAD_PULLCTL_CONF(KS_IN0, 0, 7, 1);
  1374. static PAD_PULLCTL_CONF(KS_IN1, 0, 6, 1);
  1375. static PAD_PULLCTL_CONF(KS_IN2, 0, 5, 1);
  1376. static PAD_PULLCTL_CONF(KS_IN3, 0, 4, 1);
  1377. static PAD_PULLCTL_CONF(KS_OUT0, 0, 2, 1);
  1378. static PAD_PULLCTL_CONF(KS_OUT1, 0, 1, 1);
  1379. static PAD_PULLCTL_CONF(DSI_DP1, 0, 0, 1);
  1380. /* PAD_PULLCTL1 */
  1381. static PAD_PULLCTL_CONF(DSI_CP, 1, 31, 1);
  1382. static PAD_PULLCTL_CONF(DSI_CN, 1, 30, 1);
  1383. static PAD_PULLCTL_CONF(DSI_DN2, 1, 28, 1);
  1384. static PAD_PULLCTL_CONF(DNAND_RDBN, 1, 25, 1);
  1385. static PAD_PULLCTL_CONF(SD0_D0, 1, 17, 1);
  1386. static PAD_PULLCTL_CONF(SD0_D1, 1, 16, 1);
  1387. static PAD_PULLCTL_CONF(SD0_D2, 1, 15, 1);
  1388. static PAD_PULLCTL_CONF(SD0_D3, 1, 14, 1);
  1389. static PAD_PULLCTL_CONF(SD0_CMD, 1, 13, 1);
  1390. static PAD_PULLCTL_CONF(SD0_CLK, 1, 12, 1);
  1391. static PAD_PULLCTL_CONF(SD1_CMD, 1, 11, 1);
  1392. static PAD_PULLCTL_CONF(SD1_D0, 1, 6, 1);
  1393. static PAD_PULLCTL_CONF(SD1_D1, 1, 5, 1);
  1394. static PAD_PULLCTL_CONF(SD1_D2, 1, 4, 1);
  1395. static PAD_PULLCTL_CONF(SD1_D3, 1, 3, 1);
  1396. static PAD_PULLCTL_CONF(UART0_RX, 1, 2, 1);
  1397. static PAD_PULLCTL_CONF(UART0_TX, 1, 1, 1);
  1398. static PAD_PULLCTL_CONF(CLKO_25M, 1, 0, 1);
  1399. /* PAD_PULLCTL2 */
  1400. static PAD_PULLCTL_CONF(SPI0_SCLK, 2, 12, 1);
  1401. static PAD_PULLCTL_CONF(SPI0_MOSI, 2, 11, 1);
  1402. static PAD_PULLCTL_CONF(I2C1_SDATA, 2, 10, 1);
  1403. static PAD_PULLCTL_CONF(I2C1_SCLK, 2, 9, 1);
  1404. static PAD_PULLCTL_CONF(I2C2_SDATA, 2, 8, 1);
  1405. static PAD_PULLCTL_CONF(I2C2_SCLK, 2, 7, 1);
  1406. static PAD_PULLCTL_CONF(DNAND_DQSN, 2, 5, 2);
  1407. static PAD_PULLCTL_CONF(DNAND_DQS, 2, 3, 2);
  1408. static PAD_PULLCTL_CONF(DNAND_D0, 2, 2, 1);
  1409. static PAD_PULLCTL_CONF(DNAND_D1, 2, 2, 1);
  1410. static PAD_PULLCTL_CONF(DNAND_D2, 2, 2, 1);
  1411. static PAD_PULLCTL_CONF(DNAND_D3, 2, 2, 1);
  1412. static PAD_PULLCTL_CONF(DNAND_D4, 2, 2, 1);
  1413. static PAD_PULLCTL_CONF(DNAND_D5, 2, 2, 1);
  1414. static PAD_PULLCTL_CONF(DNAND_D6, 2, 2, 1);
  1415. static PAD_PULLCTL_CONF(DNAND_D7, 2, 2, 1);
  1416. /* Pad info table */
  1417. static const struct owl_padinfo s500_padinfo[NUM_PADS] = {
  1418. [DNAND_DQS] = PAD_INFO_PULLCTL(DNAND_DQS),
  1419. [DNAND_DQSN] = PAD_INFO_PULLCTL(DNAND_DQSN),
  1420. [ETH_TXD0] = PAD_INFO_ST(ETH_TXD0),
  1421. [ETH_TXD1] = PAD_INFO_ST(ETH_TXD1),
  1422. [ETH_TXEN] = PAD_INFO_ST(ETH_TXEN),
  1423. [ETH_RXER] = PAD_INFO_PULLCTL_ST(ETH_RXER),
  1424. [ETH_CRS_DV] = PAD_INFO_ST(ETH_CRS_DV),
  1425. [ETH_RXD1] = PAD_INFO_ST(ETH_RXD1),
  1426. [ETH_RXD0] = PAD_INFO_ST(ETH_RXD0),
  1427. [ETH_REF_CLK] = PAD_INFO_ST(ETH_REF_CLK),
  1428. [ETH_MDC] = PAD_INFO(ETH_MDC),
  1429. [ETH_MDIO] = PAD_INFO(ETH_MDIO),
  1430. [SIRQ0] = PAD_INFO_PULLCTL(SIRQ0),
  1431. [SIRQ1] = PAD_INFO_PULLCTL(SIRQ1),
  1432. [SIRQ2] = PAD_INFO_PULLCTL(SIRQ2),
  1433. [I2S_D0] = PAD_INFO(I2S_D0),
  1434. [I2S_BCLK0] = PAD_INFO_ST(I2S_BCLK0),
  1435. [I2S_LRCLK0] = PAD_INFO_ST(I2S_LRCLK0),
  1436. [I2S_MCLK0] = PAD_INFO_ST(I2S_MCLK0),
  1437. [I2S_D1] = PAD_INFO(I2S_D1),
  1438. [I2S_BCLK1] = PAD_INFO(I2S_BCLK1),
  1439. [I2S_LRCLK1] = PAD_INFO_ST(I2S_LRCLK1),
  1440. [I2S_MCLK1] = PAD_INFO_ST(I2S_MCLK1),
  1441. [KS_IN0] = PAD_INFO_PULLCTL_ST(KS_IN0),
  1442. [KS_IN1] = PAD_INFO_PULLCTL(KS_IN1),
  1443. [KS_IN2] = PAD_INFO_PULLCTL(KS_IN2),
  1444. [KS_IN3] = PAD_INFO_PULLCTL(KS_IN3),
  1445. [KS_OUT0] = PAD_INFO_PULLCTL_ST(KS_OUT0),
  1446. [KS_OUT1] = PAD_INFO_PULLCTL_ST(KS_OUT1),
  1447. [KS_OUT2] = PAD_INFO_PULLCTL_ST(KS_OUT2),
  1448. [LVDS_OEP] = PAD_INFO(LVDS_OEP),
  1449. [LVDS_OEN] = PAD_INFO(LVDS_OEN),
  1450. [LVDS_ODP] = PAD_INFO(LVDS_ODP),
  1451. [LVDS_ODN] = PAD_INFO(LVDS_ODN),
  1452. [LVDS_OCP] = PAD_INFO(LVDS_OCP),
  1453. [LVDS_OCN] = PAD_INFO(LVDS_OCN),
  1454. [LVDS_OBP] = PAD_INFO(LVDS_OBP),
  1455. [LVDS_OBN] = PAD_INFO(LVDS_OBN),
  1456. [LVDS_OAP] = PAD_INFO_ST(LVDS_OAP),
  1457. [LVDS_OAN] = PAD_INFO(LVDS_OAN),
  1458. [LVDS_EEP] = PAD_INFO(LVDS_EEP),
  1459. [LVDS_EEN] = PAD_INFO(LVDS_EEN),
  1460. [LVDS_EDP] = PAD_INFO(LVDS_EDP),
  1461. [LVDS_EDN] = PAD_INFO(LVDS_EDN),
  1462. [LVDS_ECP] = PAD_INFO(LVDS_ECP),
  1463. [LVDS_ECN] = PAD_INFO(LVDS_ECN),
  1464. [LVDS_EBP] = PAD_INFO(LVDS_EBP),
  1465. [LVDS_EBN] = PAD_INFO(LVDS_EBN),
  1466. [LVDS_EAP] = PAD_INFO(LVDS_EAP),
  1467. [LVDS_EAN] = PAD_INFO(LVDS_EAN),
  1468. [LCD0_D18] = PAD_INFO(LCD0_D18),
  1469. [LCD0_D17] = PAD_INFO_PULLCTL(LCD0_D17),
  1470. [DSI_DP3] = PAD_INFO(DSI_DP3),
  1471. [DSI_DN3] = PAD_INFO_PULLCTL(DSI_DN3),
  1472. [DSI_DP1] = PAD_INFO_PULLCTL(DSI_DP1),
  1473. [DSI_DN1] = PAD_INFO(DSI_DN1),
  1474. [DSI_CP] = PAD_INFO_PULLCTL(DSI_CP),
  1475. [DSI_CN] = PAD_INFO_PULLCTL(DSI_CN),
  1476. [DSI_DP0] = PAD_INFO_ST(DSI_DP0),
  1477. [DSI_DN0] = PAD_INFO_ST(DSI_DN0),
  1478. [DSI_DP2] = PAD_INFO_ST(DSI_DP2),
  1479. [DSI_DN2] = PAD_INFO_PULLCTL_ST(DSI_DN2),
  1480. [SD0_D0] = PAD_INFO_PULLCTL(SD0_D0),
  1481. [SD0_D1] = PAD_INFO_PULLCTL(SD0_D1),
  1482. [SD0_D2] = PAD_INFO_PULLCTL(SD0_D2),
  1483. [SD0_D3] = PAD_INFO_PULLCTL(SD0_D3),
  1484. [SD1_D0] = PAD_INFO_PULLCTL(SD1_D0),
  1485. [SD1_D1] = PAD_INFO_PULLCTL(SD1_D1),
  1486. [SD1_D2] = PAD_INFO_PULLCTL(SD1_D2),
  1487. [SD1_D3] = PAD_INFO_PULLCTL(SD1_D3),
  1488. [SD0_CMD] = PAD_INFO_PULLCTL(SD0_CMD),
  1489. [SD0_CLK] = PAD_INFO_PULLCTL_ST(SD0_CLK),
  1490. [SD1_CMD] = PAD_INFO_PULLCTL(SD1_CMD),
  1491. [SD1_CLK] = PAD_INFO(SD1_CLK),
  1492. [SPI0_SCLK] = PAD_INFO_PULLCTL_ST(SPI0_SCLK),
  1493. [SPI0_SS] = PAD_INFO_ST(SPI0_SS),
  1494. [SPI0_MISO] = PAD_INFO_ST(SPI0_MISO),
  1495. [SPI0_MOSI] = PAD_INFO_PULLCTL_ST(SPI0_MOSI),
  1496. [UART0_RX] = PAD_INFO_PULLCTL_ST(UART0_RX),
  1497. [UART0_TX] = PAD_INFO_PULLCTL_ST(UART0_TX),
  1498. [I2C0_SCLK] = PAD_INFO_PULLCTL_ST(I2C0_SCLK),
  1499. [I2C0_SDATA] = PAD_INFO_PULLCTL_ST(I2C0_SDATA),
  1500. [SENSOR0_PCLK] = PAD_INFO_ST(SENSOR0_PCLK),
  1501. [SENSOR0_CKOUT] = PAD_INFO(SENSOR0_CKOUT),
  1502. [DNAND_ALE] = PAD_INFO(DNAND_ALE),
  1503. [DNAND_CLE] = PAD_INFO(DNAND_CLE),
  1504. [DNAND_CEB0] = PAD_INFO(DNAND_CEB0),
  1505. [DNAND_CEB1] = PAD_INFO(DNAND_CEB1),
  1506. [DNAND_CEB2] = PAD_INFO(DNAND_CEB2),
  1507. [DNAND_CEB3] = PAD_INFO(DNAND_CEB3),
  1508. [UART2_RX] = PAD_INFO_ST(UART2_RX),
  1509. [UART2_TX] = PAD_INFO(UART2_TX),
  1510. [UART2_RTSB] = PAD_INFO_ST(UART2_RTSB),
  1511. [UART2_CTSB] = PAD_INFO_ST(UART2_CTSB),
  1512. [UART3_RX] = PAD_INFO_ST(UART3_RX),
  1513. [UART3_TX] = PAD_INFO(UART3_TX),
  1514. [UART3_RTSB] = PAD_INFO_ST(UART3_RTSB),
  1515. [UART3_CTSB] = PAD_INFO_ST(UART3_CTSB),
  1516. [PCM1_IN] = PAD_INFO_ST(PCM1_IN),
  1517. [PCM1_CLK] = PAD_INFO_ST(PCM1_CLK),
  1518. [PCM1_SYNC] = PAD_INFO_PULLCTL_ST(PCM1_SYNC),
  1519. [PCM1_OUT] = PAD_INFO_PULLCTL(PCM1_OUT),
  1520. [I2C1_SCLK] = PAD_INFO_PULLCTL_ST(I2C1_SCLK),
  1521. [I2C1_SDATA] = PAD_INFO_PULLCTL_ST(I2C1_SDATA),
  1522. [I2C2_SCLK] = PAD_INFO_PULLCTL_ST(I2C2_SCLK),
  1523. [I2C2_SDATA] = PAD_INFO_PULLCTL_ST(I2C2_SDATA),
  1524. [CSI_DN0] = PAD_INFO(CSI_DN0),
  1525. [CSI_DP0] = PAD_INFO(CSI_DP0),
  1526. [CSI_DN1] = PAD_INFO(CSI_DN1),
  1527. [CSI_DP1] = PAD_INFO(CSI_DP1),
  1528. [CSI_CN] = PAD_INFO(CSI_CN),
  1529. [CSI_CP] = PAD_INFO(CSI_CP),
  1530. [CSI_DN2] = PAD_INFO(CSI_DN2),
  1531. [CSI_DP2] = PAD_INFO(CSI_DP2),
  1532. [CSI_DN3] = PAD_INFO(CSI_DN3),
  1533. [CSI_DP3] = PAD_INFO(CSI_DP3),
  1534. [DNAND_D0] = PAD_INFO_PULLCTL(DNAND_D0),
  1535. [DNAND_D1] = PAD_INFO_PULLCTL(DNAND_D1),
  1536. [DNAND_D2] = PAD_INFO_PULLCTL(DNAND_D2),
  1537. [DNAND_D3] = PAD_INFO_PULLCTL(DNAND_D3),
  1538. [DNAND_D4] = PAD_INFO_PULLCTL(DNAND_D4),
  1539. [DNAND_D5] = PAD_INFO_PULLCTL(DNAND_D5),
  1540. [DNAND_D6] = PAD_INFO_PULLCTL(DNAND_D6),
  1541. [DNAND_D7] = PAD_INFO_PULLCTL(DNAND_D7),
  1542. [DNAND_WRB] = PAD_INFO(DNAND_WRB),
  1543. [DNAND_RDB] = PAD_INFO(DNAND_RDB),
  1544. [DNAND_RDBN] = PAD_INFO_PULLCTL(DNAND_RDBN),
  1545. [DNAND_RB] = PAD_INFO(DNAND_RB),
  1546. [PORB] = PAD_INFO(PORB),
  1547. [CLKO_25M] = PAD_INFO_PULLCTL(CLKO_25M),
  1548. [BSEL] = PAD_INFO(BSEL),
  1549. [PKG0] = PAD_INFO(PKG0),
  1550. [PKG1] = PAD_INFO(PKG1),
  1551. [PKG2] = PAD_INFO(PKG2),
  1552. [PKG3] = PAD_INFO(PKG3),
  1553. };
  1554. static const struct owl_gpio_port s500_gpio_ports[] = {
  1555. OWL_GPIO_PORT(A, 0x0000, 32, 0x0, 0x4, 0x8, 0x204, 0x208, 0x20C, 0x230, 0),
  1556. OWL_GPIO_PORT(B, 0x000C, 32, 0x0, 0x4, 0x8, 0x1F8, 0x204, 0x208, 0x22C, 1),
  1557. OWL_GPIO_PORT(C, 0x0018, 32, 0x0, 0x4, 0x8, 0x1EC, 0x200, 0x204, 0x228, 2),
  1558. OWL_GPIO_PORT(D, 0x0024, 32, 0x0, 0x4, 0x8, 0x1E0, 0x1FC, 0x200, 0x224, 3),
  1559. OWL_GPIO_PORT(E, 0x0030, 4, 0x0, 0x4, 0x8, 0x1D4, 0x1F8, 0x1FC, 0x220, 4),
  1560. };
  1561. enum s500_pinconf_pull {
  1562. OWL_PINCONF_PULL_DOWN,
  1563. OWL_PINCONF_PULL_UP,
  1564. };
  1565. static int s500_pad_pinconf_arg2val(const struct owl_padinfo *info,
  1566. unsigned int param, u32 *arg)
  1567. {
  1568. switch (param) {
  1569. case PIN_CONFIG_BIAS_PULL_DOWN:
  1570. *arg = OWL_PINCONF_PULL_DOWN;
  1571. break;
  1572. case PIN_CONFIG_BIAS_PULL_UP:
  1573. *arg = OWL_PINCONF_PULL_UP;
  1574. break;
  1575. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  1576. *arg = (*arg >= 1 ? 1 : 0);
  1577. break;
  1578. default:
  1579. return -EOPNOTSUPP;
  1580. }
  1581. return 0;
  1582. }
  1583. static int s500_pad_pinconf_val2arg(const struct owl_padinfo *padinfo,
  1584. unsigned int param, u32 *arg)
  1585. {
  1586. switch (param) {
  1587. case PIN_CONFIG_BIAS_PULL_DOWN:
  1588. *arg = *arg == OWL_PINCONF_PULL_DOWN;
  1589. break;
  1590. case PIN_CONFIG_BIAS_PULL_UP:
  1591. *arg = *arg == OWL_PINCONF_PULL_UP;
  1592. break;
  1593. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  1594. *arg = *arg == 1;
  1595. break;
  1596. default:
  1597. return -EOPNOTSUPP;
  1598. }
  1599. return 0;
  1600. }
  1601. static struct owl_pinctrl_soc_data s500_pinctrl_data = {
  1602. .padinfo = s500_padinfo,
  1603. .pins = (const struct pinctrl_pin_desc *)s500_pads,
  1604. .npins = ARRAY_SIZE(s500_pads),
  1605. .functions = s500_functions,
  1606. .nfunctions = ARRAY_SIZE(s500_functions),
  1607. .groups = s500_groups,
  1608. .ngroups = ARRAY_SIZE(s500_groups),
  1609. .ngpios = NUM_GPIOS,
  1610. .ports = s500_gpio_ports,
  1611. .nports = ARRAY_SIZE(s500_gpio_ports),
  1612. .padctl_arg2val = s500_pad_pinconf_arg2val,
  1613. .padctl_val2arg = s500_pad_pinconf_val2arg,
  1614. };
  1615. static int s500_pinctrl_probe(struct platform_device *pdev)
  1616. {
  1617. return owl_pinctrl_probe(pdev, &s500_pinctrl_data);
  1618. }
  1619. static const struct of_device_id s500_pinctrl_of_match[] = {
  1620. { .compatible = "actions,s500-pinctrl", },
  1621. { }
  1622. };
  1623. static struct platform_driver s500_pinctrl_driver = {
  1624. .driver = {
  1625. .name = "pinctrl-s500",
  1626. .of_match_table = of_match_ptr(s500_pinctrl_of_match),
  1627. },
  1628. .probe = s500_pinctrl_probe,
  1629. };
  1630. static int __init s500_pinctrl_init(void)
  1631. {
  1632. return platform_driver_register(&s500_pinctrl_driver);
  1633. }
  1634. arch_initcall(s500_pinctrl_init);
  1635. static void __exit s500_pinctrl_exit(void)
  1636. {
  1637. platform_driver_unregister(&s500_pinctrl_driver);
  1638. }
  1639. module_exit(s500_pinctrl_exit);
  1640. MODULE_AUTHOR("Actions Semi Inc.");
  1641. MODULE_AUTHOR("Cristian Ciocaltea <[email protected]>");
  1642. MODULE_DESCRIPTION("Actions Semi S500 SoC Pinctrl Driver");
  1643. MODULE_LICENSE("GPL");