phy-gmii-sel.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Texas Instruments CPSW Port's PHY Interface Mode selection Driver
  4. *
  5. * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
  6. *
  7. * Based on cpsw-phy-sel.c driver created by Mugunthan V N <[email protected]>
  8. */
  9. #include <linux/platform_device.h>
  10. #include <linux/module.h>
  11. #include <linux/mfd/syscon.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include <linux/of_net.h>
  15. #include <linux/phy.h>
  16. #include <linux/phy/phy.h>
  17. #include <linux/regmap.h>
  18. /* AM33xx SoC specific definitions for the CONTROL port */
  19. #define AM33XX_GMII_SEL_MODE_MII 0
  20. #define AM33XX_GMII_SEL_MODE_RMII 1
  21. #define AM33XX_GMII_SEL_MODE_RGMII 2
  22. /* J72xx SoC specific definitions for the CONTROL port */
  23. #define J72XX_GMII_SEL_MODE_QSGMII 4
  24. #define J72XX_GMII_SEL_MODE_QSGMII_SUB 6
  25. #define PHY_GMII_PORT(n) BIT((n) - 1)
  26. enum {
  27. PHY_GMII_SEL_PORT_MODE = 0,
  28. PHY_GMII_SEL_RGMII_ID_MODE,
  29. PHY_GMII_SEL_RMII_IO_CLK_EN,
  30. PHY_GMII_SEL_LAST,
  31. };
  32. struct phy_gmii_sel_phy_priv {
  33. struct phy_gmii_sel_priv *priv;
  34. u32 id;
  35. struct phy *if_phy;
  36. int rmii_clock_external;
  37. int phy_if_mode;
  38. struct regmap_field *fields[PHY_GMII_SEL_LAST];
  39. };
  40. struct phy_gmii_sel_soc_data {
  41. u32 num_ports;
  42. u32 features;
  43. const struct reg_field (*regfields)[PHY_GMII_SEL_LAST];
  44. bool use_of_data;
  45. u64 extra_modes;
  46. };
  47. struct phy_gmii_sel_priv {
  48. struct device *dev;
  49. const struct phy_gmii_sel_soc_data *soc_data;
  50. struct regmap *regmap;
  51. struct phy_provider *phy_provider;
  52. struct phy_gmii_sel_phy_priv *if_phys;
  53. u32 num_ports;
  54. u32 reg_offset;
  55. u32 qsgmii_main_ports;
  56. };
  57. static int phy_gmii_sel_mode(struct phy *phy, enum phy_mode mode, int submode)
  58. {
  59. struct phy_gmii_sel_phy_priv *if_phy = phy_get_drvdata(phy);
  60. const struct phy_gmii_sel_soc_data *soc_data = if_phy->priv->soc_data;
  61. struct device *dev = if_phy->priv->dev;
  62. struct regmap_field *regfield;
  63. int ret, rgmii_id = 0;
  64. u32 gmii_sel_mode = 0;
  65. if (mode != PHY_MODE_ETHERNET)
  66. return -EINVAL;
  67. switch (submode) {
  68. case PHY_INTERFACE_MODE_RMII:
  69. gmii_sel_mode = AM33XX_GMII_SEL_MODE_RMII;
  70. break;
  71. case PHY_INTERFACE_MODE_RGMII:
  72. case PHY_INTERFACE_MODE_RGMII_RXID:
  73. gmii_sel_mode = AM33XX_GMII_SEL_MODE_RGMII;
  74. break;
  75. case PHY_INTERFACE_MODE_RGMII_ID:
  76. case PHY_INTERFACE_MODE_RGMII_TXID:
  77. gmii_sel_mode = AM33XX_GMII_SEL_MODE_RGMII;
  78. rgmii_id = 1;
  79. break;
  80. case PHY_INTERFACE_MODE_MII:
  81. case PHY_INTERFACE_MODE_GMII:
  82. gmii_sel_mode = AM33XX_GMII_SEL_MODE_MII;
  83. break;
  84. case PHY_INTERFACE_MODE_QSGMII:
  85. if (!(soc_data->extra_modes & BIT(PHY_INTERFACE_MODE_QSGMII)))
  86. goto unsupported;
  87. if (if_phy->priv->qsgmii_main_ports & BIT(if_phy->id - 1))
  88. gmii_sel_mode = J72XX_GMII_SEL_MODE_QSGMII;
  89. else
  90. gmii_sel_mode = J72XX_GMII_SEL_MODE_QSGMII_SUB;
  91. break;
  92. default:
  93. goto unsupported;
  94. }
  95. if_phy->phy_if_mode = submode;
  96. dev_dbg(dev, "%s id:%u mode:%u rgmii_id:%d rmii_clk_ext:%d\n",
  97. __func__, if_phy->id, submode, rgmii_id,
  98. if_phy->rmii_clock_external);
  99. regfield = if_phy->fields[PHY_GMII_SEL_PORT_MODE];
  100. ret = regmap_field_write(regfield, gmii_sel_mode);
  101. if (ret) {
  102. dev_err(dev, "port%u: set mode fail %d", if_phy->id, ret);
  103. return ret;
  104. }
  105. if (soc_data->features & BIT(PHY_GMII_SEL_RGMII_ID_MODE) &&
  106. if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE]) {
  107. regfield = if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE];
  108. ret = regmap_field_write(regfield, rgmii_id);
  109. if (ret)
  110. return ret;
  111. }
  112. if (soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN) &&
  113. if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN]) {
  114. regfield = if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN];
  115. ret = regmap_field_write(regfield,
  116. if_phy->rmii_clock_external);
  117. }
  118. return 0;
  119. unsupported:
  120. dev_warn(dev, "port%u: unsupported mode: \"%s\"\n",
  121. if_phy->id, phy_modes(submode));
  122. return -EINVAL;
  123. }
  124. static const
  125. struct reg_field phy_gmii_sel_fields_am33xx[][PHY_GMII_SEL_LAST] = {
  126. {
  127. [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 0, 1),
  128. [PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 4, 4),
  129. [PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 6, 6),
  130. },
  131. {
  132. [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 2, 3),
  133. [PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 5, 5),
  134. [PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 7, 7),
  135. },
  136. };
  137. static const
  138. struct phy_gmii_sel_soc_data phy_gmii_sel_soc_am33xx = {
  139. .num_ports = 2,
  140. .features = BIT(PHY_GMII_SEL_RGMII_ID_MODE) |
  141. BIT(PHY_GMII_SEL_RMII_IO_CLK_EN),
  142. .regfields = phy_gmii_sel_fields_am33xx,
  143. };
  144. static const
  145. struct reg_field phy_gmii_sel_fields_dra7[][PHY_GMII_SEL_LAST] = {
  146. {
  147. [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x554, 0, 1),
  148. },
  149. {
  150. [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x554, 4, 5),
  151. },
  152. };
  153. static const
  154. struct phy_gmii_sel_soc_data phy_gmii_sel_soc_dra7 = {
  155. .num_ports = 2,
  156. .regfields = phy_gmii_sel_fields_dra7,
  157. };
  158. static const
  159. struct phy_gmii_sel_soc_data phy_gmii_sel_soc_dm814 = {
  160. .num_ports = 2,
  161. .features = BIT(PHY_GMII_SEL_RGMII_ID_MODE),
  162. .regfields = phy_gmii_sel_fields_am33xx,
  163. };
  164. static const
  165. struct reg_field phy_gmii_sel_fields_am654[][PHY_GMII_SEL_LAST] = {
  166. { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x0, 0, 2), },
  167. { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x4, 0, 2), },
  168. { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x8, 0, 2), },
  169. { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0xC, 0, 2), },
  170. { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x10, 0, 2), },
  171. { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x14, 0, 2), },
  172. { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x18, 0, 2), },
  173. { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x1C, 0, 2), },
  174. };
  175. static const
  176. struct phy_gmii_sel_soc_data phy_gmii_sel_soc_am654 = {
  177. .use_of_data = true,
  178. .regfields = phy_gmii_sel_fields_am654,
  179. };
  180. static const
  181. struct phy_gmii_sel_soc_data phy_gmii_sel_cpsw5g_soc_j7200 = {
  182. .use_of_data = true,
  183. .regfields = phy_gmii_sel_fields_am654,
  184. .extra_modes = BIT(PHY_INTERFACE_MODE_QSGMII),
  185. };
  186. static const struct of_device_id phy_gmii_sel_id_table[] = {
  187. {
  188. .compatible = "ti,am3352-phy-gmii-sel",
  189. .data = &phy_gmii_sel_soc_am33xx,
  190. },
  191. {
  192. .compatible = "ti,dra7xx-phy-gmii-sel",
  193. .data = &phy_gmii_sel_soc_dra7,
  194. },
  195. {
  196. .compatible = "ti,am43xx-phy-gmii-sel",
  197. .data = &phy_gmii_sel_soc_am33xx,
  198. },
  199. {
  200. .compatible = "ti,dm814-phy-gmii-sel",
  201. .data = &phy_gmii_sel_soc_dm814,
  202. },
  203. {
  204. .compatible = "ti,am654-phy-gmii-sel",
  205. .data = &phy_gmii_sel_soc_am654,
  206. },
  207. {
  208. .compatible = "ti,j7200-cpsw5g-phy-gmii-sel",
  209. .data = &phy_gmii_sel_cpsw5g_soc_j7200,
  210. },
  211. {}
  212. };
  213. MODULE_DEVICE_TABLE(of, phy_gmii_sel_id_table);
  214. static const struct phy_ops phy_gmii_sel_ops = {
  215. .set_mode = phy_gmii_sel_mode,
  216. .owner = THIS_MODULE,
  217. };
  218. static struct phy *phy_gmii_sel_of_xlate(struct device *dev,
  219. struct of_phandle_args *args)
  220. {
  221. struct phy_gmii_sel_priv *priv = dev_get_drvdata(dev);
  222. int phy_id = args->args[0];
  223. if (args->args_count < 1)
  224. return ERR_PTR(-EINVAL);
  225. if (!priv || !priv->if_phys)
  226. return ERR_PTR(-ENODEV);
  227. if (priv->soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN) &&
  228. args->args_count < 2)
  229. return ERR_PTR(-EINVAL);
  230. if (phy_id > priv->num_ports)
  231. return ERR_PTR(-EINVAL);
  232. if (phy_id != priv->if_phys[phy_id - 1].id)
  233. return ERR_PTR(-EINVAL);
  234. phy_id--;
  235. if (priv->soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN))
  236. priv->if_phys[phy_id].rmii_clock_external = args->args[1];
  237. dev_dbg(dev, "%s id:%u ext:%d\n", __func__,
  238. priv->if_phys[phy_id].id, args->args[1]);
  239. return priv->if_phys[phy_id].if_phy;
  240. }
  241. static int phy_gmii_init_phy(struct phy_gmii_sel_priv *priv, int port,
  242. struct phy_gmii_sel_phy_priv *if_phy)
  243. {
  244. const struct phy_gmii_sel_soc_data *soc_data = priv->soc_data;
  245. struct device *dev = priv->dev;
  246. const struct reg_field *fields;
  247. struct regmap_field *regfield;
  248. struct reg_field field;
  249. int ret;
  250. if_phy->id = port;
  251. if_phy->priv = priv;
  252. fields = soc_data->regfields[port - 1];
  253. field = *fields++;
  254. field.reg += priv->reg_offset;
  255. dev_dbg(dev, "%s field %x %d %d\n", __func__,
  256. field.reg, field.msb, field.lsb);
  257. regfield = devm_regmap_field_alloc(dev, priv->regmap, field);
  258. if (IS_ERR(regfield))
  259. return PTR_ERR(regfield);
  260. if_phy->fields[PHY_GMII_SEL_PORT_MODE] = regfield;
  261. field = *fields++;
  262. field.reg += priv->reg_offset;
  263. if (soc_data->features & BIT(PHY_GMII_SEL_RGMII_ID_MODE)) {
  264. regfield = devm_regmap_field_alloc(dev,
  265. priv->regmap,
  266. field);
  267. if (IS_ERR(regfield))
  268. return PTR_ERR(regfield);
  269. if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE] = regfield;
  270. dev_dbg(dev, "%s field %x %d %d\n", __func__,
  271. field.reg, field.msb, field.lsb);
  272. }
  273. field = *fields;
  274. field.reg += priv->reg_offset;
  275. if (soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN)) {
  276. regfield = devm_regmap_field_alloc(dev,
  277. priv->regmap,
  278. field);
  279. if (IS_ERR(regfield))
  280. return PTR_ERR(regfield);
  281. if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN] = regfield;
  282. dev_dbg(dev, "%s field %x %d %d\n", __func__,
  283. field.reg, field.msb, field.lsb);
  284. }
  285. if_phy->if_phy = devm_phy_create(dev,
  286. priv->dev->of_node,
  287. &phy_gmii_sel_ops);
  288. if (IS_ERR(if_phy->if_phy)) {
  289. ret = PTR_ERR(if_phy->if_phy);
  290. dev_err(dev, "Failed to create phy%d %d\n", port, ret);
  291. return ret;
  292. }
  293. phy_set_drvdata(if_phy->if_phy, if_phy);
  294. return 0;
  295. }
  296. static int phy_gmii_sel_init_ports(struct phy_gmii_sel_priv *priv)
  297. {
  298. const struct phy_gmii_sel_soc_data *soc_data = priv->soc_data;
  299. struct phy_gmii_sel_phy_priv *if_phys;
  300. struct device *dev = priv->dev;
  301. int i, ret;
  302. if (soc_data->use_of_data) {
  303. const __be32 *offset;
  304. u64 size;
  305. offset = of_get_address(dev->of_node, 0, &size, NULL);
  306. if (!offset)
  307. return -EINVAL;
  308. priv->num_ports = size / sizeof(u32);
  309. if (!priv->num_ports)
  310. return -EINVAL;
  311. priv->reg_offset = __be32_to_cpu(*offset);
  312. }
  313. if_phys = devm_kcalloc(dev, priv->num_ports,
  314. sizeof(*if_phys), GFP_KERNEL);
  315. if (!if_phys)
  316. return -ENOMEM;
  317. dev_dbg(dev, "%s %d\n", __func__, priv->num_ports);
  318. for (i = 0; i < priv->num_ports; i++) {
  319. ret = phy_gmii_init_phy(priv, i + 1, &if_phys[i]);
  320. if (ret)
  321. return ret;
  322. }
  323. priv->if_phys = if_phys;
  324. return 0;
  325. }
  326. static int phy_gmii_sel_probe(struct platform_device *pdev)
  327. {
  328. struct device *dev = &pdev->dev;
  329. struct device_node *node = dev->of_node;
  330. const struct of_device_id *of_id;
  331. struct phy_gmii_sel_priv *priv;
  332. u32 main_ports = 1;
  333. int ret;
  334. of_id = of_match_node(phy_gmii_sel_id_table, pdev->dev.of_node);
  335. if (!of_id)
  336. return -EINVAL;
  337. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  338. if (!priv)
  339. return -ENOMEM;
  340. priv->dev = &pdev->dev;
  341. priv->soc_data = of_id->data;
  342. priv->num_ports = priv->soc_data->num_ports;
  343. of_property_read_u32(node, "ti,qsgmii-main-ports", &main_ports);
  344. /*
  345. * Ensure that main_ports is within bounds. If the property
  346. * ti,qsgmii-main-ports is not mentioned, or the value mentioned
  347. * is out of bounds, default to 1.
  348. */
  349. if (main_ports < 1 || main_ports > 4)
  350. main_ports = 1;
  351. priv->qsgmii_main_ports = PHY_GMII_PORT(main_ports);
  352. priv->regmap = syscon_node_to_regmap(node->parent);
  353. if (IS_ERR(priv->regmap)) {
  354. ret = PTR_ERR(priv->regmap);
  355. dev_err(dev, "Failed to get syscon %d\n", ret);
  356. return ret;
  357. }
  358. ret = phy_gmii_sel_init_ports(priv);
  359. if (ret)
  360. return ret;
  361. dev_set_drvdata(&pdev->dev, priv);
  362. priv->phy_provider =
  363. devm_of_phy_provider_register(dev,
  364. phy_gmii_sel_of_xlate);
  365. if (IS_ERR(priv->phy_provider)) {
  366. ret = PTR_ERR(priv->phy_provider);
  367. dev_err(dev, "Failed to create phy provider %d\n", ret);
  368. return ret;
  369. }
  370. return 0;
  371. }
  372. static struct platform_driver phy_gmii_sel_driver = {
  373. .probe = phy_gmii_sel_probe,
  374. .driver = {
  375. .name = "phy-gmii-sel",
  376. .of_match_table = phy_gmii_sel_id_table,
  377. },
  378. };
  379. module_platform_driver(phy_gmii_sel_driver);
  380. MODULE_LICENSE("GPL v2");
  381. MODULE_AUTHOR("Grygorii Strashko <[email protected]>");
  382. MODULE_DESCRIPTION("TI CPSW Port's PHY Interface Mode selection Driver");