xusb-tegra210.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014-2020, NVIDIA CORPORATION. All rights reserved.
  4. * Copyright (C) 2015 Google, Inc.
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/clk/tegra.h>
  8. #include <linux/delay.h>
  9. #include <linux/io.h>
  10. #include <linux/mailbox_client.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/phy/phy.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/regmap.h>
  17. #include <linux/regulator/consumer.h>
  18. #include <linux/reset.h>
  19. #include <linux/slab.h>
  20. #include <soc/tegra/fuse.h>
  21. #include "xusb.h"
  22. #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(x) \
  23. ((x) ? (11 + ((x) - 1) * 6) : 0)
  24. #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK 0x3f
  25. #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT 7
  26. #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK 0xf
  27. #define FUSE_USB_CALIB_EXT_RPD_CTRL_SHIFT 0
  28. #define FUSE_USB_CALIB_EXT_RPD_CTRL_MASK 0x1f
  29. #define XUSB_PADCTL_USB2_PAD_MUX 0x004
  30. #define XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_SHIFT 16
  31. #define XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_MASK 0x3
  32. #define XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_XUSB 0x1
  33. #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_SHIFT 18
  34. #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_MASK 0x3
  35. #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB 0x1
  36. #define XUSB_PADCTL_USB2_PORT_CAP 0x008
  37. #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_DISABLED(x) (0x0 << ((x) * 4))
  38. #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_HOST(x) (0x1 << ((x) * 4))
  39. #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_DEVICE(x) (0x2 << ((x) * 4))
  40. #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_OTG(x) (0x3 << ((x) * 4))
  41. #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_MASK(x) (0x3 << ((x) * 4))
  42. #define XUSB_PADCTL_SS_PORT_MAP 0x014
  43. #define XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(x) (1 << (((x) * 5) + 4))
  44. #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_SHIFT(x) ((x) * 5)
  45. #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(x) (0x7 << ((x) * 5))
  46. #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(x, v) (((v) & 0x7) << ((x) * 5))
  47. #define XUSB_PADCTL_SS_PORT_MAP_PORT_DISABLED 0x7
  48. #define XUSB_PADCTL_ELPG_PROGRAM_0 0x20
  49. #define USB2_PORT_WAKE_INTERRUPT_ENABLE(x) BIT((x))
  50. #define USB2_PORT_WAKEUP_EVENT(x) BIT((x) + 7)
  51. #define SS_PORT_WAKE_INTERRUPT_ENABLE(x) BIT((x) + 14)
  52. #define SS_PORT_WAKEUP_EVENT(x) BIT((x) + 21)
  53. #define USB2_HSIC_PORT_WAKE_INTERRUPT_ENABLE(x) BIT((x) + 28)
  54. #define USB2_HSIC_PORT_WAKEUP_EVENT(x) BIT((x) + 30)
  55. #define ALL_WAKE_EVENTS ( \
  56. USB2_PORT_WAKEUP_EVENT(0) | USB2_PORT_WAKEUP_EVENT(1) | \
  57. USB2_PORT_WAKEUP_EVENT(2) | USB2_PORT_WAKEUP_EVENT(3) | \
  58. SS_PORT_WAKEUP_EVENT(0) | SS_PORT_WAKEUP_EVENT(1) | \
  59. SS_PORT_WAKEUP_EVENT(2) | SS_PORT_WAKEUP_EVENT(3) | \
  60. USB2_HSIC_PORT_WAKEUP_EVENT(0))
  61. #define XUSB_PADCTL_ELPG_PROGRAM1 0x024
  62. #define XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_VCORE_DOWN (1 << 31)
  63. #define XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN_EARLY (1 << 30)
  64. #define XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN (1 << 29)
  65. #define XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(x) (1 << (2 + (x) * 3))
  66. #define XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(x) \
  67. (1 << (1 + (x) * 3))
  68. #define XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(x) (1 << ((x) * 3))
  69. #define XUSB_PADCTL_USB3_PAD_MUX 0x028
  70. #define XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(x) (1 << (1 + (x)))
  71. #define XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(x) (1 << (8 + (x)))
  72. #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL0(x) (0x080 + (x) * 0x40)
  73. #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL0_ZIP (1 << 18)
  74. #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL0_ZIN (1 << 22)
  75. #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL1(x) (0x084 + (x) * 0x40)
  76. #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_SHIFT 7
  77. #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_MASK 0x3
  78. #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_VAL 0x1
  79. #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_FIX18 (1 << 6)
  80. #define XUSB_PADCTL_USB2_OTG_PADX_CTL0(x) (0x088 + (x) * 0x40)
  81. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI (1 << 29)
  82. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 (1 << 27)
  83. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD (1 << 26)
  84. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT 0
  85. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK 0x3f
  86. #define XUSB_PADCTL_USB2_OTG_PADX_CTL1(x) (0x08c + (x) * 0x40)
  87. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_SHIFT 26
  88. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_MASK 0x1f
  89. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT 3
  90. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK 0xf
  91. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR (1 << 2)
  92. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_OVRD (1 << 1)
  93. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_OVRD (1 << 0)
  94. #define RPD_CTRL(x) (((x) & 0x1f) << 26)
  95. #define RPD_CTRL_VALUE(x) (((x) >> 26) & 0x1f)
  96. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0 0x284
  97. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD (1 << 11)
  98. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT 3
  99. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK 0x7
  100. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL 0x7
  101. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT 0
  102. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK 0x7
  103. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_VAL 0x2
  104. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1 0x288
  105. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_PD_TRK (1 << 26)
  106. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_SHIFT 19
  107. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_MASK 0x7f
  108. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_VAL 0x0a
  109. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_SHIFT 12
  110. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_MASK 0x7f
  111. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_VAL 0x1e
  112. #define TCTRL_VALUE(x) (((x) & 0x3f) >> 0)
  113. #define PCTRL_VALUE(x) (((x) >> 6) & 0x3f)
  114. #define XUSB_PADCTL_HSIC_PADX_CTL0(x) (0x300 + (x) * 0x20)
  115. #define XUSB_PADCTL_HSIC_PAD_CTL0_RPU_STROBE (1 << 18)
  116. #define XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA1 (1 << 17)
  117. #define XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA0 (1 << 16)
  118. #define XUSB_PADCTL_HSIC_PAD_CTL0_RPD_STROBE (1 << 15)
  119. #define XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA1 (1 << 14)
  120. #define XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA0 (1 << 13)
  121. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_STROBE (1 << 9)
  122. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA1 (1 << 8)
  123. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA0 (1 << 7)
  124. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_STROBE (1 << 6)
  125. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA1 (1 << 5)
  126. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA0 (1 << 4)
  127. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_STROBE (1 << 3)
  128. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA1 (1 << 2)
  129. #define XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA0 (1 << 1)
  130. #define XUSB_PADCTL_HSIC_PADX_CTL1(x) (0x304 + (x) * 0x20)
  131. #define XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_SHIFT 0
  132. #define XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_MASK 0xf
  133. #define XUSB_PADCTL_HSIC_PADX_CTL2(x) (0x308 + (x) * 0x20)
  134. #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT 8
  135. #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK 0xf
  136. #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT 0
  137. #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK 0xff
  138. #define XUSB_PADCTL_HSIC_PAD_TRK_CTL 0x340
  139. #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_PD_TRK (1 << 19)
  140. #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_SHIFT 12
  141. #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_MASK 0x7f
  142. #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_VAL 0x0a
  143. #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_SHIFT 5
  144. #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_MASK 0x7f
  145. #define XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_VAL 0x1e
  146. #define XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL 0x344
  147. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1 0x360
  148. #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT 20
  149. #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_MASK 0xff
  150. #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_USB_VAL 0x19
  151. #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SATA_VAL 0x1e
  152. #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_SHIFT 16
  153. #define XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_MASK 0x3
  154. #define XUSB_PADCTL_UPHY_PLL_CTL1_LOCKDET_STATUS (1 << 15)
  155. #define XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD (1 << 4)
  156. #define XUSB_PADCTL_UPHY_PLL_CTL1_ENABLE (1 << 3)
  157. #define XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_SHIFT 1
  158. #define XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_MASK 0x3
  159. #define XUSB_PADCTL_UPHY_PLL_CTL1_IDDQ (1 << 0)
  160. #define XUSB_PADCTL_UPHY_PLL_P0_CTL2 0x364
  161. #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT 4
  162. #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_MASK 0xffffff
  163. #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_VAL 0x136
  164. #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD (1 << 2)
  165. #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE (1 << 1)
  166. #define XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN (1 << 0)
  167. #define XUSB_PADCTL_UPHY_PLL_P0_CTL4 0x36c
  168. #define XUSB_PADCTL_UPHY_PLL_CTL4_XDIGCLK_EN (1 << 19)
  169. #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_EN (1 << 15)
  170. #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT 12
  171. #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_MASK 0x3
  172. #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_USB_VAL 0x2
  173. #define XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SATA_VAL 0x0
  174. #define XUSB_PADCTL_UPHY_PLL_CTL4_REFCLKBUF_EN (1 << 8)
  175. #define XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_SHIFT 4
  176. #define XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_MASK 0xf
  177. #define XUSB_PADCTL_UPHY_PLL_P0_CTL5 0x370
  178. #define XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT 16
  179. #define XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_MASK 0xff
  180. #define XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_VAL 0x2a
  181. #define XUSB_PADCTL_UPHY_PLL_P0_CTL8 0x37c
  182. #define XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE (1 << 31)
  183. #define XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD (1 << 15)
  184. #define XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN (1 << 13)
  185. #define XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN (1 << 12)
  186. #define XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL1(x) (0x460 + (x) * 0x40)
  187. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_SHIFT 20
  188. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_MASK 0x3
  189. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_VAL 0x1
  190. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_TERM_EN BIT(18)
  191. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_MODE_OVRD BIT(13)
  192. #define XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL2(x) (0x464 + (x) * 0x40)
  193. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_IDDQ BIT(0)
  194. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_IDDQ_OVRD BIT(1)
  195. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_SLEEP_MASK GENMASK(5, 4)
  196. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_SLEEP_VAL GENMASK(5, 4)
  197. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_PWR_OVRD BIT(24)
  198. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_IDDQ BIT(8)
  199. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_IDDQ_OVRD BIT(9)
  200. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_SLEEP_MASK GENMASK(13, 12)
  201. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_SLEEP_VAL GENMASK(13, 12)
  202. #define XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_PWR_OVRD BIT(25)
  203. #define XUSB_PADCTL_UPHY_PLL_S0_CTL1 0x860
  204. #define XUSB_PADCTL_UPHY_PLL_S0_CTL2 0x864
  205. #define XUSB_PADCTL_UPHY_PLL_S0_CTL4 0x86c
  206. #define XUSB_PADCTL_UPHY_PLL_S0_CTL5 0x870
  207. #define XUSB_PADCTL_UPHY_PLL_S0_CTL8 0x87c
  208. #define XUSB_PADCTL_UPHY_MISC_PAD_S0_CTL1 0x960
  209. #define XUSB_PADCTL_UPHY_MISC_PAD_S0_CTL2 0x964
  210. #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL1(x) (0xa60 + (x) * 0x40)
  211. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_SHIFT 16
  212. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_MASK 0x3
  213. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_VAL 0x2
  214. #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL2(x) (0xa64 + (x) * 0x40)
  215. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_SHIFT 0
  216. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_MASK 0xffff
  217. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_VAL 0x00fc
  218. #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL3(x) (0xa68 + (x) * 0x40)
  219. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL3_RX_DFE_VAL 0xc0077f1f
  220. #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL4(x) (0xa6c + (x) * 0x40)
  221. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_SHIFT 16
  222. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_MASK 0xffff
  223. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_VAL 0x01c7
  224. #define XUSB_PADCTL_UPHY_USB3_PADX_ECTL6(x) (0xa74 + (x) * 0x40)
  225. #define XUSB_PADCTL_UPHY_USB3_PAD_ECTL6_RX_EQ_CTRL_H_VAL 0xfcf01368
  226. #define XUSB_PADCTL_USB2_VBUS_ID 0xc60
  227. #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON (1 << 14)
  228. #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT 18
  229. #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_MASK 0xf
  230. #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_FLOATING 8
  231. #define XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_GROUNDED 0
  232. /* USB2 SLEEPWALK registers */
  233. #define UTMIP(_port, _offset1, _offset2) \
  234. (((_port) <= 2) ? (_offset1) : (_offset2))
  235. #define PMC_UTMIP_UHSIC_SLEEP_CFG(x) UTMIP(x, 0x1fc, 0x4d0)
  236. #define UTMIP_MASTER_ENABLE(x) UTMIP(x, BIT(8 * (x)), BIT(0))
  237. #define UTMIP_FSLS_USE_PMC(x) UTMIP(x, BIT(8 * (x) + 1), \
  238. BIT(1))
  239. #define UTMIP_PCTRL_USE_PMC(x) UTMIP(x, BIT(8 * (x) + 2), \
  240. BIT(2))
  241. #define UTMIP_TCTRL_USE_PMC(x) UTMIP(x, BIT(8 * (x) + 3), \
  242. BIT(3))
  243. #define UTMIP_WAKE_VAL(_port, _value) (((_value) & 0xf) << \
  244. (UTMIP(_port, 8 * (_port) + 4, 4)))
  245. #define UTMIP_WAKE_VAL_NONE(_port) UTMIP_WAKE_VAL(_port, 12)
  246. #define UTMIP_WAKE_VAL_ANY(_port) UTMIP_WAKE_VAL(_port, 15)
  247. #define PMC_UTMIP_UHSIC_SLEEP_CFG1 (0x4d0)
  248. #define UTMIP_RPU_SWITC_LOW_USE_PMC_PX(x) BIT((x) + 8)
  249. #define UTMIP_RPD_CTRL_USE_PMC_PX(x) BIT((x) + 16)
  250. #define PMC_UTMIP_MASTER_CONFIG (0x274)
  251. #define UTMIP_PWR(x) UTMIP(x, BIT(x), BIT(4))
  252. #define UHSIC_PWR BIT(3)
  253. #define PMC_USB_DEBOUNCE_DEL (0xec)
  254. #define DEBOUNCE_VAL(x) (((x) & 0xffff) << 0)
  255. #define UTMIP_LINE_DEB_CNT(x) (((x) & 0xf) << 16)
  256. #define UHSIC_LINE_DEB_CNT(x) (((x) & 0xf) << 20)
  257. #define PMC_UTMIP_UHSIC_FAKE(x) UTMIP(x, 0x218, 0x294)
  258. #define UTMIP_FAKE_USBOP_VAL(x) UTMIP(x, BIT(4 * (x)), BIT(8))
  259. #define UTMIP_FAKE_USBON_VAL(x) UTMIP(x, BIT(4 * (x) + 1), \
  260. BIT(9))
  261. #define UTMIP_FAKE_USBOP_EN(x) UTMIP(x, BIT(4 * (x) + 2), \
  262. BIT(10))
  263. #define UTMIP_FAKE_USBON_EN(x) UTMIP(x, BIT(4 * (x) + 3), \
  264. BIT(11))
  265. #define PMC_UTMIP_UHSIC_SLEEPWALK_CFG(x) UTMIP(x, 0x200, 0x288)
  266. #define UTMIP_LINEVAL_WALK_EN(x) UTMIP(x, BIT(8 * (x) + 7), \
  267. BIT(15))
  268. #define PMC_USB_AO (0xf0)
  269. #define USBOP_VAL_PD(x) UTMIP(x, BIT(4 * (x)), BIT(20))
  270. #define USBON_VAL_PD(x) UTMIP(x, BIT(4 * (x) + 1), \
  271. BIT(21))
  272. #define STROBE_VAL_PD BIT(12)
  273. #define DATA0_VAL_PD BIT(13)
  274. #define DATA1_VAL_PD BIT(24)
  275. #define PMC_UTMIP_UHSIC_SAVED_STATE(x) UTMIP(x, 0x1f0, 0x280)
  276. #define SPEED(_port, _value) (((_value) & 0x3) << \
  277. (UTMIP(_port, 8 * (_port), 8)))
  278. #define UTMI_HS(_port) SPEED(_port, 0)
  279. #define UTMI_FS(_port) SPEED(_port, 1)
  280. #define UTMI_LS(_port) SPEED(_port, 2)
  281. #define UTMI_RST(_port) SPEED(_port, 3)
  282. #define PMC_UTMIP_UHSIC_TRIGGERS (0x1ec)
  283. #define UTMIP_CLR_WALK_PTR(x) UTMIP(x, BIT(x), BIT(16))
  284. #define UTMIP_CAP_CFG(x) UTMIP(x, BIT((x) + 4), BIT(17))
  285. #define UTMIP_CLR_WAKE_ALARM(x) UTMIP(x, BIT((x) + 12), \
  286. BIT(19))
  287. #define UHSIC_CLR_WALK_PTR BIT(3)
  288. #define UHSIC_CLR_WAKE_ALARM BIT(15)
  289. #define PMC_UTMIP_SLEEPWALK_PX(x) UTMIP(x, 0x204 + (4 * (x)), \
  290. 0x4e0)
  291. /* phase A */
  292. #define UTMIP_USBOP_RPD_A BIT(0)
  293. #define UTMIP_USBON_RPD_A BIT(1)
  294. #define UTMIP_AP_A BIT(4)
  295. #define UTMIP_AN_A BIT(5)
  296. #define UTMIP_HIGHZ_A BIT(6)
  297. /* phase B */
  298. #define UTMIP_USBOP_RPD_B BIT(8)
  299. #define UTMIP_USBON_RPD_B BIT(9)
  300. #define UTMIP_AP_B BIT(12)
  301. #define UTMIP_AN_B BIT(13)
  302. #define UTMIP_HIGHZ_B BIT(14)
  303. /* phase C */
  304. #define UTMIP_USBOP_RPD_C BIT(16)
  305. #define UTMIP_USBON_RPD_C BIT(17)
  306. #define UTMIP_AP_C BIT(20)
  307. #define UTMIP_AN_C BIT(21)
  308. #define UTMIP_HIGHZ_C BIT(22)
  309. /* phase D */
  310. #define UTMIP_USBOP_RPD_D BIT(24)
  311. #define UTMIP_USBON_RPD_D BIT(25)
  312. #define UTMIP_AP_D BIT(28)
  313. #define UTMIP_AN_D BIT(29)
  314. #define UTMIP_HIGHZ_D BIT(30)
  315. #define PMC_UTMIP_UHSIC_LINE_WAKEUP (0x26c)
  316. #define UTMIP_LINE_WAKEUP_EN(x) UTMIP(x, BIT(x), BIT(4))
  317. #define UHSIC_LINE_WAKEUP_EN BIT(3)
  318. #define PMC_UTMIP_TERM_PAD_CFG (0x1f8)
  319. #define PCTRL_VAL(x) (((x) & 0x3f) << 1)
  320. #define TCTRL_VAL(x) (((x) & 0x3f) << 7)
  321. #define PMC_UTMIP_PAD_CFGX(x) (0x4c0 + (4 * (x)))
  322. #define RPD_CTRL_PX(x) (((x) & 0x1f) << 22)
  323. #define PMC_UHSIC_SLEEP_CFG PMC_UTMIP_UHSIC_SLEEP_CFG(0)
  324. #define UHSIC_MASTER_ENABLE BIT(24)
  325. #define UHSIC_WAKE_VAL(_value) (((_value) & 0xf) << 28)
  326. #define UHSIC_WAKE_VAL_SD10 UHSIC_WAKE_VAL(2)
  327. #define UHSIC_WAKE_VAL_NONE UHSIC_WAKE_VAL(12)
  328. #define PMC_UHSIC_FAKE PMC_UTMIP_UHSIC_FAKE(0)
  329. #define UHSIC_FAKE_STROBE_VAL BIT(12)
  330. #define UHSIC_FAKE_DATA_VAL BIT(13)
  331. #define UHSIC_FAKE_STROBE_EN BIT(14)
  332. #define UHSIC_FAKE_DATA_EN BIT(15)
  333. #define PMC_UHSIC_SAVED_STATE PMC_UTMIP_UHSIC_SAVED_STATE(0)
  334. #define UHSIC_MODE(_value) (((_value) & 0x1) << 24)
  335. #define UHSIC_HS UHSIC_MODE(0)
  336. #define UHSIC_RST UHSIC_MODE(1)
  337. #define PMC_UHSIC_SLEEPWALK_CFG PMC_UTMIP_UHSIC_SLEEPWALK_CFG(0)
  338. #define UHSIC_WAKE_WALK_EN BIT(30)
  339. #define UHSIC_LINEVAL_WALK_EN BIT(31)
  340. #define PMC_UHSIC_SLEEPWALK_P0 (0x210)
  341. #define UHSIC_DATA0_RPD_A BIT(1)
  342. #define UHSIC_DATA0_RPU_B BIT(11)
  343. #define UHSIC_DATA0_RPU_C BIT(19)
  344. #define UHSIC_DATA0_RPU_D BIT(27)
  345. #define UHSIC_STROBE_RPU_A BIT(2)
  346. #define UHSIC_STROBE_RPD_B BIT(8)
  347. #define UHSIC_STROBE_RPD_C BIT(16)
  348. #define UHSIC_STROBE_RPD_D BIT(24)
  349. struct tegra210_xusb_fuse_calibration {
  350. u32 hs_curr_level[4];
  351. u32 hs_term_range_adj;
  352. u32 rpd_ctrl;
  353. };
  354. struct tegra210_xusb_padctl_context {
  355. u32 usb2_pad_mux;
  356. u32 usb2_port_cap;
  357. u32 ss_port_map;
  358. u32 usb3_pad_mux;
  359. };
  360. struct tegra210_xusb_padctl {
  361. struct tegra_xusb_padctl base;
  362. struct regmap *regmap;
  363. struct tegra210_xusb_fuse_calibration fuse;
  364. struct tegra210_xusb_padctl_context context;
  365. };
  366. static inline struct tegra210_xusb_padctl *
  367. to_tegra210_xusb_padctl(struct tegra_xusb_padctl *padctl)
  368. {
  369. return container_of(padctl, struct tegra210_xusb_padctl, base);
  370. }
  371. static const struct tegra_xusb_lane_map tegra210_usb3_map[] = {
  372. { 0, "pcie", 6 },
  373. { 1, "pcie", 5 },
  374. { 2, "pcie", 0 },
  375. { 2, "pcie", 3 },
  376. { 3, "pcie", 4 },
  377. { 3, "sata", 0 },
  378. { 0, NULL, 0 }
  379. };
  380. static int tegra210_usb3_lane_map(struct tegra_xusb_lane *lane)
  381. {
  382. const struct tegra_xusb_lane_map *map;
  383. for (map = tegra210_usb3_map; map->type; map++) {
  384. if (map->index == lane->index &&
  385. strcmp(map->type, lane->pad->soc->name) == 0) {
  386. dev_dbg(lane->pad->padctl->dev, "lane = %s map to port = usb3-%d\n",
  387. lane->pad->soc->lanes[lane->index].name, map->port);
  388. return map->port;
  389. }
  390. }
  391. return -EINVAL;
  392. }
  393. /* must be called under padctl->lock */
  394. static int tegra210_pex_uphy_enable(struct tegra_xusb_padctl *padctl)
  395. {
  396. struct tegra_xusb_pcie_pad *pcie = to_pcie_pad(padctl->pcie);
  397. unsigned long timeout;
  398. u32 value;
  399. unsigned int i;
  400. int err;
  401. if (pcie->enable)
  402. return 0;
  403. err = clk_prepare_enable(pcie->pll);
  404. if (err < 0)
  405. return err;
  406. if (tegra210_plle_hw_sequence_is_enabled())
  407. goto skip_pll_init;
  408. err = reset_control_deassert(pcie->rst);
  409. if (err < 0)
  410. goto disable;
  411. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  412. value &= ~(XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_MASK <<
  413. XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT);
  414. value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_VAL <<
  415. XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT;
  416. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  417. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL5);
  418. value &= ~(XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_MASK <<
  419. XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT);
  420. value |= XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_VAL <<
  421. XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT;
  422. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL5);
  423. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  424. value |= XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD;
  425. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  426. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  427. value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD;
  428. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  429. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  430. value |= XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD;
  431. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  432. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
  433. value &= ~((XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_MASK <<
  434. XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT) |
  435. (XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_MASK <<
  436. XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_SHIFT));
  437. value |= (XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_USB_VAL <<
  438. XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT) |
  439. XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_EN;
  440. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
  441. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  442. value &= ~((XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_MASK <<
  443. XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_SHIFT) |
  444. (XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_MASK <<
  445. XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT));
  446. value |= XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_USB_VAL <<
  447. XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT;
  448. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  449. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  450. value &= ~XUSB_PADCTL_UPHY_PLL_CTL1_IDDQ;
  451. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  452. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  453. value &= ~(XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_MASK <<
  454. XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_SHIFT);
  455. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  456. usleep_range(10, 20);
  457. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
  458. value |= XUSB_PADCTL_UPHY_PLL_CTL4_REFCLKBUF_EN;
  459. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
  460. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  461. value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN;
  462. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  463. timeout = jiffies + msecs_to_jiffies(100);
  464. while (time_before(jiffies, timeout)) {
  465. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  466. if (value & XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE)
  467. break;
  468. usleep_range(10, 20);
  469. }
  470. if (time_after_eq(jiffies, timeout)) {
  471. err = -ETIMEDOUT;
  472. goto reset;
  473. }
  474. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  475. value &= ~XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN;
  476. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  477. timeout = jiffies + msecs_to_jiffies(100);
  478. while (time_before(jiffies, timeout)) {
  479. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  480. if (!(value & XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE))
  481. break;
  482. usleep_range(10, 20);
  483. }
  484. if (time_after_eq(jiffies, timeout)) {
  485. err = -ETIMEDOUT;
  486. goto reset;
  487. }
  488. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  489. value |= XUSB_PADCTL_UPHY_PLL_CTL1_ENABLE;
  490. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  491. timeout = jiffies + msecs_to_jiffies(100);
  492. while (time_before(jiffies, timeout)) {
  493. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  494. if (value & XUSB_PADCTL_UPHY_PLL_CTL1_LOCKDET_STATUS)
  495. break;
  496. usleep_range(10, 20);
  497. }
  498. if (time_after_eq(jiffies, timeout)) {
  499. err = -ETIMEDOUT;
  500. goto reset;
  501. }
  502. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  503. value |= XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN |
  504. XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN;
  505. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  506. timeout = jiffies + msecs_to_jiffies(100);
  507. while (time_before(jiffies, timeout)) {
  508. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  509. if (value & XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE)
  510. break;
  511. usleep_range(10, 20);
  512. }
  513. if (time_after_eq(jiffies, timeout)) {
  514. err = -ETIMEDOUT;
  515. goto reset;
  516. }
  517. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  518. value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN;
  519. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  520. timeout = jiffies + msecs_to_jiffies(100);
  521. while (time_before(jiffies, timeout)) {
  522. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  523. if (!(value & XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE))
  524. break;
  525. usleep_range(10, 20);
  526. }
  527. if (time_after_eq(jiffies, timeout)) {
  528. err = -ETIMEDOUT;
  529. goto reset;
  530. }
  531. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  532. value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN;
  533. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  534. tegra210_xusb_pll_hw_control_enable();
  535. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  536. value &= ~XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD;
  537. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  538. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  539. value &= ~XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD;
  540. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  541. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  542. value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD;
  543. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  544. usleep_range(10, 20);
  545. tegra210_xusb_pll_hw_sequence_start();
  546. skip_pll_init:
  547. pcie->enable = true;
  548. for (i = 0; i < padctl->pcie->soc->num_lanes; i++) {
  549. value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  550. value |= XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(i);
  551. padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
  552. }
  553. return 0;
  554. reset:
  555. reset_control_assert(pcie->rst);
  556. disable:
  557. clk_disable_unprepare(pcie->pll);
  558. return err;
  559. }
  560. static void tegra210_pex_uphy_disable(struct tegra_xusb_padctl *padctl)
  561. {
  562. struct tegra_xusb_pcie_pad *pcie = to_pcie_pad(padctl->pcie);
  563. u32 value;
  564. unsigned int i;
  565. if (WARN_ON(!pcie->enable))
  566. return;
  567. pcie->enable = false;
  568. for (i = 0; i < padctl->pcie->soc->num_lanes; i++) {
  569. value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  570. value &= ~XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(i);
  571. padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
  572. }
  573. clk_disable_unprepare(pcie->pll);
  574. }
  575. /* must be called under padctl->lock */
  576. static int tegra210_sata_uphy_enable(struct tegra_xusb_padctl *padctl)
  577. {
  578. struct tegra_xusb_sata_pad *sata = to_sata_pad(padctl->sata);
  579. struct tegra_xusb_lane *lane = tegra_xusb_find_lane(padctl, "sata", 0);
  580. unsigned long timeout;
  581. u32 value;
  582. unsigned int i;
  583. int err;
  584. bool usb;
  585. if (sata->enable)
  586. return 0;
  587. if (IS_ERR(lane))
  588. return 0;
  589. if (tegra210_plle_hw_sequence_is_enabled())
  590. goto skip_pll_init;
  591. usb = tegra_xusb_lane_check(lane, "usb3-ss");
  592. err = clk_prepare_enable(sata->pll);
  593. if (err < 0)
  594. return err;
  595. err = reset_control_deassert(sata->rst);
  596. if (err < 0)
  597. goto disable;
  598. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  599. value &= ~(XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_MASK <<
  600. XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT);
  601. value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_VAL <<
  602. XUSB_PADCTL_UPHY_PLL_CTL2_CAL_CTRL_SHIFT;
  603. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  604. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL5);
  605. value &= ~(XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_MASK <<
  606. XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT);
  607. value |= XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_VAL <<
  608. XUSB_PADCTL_UPHY_PLL_CTL5_DCO_CTRL_SHIFT;
  609. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL5);
  610. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  611. value |= XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD;
  612. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  613. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  614. value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD;
  615. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  616. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  617. value |= XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD;
  618. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  619. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL4);
  620. value &= ~((XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_MASK <<
  621. XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT) |
  622. (XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_MASK <<
  623. XUSB_PADCTL_UPHY_PLL_CTL4_REFCLK_SEL_SHIFT));
  624. value |= XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_EN;
  625. if (usb)
  626. value |= (XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_USB_VAL <<
  627. XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT);
  628. else
  629. value |= (XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SATA_VAL <<
  630. XUSB_PADCTL_UPHY_PLL_CTL4_TXCLKREF_SEL_SHIFT);
  631. value &= ~XUSB_PADCTL_UPHY_PLL_CTL4_XDIGCLK_EN;
  632. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL4);
  633. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  634. value &= ~((XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_MASK <<
  635. XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_MDIV_SHIFT) |
  636. (XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_MASK <<
  637. XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT));
  638. if (usb)
  639. value |= XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_USB_VAL <<
  640. XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT;
  641. else
  642. value |= XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SATA_VAL <<
  643. XUSB_PADCTL_UPHY_PLL_CTL1_FREQ_NDIV_SHIFT;
  644. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  645. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  646. value &= ~XUSB_PADCTL_UPHY_PLL_CTL1_IDDQ;
  647. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  648. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  649. value &= ~(XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_MASK <<
  650. XUSB_PADCTL_UPHY_PLL_CTL1_SLEEP_SHIFT);
  651. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  652. usleep_range(10, 20);
  653. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL4);
  654. value |= XUSB_PADCTL_UPHY_PLL_CTL4_REFCLKBUF_EN;
  655. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL4);
  656. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  657. value |= XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN;
  658. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  659. timeout = jiffies + msecs_to_jiffies(100);
  660. while (time_before(jiffies, timeout)) {
  661. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  662. if (value & XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE)
  663. break;
  664. usleep_range(10, 20);
  665. }
  666. if (time_after_eq(jiffies, timeout)) {
  667. err = -ETIMEDOUT;
  668. goto reset;
  669. }
  670. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  671. value &= ~XUSB_PADCTL_UPHY_PLL_CTL2_CAL_EN;
  672. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  673. timeout = jiffies + msecs_to_jiffies(100);
  674. while (time_before(jiffies, timeout)) {
  675. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  676. if (!(value & XUSB_PADCTL_UPHY_PLL_CTL2_CAL_DONE))
  677. break;
  678. usleep_range(10, 20);
  679. }
  680. if (time_after_eq(jiffies, timeout)) {
  681. err = -ETIMEDOUT;
  682. goto reset;
  683. }
  684. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  685. value |= XUSB_PADCTL_UPHY_PLL_CTL1_ENABLE;
  686. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  687. timeout = jiffies + msecs_to_jiffies(100);
  688. while (time_before(jiffies, timeout)) {
  689. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  690. if (value & XUSB_PADCTL_UPHY_PLL_CTL1_LOCKDET_STATUS)
  691. break;
  692. usleep_range(10, 20);
  693. }
  694. if (time_after_eq(jiffies, timeout)) {
  695. err = -ETIMEDOUT;
  696. goto reset;
  697. }
  698. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  699. value |= XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN |
  700. XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN;
  701. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  702. timeout = jiffies + msecs_to_jiffies(100);
  703. while (time_before(jiffies, timeout)) {
  704. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  705. if (value & XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE)
  706. break;
  707. usleep_range(10, 20);
  708. }
  709. if (time_after_eq(jiffies, timeout)) {
  710. err = -ETIMEDOUT;
  711. goto reset;
  712. }
  713. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  714. value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_EN;
  715. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  716. timeout = jiffies + msecs_to_jiffies(100);
  717. while (time_before(jiffies, timeout)) {
  718. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  719. if (!(value & XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_DONE))
  720. break;
  721. usleep_range(10, 20);
  722. }
  723. if (time_after_eq(jiffies, timeout)) {
  724. err = -ETIMEDOUT;
  725. goto reset;
  726. }
  727. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  728. value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_CLK_EN;
  729. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  730. tegra210_sata_pll_hw_control_enable();
  731. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  732. value &= ~XUSB_PADCTL_UPHY_PLL_CTL1_PWR_OVRD;
  733. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL1);
  734. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  735. value &= ~XUSB_PADCTL_UPHY_PLL_CTL2_CAL_OVRD;
  736. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL2);
  737. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  738. value &= ~XUSB_PADCTL_UPHY_PLL_CTL8_RCAL_OVRD;
  739. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_S0_CTL8);
  740. usleep_range(10, 20);
  741. tegra210_sata_pll_hw_sequence_start();
  742. skip_pll_init:
  743. sata->enable = true;
  744. for (i = 0; i < padctl->sata->soc->num_lanes; i++) {
  745. value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  746. value |= XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(i);
  747. padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
  748. }
  749. return 0;
  750. reset:
  751. reset_control_assert(sata->rst);
  752. disable:
  753. clk_disable_unprepare(sata->pll);
  754. return err;
  755. }
  756. static void tegra210_sata_uphy_disable(struct tegra_xusb_padctl *padctl)
  757. {
  758. struct tegra_xusb_sata_pad *sata = to_sata_pad(padctl->sata);
  759. u32 value;
  760. unsigned int i;
  761. if (WARN_ON(!sata->enable))
  762. return;
  763. sata->enable = false;
  764. for (i = 0; i < padctl->sata->soc->num_lanes; i++) {
  765. value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  766. value &= ~XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(i);
  767. padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
  768. }
  769. clk_disable_unprepare(sata->pll);
  770. }
  771. static void tegra210_aux_mux_lp0_clamp_disable(struct tegra_xusb_padctl *padctl)
  772. {
  773. u32 value;
  774. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  775. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN;
  776. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  777. usleep_range(100, 200);
  778. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  779. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN_EARLY;
  780. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  781. usleep_range(100, 200);
  782. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  783. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_VCORE_DOWN;
  784. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  785. }
  786. static void tegra210_aux_mux_lp0_clamp_enable(struct tegra_xusb_padctl *padctl)
  787. {
  788. u32 value;
  789. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  790. value |= XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_VCORE_DOWN;
  791. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  792. usleep_range(100, 200);
  793. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  794. value |= XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN_EARLY;
  795. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  796. usleep_range(100, 200);
  797. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  798. value |= XUSB_PADCTL_ELPG_PROGRAM1_AUX_MUX_LP0_CLAMP_EN;
  799. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  800. }
  801. static int tegra210_uphy_init(struct tegra_xusb_padctl *padctl)
  802. {
  803. if (padctl->pcie)
  804. tegra210_pex_uphy_enable(padctl);
  805. if (padctl->sata)
  806. tegra210_sata_uphy_enable(padctl);
  807. if (!tegra210_plle_hw_sequence_is_enabled())
  808. tegra210_plle_hw_sequence_start();
  809. else
  810. dev_dbg(padctl->dev, "PLLE is already in HW control\n");
  811. tegra210_aux_mux_lp0_clamp_disable(padctl);
  812. return 0;
  813. }
  814. static void __maybe_unused
  815. tegra210_uphy_deinit(struct tegra_xusb_padctl *padctl)
  816. {
  817. tegra210_aux_mux_lp0_clamp_enable(padctl);
  818. if (padctl->sata)
  819. tegra210_sata_uphy_disable(padctl);
  820. if (padctl->pcie)
  821. tegra210_pex_uphy_disable(padctl);
  822. }
  823. static int tegra210_hsic_set_idle(struct tegra_xusb_padctl *padctl,
  824. unsigned int index, bool idle)
  825. {
  826. u32 value;
  827. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL0(index));
  828. value &= ~(XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA0 |
  829. XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA1 |
  830. XUSB_PADCTL_HSIC_PAD_CTL0_RPD_STROBE);
  831. if (idle)
  832. value |= XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA0 |
  833. XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA1 |
  834. XUSB_PADCTL_HSIC_PAD_CTL0_RPU_STROBE;
  835. else
  836. value &= ~(XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA0 |
  837. XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA1 |
  838. XUSB_PADCTL_HSIC_PAD_CTL0_RPU_STROBE);
  839. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL0(index));
  840. return 0;
  841. }
  842. static int tegra210_usb3_enable_phy_sleepwalk(struct tegra_xusb_lane *lane,
  843. enum usb_device_speed speed)
  844. {
  845. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  846. int port = tegra210_usb3_lane_map(lane);
  847. struct device *dev = padctl->dev;
  848. u32 value;
  849. if (port < 0) {
  850. dev_err(dev, "invalid usb3 port number\n");
  851. return -EINVAL;
  852. }
  853. mutex_lock(&padctl->lock);
  854. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  855. value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(port);
  856. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  857. usleep_range(100, 200);
  858. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  859. value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(port);
  860. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  861. usleep_range(250, 350);
  862. mutex_unlock(&padctl->lock);
  863. return 0;
  864. }
  865. static int tegra210_usb3_disable_phy_sleepwalk(struct tegra_xusb_lane *lane)
  866. {
  867. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  868. int port = tegra210_usb3_lane_map(lane);
  869. struct device *dev = padctl->dev;
  870. u32 value;
  871. if (port < 0) {
  872. dev_err(dev, "invalid usb3 port number\n");
  873. return -EINVAL;
  874. }
  875. mutex_lock(&padctl->lock);
  876. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  877. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(port);
  878. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  879. usleep_range(100, 200);
  880. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  881. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(port);
  882. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  883. mutex_unlock(&padctl->lock);
  884. return 0;
  885. }
  886. static int tegra210_usb3_enable_phy_wake(struct tegra_xusb_lane *lane)
  887. {
  888. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  889. int port = tegra210_usb3_lane_map(lane);
  890. struct device *dev = padctl->dev;
  891. u32 value;
  892. if (port < 0) {
  893. dev_err(dev, "invalid usb3 port number\n");
  894. return -EINVAL;
  895. }
  896. mutex_lock(&padctl->lock);
  897. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  898. value &= ~ALL_WAKE_EVENTS;
  899. value |= SS_PORT_WAKEUP_EVENT(port);
  900. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  901. usleep_range(10, 20);
  902. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  903. value &= ~ALL_WAKE_EVENTS;
  904. value |= SS_PORT_WAKE_INTERRUPT_ENABLE(port);
  905. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  906. mutex_unlock(&padctl->lock);
  907. return 0;
  908. }
  909. static int tegra210_usb3_disable_phy_wake(struct tegra_xusb_lane *lane)
  910. {
  911. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  912. int port = tegra210_usb3_lane_map(lane);
  913. struct device *dev = padctl->dev;
  914. u32 value;
  915. if (port < 0) {
  916. dev_err(dev, "invalid usb3 port number\n");
  917. return -EINVAL;
  918. }
  919. mutex_lock(&padctl->lock);
  920. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  921. value &= ~ALL_WAKE_EVENTS;
  922. value &= ~SS_PORT_WAKE_INTERRUPT_ENABLE(port);
  923. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  924. usleep_range(10, 20);
  925. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  926. value &= ~ALL_WAKE_EVENTS;
  927. value |= SS_PORT_WAKEUP_EVENT(port);
  928. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  929. mutex_unlock(&padctl->lock);
  930. return 0;
  931. }
  932. static bool tegra210_usb3_phy_remote_wake_detected(struct tegra_xusb_lane *lane)
  933. {
  934. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  935. int index = tegra210_usb3_lane_map(lane);
  936. u32 value;
  937. if (index < 0)
  938. return false;
  939. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  940. if ((value & SS_PORT_WAKE_INTERRUPT_ENABLE(index)) && (value & SS_PORT_WAKEUP_EVENT(index)))
  941. return true;
  942. return false;
  943. }
  944. static int tegra210_utmi_enable_phy_wake(struct tegra_xusb_lane *lane)
  945. {
  946. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  947. unsigned int index = lane->index;
  948. u32 value;
  949. mutex_lock(&padctl->lock);
  950. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  951. value &= ~ALL_WAKE_EVENTS;
  952. value |= USB2_PORT_WAKEUP_EVENT(index);
  953. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  954. usleep_range(10, 20);
  955. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  956. value &= ~ALL_WAKE_EVENTS;
  957. value |= USB2_PORT_WAKE_INTERRUPT_ENABLE(index);
  958. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  959. mutex_unlock(&padctl->lock);
  960. return 0;
  961. }
  962. static int tegra210_utmi_disable_phy_wake(struct tegra_xusb_lane *lane)
  963. {
  964. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  965. unsigned int index = lane->index;
  966. u32 value;
  967. mutex_lock(&padctl->lock);
  968. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  969. value &= ~ALL_WAKE_EVENTS;
  970. value &= ~USB2_PORT_WAKE_INTERRUPT_ENABLE(index);
  971. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  972. usleep_range(10, 20);
  973. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  974. value &= ~ALL_WAKE_EVENTS;
  975. value |= USB2_PORT_WAKEUP_EVENT(index);
  976. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  977. mutex_unlock(&padctl->lock);
  978. return 0;
  979. }
  980. static bool tegra210_utmi_phy_remote_wake_detected(struct tegra_xusb_lane *lane)
  981. {
  982. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  983. unsigned int index = lane->index;
  984. u32 value;
  985. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  986. if ((value & USB2_PORT_WAKE_INTERRUPT_ENABLE(index)) &&
  987. (value & USB2_PORT_WAKEUP_EVENT(index)))
  988. return true;
  989. return false;
  990. }
  991. static int tegra210_hsic_enable_phy_wake(struct tegra_xusb_lane *lane)
  992. {
  993. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  994. unsigned int index = lane->index;
  995. u32 value;
  996. mutex_lock(&padctl->lock);
  997. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  998. value &= ~ALL_WAKE_EVENTS;
  999. value |= USB2_HSIC_PORT_WAKEUP_EVENT(index);
  1000. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  1001. usleep_range(10, 20);
  1002. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  1003. value &= ~ALL_WAKE_EVENTS;
  1004. value |= USB2_HSIC_PORT_WAKE_INTERRUPT_ENABLE(index);
  1005. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  1006. mutex_unlock(&padctl->lock);
  1007. return 0;
  1008. }
  1009. static int tegra210_hsic_disable_phy_wake(struct tegra_xusb_lane *lane)
  1010. {
  1011. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1012. unsigned int index = lane->index;
  1013. u32 value;
  1014. mutex_lock(&padctl->lock);
  1015. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  1016. value &= ~ALL_WAKE_EVENTS;
  1017. value &= ~USB2_HSIC_PORT_WAKE_INTERRUPT_ENABLE(index);
  1018. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  1019. usleep_range(10, 20);
  1020. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  1021. value &= ~ALL_WAKE_EVENTS;
  1022. value |= USB2_HSIC_PORT_WAKEUP_EVENT(index);
  1023. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM_0);
  1024. mutex_unlock(&padctl->lock);
  1025. return 0;
  1026. }
  1027. static bool tegra210_hsic_phy_remote_wake_detected(struct tegra_xusb_lane *lane)
  1028. {
  1029. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1030. unsigned int index = lane->index;
  1031. u32 value;
  1032. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM_0);
  1033. if ((value & USB2_HSIC_PORT_WAKE_INTERRUPT_ENABLE(index)) &&
  1034. (value & USB2_HSIC_PORT_WAKEUP_EVENT(index)))
  1035. return true;
  1036. return false;
  1037. }
  1038. #define padctl_pmc_readl(_priv, _offset) \
  1039. ({ \
  1040. u32 value; \
  1041. WARN(regmap_read(_priv->regmap, _offset, &value), "read %s failed\n", #_offset);\
  1042. value; \
  1043. })
  1044. #define padctl_pmc_writel(_priv, _value, _offset) \
  1045. WARN(regmap_write(_priv->regmap, _offset, _value), "write %s failed\n", #_offset)
  1046. static int tegra210_pmc_utmi_enable_phy_sleepwalk(struct tegra_xusb_lane *lane,
  1047. enum usb_device_speed speed)
  1048. {
  1049. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1050. struct tegra210_xusb_padctl *priv = to_tegra210_xusb_padctl(padctl);
  1051. unsigned int port = lane->index;
  1052. u32 value, tctrl, pctrl, rpd_ctrl;
  1053. if (!priv->regmap)
  1054. return -EOPNOTSUPP;
  1055. if (speed > USB_SPEED_HIGH)
  1056. return -EINVAL;
  1057. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
  1058. tctrl = TCTRL_VALUE(value);
  1059. pctrl = PCTRL_VALUE(value);
  1060. value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL1(port));
  1061. rpd_ctrl = RPD_CTRL_VALUE(value);
  1062. /* ensure sleepwalk logic is disabled */
  1063. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1064. value &= ~UTMIP_MASTER_ENABLE(port);
  1065. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1066. /* ensure sleepwalk logics are in low power mode */
  1067. value = padctl_pmc_readl(priv, PMC_UTMIP_MASTER_CONFIG);
  1068. value |= UTMIP_PWR(port);
  1069. padctl_pmc_writel(priv, value, PMC_UTMIP_MASTER_CONFIG);
  1070. /* set debounce time */
  1071. value = padctl_pmc_readl(priv, PMC_USB_DEBOUNCE_DEL);
  1072. value &= ~UTMIP_LINE_DEB_CNT(~0);
  1073. value |= UTMIP_LINE_DEB_CNT(0x1);
  1074. padctl_pmc_writel(priv, value, PMC_USB_DEBOUNCE_DEL);
  1075. /* ensure fake events of sleepwalk logic are desiabled */
  1076. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_FAKE(port));
  1077. value &= ~(UTMIP_FAKE_USBOP_VAL(port) | UTMIP_FAKE_USBON_VAL(port) |
  1078. UTMIP_FAKE_USBOP_EN(port) | UTMIP_FAKE_USBON_EN(port));
  1079. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_FAKE(port));
  1080. /* ensure wake events of sleepwalk logic are not latched */
  1081. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1082. value &= ~UTMIP_LINE_WAKEUP_EN(port);
  1083. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1084. /* disable wake event triggers of sleepwalk logic */
  1085. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1086. value &= ~UTMIP_WAKE_VAL(port, ~0);
  1087. value |= UTMIP_WAKE_VAL_NONE(port);
  1088. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1089. /* power down the line state detectors of the pad */
  1090. value = padctl_pmc_readl(priv, PMC_USB_AO);
  1091. value |= (USBOP_VAL_PD(port) | USBON_VAL_PD(port));
  1092. padctl_pmc_writel(priv, value, PMC_USB_AO);
  1093. /* save state per speed */
  1094. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SAVED_STATE(port));
  1095. value &= ~SPEED(port, ~0);
  1096. switch (speed) {
  1097. case USB_SPEED_HIGH:
  1098. value |= UTMI_HS(port);
  1099. break;
  1100. case USB_SPEED_FULL:
  1101. value |= UTMI_FS(port);
  1102. break;
  1103. case USB_SPEED_LOW:
  1104. value |= UTMI_LS(port);
  1105. break;
  1106. default:
  1107. value |= UTMI_RST(port);
  1108. break;
  1109. }
  1110. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SAVED_STATE(port));
  1111. /* enable the trigger of the sleepwalk logic */
  1112. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEPWALK_CFG(port));
  1113. value |= UTMIP_LINEVAL_WALK_EN(port);
  1114. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEPWALK_CFG(port));
  1115. /*
  1116. * Reset the walk pointer and clear the alarm of the sleepwalk logic,
  1117. * as well as capture the configuration of the USB2.0 pad.
  1118. */
  1119. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_TRIGGERS);
  1120. value |= UTMIP_CLR_WALK_PTR(port) | UTMIP_CLR_WAKE_ALARM(port) | UTMIP_CAP_CFG(port);
  1121. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_TRIGGERS);
  1122. /* program electrical parameters read from XUSB PADCTL */
  1123. value = padctl_pmc_readl(priv, PMC_UTMIP_TERM_PAD_CFG);
  1124. value &= ~(TCTRL_VAL(~0) | PCTRL_VAL(~0));
  1125. value |= (TCTRL_VAL(tctrl) | PCTRL_VAL(pctrl));
  1126. padctl_pmc_writel(priv, value, PMC_UTMIP_TERM_PAD_CFG);
  1127. value = padctl_pmc_readl(priv, PMC_UTMIP_PAD_CFGX(port));
  1128. value &= ~RPD_CTRL_PX(~0);
  1129. value |= RPD_CTRL_PX(rpd_ctrl);
  1130. padctl_pmc_writel(priv, value, PMC_UTMIP_PAD_CFGX(port));
  1131. /*
  1132. * Set up the pull-ups and pull-downs of the signals during the four
  1133. * stages of sleepwalk. If a device is connected, program sleepwalk
  1134. * logic to maintain a J and keep driving K upon seeing remote wake.
  1135. */
  1136. value = padctl_pmc_readl(priv, PMC_UTMIP_SLEEPWALK_PX(port));
  1137. value = UTMIP_USBOP_RPD_A | UTMIP_USBOP_RPD_B | UTMIP_USBOP_RPD_C | UTMIP_USBOP_RPD_D;
  1138. value |= UTMIP_USBON_RPD_A | UTMIP_USBON_RPD_B | UTMIP_USBON_RPD_C | UTMIP_USBON_RPD_D;
  1139. switch (speed) {
  1140. case USB_SPEED_HIGH:
  1141. case USB_SPEED_FULL:
  1142. /* J state: D+/D- = high/low, K state: D+/D- = low/high */
  1143. value |= UTMIP_HIGHZ_A;
  1144. value |= UTMIP_AP_A;
  1145. value |= UTMIP_AN_B | UTMIP_AN_C | UTMIP_AN_D;
  1146. break;
  1147. case USB_SPEED_LOW:
  1148. /* J state: D+/D- = low/high, K state: D+/D- = high/low */
  1149. value |= UTMIP_HIGHZ_A;
  1150. value |= UTMIP_AN_A;
  1151. value |= UTMIP_AP_B | UTMIP_AP_C | UTMIP_AP_D;
  1152. break;
  1153. default:
  1154. value |= UTMIP_HIGHZ_A | UTMIP_HIGHZ_B | UTMIP_HIGHZ_C | UTMIP_HIGHZ_D;
  1155. break;
  1156. }
  1157. padctl_pmc_writel(priv, value, PMC_UTMIP_SLEEPWALK_PX(port));
  1158. /* power up the line state detectors of the pad */
  1159. value = padctl_pmc_readl(priv, PMC_USB_AO);
  1160. value &= ~(USBOP_VAL_PD(port) | USBON_VAL_PD(port));
  1161. padctl_pmc_writel(priv, value, PMC_USB_AO);
  1162. usleep_range(50, 100);
  1163. /* switch the electric control of the USB2.0 pad to PMC */
  1164. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1165. value |= UTMIP_FSLS_USE_PMC(port) | UTMIP_PCTRL_USE_PMC(port) | UTMIP_TCTRL_USE_PMC(port);
  1166. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1167. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG1);
  1168. value |= UTMIP_RPD_CTRL_USE_PMC_PX(port) | UTMIP_RPU_SWITC_LOW_USE_PMC_PX(port);
  1169. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG1);
  1170. /* set the wake signaling trigger events */
  1171. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1172. value &= ~UTMIP_WAKE_VAL(port, ~0);
  1173. value |= UTMIP_WAKE_VAL_ANY(port);
  1174. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1175. /* enable the wake detection */
  1176. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1177. value |= UTMIP_MASTER_ENABLE(port);
  1178. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1179. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1180. value |= UTMIP_LINE_WAKEUP_EN(port);
  1181. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1182. return 0;
  1183. }
  1184. static int tegra210_pmc_utmi_disable_phy_sleepwalk(struct tegra_xusb_lane *lane)
  1185. {
  1186. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1187. struct tegra210_xusb_padctl *priv = to_tegra210_xusb_padctl(padctl);
  1188. unsigned int port = lane->index;
  1189. u32 value;
  1190. if (!priv->regmap)
  1191. return -EOPNOTSUPP;
  1192. /* disable the wake detection */
  1193. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1194. value &= ~UTMIP_MASTER_ENABLE(port);
  1195. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1196. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1197. value &= ~UTMIP_LINE_WAKEUP_EN(port);
  1198. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1199. /* switch the electric control of the USB2.0 pad to XUSB or USB2 */
  1200. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1201. value &= ~(UTMIP_FSLS_USE_PMC(port) | UTMIP_PCTRL_USE_PMC(port) |
  1202. UTMIP_TCTRL_USE_PMC(port));
  1203. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1204. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG1);
  1205. value &= ~(UTMIP_RPD_CTRL_USE_PMC_PX(port) | UTMIP_RPU_SWITC_LOW_USE_PMC_PX(port));
  1206. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG1);
  1207. /* disable wake event triggers of sleepwalk logic */
  1208. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1209. value &= ~UTMIP_WAKE_VAL(port, ~0);
  1210. value |= UTMIP_WAKE_VAL_NONE(port);
  1211. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_SLEEP_CFG(port));
  1212. /* power down the line state detectors of the port */
  1213. value = padctl_pmc_readl(priv, PMC_USB_AO);
  1214. value |= (USBOP_VAL_PD(port) | USBON_VAL_PD(port));
  1215. padctl_pmc_writel(priv, value, PMC_USB_AO);
  1216. /* clear alarm of the sleepwalk logic */
  1217. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_TRIGGERS);
  1218. value |= UTMIP_CLR_WAKE_ALARM(port);
  1219. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_TRIGGERS);
  1220. return 0;
  1221. }
  1222. static int tegra210_pmc_hsic_enable_phy_sleepwalk(struct tegra_xusb_lane *lane,
  1223. enum usb_device_speed speed)
  1224. {
  1225. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1226. struct tegra210_xusb_padctl *priv = to_tegra210_xusb_padctl(padctl);
  1227. u32 value;
  1228. if (!priv->regmap)
  1229. return -EOPNOTSUPP;
  1230. /* ensure sleepwalk logic is disabled */
  1231. value = padctl_pmc_readl(priv, PMC_UHSIC_SLEEP_CFG);
  1232. value &= ~UHSIC_MASTER_ENABLE;
  1233. padctl_pmc_writel(priv, value, PMC_UHSIC_SLEEP_CFG);
  1234. /* ensure sleepwalk logics are in low power mode */
  1235. value = padctl_pmc_readl(priv, PMC_UTMIP_MASTER_CONFIG);
  1236. value |= UHSIC_PWR;
  1237. padctl_pmc_writel(priv, value, PMC_UTMIP_MASTER_CONFIG);
  1238. /* set debounce time */
  1239. value = padctl_pmc_readl(priv, PMC_USB_DEBOUNCE_DEL);
  1240. value &= ~UHSIC_LINE_DEB_CNT(~0);
  1241. value |= UHSIC_LINE_DEB_CNT(0x1);
  1242. padctl_pmc_writel(priv, value, PMC_USB_DEBOUNCE_DEL);
  1243. /* ensure fake events of sleepwalk logic are desiabled */
  1244. value = padctl_pmc_readl(priv, PMC_UHSIC_FAKE);
  1245. value &= ~(UHSIC_FAKE_STROBE_VAL | UHSIC_FAKE_DATA_VAL |
  1246. UHSIC_FAKE_STROBE_EN | UHSIC_FAKE_DATA_EN);
  1247. padctl_pmc_writel(priv, value, PMC_UHSIC_FAKE);
  1248. /* ensure wake events of sleepwalk logic are not latched */
  1249. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1250. value &= ~UHSIC_LINE_WAKEUP_EN;
  1251. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1252. /* disable wake event triggers of sleepwalk logic */
  1253. value = padctl_pmc_readl(priv, PMC_UHSIC_SLEEP_CFG);
  1254. value &= ~UHSIC_WAKE_VAL(~0);
  1255. value |= UHSIC_WAKE_VAL_NONE;
  1256. padctl_pmc_writel(priv, value, PMC_UHSIC_SLEEP_CFG);
  1257. /* power down the line state detectors of the port */
  1258. value = padctl_pmc_readl(priv, PMC_USB_AO);
  1259. value |= STROBE_VAL_PD | DATA0_VAL_PD | DATA1_VAL_PD;
  1260. padctl_pmc_writel(priv, value, PMC_USB_AO);
  1261. /* save state, HSIC always comes up as HS */
  1262. value = padctl_pmc_readl(priv, PMC_UHSIC_SAVED_STATE);
  1263. value &= ~UHSIC_MODE(~0);
  1264. value |= UHSIC_HS;
  1265. padctl_pmc_writel(priv, value, PMC_UHSIC_SAVED_STATE);
  1266. /* enable the trigger of the sleepwalk logic */
  1267. value = padctl_pmc_readl(priv, PMC_UHSIC_SLEEPWALK_CFG);
  1268. value |= UHSIC_WAKE_WALK_EN | UHSIC_LINEVAL_WALK_EN;
  1269. padctl_pmc_writel(priv, value, PMC_UHSIC_SLEEPWALK_CFG);
  1270. /*
  1271. * Reset the walk pointer and clear the alarm of the sleepwalk logic,
  1272. * as well as capture the configuration of the USB2.0 port.
  1273. */
  1274. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_TRIGGERS);
  1275. value |= UHSIC_CLR_WALK_PTR | UHSIC_CLR_WAKE_ALARM;
  1276. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_TRIGGERS);
  1277. /*
  1278. * Set up the pull-ups and pull-downs of the signals during the four
  1279. * stages of sleepwalk. Maintain a HSIC IDLE and keep driving HSIC
  1280. * RESUME upon remote wake.
  1281. */
  1282. value = padctl_pmc_readl(priv, PMC_UHSIC_SLEEPWALK_P0);
  1283. value = UHSIC_DATA0_RPD_A | UHSIC_DATA0_RPU_B | UHSIC_DATA0_RPU_C | UHSIC_DATA0_RPU_D |
  1284. UHSIC_STROBE_RPU_A | UHSIC_STROBE_RPD_B | UHSIC_STROBE_RPD_C | UHSIC_STROBE_RPD_D;
  1285. padctl_pmc_writel(priv, value, PMC_UHSIC_SLEEPWALK_P0);
  1286. /* power up the line state detectors of the port */
  1287. value = padctl_pmc_readl(priv, PMC_USB_AO);
  1288. value &= ~(STROBE_VAL_PD | DATA0_VAL_PD | DATA1_VAL_PD);
  1289. padctl_pmc_writel(priv, value, PMC_USB_AO);
  1290. usleep_range(50, 100);
  1291. /* set the wake signaling trigger events */
  1292. value = padctl_pmc_readl(priv, PMC_UHSIC_SLEEP_CFG);
  1293. value &= ~UHSIC_WAKE_VAL(~0);
  1294. value |= UHSIC_WAKE_VAL_SD10;
  1295. padctl_pmc_writel(priv, value, PMC_UHSIC_SLEEP_CFG);
  1296. /* enable the wake detection */
  1297. value = padctl_pmc_readl(priv, PMC_UHSIC_SLEEP_CFG);
  1298. value |= UHSIC_MASTER_ENABLE;
  1299. padctl_pmc_writel(priv, value, PMC_UHSIC_SLEEP_CFG);
  1300. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1301. value |= UHSIC_LINE_WAKEUP_EN;
  1302. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1303. return 0;
  1304. }
  1305. static int tegra210_pmc_hsic_disable_phy_sleepwalk(struct tegra_xusb_lane *lane)
  1306. {
  1307. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1308. struct tegra210_xusb_padctl *priv = to_tegra210_xusb_padctl(padctl);
  1309. u32 value;
  1310. if (!priv->regmap)
  1311. return -EOPNOTSUPP;
  1312. /* disable the wake detection */
  1313. value = padctl_pmc_readl(priv, PMC_UHSIC_SLEEP_CFG);
  1314. value &= ~UHSIC_MASTER_ENABLE;
  1315. padctl_pmc_writel(priv, value, PMC_UHSIC_SLEEP_CFG);
  1316. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1317. value &= ~UHSIC_LINE_WAKEUP_EN;
  1318. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_LINE_WAKEUP);
  1319. /* disable wake event triggers of sleepwalk logic */
  1320. value = padctl_pmc_readl(priv, PMC_UHSIC_SLEEP_CFG);
  1321. value &= ~UHSIC_WAKE_VAL(~0);
  1322. value |= UHSIC_WAKE_VAL_NONE;
  1323. padctl_pmc_writel(priv, value, PMC_UHSIC_SLEEP_CFG);
  1324. /* power down the line state detectors of the port */
  1325. value = padctl_pmc_readl(priv, PMC_USB_AO);
  1326. value |= STROBE_VAL_PD | DATA0_VAL_PD | DATA1_VAL_PD;
  1327. padctl_pmc_writel(priv, value, PMC_USB_AO);
  1328. /* clear alarm of the sleepwalk logic */
  1329. value = padctl_pmc_readl(priv, PMC_UTMIP_UHSIC_TRIGGERS);
  1330. value |= UHSIC_CLR_WAKE_ALARM;
  1331. padctl_pmc_writel(priv, value, PMC_UTMIP_UHSIC_TRIGGERS);
  1332. return 0;
  1333. }
  1334. static int tegra210_usb3_set_lfps_detect(struct tegra_xusb_padctl *padctl,
  1335. unsigned int index, bool enable)
  1336. {
  1337. struct tegra_xusb_port *port;
  1338. struct tegra_xusb_lane *lane;
  1339. u32 value, offset;
  1340. port = tegra_xusb_find_port(padctl, "usb3", index);
  1341. if (!port)
  1342. return -ENODEV;
  1343. lane = port->lane;
  1344. if (lane->pad == padctl->pcie)
  1345. offset = XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL1(lane->index);
  1346. else
  1347. offset = XUSB_PADCTL_UPHY_MISC_PAD_S0_CTL1;
  1348. value = padctl_readl(padctl, offset);
  1349. value &= ~((XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_MASK <<
  1350. XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_SHIFT) |
  1351. XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_TERM_EN |
  1352. XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_MODE_OVRD);
  1353. if (!enable) {
  1354. value |= (XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_VAL <<
  1355. XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_IDLE_MODE_SHIFT) |
  1356. XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_TERM_EN |
  1357. XUSB_PADCTL_UPHY_MISC_PAD_CTL1_AUX_RX_MODE_OVRD;
  1358. }
  1359. padctl_writel(padctl, value, offset);
  1360. return 0;
  1361. }
  1362. #define TEGRA210_LANE(_name, _offset, _shift, _mask, _type) \
  1363. { \
  1364. .name = _name, \
  1365. .offset = _offset, \
  1366. .shift = _shift, \
  1367. .mask = _mask, \
  1368. .num_funcs = ARRAY_SIZE(tegra210_##_type##_functions), \
  1369. .funcs = tegra210_##_type##_functions, \
  1370. }
  1371. static const char *tegra210_usb2_functions[] = {
  1372. "snps",
  1373. "xusb",
  1374. "uart"
  1375. };
  1376. static const struct tegra_xusb_lane_soc tegra210_usb2_lanes[] = {
  1377. TEGRA210_LANE("usb2-0", 0x004, 0, 0x3, usb2),
  1378. TEGRA210_LANE("usb2-1", 0x004, 2, 0x3, usb2),
  1379. TEGRA210_LANE("usb2-2", 0x004, 4, 0x3, usb2),
  1380. TEGRA210_LANE("usb2-3", 0x004, 6, 0x3, usb2),
  1381. };
  1382. static struct tegra_xusb_lane *
  1383. tegra210_usb2_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  1384. unsigned int index)
  1385. {
  1386. struct tegra_xusb_usb2_lane *usb2;
  1387. int err;
  1388. usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
  1389. if (!usb2)
  1390. return ERR_PTR(-ENOMEM);
  1391. INIT_LIST_HEAD(&usb2->base.list);
  1392. usb2->base.soc = &pad->soc->lanes[index];
  1393. usb2->base.index = index;
  1394. usb2->base.pad = pad;
  1395. usb2->base.np = np;
  1396. err = tegra_xusb_lane_parse_dt(&usb2->base, np);
  1397. if (err < 0) {
  1398. kfree(usb2);
  1399. return ERR_PTR(err);
  1400. }
  1401. return &usb2->base;
  1402. }
  1403. static void tegra210_usb2_lane_remove(struct tegra_xusb_lane *lane)
  1404. {
  1405. struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
  1406. kfree(usb2);
  1407. }
  1408. static const struct tegra_xusb_lane_ops tegra210_usb2_lane_ops = {
  1409. .probe = tegra210_usb2_lane_probe,
  1410. .remove = tegra210_usb2_lane_remove,
  1411. .enable_phy_sleepwalk = tegra210_pmc_utmi_enable_phy_sleepwalk,
  1412. .disable_phy_sleepwalk = tegra210_pmc_utmi_disable_phy_sleepwalk,
  1413. .enable_phy_wake = tegra210_utmi_enable_phy_wake,
  1414. .disable_phy_wake = tegra210_utmi_disable_phy_wake,
  1415. .remote_wake_detected = tegra210_utmi_phy_remote_wake_detected,
  1416. };
  1417. static int tegra210_usb2_phy_init(struct phy *phy)
  1418. {
  1419. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1420. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1421. unsigned int index = lane->index;
  1422. struct tegra_xusb_usb2_port *port;
  1423. int err;
  1424. u32 value;
  1425. port = tegra_xusb_find_usb2_port(padctl, index);
  1426. if (!port) {
  1427. dev_err(&phy->dev, "no port found for USB2 lane %u\n", index);
  1428. return -ENODEV;
  1429. }
  1430. if (port->supply && port->mode == USB_DR_MODE_HOST) {
  1431. err = regulator_enable(port->supply);
  1432. if (err)
  1433. return err;
  1434. }
  1435. mutex_lock(&padctl->lock);
  1436. value = padctl_readl(padctl, XUSB_PADCTL_USB2_PAD_MUX);
  1437. value &= ~(XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_MASK <<
  1438. XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_SHIFT);
  1439. value |= XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB <<
  1440. XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_SHIFT;
  1441. padctl_writel(padctl, value, XUSB_PADCTL_USB2_PAD_MUX);
  1442. mutex_unlock(&padctl->lock);
  1443. return 0;
  1444. }
  1445. static int tegra210_usb2_phy_exit(struct phy *phy)
  1446. {
  1447. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1448. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1449. struct tegra_xusb_usb2_port *port;
  1450. int err;
  1451. port = tegra_xusb_find_usb2_port(padctl, lane->index);
  1452. if (!port) {
  1453. dev_err(&phy->dev, "no port found for USB2 lane %u\n", lane->index);
  1454. return -ENODEV;
  1455. }
  1456. if (port->supply && port->mode == USB_DR_MODE_HOST) {
  1457. err = regulator_disable(port->supply);
  1458. if (err)
  1459. return err;
  1460. }
  1461. return 0;
  1462. }
  1463. static int tegra210_xusb_padctl_vbus_override(struct tegra_xusb_padctl *padctl,
  1464. bool status)
  1465. {
  1466. u32 value;
  1467. dev_dbg(padctl->dev, "%s vbus override\n", status ? "set" : "clear");
  1468. value = padctl_readl(padctl, XUSB_PADCTL_USB2_VBUS_ID);
  1469. if (status) {
  1470. value |= XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON;
  1471. value &= ~(XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_MASK <<
  1472. XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT);
  1473. value |= XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_FLOATING <<
  1474. XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT;
  1475. } else {
  1476. value &= ~XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON;
  1477. }
  1478. padctl_writel(padctl, value, XUSB_PADCTL_USB2_VBUS_ID);
  1479. return 0;
  1480. }
  1481. static int tegra210_xusb_padctl_id_override(struct tegra_xusb_padctl *padctl,
  1482. bool status)
  1483. {
  1484. u32 value;
  1485. dev_dbg(padctl->dev, "%s id override\n", status ? "set" : "clear");
  1486. value = padctl_readl(padctl, XUSB_PADCTL_USB2_VBUS_ID);
  1487. if (status) {
  1488. if (value & XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON) {
  1489. value &= ~XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_VBUS_ON;
  1490. padctl_writel(padctl, value, XUSB_PADCTL_USB2_VBUS_ID);
  1491. usleep_range(1000, 2000);
  1492. value = padctl_readl(padctl, XUSB_PADCTL_USB2_VBUS_ID);
  1493. }
  1494. value &= ~(XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_MASK <<
  1495. XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT);
  1496. value |= XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_GROUNDED <<
  1497. XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT;
  1498. } else {
  1499. value &= ~(XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_MASK <<
  1500. XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT);
  1501. value |= XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_FLOATING <<
  1502. XUSB_PADCTL_USB2_VBUS_ID_OVERRIDE_SHIFT;
  1503. }
  1504. padctl_writel(padctl, value, XUSB_PADCTL_USB2_VBUS_ID);
  1505. return 0;
  1506. }
  1507. static int tegra210_usb2_phy_set_mode(struct phy *phy, enum phy_mode mode,
  1508. int submode)
  1509. {
  1510. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1511. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1512. struct tegra_xusb_usb2_port *port = tegra_xusb_find_usb2_port(padctl,
  1513. lane->index);
  1514. int err = 0;
  1515. mutex_lock(&padctl->lock);
  1516. dev_dbg(&port->base.dev, "%s: mode %d", __func__, mode);
  1517. if (mode == PHY_MODE_USB_OTG) {
  1518. if (submode == USB_ROLE_HOST) {
  1519. tegra210_xusb_padctl_id_override(padctl, true);
  1520. err = regulator_enable(port->supply);
  1521. } else if (submode == USB_ROLE_DEVICE) {
  1522. tegra210_xusb_padctl_vbus_override(padctl, true);
  1523. } else if (submode == USB_ROLE_NONE) {
  1524. /*
  1525. * When port is peripheral only or role transitions to
  1526. * USB_ROLE_NONE from USB_ROLE_DEVICE, regulator is not
  1527. * be enabled.
  1528. */
  1529. if (regulator_is_enabled(port->supply))
  1530. regulator_disable(port->supply);
  1531. tegra210_xusb_padctl_id_override(padctl, false);
  1532. tegra210_xusb_padctl_vbus_override(padctl, false);
  1533. }
  1534. }
  1535. mutex_unlock(&padctl->lock);
  1536. return err;
  1537. }
  1538. static int tegra210_usb2_phy_power_on(struct phy *phy)
  1539. {
  1540. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1541. struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
  1542. struct tegra_xusb_usb2_pad *pad = to_usb2_pad(lane->pad);
  1543. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1544. struct tegra210_xusb_padctl *priv;
  1545. struct tegra_xusb_usb2_port *port;
  1546. unsigned int index = lane->index;
  1547. u32 value;
  1548. int err;
  1549. port = tegra_xusb_find_usb2_port(padctl, index);
  1550. if (!port) {
  1551. dev_err(&phy->dev, "no port found for USB2 lane %u\n", index);
  1552. return -ENODEV;
  1553. }
  1554. priv = to_tegra210_xusb_padctl(padctl);
  1555. mutex_lock(&padctl->lock);
  1556. if (port->usb3_port_fake != -1) {
  1557. value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
  1558. value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(
  1559. port->usb3_port_fake);
  1560. value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(
  1561. port->usb3_port_fake, index);
  1562. padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
  1563. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  1564. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(
  1565. port->usb3_port_fake);
  1566. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  1567. usleep_range(100, 200);
  1568. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  1569. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(
  1570. port->usb3_port_fake);
  1571. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  1572. usleep_range(100, 200);
  1573. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  1574. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(
  1575. port->usb3_port_fake);
  1576. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  1577. }
  1578. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  1579. value &= ~((XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK <<
  1580. XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT) |
  1581. (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK <<
  1582. XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT));
  1583. value |= (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL <<
  1584. XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT);
  1585. if (tegra_sku_info.revision < TEGRA_REVISION_A02)
  1586. value |=
  1587. (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_VAL <<
  1588. XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT);
  1589. padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  1590. value = padctl_readl(padctl, XUSB_PADCTL_USB2_PORT_CAP);
  1591. value &= ~XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_MASK(index);
  1592. if (port->mode == USB_DR_MODE_UNKNOWN)
  1593. value |= XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_DISABLED(index);
  1594. else if (port->mode == USB_DR_MODE_PERIPHERAL)
  1595. value |= XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_DEVICE(index);
  1596. else if (port->mode == USB_DR_MODE_HOST)
  1597. value |= XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_HOST(index);
  1598. else if (port->mode == USB_DR_MODE_OTG)
  1599. value |= XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_OTG(index);
  1600. padctl_writel(padctl, value, XUSB_PADCTL_USB2_PORT_CAP);
  1601. value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
  1602. value &= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK <<
  1603. XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT) |
  1604. XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD |
  1605. XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 |
  1606. XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
  1607. value |= (priv->fuse.hs_curr_level[index] +
  1608. usb2->hs_curr_level_offset) <<
  1609. XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT;
  1610. padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
  1611. value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
  1612. value &= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK <<
  1613. XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT) |
  1614. (XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_MASK <<
  1615. XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_SHIFT) |
  1616. XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR |
  1617. XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_OVRD |
  1618. XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_OVRD);
  1619. value |= (priv->fuse.hs_term_range_adj <<
  1620. XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT) |
  1621. (priv->fuse.rpd_ctrl <<
  1622. XUSB_PADCTL_USB2_OTG_PAD_CTL1_RPD_CTRL_SHIFT);
  1623. padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
  1624. value = padctl_readl(padctl,
  1625. XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL1(index));
  1626. value &= ~(XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_MASK <<
  1627. XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_SHIFT);
  1628. if (port->mode == USB_DR_MODE_HOST)
  1629. value |= XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_FIX18;
  1630. else
  1631. value |=
  1632. XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_VAL <<
  1633. XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL1_VREG_LEV_SHIFT;
  1634. padctl_writel(padctl, value,
  1635. XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL1(index));
  1636. if (pad->enable > 0) {
  1637. pad->enable++;
  1638. mutex_unlock(&padctl->lock);
  1639. return 0;
  1640. }
  1641. err = clk_prepare_enable(pad->clk);
  1642. if (err)
  1643. goto out;
  1644. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
  1645. value &= ~((XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_MASK <<
  1646. XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_SHIFT) |
  1647. (XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_MASK <<
  1648. XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_SHIFT));
  1649. value |= (XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_VAL <<
  1650. XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_START_TIMER_SHIFT) |
  1651. (XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_VAL <<
  1652. XUSB_PADCTL_USB2_BIAS_PAD_CTL1_TRK_DONE_RESET_TIMER_SHIFT);
  1653. padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
  1654. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  1655. value &= ~XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD;
  1656. padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  1657. udelay(1);
  1658. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
  1659. value &= ~XUSB_PADCTL_USB2_BIAS_PAD_CTL1_PD_TRK;
  1660. padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL1);
  1661. udelay(50);
  1662. clk_disable_unprepare(pad->clk);
  1663. pad->enable++;
  1664. mutex_unlock(&padctl->lock);
  1665. return 0;
  1666. out:
  1667. mutex_unlock(&padctl->lock);
  1668. return err;
  1669. }
  1670. static int tegra210_usb2_phy_power_off(struct phy *phy)
  1671. {
  1672. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1673. struct tegra_xusb_usb2_pad *pad = to_usb2_pad(lane->pad);
  1674. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1675. struct tegra_xusb_usb2_port *port;
  1676. u32 value;
  1677. port = tegra_xusb_find_usb2_port(padctl, lane->index);
  1678. if (!port) {
  1679. dev_err(&phy->dev, "no port found for USB2 lane %u\n",
  1680. lane->index);
  1681. return -ENODEV;
  1682. }
  1683. mutex_lock(&padctl->lock);
  1684. if (port->usb3_port_fake != -1) {
  1685. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  1686. value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(
  1687. port->usb3_port_fake);
  1688. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  1689. usleep_range(100, 200);
  1690. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  1691. value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(
  1692. port->usb3_port_fake);
  1693. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  1694. usleep_range(250, 350);
  1695. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  1696. value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(
  1697. port->usb3_port_fake);
  1698. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  1699. value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
  1700. value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(port->usb3_port_fake,
  1701. XUSB_PADCTL_SS_PORT_MAP_PORT_DISABLED);
  1702. padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
  1703. }
  1704. if (WARN_ON(pad->enable == 0))
  1705. goto out;
  1706. if (--pad->enable > 0)
  1707. goto out;
  1708. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  1709. value |= XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD;
  1710. padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  1711. out:
  1712. mutex_unlock(&padctl->lock);
  1713. return 0;
  1714. }
  1715. static const struct phy_ops tegra210_usb2_phy_ops = {
  1716. .init = tegra210_usb2_phy_init,
  1717. .exit = tegra210_usb2_phy_exit,
  1718. .power_on = tegra210_usb2_phy_power_on,
  1719. .power_off = tegra210_usb2_phy_power_off,
  1720. .set_mode = tegra210_usb2_phy_set_mode,
  1721. .owner = THIS_MODULE,
  1722. };
  1723. static struct tegra_xusb_pad *
  1724. tegra210_usb2_pad_probe(struct tegra_xusb_padctl *padctl,
  1725. const struct tegra_xusb_pad_soc *soc,
  1726. struct device_node *np)
  1727. {
  1728. struct tegra_xusb_usb2_pad *usb2;
  1729. struct tegra_xusb_pad *pad;
  1730. int err;
  1731. usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
  1732. if (!usb2)
  1733. return ERR_PTR(-ENOMEM);
  1734. pad = &usb2->base;
  1735. pad->ops = &tegra210_usb2_lane_ops;
  1736. pad->soc = soc;
  1737. err = tegra_xusb_pad_init(pad, padctl, np);
  1738. if (err < 0) {
  1739. kfree(usb2);
  1740. goto out;
  1741. }
  1742. usb2->clk = devm_clk_get(&pad->dev, "trk");
  1743. if (IS_ERR(usb2->clk)) {
  1744. err = PTR_ERR(usb2->clk);
  1745. dev_err(&pad->dev, "failed to get trk clock: %d\n", err);
  1746. goto unregister;
  1747. }
  1748. err = tegra_xusb_pad_register(pad, &tegra210_usb2_phy_ops);
  1749. if (err < 0)
  1750. goto unregister;
  1751. dev_set_drvdata(&pad->dev, pad);
  1752. return pad;
  1753. unregister:
  1754. device_unregister(&pad->dev);
  1755. out:
  1756. return ERR_PTR(err);
  1757. }
  1758. static void tegra210_usb2_pad_remove(struct tegra_xusb_pad *pad)
  1759. {
  1760. struct tegra_xusb_usb2_pad *usb2 = to_usb2_pad(pad);
  1761. kfree(usb2);
  1762. }
  1763. static const struct tegra_xusb_pad_ops tegra210_usb2_ops = {
  1764. .probe = tegra210_usb2_pad_probe,
  1765. .remove = tegra210_usb2_pad_remove,
  1766. };
  1767. static const struct tegra_xusb_pad_soc tegra210_usb2_pad = {
  1768. .name = "usb2",
  1769. .num_lanes = ARRAY_SIZE(tegra210_usb2_lanes),
  1770. .lanes = tegra210_usb2_lanes,
  1771. .ops = &tegra210_usb2_ops,
  1772. };
  1773. static const char *tegra210_hsic_functions[] = {
  1774. "snps",
  1775. "xusb",
  1776. };
  1777. static const struct tegra_xusb_lane_soc tegra210_hsic_lanes[] = {
  1778. TEGRA210_LANE("hsic-0", 0x004, 14, 0x1, hsic),
  1779. };
  1780. static struct tegra_xusb_lane *
  1781. tegra210_hsic_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  1782. unsigned int index)
  1783. {
  1784. struct tegra_xusb_hsic_lane *hsic;
  1785. int err;
  1786. hsic = kzalloc(sizeof(*hsic), GFP_KERNEL);
  1787. if (!hsic)
  1788. return ERR_PTR(-ENOMEM);
  1789. INIT_LIST_HEAD(&hsic->base.list);
  1790. hsic->base.soc = &pad->soc->lanes[index];
  1791. hsic->base.index = index;
  1792. hsic->base.pad = pad;
  1793. hsic->base.np = np;
  1794. err = tegra_xusb_lane_parse_dt(&hsic->base, np);
  1795. if (err < 0) {
  1796. kfree(hsic);
  1797. return ERR_PTR(err);
  1798. }
  1799. return &hsic->base;
  1800. }
  1801. static void tegra210_hsic_lane_remove(struct tegra_xusb_lane *lane)
  1802. {
  1803. struct tegra_xusb_hsic_lane *hsic = to_hsic_lane(lane);
  1804. kfree(hsic);
  1805. }
  1806. static const struct tegra_xusb_lane_ops tegra210_hsic_lane_ops = {
  1807. .probe = tegra210_hsic_lane_probe,
  1808. .remove = tegra210_hsic_lane_remove,
  1809. .enable_phy_sleepwalk = tegra210_pmc_hsic_enable_phy_sleepwalk,
  1810. .disable_phy_sleepwalk = tegra210_pmc_hsic_disable_phy_sleepwalk,
  1811. .enable_phy_wake = tegra210_hsic_enable_phy_wake,
  1812. .disable_phy_wake = tegra210_hsic_disable_phy_wake,
  1813. .remote_wake_detected = tegra210_hsic_phy_remote_wake_detected,
  1814. };
  1815. static int tegra210_hsic_phy_init(struct phy *phy)
  1816. {
  1817. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1818. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1819. u32 value;
  1820. value = padctl_readl(padctl, XUSB_PADCTL_USB2_PAD_MUX);
  1821. value &= ~(XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_MASK <<
  1822. XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_SHIFT);
  1823. value |= XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_XUSB <<
  1824. XUSB_PADCTL_USB2_PAD_MUX_HSIC_PAD_TRK_SHIFT;
  1825. padctl_writel(padctl, value, XUSB_PADCTL_USB2_PAD_MUX);
  1826. return 0;
  1827. }
  1828. static int tegra210_hsic_phy_exit(struct phy *phy)
  1829. {
  1830. return 0;
  1831. }
  1832. static int tegra210_hsic_phy_power_on(struct phy *phy)
  1833. {
  1834. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1835. struct tegra_xusb_hsic_lane *hsic = to_hsic_lane(lane);
  1836. struct tegra_xusb_hsic_pad *pad = to_hsic_pad(lane->pad);
  1837. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1838. unsigned int index = lane->index;
  1839. u32 value;
  1840. int err;
  1841. err = regulator_enable(pad->supply);
  1842. if (err)
  1843. return err;
  1844. padctl_writel(padctl, hsic->strobe_trim,
  1845. XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL);
  1846. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  1847. value &= ~(XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_MASK <<
  1848. XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_SHIFT);
  1849. value |= (hsic->tx_rtune_p <<
  1850. XUSB_PADCTL_HSIC_PAD_CTL1_TX_RTUNEP_SHIFT);
  1851. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  1852. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL2(index));
  1853. value &= ~((XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK <<
  1854. XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT) |
  1855. (XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK <<
  1856. XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT));
  1857. value |= (hsic->rx_strobe_trim <<
  1858. XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT) |
  1859. (hsic->rx_data_trim <<
  1860. XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT);
  1861. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL2(index));
  1862. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL0(index));
  1863. value &= ~(XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA0 |
  1864. XUSB_PADCTL_HSIC_PAD_CTL0_RPU_DATA1 |
  1865. XUSB_PADCTL_HSIC_PAD_CTL0_RPU_STROBE |
  1866. XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA0 |
  1867. XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA1 |
  1868. XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_STROBE |
  1869. XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA0 |
  1870. XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA1 |
  1871. XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_STROBE |
  1872. XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA0 |
  1873. XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA1 |
  1874. XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_STROBE);
  1875. value |= XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA0 |
  1876. XUSB_PADCTL_HSIC_PAD_CTL0_RPD_DATA1 |
  1877. XUSB_PADCTL_HSIC_PAD_CTL0_RPD_STROBE;
  1878. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL0(index));
  1879. err = clk_prepare_enable(pad->clk);
  1880. if (err)
  1881. goto disable;
  1882. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PAD_TRK_CTL);
  1883. value &= ~((XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_MASK <<
  1884. XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_SHIFT) |
  1885. (XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_MASK <<
  1886. XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_SHIFT));
  1887. value |= (XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_VAL <<
  1888. XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_START_TIMER_SHIFT) |
  1889. (XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_VAL <<
  1890. XUSB_PADCTL_HSIC_PAD_TRK_CTL_TRK_DONE_RESET_TIMER_SHIFT);
  1891. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PAD_TRK_CTL);
  1892. udelay(1);
  1893. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PAD_TRK_CTL);
  1894. value &= ~XUSB_PADCTL_HSIC_PAD_TRK_CTL_PD_TRK;
  1895. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PAD_TRK_CTL);
  1896. udelay(50);
  1897. clk_disable_unprepare(pad->clk);
  1898. return 0;
  1899. disable:
  1900. regulator_disable(pad->supply);
  1901. return err;
  1902. }
  1903. static int tegra210_hsic_phy_power_off(struct phy *phy)
  1904. {
  1905. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1906. struct tegra_xusb_hsic_pad *pad = to_hsic_pad(lane->pad);
  1907. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1908. unsigned int index = lane->index;
  1909. u32 value;
  1910. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL0(index));
  1911. value |= XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA0 |
  1912. XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_DATA1 |
  1913. XUSB_PADCTL_HSIC_PAD_CTL0_PD_RX_STROBE |
  1914. XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA0 |
  1915. XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_DATA1 |
  1916. XUSB_PADCTL_HSIC_PAD_CTL0_PD_ZI_STROBE |
  1917. XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA0 |
  1918. XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_DATA1 |
  1919. XUSB_PADCTL_HSIC_PAD_CTL0_PD_TX_STROBE;
  1920. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  1921. regulator_disable(pad->supply);
  1922. return 0;
  1923. }
  1924. static const struct phy_ops tegra210_hsic_phy_ops = {
  1925. .init = tegra210_hsic_phy_init,
  1926. .exit = tegra210_hsic_phy_exit,
  1927. .power_on = tegra210_hsic_phy_power_on,
  1928. .power_off = tegra210_hsic_phy_power_off,
  1929. .owner = THIS_MODULE,
  1930. };
  1931. static struct tegra_xusb_pad *
  1932. tegra210_hsic_pad_probe(struct tegra_xusb_padctl *padctl,
  1933. const struct tegra_xusb_pad_soc *soc,
  1934. struct device_node *np)
  1935. {
  1936. struct tegra_xusb_hsic_pad *hsic;
  1937. struct tegra_xusb_pad *pad;
  1938. int err;
  1939. hsic = kzalloc(sizeof(*hsic), GFP_KERNEL);
  1940. if (!hsic)
  1941. return ERR_PTR(-ENOMEM);
  1942. pad = &hsic->base;
  1943. pad->ops = &tegra210_hsic_lane_ops;
  1944. pad->soc = soc;
  1945. err = tegra_xusb_pad_init(pad, padctl, np);
  1946. if (err < 0) {
  1947. kfree(hsic);
  1948. goto out;
  1949. }
  1950. hsic->clk = devm_clk_get(&pad->dev, "trk");
  1951. if (IS_ERR(hsic->clk)) {
  1952. err = PTR_ERR(hsic->clk);
  1953. dev_err(&pad->dev, "failed to get trk clock: %d\n", err);
  1954. goto unregister;
  1955. }
  1956. err = tegra_xusb_pad_register(pad, &tegra210_hsic_phy_ops);
  1957. if (err < 0)
  1958. goto unregister;
  1959. dev_set_drvdata(&pad->dev, pad);
  1960. return pad;
  1961. unregister:
  1962. device_unregister(&pad->dev);
  1963. out:
  1964. return ERR_PTR(err);
  1965. }
  1966. static void tegra210_hsic_pad_remove(struct tegra_xusb_pad *pad)
  1967. {
  1968. struct tegra_xusb_hsic_pad *hsic = to_hsic_pad(pad);
  1969. kfree(hsic);
  1970. }
  1971. static const struct tegra_xusb_pad_ops tegra210_hsic_ops = {
  1972. .probe = tegra210_hsic_pad_probe,
  1973. .remove = tegra210_hsic_pad_remove,
  1974. };
  1975. static const struct tegra_xusb_pad_soc tegra210_hsic_pad = {
  1976. .name = "hsic",
  1977. .num_lanes = ARRAY_SIZE(tegra210_hsic_lanes),
  1978. .lanes = tegra210_hsic_lanes,
  1979. .ops = &tegra210_hsic_ops,
  1980. };
  1981. static void tegra210_uphy_lane_iddq_enable(struct tegra_xusb_lane *lane)
  1982. {
  1983. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1984. u32 value;
  1985. value = padctl_readl(padctl, lane->soc->regs.misc_ctl2);
  1986. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_IDDQ_OVRD;
  1987. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_IDDQ_OVRD;
  1988. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_PWR_OVRD;
  1989. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_PWR_OVRD;
  1990. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_IDDQ;
  1991. value &= ~XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_SLEEP_MASK;
  1992. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_SLEEP_VAL;
  1993. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_IDDQ;
  1994. value &= ~XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_SLEEP_MASK;
  1995. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_SLEEP_VAL;
  1996. padctl_writel(padctl, value, lane->soc->regs.misc_ctl2);
  1997. }
  1998. static void tegra210_uphy_lane_iddq_disable(struct tegra_xusb_lane *lane)
  1999. {
  2000. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2001. u32 value;
  2002. value = padctl_readl(padctl, lane->soc->regs.misc_ctl2);
  2003. value &= ~XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_IDDQ_OVRD;
  2004. value &= ~XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_IDDQ_OVRD;
  2005. value &= ~XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_PWR_OVRD;
  2006. value &= ~XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_PWR_OVRD;
  2007. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_IDDQ;
  2008. value &= ~XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_SLEEP_MASK;
  2009. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_TX_SLEEP_VAL;
  2010. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_IDDQ;
  2011. value &= ~XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_SLEEP_MASK;
  2012. value |= XUSB_PADCTL_UPHY_MISC_PAD_CTL2_RX_SLEEP_VAL;
  2013. padctl_writel(padctl, value, lane->soc->regs.misc_ctl2);
  2014. }
  2015. #define TEGRA210_UPHY_LANE(_name, _offset, _shift, _mask, _type, _misc) \
  2016. { \
  2017. .name = _name, \
  2018. .offset = _offset, \
  2019. .shift = _shift, \
  2020. .mask = _mask, \
  2021. .num_funcs = ARRAY_SIZE(tegra210_##_type##_functions), \
  2022. .funcs = tegra210_##_type##_functions, \
  2023. .regs.misc_ctl2 = _misc, \
  2024. }
  2025. static const char *tegra210_pcie_functions[] = {
  2026. "pcie-x1",
  2027. "usb3-ss",
  2028. "sata",
  2029. "pcie-x4",
  2030. };
  2031. static const struct tegra_xusb_lane_soc tegra210_pcie_lanes[] = {
  2032. TEGRA210_UPHY_LANE("pcie-0", 0x028, 12, 0x3, pcie, XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL2(0)),
  2033. TEGRA210_UPHY_LANE("pcie-1", 0x028, 14, 0x3, pcie, XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL2(1)),
  2034. TEGRA210_UPHY_LANE("pcie-2", 0x028, 16, 0x3, pcie, XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL2(2)),
  2035. TEGRA210_UPHY_LANE("pcie-3", 0x028, 18, 0x3, pcie, XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL2(3)),
  2036. TEGRA210_UPHY_LANE("pcie-4", 0x028, 20, 0x3, pcie, XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL2(4)),
  2037. TEGRA210_UPHY_LANE("pcie-5", 0x028, 22, 0x3, pcie, XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL2(5)),
  2038. TEGRA210_UPHY_LANE("pcie-6", 0x028, 24, 0x3, pcie, XUSB_PADCTL_UPHY_MISC_PAD_PX_CTL2(6)),
  2039. };
  2040. static struct tegra_xusb_usb3_port *
  2041. tegra210_lane_to_usb3_port(struct tegra_xusb_lane *lane)
  2042. {
  2043. int port;
  2044. if (!lane || !lane->pad || !lane->pad->padctl)
  2045. return NULL;
  2046. port = tegra210_usb3_lane_map(lane);
  2047. if (port < 0)
  2048. return NULL;
  2049. return tegra_xusb_find_usb3_port(lane->pad->padctl, port);
  2050. }
  2051. static int tegra210_usb3_phy_power_on(struct phy *phy)
  2052. {
  2053. struct device *dev = &phy->dev;
  2054. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  2055. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2056. struct tegra_xusb_usb3_port *usb3 = tegra210_lane_to_usb3_port(lane);
  2057. unsigned int index;
  2058. u32 value;
  2059. if (!usb3) {
  2060. dev_err(dev, "no USB3 port found for lane %u\n", lane->index);
  2061. return -ENODEV;
  2062. }
  2063. index = usb3->base.index;
  2064. value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
  2065. if (!usb3->internal)
  2066. value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index);
  2067. else
  2068. value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index);
  2069. value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(index);
  2070. value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(index, usb3->port);
  2071. padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
  2072. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_USB3_PADX_ECTL1(index));
  2073. value &= ~(XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_MASK <<
  2074. XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_SHIFT);
  2075. value |= XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_VAL <<
  2076. XUSB_PADCTL_UPHY_USB3_PAD_ECTL1_TX_TERM_CTRL_SHIFT;
  2077. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_USB3_PADX_ECTL1(index));
  2078. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_USB3_PADX_ECTL2(index));
  2079. value &= ~(XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_MASK <<
  2080. XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_SHIFT);
  2081. value |= XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_VAL <<
  2082. XUSB_PADCTL_UPHY_USB3_PAD_ECTL2_RX_CTLE_SHIFT;
  2083. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_USB3_PADX_ECTL2(index));
  2084. padctl_writel(padctl, XUSB_PADCTL_UPHY_USB3_PAD_ECTL3_RX_DFE_VAL,
  2085. XUSB_PADCTL_UPHY_USB3_PADX_ECTL3(index));
  2086. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_USB3_PADX_ECTL4(index));
  2087. value &= ~(XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_MASK <<
  2088. XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_SHIFT);
  2089. value |= XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_VAL <<
  2090. XUSB_PADCTL_UPHY_USB3_PAD_ECTL4_RX_CDR_CTRL_SHIFT;
  2091. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_USB3_PADX_ECTL4(index));
  2092. padctl_writel(padctl, XUSB_PADCTL_UPHY_USB3_PAD_ECTL6_RX_EQ_CTRL_H_VAL,
  2093. XUSB_PADCTL_UPHY_USB3_PADX_ECTL6(index));
  2094. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  2095. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(index);
  2096. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  2097. usleep_range(100, 200);
  2098. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  2099. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(index);
  2100. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  2101. usleep_range(100, 200);
  2102. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  2103. value &= ~XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(index);
  2104. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  2105. return 0;
  2106. }
  2107. static int tegra210_usb3_phy_power_off(struct phy *phy)
  2108. {
  2109. struct device *dev = &phy->dev;
  2110. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  2111. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2112. struct tegra_xusb_usb3_port *usb3 = tegra210_lane_to_usb3_port(lane);
  2113. unsigned int index;
  2114. u32 value;
  2115. if (!usb3) {
  2116. dev_err(dev, "no USB3 port found for lane %u\n", lane->index);
  2117. return -ENODEV;
  2118. }
  2119. index = usb3->base.index;
  2120. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  2121. value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN_EARLY(index);
  2122. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  2123. usleep_range(100, 200);
  2124. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  2125. value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_CLAMP_EN(index);
  2126. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  2127. usleep_range(250, 350);
  2128. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM1);
  2129. value |= XUSB_PADCTL_ELPG_PROGRAM1_SSPX_ELPG_VCORE_DOWN(index);
  2130. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM1);
  2131. return 0;
  2132. }
  2133. static struct tegra_xusb_lane *
  2134. tegra210_pcie_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  2135. unsigned int index)
  2136. {
  2137. struct tegra_xusb_pcie_lane *pcie;
  2138. int err;
  2139. pcie = kzalloc(sizeof(*pcie), GFP_KERNEL);
  2140. if (!pcie)
  2141. return ERR_PTR(-ENOMEM);
  2142. INIT_LIST_HEAD(&pcie->base.list);
  2143. pcie->base.soc = &pad->soc->lanes[index];
  2144. pcie->base.index = index;
  2145. pcie->base.pad = pad;
  2146. pcie->base.np = np;
  2147. err = tegra_xusb_lane_parse_dt(&pcie->base, np);
  2148. if (err < 0) {
  2149. kfree(pcie);
  2150. return ERR_PTR(err);
  2151. }
  2152. return &pcie->base;
  2153. }
  2154. static void tegra210_pcie_lane_remove(struct tegra_xusb_lane *lane)
  2155. {
  2156. struct tegra_xusb_pcie_lane *pcie = to_pcie_lane(lane);
  2157. kfree(pcie);
  2158. }
  2159. static const struct tegra_xusb_lane_ops tegra210_pcie_lane_ops = {
  2160. .probe = tegra210_pcie_lane_probe,
  2161. .remove = tegra210_pcie_lane_remove,
  2162. .iddq_enable = tegra210_uphy_lane_iddq_enable,
  2163. .iddq_disable = tegra210_uphy_lane_iddq_disable,
  2164. .enable_phy_sleepwalk = tegra210_usb3_enable_phy_sleepwalk,
  2165. .disable_phy_sleepwalk = tegra210_usb3_disable_phy_sleepwalk,
  2166. .enable_phy_wake = tegra210_usb3_enable_phy_wake,
  2167. .disable_phy_wake = tegra210_usb3_disable_phy_wake,
  2168. .remote_wake_detected = tegra210_usb3_phy_remote_wake_detected,
  2169. };
  2170. static int tegra210_pcie_phy_init(struct phy *phy)
  2171. {
  2172. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  2173. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2174. mutex_lock(&padctl->lock);
  2175. tegra210_uphy_init(padctl);
  2176. mutex_unlock(&padctl->lock);
  2177. return 0;
  2178. }
  2179. static int tegra210_pcie_phy_power_on(struct phy *phy)
  2180. {
  2181. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  2182. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2183. int err = 0;
  2184. mutex_lock(&padctl->lock);
  2185. if (tegra_xusb_lane_check(lane, "usb3-ss"))
  2186. err = tegra210_usb3_phy_power_on(phy);
  2187. mutex_unlock(&padctl->lock);
  2188. return err;
  2189. }
  2190. static int tegra210_pcie_phy_power_off(struct phy *phy)
  2191. {
  2192. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  2193. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2194. int err = 0;
  2195. mutex_lock(&padctl->lock);
  2196. if (tegra_xusb_lane_check(lane, "usb3-ss"))
  2197. err = tegra210_usb3_phy_power_off(phy);
  2198. mutex_unlock(&padctl->lock);
  2199. return err;
  2200. }
  2201. static const struct phy_ops tegra210_pcie_phy_ops = {
  2202. .init = tegra210_pcie_phy_init,
  2203. .power_on = tegra210_pcie_phy_power_on,
  2204. .power_off = tegra210_pcie_phy_power_off,
  2205. .owner = THIS_MODULE,
  2206. };
  2207. static struct tegra_xusb_pad *
  2208. tegra210_pcie_pad_probe(struct tegra_xusb_padctl *padctl,
  2209. const struct tegra_xusb_pad_soc *soc,
  2210. struct device_node *np)
  2211. {
  2212. struct tegra_xusb_pcie_pad *pcie;
  2213. struct tegra_xusb_pad *pad;
  2214. int err;
  2215. pcie = kzalloc(sizeof(*pcie), GFP_KERNEL);
  2216. if (!pcie)
  2217. return ERR_PTR(-ENOMEM);
  2218. pad = &pcie->base;
  2219. pad->ops = &tegra210_pcie_lane_ops;
  2220. pad->soc = soc;
  2221. err = tegra_xusb_pad_init(pad, padctl, np);
  2222. if (err < 0) {
  2223. kfree(pcie);
  2224. goto out;
  2225. }
  2226. pcie->pll = devm_clk_get(&pad->dev, "pll");
  2227. if (IS_ERR(pcie->pll)) {
  2228. err = PTR_ERR(pcie->pll);
  2229. dev_err(&pad->dev, "failed to get PLL: %d\n", err);
  2230. goto unregister;
  2231. }
  2232. pcie->rst = devm_reset_control_get(&pad->dev, "phy");
  2233. if (IS_ERR(pcie->rst)) {
  2234. err = PTR_ERR(pcie->rst);
  2235. dev_err(&pad->dev, "failed to get PCIe pad reset: %d\n", err);
  2236. goto unregister;
  2237. }
  2238. err = tegra_xusb_pad_register(pad, &tegra210_pcie_phy_ops);
  2239. if (err < 0)
  2240. goto unregister;
  2241. dev_set_drvdata(&pad->dev, pad);
  2242. return pad;
  2243. unregister:
  2244. device_unregister(&pad->dev);
  2245. out:
  2246. return ERR_PTR(err);
  2247. }
  2248. static void tegra210_pcie_pad_remove(struct tegra_xusb_pad *pad)
  2249. {
  2250. struct tegra_xusb_pcie_pad *pcie = to_pcie_pad(pad);
  2251. kfree(pcie);
  2252. }
  2253. static const struct tegra_xusb_pad_ops tegra210_pcie_ops = {
  2254. .probe = tegra210_pcie_pad_probe,
  2255. .remove = tegra210_pcie_pad_remove,
  2256. };
  2257. static const struct tegra_xusb_pad_soc tegra210_pcie_pad = {
  2258. .name = "pcie",
  2259. .num_lanes = ARRAY_SIZE(tegra210_pcie_lanes),
  2260. .lanes = tegra210_pcie_lanes,
  2261. .ops = &tegra210_pcie_ops,
  2262. };
  2263. static const struct tegra_xusb_lane_soc tegra210_sata_lanes[] = {
  2264. TEGRA210_UPHY_LANE("sata-0", 0x028, 30, 0x3, pcie, XUSB_PADCTL_UPHY_MISC_PAD_S0_CTL2),
  2265. };
  2266. static struct tegra_xusb_lane *
  2267. tegra210_sata_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  2268. unsigned int index)
  2269. {
  2270. struct tegra_xusb_sata_lane *sata;
  2271. int err;
  2272. sata = kzalloc(sizeof(*sata), GFP_KERNEL);
  2273. if (!sata)
  2274. return ERR_PTR(-ENOMEM);
  2275. INIT_LIST_HEAD(&sata->base.list);
  2276. sata->base.soc = &pad->soc->lanes[index];
  2277. sata->base.index = index;
  2278. sata->base.pad = pad;
  2279. sata->base.np = np;
  2280. err = tegra_xusb_lane_parse_dt(&sata->base, np);
  2281. if (err < 0) {
  2282. kfree(sata);
  2283. return ERR_PTR(err);
  2284. }
  2285. return &sata->base;
  2286. }
  2287. static void tegra210_sata_lane_remove(struct tegra_xusb_lane *lane)
  2288. {
  2289. struct tegra_xusb_sata_lane *sata = to_sata_lane(lane);
  2290. kfree(sata);
  2291. }
  2292. static const struct tegra_xusb_lane_ops tegra210_sata_lane_ops = {
  2293. .probe = tegra210_sata_lane_probe,
  2294. .remove = tegra210_sata_lane_remove,
  2295. .iddq_enable = tegra210_uphy_lane_iddq_enable,
  2296. .iddq_disable = tegra210_uphy_lane_iddq_disable,
  2297. .enable_phy_sleepwalk = tegra210_usb3_enable_phy_sleepwalk,
  2298. .disable_phy_sleepwalk = tegra210_usb3_disable_phy_sleepwalk,
  2299. .enable_phy_wake = tegra210_usb3_enable_phy_wake,
  2300. .disable_phy_wake = tegra210_usb3_disable_phy_wake,
  2301. .remote_wake_detected = tegra210_usb3_phy_remote_wake_detected,
  2302. };
  2303. static int tegra210_sata_phy_init(struct phy *phy)
  2304. {
  2305. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  2306. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2307. mutex_lock(&padctl->lock);
  2308. tegra210_uphy_init(padctl);
  2309. mutex_unlock(&padctl->lock);
  2310. return 0;
  2311. }
  2312. static int tegra210_sata_phy_power_on(struct phy *phy)
  2313. {
  2314. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  2315. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2316. int err = 0;
  2317. mutex_lock(&padctl->lock);
  2318. if (tegra_xusb_lane_check(lane, "usb3-ss"))
  2319. err = tegra210_usb3_phy_power_on(phy);
  2320. mutex_unlock(&padctl->lock);
  2321. return err;
  2322. }
  2323. static int tegra210_sata_phy_power_off(struct phy *phy)
  2324. {
  2325. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  2326. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  2327. int err = 0;
  2328. mutex_lock(&padctl->lock);
  2329. if (tegra_xusb_lane_check(lane, "usb3-ss"))
  2330. err = tegra210_usb3_phy_power_off(phy);
  2331. mutex_unlock(&padctl->lock);
  2332. return err;
  2333. }
  2334. static const struct phy_ops tegra210_sata_phy_ops = {
  2335. .init = tegra210_sata_phy_init,
  2336. .power_on = tegra210_sata_phy_power_on,
  2337. .power_off = tegra210_sata_phy_power_off,
  2338. .owner = THIS_MODULE,
  2339. };
  2340. static struct tegra_xusb_pad *
  2341. tegra210_sata_pad_probe(struct tegra_xusb_padctl *padctl,
  2342. const struct tegra_xusb_pad_soc *soc,
  2343. struct device_node *np)
  2344. {
  2345. struct tegra_xusb_sata_pad *sata;
  2346. struct tegra_xusb_pad *pad;
  2347. int err;
  2348. sata = kzalloc(sizeof(*sata), GFP_KERNEL);
  2349. if (!sata)
  2350. return ERR_PTR(-ENOMEM);
  2351. pad = &sata->base;
  2352. pad->ops = &tegra210_sata_lane_ops;
  2353. pad->soc = soc;
  2354. err = tegra_xusb_pad_init(pad, padctl, np);
  2355. if (err < 0) {
  2356. kfree(sata);
  2357. goto out;
  2358. }
  2359. sata->rst = devm_reset_control_get(&pad->dev, "phy");
  2360. if (IS_ERR(sata->rst)) {
  2361. err = PTR_ERR(sata->rst);
  2362. dev_err(&pad->dev, "failed to get SATA pad reset: %d\n", err);
  2363. goto unregister;
  2364. }
  2365. err = tegra_xusb_pad_register(pad, &tegra210_sata_phy_ops);
  2366. if (err < 0)
  2367. goto unregister;
  2368. dev_set_drvdata(&pad->dev, pad);
  2369. return pad;
  2370. unregister:
  2371. device_unregister(&pad->dev);
  2372. out:
  2373. return ERR_PTR(err);
  2374. }
  2375. static void tegra210_sata_pad_remove(struct tegra_xusb_pad *pad)
  2376. {
  2377. struct tegra_xusb_sata_pad *sata = to_sata_pad(pad);
  2378. kfree(sata);
  2379. }
  2380. static const struct tegra_xusb_pad_ops tegra210_sata_ops = {
  2381. .probe = tegra210_sata_pad_probe,
  2382. .remove = tegra210_sata_pad_remove,
  2383. };
  2384. static const struct tegra_xusb_pad_soc tegra210_sata_pad = {
  2385. .name = "sata",
  2386. .num_lanes = ARRAY_SIZE(tegra210_sata_lanes),
  2387. .lanes = tegra210_sata_lanes,
  2388. .ops = &tegra210_sata_ops,
  2389. };
  2390. static const struct tegra_xusb_pad_soc * const tegra210_pads[] = {
  2391. &tegra210_usb2_pad,
  2392. &tegra210_hsic_pad,
  2393. &tegra210_pcie_pad,
  2394. &tegra210_sata_pad,
  2395. };
  2396. static int tegra210_usb2_port_enable(struct tegra_xusb_port *port)
  2397. {
  2398. return 0;
  2399. }
  2400. static void tegra210_usb2_port_disable(struct tegra_xusb_port *port)
  2401. {
  2402. }
  2403. static struct tegra_xusb_lane *
  2404. tegra210_usb2_port_map(struct tegra_xusb_port *port)
  2405. {
  2406. return tegra_xusb_find_lane(port->padctl, "usb2", port->index);
  2407. }
  2408. static const struct tegra_xusb_port_ops tegra210_usb2_port_ops = {
  2409. .release = tegra_xusb_usb2_port_release,
  2410. .remove = tegra_xusb_usb2_port_remove,
  2411. .enable = tegra210_usb2_port_enable,
  2412. .disable = tegra210_usb2_port_disable,
  2413. .map = tegra210_usb2_port_map,
  2414. };
  2415. static int tegra210_hsic_port_enable(struct tegra_xusb_port *port)
  2416. {
  2417. return 0;
  2418. }
  2419. static void tegra210_hsic_port_disable(struct tegra_xusb_port *port)
  2420. {
  2421. }
  2422. static struct tegra_xusb_lane *
  2423. tegra210_hsic_port_map(struct tegra_xusb_port *port)
  2424. {
  2425. return tegra_xusb_find_lane(port->padctl, "hsic", port->index);
  2426. }
  2427. static const struct tegra_xusb_port_ops tegra210_hsic_port_ops = {
  2428. .release = tegra_xusb_hsic_port_release,
  2429. .enable = tegra210_hsic_port_enable,
  2430. .disable = tegra210_hsic_port_disable,
  2431. .map = tegra210_hsic_port_map,
  2432. };
  2433. static int tegra210_usb3_port_enable(struct tegra_xusb_port *port)
  2434. {
  2435. return 0;
  2436. }
  2437. static void tegra210_usb3_port_disable(struct tegra_xusb_port *port)
  2438. {
  2439. }
  2440. static struct tegra_xusb_lane *
  2441. tegra210_usb3_port_map(struct tegra_xusb_port *port)
  2442. {
  2443. return tegra_xusb_port_find_lane(port, tegra210_usb3_map, "usb3-ss");
  2444. }
  2445. static const struct tegra_xusb_port_ops tegra210_usb3_port_ops = {
  2446. .release = tegra_xusb_usb3_port_release,
  2447. .remove = tegra_xusb_usb3_port_remove,
  2448. .enable = tegra210_usb3_port_enable,
  2449. .disable = tegra210_usb3_port_disable,
  2450. .map = tegra210_usb3_port_map,
  2451. };
  2452. static int tegra210_utmi_port_reset(struct phy *phy)
  2453. {
  2454. struct tegra_xusb_padctl *padctl;
  2455. struct tegra_xusb_lane *lane;
  2456. u32 value;
  2457. lane = phy_get_drvdata(phy);
  2458. padctl = lane->pad->padctl;
  2459. value = padctl_readl(padctl,
  2460. XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADX_CTL0(lane->index));
  2461. if ((value & XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL0_ZIP) ||
  2462. (value & XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPAD_CTL0_ZIN)) {
  2463. tegra210_xusb_padctl_vbus_override(padctl, false);
  2464. tegra210_xusb_padctl_vbus_override(padctl, true);
  2465. return 1;
  2466. }
  2467. return 0;
  2468. }
  2469. static int
  2470. tegra210_xusb_read_fuse_calibration(struct tegra210_xusb_fuse_calibration *fuse)
  2471. {
  2472. unsigned int i;
  2473. u32 value;
  2474. int err;
  2475. err = tegra_fuse_readl(TEGRA_FUSE_SKU_CALIB_0, &value);
  2476. if (err < 0)
  2477. return err;
  2478. for (i = 0; i < ARRAY_SIZE(fuse->hs_curr_level); i++) {
  2479. fuse->hs_curr_level[i] =
  2480. (value >> FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(i)) &
  2481. FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK;
  2482. }
  2483. fuse->hs_term_range_adj =
  2484. (value >> FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT) &
  2485. FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK;
  2486. err = tegra_fuse_readl(TEGRA_FUSE_USB_CALIB_EXT_0, &value);
  2487. if (err < 0)
  2488. return err;
  2489. fuse->rpd_ctrl =
  2490. (value >> FUSE_USB_CALIB_EXT_RPD_CTRL_SHIFT) &
  2491. FUSE_USB_CALIB_EXT_RPD_CTRL_MASK;
  2492. return 0;
  2493. }
  2494. static struct tegra_xusb_padctl *
  2495. tegra210_xusb_padctl_probe(struct device *dev,
  2496. const struct tegra_xusb_padctl_soc *soc)
  2497. {
  2498. struct tegra210_xusb_padctl *padctl;
  2499. struct platform_device *pdev;
  2500. struct device_node *np;
  2501. int err;
  2502. padctl = devm_kzalloc(dev, sizeof(*padctl), GFP_KERNEL);
  2503. if (!padctl)
  2504. return ERR_PTR(-ENOMEM);
  2505. padctl->base.dev = dev;
  2506. padctl->base.soc = soc;
  2507. err = tegra210_xusb_read_fuse_calibration(&padctl->fuse);
  2508. if (err < 0)
  2509. return ERR_PTR(err);
  2510. np = of_parse_phandle(dev->of_node, "nvidia,pmc", 0);
  2511. if (!np) {
  2512. dev_warn(dev, "nvidia,pmc property is missing\n");
  2513. goto out;
  2514. }
  2515. pdev = of_find_device_by_node(np);
  2516. if (!pdev) {
  2517. dev_warn(dev, "PMC device is not available\n");
  2518. goto out;
  2519. }
  2520. if (!platform_get_drvdata(pdev))
  2521. return ERR_PTR(-EPROBE_DEFER);
  2522. padctl->regmap = dev_get_regmap(&pdev->dev, "usb_sleepwalk");
  2523. if (!padctl->regmap)
  2524. dev_info(dev, "failed to find PMC regmap\n");
  2525. out:
  2526. return &padctl->base;
  2527. }
  2528. static void tegra210_xusb_padctl_remove(struct tegra_xusb_padctl *padctl)
  2529. {
  2530. }
  2531. static void tegra210_xusb_padctl_save(struct tegra_xusb_padctl *padctl)
  2532. {
  2533. struct tegra210_xusb_padctl *priv = to_tegra210_xusb_padctl(padctl);
  2534. priv->context.usb2_pad_mux =
  2535. padctl_readl(padctl, XUSB_PADCTL_USB2_PAD_MUX);
  2536. priv->context.usb2_port_cap =
  2537. padctl_readl(padctl, XUSB_PADCTL_USB2_PORT_CAP);
  2538. priv->context.ss_port_map =
  2539. padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
  2540. priv->context.usb3_pad_mux =
  2541. padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  2542. }
  2543. static void tegra210_xusb_padctl_restore(struct tegra_xusb_padctl *padctl)
  2544. {
  2545. struct tegra210_xusb_padctl *priv = to_tegra210_xusb_padctl(padctl);
  2546. struct tegra_xusb_lane *lane;
  2547. padctl_writel(padctl, priv->context.usb2_pad_mux,
  2548. XUSB_PADCTL_USB2_PAD_MUX);
  2549. padctl_writel(padctl, priv->context.usb2_port_cap,
  2550. XUSB_PADCTL_USB2_PORT_CAP);
  2551. padctl_writel(padctl, priv->context.ss_port_map,
  2552. XUSB_PADCTL_SS_PORT_MAP);
  2553. list_for_each_entry(lane, &padctl->lanes, list) {
  2554. if (lane->pad->ops->iddq_enable)
  2555. tegra210_uphy_lane_iddq_enable(lane);
  2556. }
  2557. padctl_writel(padctl, priv->context.usb3_pad_mux,
  2558. XUSB_PADCTL_USB3_PAD_MUX);
  2559. list_for_each_entry(lane, &padctl->lanes, list) {
  2560. if (lane->pad->ops->iddq_disable)
  2561. tegra210_uphy_lane_iddq_disable(lane);
  2562. }
  2563. }
  2564. static int tegra210_xusb_padctl_suspend_noirq(struct tegra_xusb_padctl *padctl)
  2565. {
  2566. mutex_lock(&padctl->lock);
  2567. tegra210_uphy_deinit(padctl);
  2568. tegra210_xusb_padctl_save(padctl);
  2569. mutex_unlock(&padctl->lock);
  2570. return 0;
  2571. }
  2572. static int tegra210_xusb_padctl_resume_noirq(struct tegra_xusb_padctl *padctl)
  2573. {
  2574. mutex_lock(&padctl->lock);
  2575. tegra210_xusb_padctl_restore(padctl);
  2576. tegra210_uphy_init(padctl);
  2577. mutex_unlock(&padctl->lock);
  2578. return 0;
  2579. }
  2580. static const struct tegra_xusb_padctl_ops tegra210_xusb_padctl_ops = {
  2581. .probe = tegra210_xusb_padctl_probe,
  2582. .remove = tegra210_xusb_padctl_remove,
  2583. .suspend_noirq = tegra210_xusb_padctl_suspend_noirq,
  2584. .resume_noirq = tegra210_xusb_padctl_resume_noirq,
  2585. .usb3_set_lfps_detect = tegra210_usb3_set_lfps_detect,
  2586. .hsic_set_idle = tegra210_hsic_set_idle,
  2587. .vbus_override = tegra210_xusb_padctl_vbus_override,
  2588. .utmi_port_reset = tegra210_utmi_port_reset,
  2589. };
  2590. static const char * const tegra210_xusb_padctl_supply_names[] = {
  2591. "avdd-pll-utmip",
  2592. "avdd-pll-uerefe",
  2593. "dvdd-pex-pll",
  2594. "hvdd-pex-pll-e",
  2595. };
  2596. const struct tegra_xusb_padctl_soc tegra210_xusb_padctl_soc = {
  2597. .num_pads = ARRAY_SIZE(tegra210_pads),
  2598. .pads = tegra210_pads,
  2599. .ports = {
  2600. .usb2 = {
  2601. .ops = &tegra210_usb2_port_ops,
  2602. .count = 4,
  2603. },
  2604. .hsic = {
  2605. .ops = &tegra210_hsic_port_ops,
  2606. .count = 1,
  2607. },
  2608. .usb3 = {
  2609. .ops = &tegra210_usb3_port_ops,
  2610. .count = 4,
  2611. },
  2612. },
  2613. .ops = &tegra210_xusb_padctl_ops,
  2614. .supply_names = tegra210_xusb_padctl_supply_names,
  2615. .num_supplies = ARRAY_SIZE(tegra210_xusb_padctl_supply_names),
  2616. .need_fake_usb3_port = true,
  2617. };
  2618. EXPORT_SYMBOL_GPL(tegra210_xusb_padctl_soc);
  2619. MODULE_AUTHOR("Andrew Bresticker <[email protected]>");
  2620. MODULE_DESCRIPTION("NVIDIA Tegra 210 XUSB Pad Controller driver");
  2621. MODULE_LICENSE("GPL v2");