phy-exynosautov9-ufs.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * UFS PHY driver data for Samsung EXYNOSAUTO v9 SoC
  4. *
  5. * Copyright (C) 2021 Samsung Electronics Co., Ltd.
  6. */
  7. #include "phy-samsung-ufs.h"
  8. #define EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL 0x728
  9. #define EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL_MASK 0x1
  10. #define EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL_EN BIT(0)
  11. #define EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CDR_LOCK_STATUS 0x5e
  12. #define PHY_TRSV_REG_CFG_AUTOV9(o, v, d) \
  13. PHY_TRSV_REG_CFG_OFFSET(o, v, d, 0x50)
  14. /* Calibration for phy initialization */
  15. static const struct samsung_ufs_phy_cfg exynosautov9_pre_init_cfg[] = {
  16. PHY_COMN_REG_CFG(0x023, 0x80, PWR_MODE_ANY),
  17. PHY_COMN_REG_CFG(0x01d, 0x10, PWR_MODE_ANY),
  18. PHY_TRSV_REG_CFG_AUTOV9(0x044, 0xb5, PWR_MODE_ANY),
  19. PHY_TRSV_REG_CFG_AUTOV9(0x04d, 0x43, PWR_MODE_ANY),
  20. PHY_TRSV_REG_CFG_AUTOV9(0x05b, 0x20, PWR_MODE_ANY),
  21. PHY_TRSV_REG_CFG_AUTOV9(0x05e, 0xc0, PWR_MODE_ANY),
  22. PHY_TRSV_REG_CFG_AUTOV9(0x038, 0x12, PWR_MODE_ANY),
  23. PHY_TRSV_REG_CFG_AUTOV9(0x059, 0x58, PWR_MODE_ANY),
  24. PHY_TRSV_REG_CFG_AUTOV9(0x06c, 0x18, PWR_MODE_ANY),
  25. PHY_TRSV_REG_CFG_AUTOV9(0x06d, 0x02, PWR_MODE_ANY),
  26. PHY_COMN_REG_CFG(0x023, 0xc0, PWR_MODE_ANY),
  27. PHY_COMN_REG_CFG(0x023, 0x00, PWR_MODE_ANY),
  28. PHY_TRSV_REG_CFG_AUTOV9(0x042, 0x5d, PWR_MODE_ANY),
  29. PHY_TRSV_REG_CFG_AUTOV9(0x043, 0x80, PWR_MODE_ANY),
  30. END_UFS_PHY_CFG,
  31. };
  32. /* Calibration for HS mode series A/B */
  33. static const struct samsung_ufs_phy_cfg exynosautov9_pre_pwr_hs_cfg[] = {
  34. PHY_TRSV_REG_CFG_AUTOV9(0x032, 0xbc, PWR_MODE_HS_ANY),
  35. PHY_TRSV_REG_CFG_AUTOV9(0x03c, 0x7f, PWR_MODE_HS_ANY),
  36. PHY_TRSV_REG_CFG_AUTOV9(0x048, 0xc0, PWR_MODE_HS_ANY),
  37. PHY_TRSV_REG_CFG_AUTOV9(0x04a, 0x00, PWR_MODE_HS_G3_SER_B),
  38. PHY_TRSV_REG_CFG_AUTOV9(0x04b, 0x10, PWR_MODE_HS_G1_SER_B |
  39. PWR_MODE_HS_G3_SER_B),
  40. PHY_TRSV_REG_CFG_AUTOV9(0x04d, 0x63, PWR_MODE_HS_G3_SER_B),
  41. END_UFS_PHY_CFG,
  42. };
  43. static const struct samsung_ufs_phy_cfg *exynosautov9_ufs_phy_cfgs[CFG_TAG_MAX] = {
  44. [CFG_PRE_INIT] = exynosautov9_pre_init_cfg,
  45. [CFG_PRE_PWR_HS] = exynosautov9_pre_pwr_hs_cfg,
  46. };
  47. static const char * const exynosautov9_ufs_phy_clks[] = {
  48. "ref_clk",
  49. };
  50. const struct samsung_ufs_phy_drvdata exynosautov9_ufs_phy = {
  51. .cfgs = exynosautov9_ufs_phy_cfgs,
  52. .isol = {
  53. .offset = EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL,
  54. .mask = EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL_MASK,
  55. .en = EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL_EN,
  56. },
  57. .clk_list = exynosautov9_ufs_phy_clks,
  58. .num_clks = ARRAY_SIZE(exynosautov9_ufs_phy_clks),
  59. .cdr_lock_status_offset = EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CDR_LOCK_STATUS,
  60. };