phy-rockchip-dphy-rx0.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Rockchip MIPI Synopsys DPHY RX0 driver
  4. *
  5. * Copyright (C) 2019 Collabora, Ltd.
  6. *
  7. * Based on:
  8. *
  9. * drivers/media/platform/rockchip/isp1/mipi_dphy_sy.c
  10. * in https://chromium.googlesource.com/chromiumos/third_party/kernel,
  11. * chromeos-4.4 branch.
  12. *
  13. * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
  14. * Jacob Chen <[email protected]>
  15. * Shunqian Zheng <[email protected]>
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/io.h>
  20. #include <linux/mfd/syscon.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/phy/phy.h>
  25. #include <linux/phy/phy-mipi-dphy.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/regmap.h>
  28. #define RK3399_GRF_SOC_CON9 0x6224
  29. #define RK3399_GRF_SOC_CON21 0x6254
  30. #define RK3399_GRF_SOC_CON22 0x6258
  31. #define RK3399_GRF_SOC_CON23 0x625c
  32. #define RK3399_GRF_SOC_CON24 0x6260
  33. #define RK3399_GRF_SOC_CON25 0x6264
  34. #define RK3399_GRF_SOC_STATUS1 0xe2a4
  35. #define CLOCK_LANE_HS_RX_CONTROL 0x34
  36. #define LANE0_HS_RX_CONTROL 0x44
  37. #define LANE1_HS_RX_CONTROL 0x54
  38. #define LANE2_HS_RX_CONTROL 0x84
  39. #define LANE3_HS_RX_CONTROL 0x94
  40. #define LANES_THS_SETTLE_CONTROL 0x75
  41. #define THS_SETTLE_COUNTER_THRESHOLD 0x04
  42. struct hsfreq_range {
  43. u16 range_h;
  44. u8 cfg_bit;
  45. };
  46. static const struct hsfreq_range rk3399_mipidphy_hsfreq_ranges[] = {
  47. { 89, 0x00 }, { 99, 0x10 }, { 109, 0x20 }, { 129, 0x01 },
  48. { 139, 0x11 }, { 149, 0x21 }, { 169, 0x02 }, { 179, 0x12 },
  49. { 199, 0x22 }, { 219, 0x03 }, { 239, 0x13 }, { 249, 0x23 },
  50. { 269, 0x04 }, { 299, 0x14 }, { 329, 0x05 }, { 359, 0x15 },
  51. { 399, 0x25 }, { 449, 0x06 }, { 499, 0x16 }, { 549, 0x07 },
  52. { 599, 0x17 }, { 649, 0x08 }, { 699, 0x18 }, { 749, 0x09 },
  53. { 799, 0x19 }, { 849, 0x29 }, { 899, 0x39 }, { 949, 0x0a },
  54. { 999, 0x1a }, { 1049, 0x2a }, { 1099, 0x3a }, { 1149, 0x0b },
  55. { 1199, 0x1b }, { 1249, 0x2b }, { 1299, 0x3b }, { 1349, 0x0c },
  56. { 1399, 0x1c }, { 1449, 0x2c }, { 1500, 0x3c }
  57. };
  58. static const char * const rk3399_mipidphy_clks[] = {
  59. "dphy-ref",
  60. "dphy-cfg",
  61. "grf",
  62. };
  63. enum dphy_reg_id {
  64. GRF_DPHY_RX0_TURNDISABLE = 0,
  65. GRF_DPHY_RX0_FORCERXMODE,
  66. GRF_DPHY_RX0_FORCETXSTOPMODE,
  67. GRF_DPHY_RX0_ENABLE,
  68. GRF_DPHY_RX0_TESTCLR,
  69. GRF_DPHY_RX0_TESTCLK,
  70. GRF_DPHY_RX0_TESTEN,
  71. GRF_DPHY_RX0_TESTDIN,
  72. GRF_DPHY_RX0_TURNREQUEST,
  73. GRF_DPHY_RX0_TESTDOUT,
  74. GRF_DPHY_TX0_TURNDISABLE,
  75. GRF_DPHY_TX0_FORCERXMODE,
  76. GRF_DPHY_TX0_FORCETXSTOPMODE,
  77. GRF_DPHY_TX0_TURNREQUEST,
  78. GRF_DPHY_TX1RX1_TURNDISABLE,
  79. GRF_DPHY_TX1RX1_FORCERXMODE,
  80. GRF_DPHY_TX1RX1_FORCETXSTOPMODE,
  81. GRF_DPHY_TX1RX1_ENABLE,
  82. GRF_DPHY_TX1RX1_MASTERSLAVEZ,
  83. GRF_DPHY_TX1RX1_BASEDIR,
  84. GRF_DPHY_TX1RX1_ENABLECLK,
  85. GRF_DPHY_TX1RX1_TURNREQUEST,
  86. GRF_DPHY_RX1_SRC_SEL,
  87. /* rk3288 only */
  88. GRF_CON_DISABLE_ISP,
  89. GRF_CON_ISP_DPHY_SEL,
  90. GRF_DSI_CSI_TESTBUS_SEL,
  91. GRF_DVP_V18SEL,
  92. /* below is for rk3399 only */
  93. GRF_DPHY_RX0_CLK_INV_SEL,
  94. GRF_DPHY_RX1_CLK_INV_SEL,
  95. };
  96. struct dphy_reg {
  97. u16 offset;
  98. u8 mask;
  99. u8 shift;
  100. };
  101. #define PHY_REG(_offset, _width, _shift) \
  102. { .offset = _offset, .mask = BIT(_width) - 1, .shift = _shift, }
  103. static const struct dphy_reg rk3399_grf_dphy_regs[] = {
  104. [GRF_DPHY_RX0_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON9, 4, 0),
  105. [GRF_DPHY_RX0_CLK_INV_SEL] = PHY_REG(RK3399_GRF_SOC_CON9, 1, 10),
  106. [GRF_DPHY_RX1_CLK_INV_SEL] = PHY_REG(RK3399_GRF_SOC_CON9, 1, 11),
  107. [GRF_DPHY_RX0_ENABLE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 0),
  108. [GRF_DPHY_RX0_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 4),
  109. [GRF_DPHY_RX0_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 8),
  110. [GRF_DPHY_RX0_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 12),
  111. [GRF_DPHY_TX0_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 0),
  112. [GRF_DPHY_TX0_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 4),
  113. [GRF_DPHY_TX0_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 8),
  114. [GRF_DPHY_TX0_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 12),
  115. [GRF_DPHY_TX1RX1_ENABLE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 0),
  116. [GRF_DPHY_TX1RX1_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 4),
  117. [GRF_DPHY_TX1RX1_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 8),
  118. [GRF_DPHY_TX1RX1_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 12),
  119. [GRF_DPHY_TX1RX1_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON24, 4, 0),
  120. [GRF_DPHY_RX1_SRC_SEL] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 4),
  121. [GRF_DPHY_TX1RX1_BASEDIR] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 5),
  122. [GRF_DPHY_TX1RX1_ENABLECLK] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 6),
  123. [GRF_DPHY_TX1RX1_MASTERSLAVEZ] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 7),
  124. [GRF_DPHY_RX0_TESTDIN] = PHY_REG(RK3399_GRF_SOC_CON25, 8, 0),
  125. [GRF_DPHY_RX0_TESTEN] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 8),
  126. [GRF_DPHY_RX0_TESTCLK] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 9),
  127. [GRF_DPHY_RX0_TESTCLR] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 10),
  128. [GRF_DPHY_RX0_TESTDOUT] = PHY_REG(RK3399_GRF_SOC_STATUS1, 8, 0),
  129. };
  130. struct rk_dphy_drv_data {
  131. const char * const *clks;
  132. unsigned int num_clks;
  133. const struct hsfreq_range *hsfreq_ranges;
  134. unsigned int num_hsfreq_ranges;
  135. const struct dphy_reg *regs;
  136. };
  137. struct rk_dphy {
  138. struct device *dev;
  139. struct regmap *grf;
  140. struct clk_bulk_data *clks;
  141. const struct rk_dphy_drv_data *drv_data;
  142. struct phy_configure_opts_mipi_dphy config;
  143. u8 hsfreq;
  144. };
  145. static inline void rk_dphy_write_grf(struct rk_dphy *priv,
  146. unsigned int index, u8 value)
  147. {
  148. const struct dphy_reg *reg = &priv->drv_data->regs[index];
  149. /* Update high word */
  150. unsigned int val = (value << reg->shift) |
  151. (reg->mask << (reg->shift + 16));
  152. if (WARN_ON(!reg->offset))
  153. return;
  154. regmap_write(priv->grf, reg->offset, val);
  155. }
  156. static void rk_dphy_write(struct rk_dphy *priv, u8 test_code, u8 test_data)
  157. {
  158. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTDIN, test_code);
  159. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTEN, 1);
  160. /*
  161. * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
  162. * is latched internally as the current test code. Test data is
  163. * programmed internally by rising edge on TESTCLK.
  164. * This code assumes that TESTCLK is already 1.
  165. */
  166. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 0);
  167. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTEN, 0);
  168. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTDIN, test_data);
  169. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 1);
  170. }
  171. static void rk_dphy_enable(struct rk_dphy *priv)
  172. {
  173. rk_dphy_write_grf(priv, GRF_DPHY_RX0_FORCERXMODE, 0);
  174. rk_dphy_write_grf(priv, GRF_DPHY_RX0_FORCETXSTOPMODE, 0);
  175. /* Disable lane turn around, which is ignored in receive mode */
  176. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TURNREQUEST, 0);
  177. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TURNDISABLE, 0xf);
  178. rk_dphy_write_grf(priv, GRF_DPHY_RX0_ENABLE,
  179. GENMASK(priv->config.lanes - 1, 0));
  180. /* dphy start */
  181. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 1);
  182. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLR, 1);
  183. usleep_range(100, 150);
  184. rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLR, 0);
  185. usleep_range(100, 150);
  186. /* set clock lane */
  187. /* HS hsfreq_range & lane 0 settle bypass */
  188. rk_dphy_write(priv, CLOCK_LANE_HS_RX_CONTROL, 0);
  189. /* HS RX Control of lane0 */
  190. rk_dphy_write(priv, LANE0_HS_RX_CONTROL, priv->hsfreq << 1);
  191. /* HS RX Control of lane1 */
  192. rk_dphy_write(priv, LANE1_HS_RX_CONTROL, priv->hsfreq << 1);
  193. /* HS RX Control of lane2 */
  194. rk_dphy_write(priv, LANE2_HS_RX_CONTROL, priv->hsfreq << 1);
  195. /* HS RX Control of lane3 */
  196. rk_dphy_write(priv, LANE3_HS_RX_CONTROL, priv->hsfreq << 1);
  197. /* HS RX Data Lanes Settle State Time Control */
  198. rk_dphy_write(priv, LANES_THS_SETTLE_CONTROL,
  199. THS_SETTLE_COUNTER_THRESHOLD);
  200. /* Normal operation */
  201. rk_dphy_write(priv, 0x0, 0);
  202. }
  203. static int rk_dphy_configure(struct phy *phy, union phy_configure_opts *opts)
  204. {
  205. struct rk_dphy *priv = phy_get_drvdata(phy);
  206. const struct rk_dphy_drv_data *drv_data = priv->drv_data;
  207. struct phy_configure_opts_mipi_dphy *config = &opts->mipi_dphy;
  208. unsigned int hsfreq = 0;
  209. unsigned int i;
  210. u64 data_rate_mbps;
  211. int ret;
  212. /* pass with phy_mipi_dphy_get_default_config (with pixel rate?) */
  213. ret = phy_mipi_dphy_config_validate(config);
  214. if (ret)
  215. return ret;
  216. data_rate_mbps = div_u64(config->hs_clk_rate, 1000 * 1000);
  217. dev_dbg(priv->dev, "lanes %d - data_rate_mbps %llu\n",
  218. config->lanes, data_rate_mbps);
  219. for (i = 0; i < drv_data->num_hsfreq_ranges; i++) {
  220. if (drv_data->hsfreq_ranges[i].range_h >= data_rate_mbps) {
  221. hsfreq = drv_data->hsfreq_ranges[i].cfg_bit;
  222. break;
  223. }
  224. }
  225. if (!hsfreq)
  226. return -EINVAL;
  227. priv->hsfreq = hsfreq;
  228. priv->config = *config;
  229. return 0;
  230. }
  231. static int rk_dphy_power_on(struct phy *phy)
  232. {
  233. struct rk_dphy *priv = phy_get_drvdata(phy);
  234. int ret;
  235. ret = clk_bulk_enable(priv->drv_data->num_clks, priv->clks);
  236. if (ret)
  237. return ret;
  238. rk_dphy_enable(priv);
  239. return 0;
  240. }
  241. static int rk_dphy_power_off(struct phy *phy)
  242. {
  243. struct rk_dphy *priv = phy_get_drvdata(phy);
  244. rk_dphy_write_grf(priv, GRF_DPHY_RX0_ENABLE, 0);
  245. clk_bulk_disable(priv->drv_data->num_clks, priv->clks);
  246. return 0;
  247. }
  248. static int rk_dphy_init(struct phy *phy)
  249. {
  250. struct rk_dphy *priv = phy_get_drvdata(phy);
  251. return clk_bulk_prepare(priv->drv_data->num_clks, priv->clks);
  252. }
  253. static int rk_dphy_exit(struct phy *phy)
  254. {
  255. struct rk_dphy *priv = phy_get_drvdata(phy);
  256. clk_bulk_unprepare(priv->drv_data->num_clks, priv->clks);
  257. return 0;
  258. }
  259. static const struct phy_ops rk_dphy_ops = {
  260. .power_on = rk_dphy_power_on,
  261. .power_off = rk_dphy_power_off,
  262. .init = rk_dphy_init,
  263. .exit = rk_dphy_exit,
  264. .configure = rk_dphy_configure,
  265. .owner = THIS_MODULE,
  266. };
  267. static const struct rk_dphy_drv_data rk3399_mipidphy_drv_data = {
  268. .clks = rk3399_mipidphy_clks,
  269. .num_clks = ARRAY_SIZE(rk3399_mipidphy_clks),
  270. .hsfreq_ranges = rk3399_mipidphy_hsfreq_ranges,
  271. .num_hsfreq_ranges = ARRAY_SIZE(rk3399_mipidphy_hsfreq_ranges),
  272. .regs = rk3399_grf_dphy_regs,
  273. };
  274. static const struct of_device_id rk_dphy_dt_ids[] = {
  275. {
  276. .compatible = "rockchip,rk3399-mipi-dphy-rx0",
  277. .data = &rk3399_mipidphy_drv_data,
  278. },
  279. {}
  280. };
  281. MODULE_DEVICE_TABLE(of, rk_dphy_dt_ids);
  282. static int rk_dphy_probe(struct platform_device *pdev)
  283. {
  284. struct device *dev = &pdev->dev;
  285. struct device_node *np = dev->of_node;
  286. const struct rk_dphy_drv_data *drv_data;
  287. struct phy_provider *phy_provider;
  288. struct rk_dphy *priv;
  289. struct phy *phy;
  290. unsigned int i;
  291. int ret;
  292. if (!dev->parent || !dev->parent->of_node)
  293. return -ENODEV;
  294. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  295. if (!priv)
  296. return -ENOMEM;
  297. priv->dev = dev;
  298. priv->grf = syscon_node_to_regmap(dev->parent->of_node);
  299. if (IS_ERR(priv->grf)) {
  300. dev_err(dev, "Can't find GRF syscon\n");
  301. return -ENODEV;
  302. }
  303. drv_data = of_device_get_match_data(dev);
  304. priv->drv_data = drv_data;
  305. priv->clks = devm_kcalloc(&pdev->dev, drv_data->num_clks,
  306. sizeof(*priv->clks), GFP_KERNEL);
  307. if (!priv->clks)
  308. return -ENOMEM;
  309. for (i = 0; i < drv_data->num_clks; i++)
  310. priv->clks[i].id = drv_data->clks[i];
  311. ret = devm_clk_bulk_get(&pdev->dev, drv_data->num_clks, priv->clks);
  312. if (ret)
  313. return ret;
  314. phy = devm_phy_create(dev, np, &rk_dphy_ops);
  315. if (IS_ERR(phy)) {
  316. dev_err(dev, "failed to create phy\n");
  317. return PTR_ERR(phy);
  318. }
  319. phy_set_drvdata(phy, priv);
  320. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  321. return PTR_ERR_OR_ZERO(phy_provider);
  322. }
  323. static struct platform_driver rk_dphy_driver = {
  324. .probe = rk_dphy_probe,
  325. .driver = {
  326. .name = "rockchip-mipi-dphy-rx0",
  327. .of_match_table = rk_dphy_dt_ids,
  328. },
  329. };
  330. module_platform_driver(rk_dphy_driver);
  331. MODULE_AUTHOR("Ezequiel Garcia <[email protected]>");
  332. MODULE_DESCRIPTION("Rockchip MIPI Synopsys DPHY RX0 driver");
  333. MODULE_LICENSE("Dual MIT/GPL");