phy-rockchip-dp.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Rockchip DP PHY driver
  4. *
  5. * Copyright (C) 2016 FuZhou Rockchip Co., Ltd.
  6. * Author: Yakir Yang <ykk@@rock-chips.com>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/mfd/syscon.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/phy/phy.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/regmap.h>
  15. #define GRF_SOC_CON12 0x0274
  16. #define GRF_EDP_REF_CLK_SEL_INTER_HIWORD_MASK BIT(20)
  17. #define GRF_EDP_REF_CLK_SEL_INTER BIT(4)
  18. #define GRF_EDP_PHY_SIDDQ_HIWORD_MASK BIT(21)
  19. #define GRF_EDP_PHY_SIDDQ_ON 0
  20. #define GRF_EDP_PHY_SIDDQ_OFF BIT(5)
  21. struct rockchip_dp_phy {
  22. struct device *dev;
  23. struct regmap *grf;
  24. struct clk *phy_24m;
  25. };
  26. static int rockchip_set_phy_state(struct phy *phy, bool enable)
  27. {
  28. struct rockchip_dp_phy *dp = phy_get_drvdata(phy);
  29. int ret;
  30. if (enable) {
  31. ret = regmap_write(dp->grf, GRF_SOC_CON12,
  32. GRF_EDP_PHY_SIDDQ_HIWORD_MASK |
  33. GRF_EDP_PHY_SIDDQ_ON);
  34. if (ret < 0) {
  35. dev_err(dp->dev, "Can't enable PHY power %d\n", ret);
  36. return ret;
  37. }
  38. ret = clk_prepare_enable(dp->phy_24m);
  39. } else {
  40. clk_disable_unprepare(dp->phy_24m);
  41. ret = regmap_write(dp->grf, GRF_SOC_CON12,
  42. GRF_EDP_PHY_SIDDQ_HIWORD_MASK |
  43. GRF_EDP_PHY_SIDDQ_OFF);
  44. }
  45. return ret;
  46. }
  47. static int rockchip_dp_phy_power_on(struct phy *phy)
  48. {
  49. return rockchip_set_phy_state(phy, true);
  50. }
  51. static int rockchip_dp_phy_power_off(struct phy *phy)
  52. {
  53. return rockchip_set_phy_state(phy, false);
  54. }
  55. static const struct phy_ops rockchip_dp_phy_ops = {
  56. .power_on = rockchip_dp_phy_power_on,
  57. .power_off = rockchip_dp_phy_power_off,
  58. .owner = THIS_MODULE,
  59. };
  60. static int rockchip_dp_phy_probe(struct platform_device *pdev)
  61. {
  62. struct device *dev = &pdev->dev;
  63. struct device_node *np = dev->of_node;
  64. struct phy_provider *phy_provider;
  65. struct rockchip_dp_phy *dp;
  66. struct phy *phy;
  67. int ret;
  68. if (!np)
  69. return -ENODEV;
  70. if (!dev->parent || !dev->parent->of_node)
  71. return -ENODEV;
  72. dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
  73. if (!dp)
  74. return -ENOMEM;
  75. dp->dev = dev;
  76. dp->phy_24m = devm_clk_get(dev, "24m");
  77. if (IS_ERR(dp->phy_24m)) {
  78. dev_err(dev, "cannot get clock 24m\n");
  79. return PTR_ERR(dp->phy_24m);
  80. }
  81. ret = clk_set_rate(dp->phy_24m, 24000000);
  82. if (ret < 0) {
  83. dev_err(dp->dev, "cannot set clock phy_24m %d\n", ret);
  84. return ret;
  85. }
  86. dp->grf = syscon_node_to_regmap(dev->parent->of_node);
  87. if (IS_ERR(dp->grf)) {
  88. dev_err(dev, "rk3288-dp needs the General Register Files syscon\n");
  89. return PTR_ERR(dp->grf);
  90. }
  91. ret = regmap_write(dp->grf, GRF_SOC_CON12, GRF_EDP_REF_CLK_SEL_INTER |
  92. GRF_EDP_REF_CLK_SEL_INTER_HIWORD_MASK);
  93. if (ret != 0) {
  94. dev_err(dp->dev, "Could not config GRF edp ref clk: %d\n", ret);
  95. return ret;
  96. }
  97. phy = devm_phy_create(dev, np, &rockchip_dp_phy_ops);
  98. if (IS_ERR(phy)) {
  99. dev_err(dev, "failed to create phy\n");
  100. return PTR_ERR(phy);
  101. }
  102. phy_set_drvdata(phy, dp);
  103. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  104. return PTR_ERR_OR_ZERO(phy_provider);
  105. }
  106. static const struct of_device_id rockchip_dp_phy_dt_ids[] = {
  107. { .compatible = "rockchip,rk3288-dp-phy" },
  108. {}
  109. };
  110. MODULE_DEVICE_TABLE(of, rockchip_dp_phy_dt_ids);
  111. static struct platform_driver rockchip_dp_phy_driver = {
  112. .probe = rockchip_dp_phy_probe,
  113. .driver = {
  114. .name = "rockchip-dp-phy",
  115. .of_match_table = rockchip_dp_phy_dt_ids,
  116. },
  117. };
  118. module_platform_driver(rockchip_dp_phy_driver);
  119. MODULE_AUTHOR("Yakir Yang <[email protected]>");
  120. MODULE_DESCRIPTION("Rockchip DP PHY driver");
  121. MODULE_LICENSE("GPL v2");