phy-mtk-tphy.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2015 MediaTek Inc.
  4. * Author: Chunfeng Yun <[email protected]>
  5. *
  6. */
  7. #include <dt-bindings/phy/phy.h>
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/mfd/syscon.h>
  12. #include <linux/module.h>
  13. #include <linux/nvmem-consumer.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_device.h>
  16. #include <linux/phy/phy.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/regmap.h>
  19. #include "phy-mtk-io.h"
  20. /* version V1 sub-banks offset base address */
  21. /* banks shared by multiple phys */
  22. #define SSUSB_SIFSLV_V1_SPLLC 0x000 /* shared by u3 phys */
  23. #define SSUSB_SIFSLV_V1_U2FREQ 0x100 /* shared by u2 phys */
  24. #define SSUSB_SIFSLV_V1_CHIP 0x300 /* shared by u3 phys */
  25. /* u2 phy bank */
  26. #define SSUSB_SIFSLV_V1_U2PHY_COM 0x000
  27. /* u3/pcie/sata phy banks */
  28. #define SSUSB_SIFSLV_V1_U3PHYD 0x000
  29. #define SSUSB_SIFSLV_V1_U3PHYA 0x200
  30. /* version V2/V3 sub-banks offset base address */
  31. /* V3: U2FREQ is not used anymore, but reserved */
  32. /* u2 phy banks */
  33. #define SSUSB_SIFSLV_V2_MISC 0x000
  34. #define SSUSB_SIFSLV_V2_U2FREQ 0x100
  35. #define SSUSB_SIFSLV_V2_U2PHY_COM 0x300
  36. /* u3/pcie/sata phy banks */
  37. #define SSUSB_SIFSLV_V2_SPLLC 0x000
  38. #define SSUSB_SIFSLV_V2_CHIP 0x100
  39. #define SSUSB_SIFSLV_V2_U3PHYD 0x200
  40. #define SSUSB_SIFSLV_V2_U3PHYA 0x400
  41. #define U3P_MISC_REG1 0x04
  42. #define MR1_EFUSE_AUTO_LOAD_DIS BIT(6)
  43. #define U3P_USBPHYACR0 0x000
  44. #define PA0_RG_U2PLL_FORCE_ON BIT(15)
  45. #define PA0_USB20_PLL_PREDIV GENMASK(7, 6)
  46. #define PA0_RG_USB20_INTR_EN BIT(5)
  47. #define U3P_USBPHYACR1 0x004
  48. #define PA1_RG_INTR_CAL GENMASK(23, 19)
  49. #define PA1_RG_VRT_SEL GENMASK(14, 12)
  50. #define PA1_RG_TERM_SEL GENMASK(10, 8)
  51. #define U3P_USBPHYACR2 0x008
  52. #define PA2_RG_U2PLL_BW GENMASK(21, 19)
  53. #define PA2_RG_SIF_U2PLL_FORCE_EN BIT(18)
  54. #define U3P_USBPHYACR5 0x014
  55. #define PA5_RG_U2_HSTX_SRCAL_EN BIT(15)
  56. #define PA5_RG_U2_HSTX_SRCTRL GENMASK(14, 12)
  57. #define PA5_RG_U2_HS_100U_U3_EN BIT(11)
  58. #define U3P_USBPHYACR6 0x018
  59. #define PA6_RG_U2_PRE_EMP GENMASK(31, 30)
  60. #define PA6_RG_U2_BC11_SW_EN BIT(23)
  61. #define PA6_RG_U2_OTG_VBUSCMP_EN BIT(20)
  62. #define PA6_RG_U2_DISCTH GENMASK(7, 4)
  63. #define PA6_RG_U2_SQTH GENMASK(3, 0)
  64. #define U3P_U2PHYACR4 0x020
  65. #define P2C_RG_USB20_GPIO_CTL BIT(9)
  66. #define P2C_USB20_GPIO_MODE BIT(8)
  67. #define P2C_U2_GPIO_CTR_MSK (P2C_RG_USB20_GPIO_CTL | P2C_USB20_GPIO_MODE)
  68. #define U3P_U2PHYA_RESV 0x030
  69. #define P2R_RG_U2PLL_FBDIV_26M 0x1bb13b
  70. #define P2R_RG_U2PLL_FBDIV_48M 0x3c0000
  71. #define U3P_U2PHYA_RESV1 0x044
  72. #define P2R_RG_U2PLL_REFCLK_SEL BIT(5)
  73. #define P2R_RG_U2PLL_FRA_EN BIT(3)
  74. #define U3D_U2PHYDCR0 0x060
  75. #define P2C_RG_SIF_U2PLL_FORCE_ON BIT(24)
  76. #define U3P_U2PHYDTM0 0x068
  77. #define P2C_FORCE_UART_EN BIT(26)
  78. #define P2C_FORCE_DATAIN BIT(23)
  79. #define P2C_FORCE_DM_PULLDOWN BIT(21)
  80. #define P2C_FORCE_DP_PULLDOWN BIT(20)
  81. #define P2C_FORCE_XCVRSEL BIT(19)
  82. #define P2C_FORCE_SUSPENDM BIT(18)
  83. #define P2C_FORCE_TERMSEL BIT(17)
  84. #define P2C_RG_DATAIN GENMASK(13, 10)
  85. #define P2C_RG_DMPULLDOWN BIT(7)
  86. #define P2C_RG_DPPULLDOWN BIT(6)
  87. #define P2C_RG_XCVRSEL GENMASK(5, 4)
  88. #define P2C_RG_SUSPENDM BIT(3)
  89. #define P2C_RG_TERMSEL BIT(2)
  90. #define P2C_DTM0_PART_MASK \
  91. (P2C_FORCE_DATAIN | P2C_FORCE_DM_PULLDOWN | \
  92. P2C_FORCE_DP_PULLDOWN | P2C_FORCE_XCVRSEL | \
  93. P2C_FORCE_TERMSEL | P2C_RG_DMPULLDOWN | \
  94. P2C_RG_DPPULLDOWN | P2C_RG_TERMSEL)
  95. #define U3P_U2PHYDTM1 0x06C
  96. #define P2C_RG_UART_EN BIT(16)
  97. #define P2C_FORCE_IDDIG BIT(9)
  98. #define P2C_RG_VBUSVALID BIT(5)
  99. #define P2C_RG_SESSEND BIT(4)
  100. #define P2C_RG_AVALID BIT(2)
  101. #define P2C_RG_IDDIG BIT(1)
  102. #define U3P_U2PHYBC12C 0x080
  103. #define P2C_RG_CHGDT_EN BIT(0)
  104. #define U3P_U3_CHIP_GPIO_CTLD 0x0c
  105. #define P3C_REG_IP_SW_RST BIT(31)
  106. #define P3C_MCU_BUS_CK_GATE_EN BIT(30)
  107. #define P3C_FORCE_IP_SW_RST BIT(29)
  108. #define U3P_U3_CHIP_GPIO_CTLE 0x10
  109. #define P3C_RG_SWRST_U3_PHYD BIT(25)
  110. #define P3C_RG_SWRST_U3_PHYD_FORCE_EN BIT(24)
  111. #define U3P_U3_PHYA_REG0 0x000
  112. #define P3A_RG_IEXT_INTR GENMASK(15, 10)
  113. #define P3A_RG_CLKDRV_OFF GENMASK(3, 2)
  114. #define U3P_U3_PHYA_REG1 0x004
  115. #define P3A_RG_CLKDRV_AMP GENMASK(31, 29)
  116. #define U3P_U3_PHYA_REG6 0x018
  117. #define P3A_RG_TX_EIDLE_CM GENMASK(31, 28)
  118. #define U3P_U3_PHYA_REG9 0x024
  119. #define P3A_RG_RX_DAC_MUX GENMASK(5, 1)
  120. #define U3P_U3_PHYA_DA_REG0 0x100
  121. #define P3A_RG_XTAL_EXT_PE2H GENMASK(17, 16)
  122. #define P3A_RG_XTAL_EXT_PE1H GENMASK(13, 12)
  123. #define P3A_RG_XTAL_EXT_EN_U3 GENMASK(11, 10)
  124. #define U3P_U3_PHYA_DA_REG4 0x108
  125. #define P3A_RG_PLL_DIVEN_PE2H GENMASK(21, 19)
  126. #define P3A_RG_PLL_BC_PE2H GENMASK(7, 6)
  127. #define U3P_U3_PHYA_DA_REG5 0x10c
  128. #define P3A_RG_PLL_BR_PE2H GENMASK(29, 28)
  129. #define P3A_RG_PLL_IC_PE2H GENMASK(15, 12)
  130. #define U3P_U3_PHYA_DA_REG6 0x110
  131. #define P3A_RG_PLL_IR_PE2H GENMASK(19, 16)
  132. #define U3P_U3_PHYA_DA_REG7 0x114
  133. #define P3A_RG_PLL_BP_PE2H GENMASK(19, 16)
  134. #define U3P_U3_PHYA_DA_REG20 0x13c
  135. #define P3A_RG_PLL_DELTA1_PE2H GENMASK(31, 16)
  136. #define U3P_U3_PHYA_DA_REG25 0x148
  137. #define P3A_RG_PLL_DELTA_PE2H GENMASK(15, 0)
  138. #define U3P_U3_PHYD_LFPS1 0x00c
  139. #define P3D_RG_FWAKE_TH GENMASK(21, 16)
  140. #define U3P_U3_PHYD_IMPCAL0 0x010
  141. #define P3D_RG_FORCE_TX_IMPEL BIT(31)
  142. #define P3D_RG_TX_IMPEL GENMASK(28, 24)
  143. #define U3P_U3_PHYD_IMPCAL1 0x014
  144. #define P3D_RG_FORCE_RX_IMPEL BIT(31)
  145. #define P3D_RG_RX_IMPEL GENMASK(28, 24)
  146. #define U3P_U3_PHYD_RSV 0x054
  147. #define P3D_RG_EFUSE_AUTO_LOAD_DIS BIT(12)
  148. #define U3P_U3_PHYD_CDR1 0x05c
  149. #define P3D_RG_CDR_BIR_LTD1 GENMASK(28, 24)
  150. #define P3D_RG_CDR_BIR_LTD0 GENMASK(12, 8)
  151. #define U3P_U3_PHYD_RXDET1 0x128
  152. #define P3D_RG_RXDET_STB2_SET GENMASK(17, 9)
  153. #define U3P_U3_PHYD_RXDET2 0x12c
  154. #define P3D_RG_RXDET_STB2_SET_P3 GENMASK(8, 0)
  155. #define U3P_SPLLC_XTALCTL3 0x018
  156. #define XC3_RG_U3_XTAL_RX_PWD BIT(9)
  157. #define XC3_RG_U3_FRC_XTAL_RX_PWD BIT(8)
  158. #define U3P_U2FREQ_FMCR0 0x00
  159. #define P2F_RG_MONCLK_SEL GENMASK(27, 26)
  160. #define P2F_RG_FREQDET_EN BIT(24)
  161. #define P2F_RG_CYCLECNT GENMASK(23, 0)
  162. #define U3P_U2FREQ_VALUE 0x0c
  163. #define U3P_U2FREQ_FMMONR1 0x10
  164. #define P2F_USB_FM_VALID BIT(0)
  165. #define P2F_RG_FRCK_EN BIT(8)
  166. #define U3P_REF_CLK 26 /* MHZ */
  167. #define U3P_SLEW_RATE_COEF 28
  168. #define U3P_SR_COEF_DIVISOR 1000
  169. #define U3P_FM_DET_CYCLE_CNT 1024
  170. /* SATA register setting */
  171. #define PHYD_CTRL_SIGNAL_MODE4 0x1c
  172. /* CDR Charge Pump P-path current adjustment */
  173. #define RG_CDR_BICLTD1_GEN1_MSK GENMASK(23, 20)
  174. #define RG_CDR_BICLTD0_GEN1_MSK GENMASK(11, 8)
  175. #define PHYD_DESIGN_OPTION2 0x24
  176. /* Symbol lock count selection */
  177. #define RG_LOCK_CNT_SEL_MSK GENMASK(5, 4)
  178. #define PHYD_DESIGN_OPTION9 0x40
  179. /* COMWAK GAP width window */
  180. #define RG_TG_MAX_MSK GENMASK(20, 16)
  181. /* COMINIT GAP width window */
  182. #define RG_T2_MAX_MSK GENMASK(13, 8)
  183. /* COMWAK GAP width window */
  184. #define RG_TG_MIN_MSK GENMASK(7, 5)
  185. /* COMINIT GAP width window */
  186. #define RG_T2_MIN_MSK GENMASK(4, 0)
  187. #define ANA_RG_CTRL_SIGNAL1 0x4c
  188. /* TX driver tail current control for 0dB de-empahsis mdoe for Gen1 speed */
  189. #define RG_IDRV_0DB_GEN1_MSK GENMASK(13, 8)
  190. #define ANA_RG_CTRL_SIGNAL4 0x58
  191. #define RG_CDR_BICLTR_GEN1_MSK GENMASK(23, 20)
  192. /* Loop filter R1 resistance adjustment for Gen1 speed */
  193. #define RG_CDR_BR_GEN2_MSK GENMASK(10, 8)
  194. #define ANA_RG_CTRL_SIGNAL6 0x60
  195. /* I-path capacitance adjustment for Gen1 */
  196. #define RG_CDR_BC_GEN1_MSK GENMASK(28, 24)
  197. #define RG_CDR_BIRLTR_GEN1_MSK GENMASK(4, 0)
  198. #define ANA_EQ_EYE_CTRL_SIGNAL1 0x6c
  199. /* RX Gen1 LEQ tuning step */
  200. #define RG_EQ_DLEQ_LFI_GEN1_MSK GENMASK(11, 8)
  201. #define ANA_EQ_EYE_CTRL_SIGNAL4 0xd8
  202. #define RG_CDR_BIRLTD0_GEN1_MSK GENMASK(20, 16)
  203. #define ANA_EQ_EYE_CTRL_SIGNAL5 0xdc
  204. #define RG_CDR_BIRLTD0_GEN3_MSK GENMASK(4, 0)
  205. /* PHY switch between pcie/usb3/sgmii/sata */
  206. #define USB_PHY_SWITCH_CTRL 0x0
  207. #define RG_PHY_SW_TYPE GENMASK(3, 0)
  208. #define RG_PHY_SW_PCIE 0x0
  209. #define RG_PHY_SW_USB3 0x1
  210. #define RG_PHY_SW_SGMII 0x2
  211. #define RG_PHY_SW_SATA 0x3
  212. #define TPHY_CLKS_CNT 2
  213. enum mtk_phy_version {
  214. MTK_PHY_V1 = 1,
  215. MTK_PHY_V2,
  216. MTK_PHY_V3,
  217. };
  218. struct mtk_phy_pdata {
  219. /* avoid RX sensitivity level degradation only for mt8173 */
  220. bool avoid_rx_sen_degradation;
  221. /*
  222. * workaround only for mt8195, HW fix it for others of V3,
  223. * u2phy should use integer mode instead of fractional mode of
  224. * 48M PLL, fix it by switching PLL to 26M from default 48M
  225. */
  226. bool sw_pll_48m_to_26m;
  227. /*
  228. * Some SoCs (e.g. mt8195) drop a bit when use auto load efuse,
  229. * support sw way, also support it for v2/v3 optionally.
  230. */
  231. bool sw_efuse_supported;
  232. enum mtk_phy_version version;
  233. };
  234. struct u2phy_banks {
  235. void __iomem *misc;
  236. void __iomem *fmreg;
  237. void __iomem *com;
  238. };
  239. struct u3phy_banks {
  240. void __iomem *spllc;
  241. void __iomem *chip;
  242. void __iomem *phyd; /* include u3phyd_bank2 */
  243. void __iomem *phya; /* include u3phya_da */
  244. };
  245. struct mtk_phy_instance {
  246. struct phy *phy;
  247. void __iomem *port_base;
  248. union {
  249. struct u2phy_banks u2_banks;
  250. struct u3phy_banks u3_banks;
  251. };
  252. struct clk_bulk_data clks[TPHY_CLKS_CNT];
  253. u32 index;
  254. u32 type;
  255. struct regmap *type_sw;
  256. u32 type_sw_reg;
  257. u32 type_sw_index;
  258. u32 efuse_sw_en;
  259. u32 efuse_intr;
  260. u32 efuse_tx_imp;
  261. u32 efuse_rx_imp;
  262. int eye_src;
  263. int eye_vrt;
  264. int eye_term;
  265. int intr;
  266. int discth;
  267. int pre_emphasis;
  268. bool bc12_en;
  269. };
  270. struct mtk_tphy {
  271. struct device *dev;
  272. void __iomem *sif_base; /* only shared sif */
  273. const struct mtk_phy_pdata *pdata;
  274. struct mtk_phy_instance **phys;
  275. int nphys;
  276. int src_ref_clk; /* MHZ, reference clock for slew rate calibrate */
  277. int src_coef; /* coefficient for slew rate calibrate */
  278. };
  279. static void hs_slew_rate_calibrate(struct mtk_tphy *tphy,
  280. struct mtk_phy_instance *instance)
  281. {
  282. struct u2phy_banks *u2_banks = &instance->u2_banks;
  283. void __iomem *fmreg = u2_banks->fmreg;
  284. void __iomem *com = u2_banks->com;
  285. int calibration_val;
  286. int fm_out;
  287. u32 tmp;
  288. /* HW V3 doesn't support slew rate cal anymore */
  289. if (tphy->pdata->version == MTK_PHY_V3)
  290. return;
  291. /* use force value */
  292. if (instance->eye_src)
  293. return;
  294. /* enable USB ring oscillator */
  295. mtk_phy_set_bits(com + U3P_USBPHYACR5, PA5_RG_U2_HSTX_SRCAL_EN);
  296. udelay(1);
  297. /*enable free run clock */
  298. mtk_phy_set_bits(fmreg + U3P_U2FREQ_FMMONR1, P2F_RG_FRCK_EN);
  299. /* set cycle count as 1024, and select u2 channel */
  300. tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
  301. tmp &= ~(P2F_RG_CYCLECNT | P2F_RG_MONCLK_SEL);
  302. tmp |= FIELD_PREP(P2F_RG_CYCLECNT, U3P_FM_DET_CYCLE_CNT);
  303. if (tphy->pdata->version == MTK_PHY_V1)
  304. tmp |= FIELD_PREP(P2F_RG_MONCLK_SEL, instance->index >> 1);
  305. writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
  306. /* enable frequency meter */
  307. mtk_phy_set_bits(fmreg + U3P_U2FREQ_FMCR0, P2F_RG_FREQDET_EN);
  308. /* ignore return value */
  309. readl_poll_timeout(fmreg + U3P_U2FREQ_FMMONR1, tmp,
  310. (tmp & P2F_USB_FM_VALID), 10, 200);
  311. fm_out = readl(fmreg + U3P_U2FREQ_VALUE);
  312. /* disable frequency meter */
  313. mtk_phy_clear_bits(fmreg + U3P_U2FREQ_FMCR0, P2F_RG_FREQDET_EN);
  314. /*disable free run clock */
  315. mtk_phy_clear_bits(fmreg + U3P_U2FREQ_FMMONR1, P2F_RG_FRCK_EN);
  316. if (fm_out) {
  317. /* ( 1024 / FM_OUT ) x reference clock frequency x coef */
  318. tmp = tphy->src_ref_clk * tphy->src_coef;
  319. tmp = (tmp * U3P_FM_DET_CYCLE_CNT) / fm_out;
  320. calibration_val = DIV_ROUND_CLOSEST(tmp, U3P_SR_COEF_DIVISOR);
  321. } else {
  322. /* if FM detection fail, set default value */
  323. calibration_val = 4;
  324. }
  325. dev_dbg(tphy->dev, "phy:%d, fm_out:%d, calib:%d (clk:%d, coef:%d)\n",
  326. instance->index, fm_out, calibration_val,
  327. tphy->src_ref_clk, tphy->src_coef);
  328. /* set HS slew rate */
  329. mtk_phy_update_field(com + U3P_USBPHYACR5, PA5_RG_U2_HSTX_SRCTRL,
  330. calibration_val);
  331. /* disable USB ring oscillator */
  332. mtk_phy_clear_bits(com + U3P_USBPHYACR5, PA5_RG_U2_HSTX_SRCAL_EN);
  333. }
  334. static void u3_phy_instance_init(struct mtk_tphy *tphy,
  335. struct mtk_phy_instance *instance)
  336. {
  337. struct u3phy_banks *u3_banks = &instance->u3_banks;
  338. void __iomem *phya = u3_banks->phya;
  339. void __iomem *phyd = u3_banks->phyd;
  340. /* gating PCIe Analog XTAL clock */
  341. mtk_phy_set_bits(u3_banks->spllc + U3P_SPLLC_XTALCTL3,
  342. XC3_RG_U3_XTAL_RX_PWD | XC3_RG_U3_FRC_XTAL_RX_PWD);
  343. /* gating XSQ */
  344. mtk_phy_update_field(phya + U3P_U3_PHYA_DA_REG0, P3A_RG_XTAL_EXT_EN_U3, 2);
  345. mtk_phy_update_field(phya + U3P_U3_PHYA_REG9, P3A_RG_RX_DAC_MUX, 4);
  346. mtk_phy_update_field(phya + U3P_U3_PHYA_REG6, P3A_RG_TX_EIDLE_CM, 0xe);
  347. mtk_phy_update_bits(u3_banks->phyd + U3P_U3_PHYD_CDR1,
  348. P3D_RG_CDR_BIR_LTD0 | P3D_RG_CDR_BIR_LTD1,
  349. FIELD_PREP(P3D_RG_CDR_BIR_LTD0, 0xc) |
  350. FIELD_PREP(P3D_RG_CDR_BIR_LTD1, 0x3));
  351. mtk_phy_update_field(phyd + U3P_U3_PHYD_LFPS1, P3D_RG_FWAKE_TH, 0x34);
  352. mtk_phy_update_field(phyd + U3P_U3_PHYD_RXDET1, P3D_RG_RXDET_STB2_SET, 0x10);
  353. mtk_phy_update_field(phyd + U3P_U3_PHYD_RXDET2, P3D_RG_RXDET_STB2_SET_P3, 0x10);
  354. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  355. }
  356. static void u2_phy_pll_26m_set(struct mtk_tphy *tphy,
  357. struct mtk_phy_instance *instance)
  358. {
  359. struct u2phy_banks *u2_banks = &instance->u2_banks;
  360. void __iomem *com = u2_banks->com;
  361. if (!tphy->pdata->sw_pll_48m_to_26m)
  362. return;
  363. mtk_phy_update_field(com + U3P_USBPHYACR0, PA0_USB20_PLL_PREDIV, 0);
  364. mtk_phy_update_field(com + U3P_USBPHYACR2, PA2_RG_U2PLL_BW, 3);
  365. writel(P2R_RG_U2PLL_FBDIV_26M, com + U3P_U2PHYA_RESV);
  366. mtk_phy_set_bits(com + U3P_U2PHYA_RESV1,
  367. P2R_RG_U2PLL_FRA_EN | P2R_RG_U2PLL_REFCLK_SEL);
  368. }
  369. static void u2_phy_instance_init(struct mtk_tphy *tphy,
  370. struct mtk_phy_instance *instance)
  371. {
  372. struct u2phy_banks *u2_banks = &instance->u2_banks;
  373. void __iomem *com = u2_banks->com;
  374. u32 index = instance->index;
  375. /* switch to USB function, and enable usb pll */
  376. mtk_phy_clear_bits(com + U3P_U2PHYDTM0, P2C_FORCE_UART_EN | P2C_FORCE_SUSPENDM);
  377. mtk_phy_clear_bits(com + U3P_U2PHYDTM0,
  378. P2C_RG_XCVRSEL | P2C_RG_DATAIN | P2C_DTM0_PART_MASK);
  379. mtk_phy_clear_bits(com + U3P_U2PHYDTM1, P2C_RG_UART_EN);
  380. mtk_phy_set_bits(com + U3P_USBPHYACR0, PA0_RG_USB20_INTR_EN);
  381. /* disable switch 100uA current to SSUSB */
  382. mtk_phy_clear_bits(com + U3P_USBPHYACR5, PA5_RG_U2_HS_100U_U3_EN);
  383. mtk_phy_clear_bits(com + U3P_U2PHYACR4, P2C_U2_GPIO_CTR_MSK);
  384. if (tphy->pdata->avoid_rx_sen_degradation) {
  385. if (!index) {
  386. mtk_phy_set_bits(com + U3P_USBPHYACR2, PA2_RG_SIF_U2PLL_FORCE_EN);
  387. mtk_phy_clear_bits(com + U3D_U2PHYDCR0, P2C_RG_SIF_U2PLL_FORCE_ON);
  388. } else {
  389. mtk_phy_set_bits(com + U3D_U2PHYDCR0, P2C_RG_SIF_U2PLL_FORCE_ON);
  390. mtk_phy_set_bits(com + U3P_U2PHYDTM0,
  391. P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM);
  392. }
  393. }
  394. /* DP/DM BC1.1 path Disable */
  395. mtk_phy_clear_bits(com + U3P_USBPHYACR6, PA6_RG_U2_BC11_SW_EN);
  396. mtk_phy_update_field(com + U3P_USBPHYACR6, PA6_RG_U2_SQTH, 2);
  397. /* Workaround only for mt8195, HW fix it for others (V3) */
  398. u2_phy_pll_26m_set(tphy, instance);
  399. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  400. }
  401. static void u2_phy_instance_power_on(struct mtk_tphy *tphy,
  402. struct mtk_phy_instance *instance)
  403. {
  404. struct u2phy_banks *u2_banks = &instance->u2_banks;
  405. void __iomem *com = u2_banks->com;
  406. u32 index = instance->index;
  407. /* OTG Enable */
  408. mtk_phy_set_bits(com + U3P_USBPHYACR6, PA6_RG_U2_OTG_VBUSCMP_EN);
  409. mtk_phy_set_bits(com + U3P_U2PHYDTM1, P2C_RG_VBUSVALID | P2C_RG_AVALID);
  410. mtk_phy_clear_bits(com + U3P_U2PHYDTM1, P2C_RG_SESSEND);
  411. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  412. mtk_phy_set_bits(com + U3D_U2PHYDCR0, P2C_RG_SIF_U2PLL_FORCE_ON);
  413. mtk_phy_set_bits(com + U3P_U2PHYDTM0, P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM);
  414. }
  415. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  416. }
  417. static void u2_phy_instance_power_off(struct mtk_tphy *tphy,
  418. struct mtk_phy_instance *instance)
  419. {
  420. struct u2phy_banks *u2_banks = &instance->u2_banks;
  421. void __iomem *com = u2_banks->com;
  422. u32 index = instance->index;
  423. /* OTG Disable */
  424. mtk_phy_clear_bits(com + U3P_USBPHYACR6, PA6_RG_U2_OTG_VBUSCMP_EN);
  425. mtk_phy_clear_bits(com + U3P_U2PHYDTM1, P2C_RG_VBUSVALID | P2C_RG_AVALID);
  426. mtk_phy_set_bits(com + U3P_U2PHYDTM1, P2C_RG_SESSEND);
  427. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  428. mtk_phy_clear_bits(com + U3P_U2PHYDTM0, P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM);
  429. mtk_phy_clear_bits(com + U3D_U2PHYDCR0, P2C_RG_SIF_U2PLL_FORCE_ON);
  430. }
  431. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  432. }
  433. static void u2_phy_instance_exit(struct mtk_tphy *tphy,
  434. struct mtk_phy_instance *instance)
  435. {
  436. struct u2phy_banks *u2_banks = &instance->u2_banks;
  437. void __iomem *com = u2_banks->com;
  438. u32 index = instance->index;
  439. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  440. mtk_phy_clear_bits(com + U3D_U2PHYDCR0, P2C_RG_SIF_U2PLL_FORCE_ON);
  441. mtk_phy_clear_bits(com + U3P_U2PHYDTM0, P2C_FORCE_SUSPENDM);
  442. }
  443. }
  444. static void u2_phy_instance_set_mode(struct mtk_tphy *tphy,
  445. struct mtk_phy_instance *instance,
  446. enum phy_mode mode)
  447. {
  448. struct u2phy_banks *u2_banks = &instance->u2_banks;
  449. u32 tmp;
  450. tmp = readl(u2_banks->com + U3P_U2PHYDTM1);
  451. switch (mode) {
  452. case PHY_MODE_USB_DEVICE:
  453. tmp |= P2C_FORCE_IDDIG | P2C_RG_IDDIG;
  454. break;
  455. case PHY_MODE_USB_HOST:
  456. tmp |= P2C_FORCE_IDDIG;
  457. tmp &= ~P2C_RG_IDDIG;
  458. break;
  459. case PHY_MODE_USB_OTG:
  460. tmp &= ~(P2C_FORCE_IDDIG | P2C_RG_IDDIG);
  461. break;
  462. default:
  463. return;
  464. }
  465. writel(tmp, u2_banks->com + U3P_U2PHYDTM1);
  466. }
  467. static void pcie_phy_instance_init(struct mtk_tphy *tphy,
  468. struct mtk_phy_instance *instance)
  469. {
  470. struct u3phy_banks *u3_banks = &instance->u3_banks;
  471. void __iomem *phya = u3_banks->phya;
  472. if (tphy->pdata->version != MTK_PHY_V1)
  473. return;
  474. mtk_phy_update_bits(phya + U3P_U3_PHYA_DA_REG0,
  475. P3A_RG_XTAL_EXT_PE1H | P3A_RG_XTAL_EXT_PE2H,
  476. FIELD_PREP(P3A_RG_XTAL_EXT_PE1H, 0x2) |
  477. FIELD_PREP(P3A_RG_XTAL_EXT_PE2H, 0x2));
  478. /* ref clk drive */
  479. mtk_phy_update_field(phya + U3P_U3_PHYA_REG1, P3A_RG_CLKDRV_AMP, 0x4);
  480. mtk_phy_update_field(phya + U3P_U3_PHYA_REG0, P3A_RG_CLKDRV_OFF, 0x1);
  481. /* SSC delta -5000ppm */
  482. mtk_phy_update_field(phya + U3P_U3_PHYA_DA_REG20, P3A_RG_PLL_DELTA1_PE2H, 0x3c);
  483. mtk_phy_update_field(phya + U3P_U3_PHYA_DA_REG25, P3A_RG_PLL_DELTA_PE2H, 0x36);
  484. /* change pll BW 0.6M */
  485. mtk_phy_update_bits(phya + U3P_U3_PHYA_DA_REG5,
  486. P3A_RG_PLL_BR_PE2H | P3A_RG_PLL_IC_PE2H,
  487. FIELD_PREP(P3A_RG_PLL_BR_PE2H, 0x1) |
  488. FIELD_PREP(P3A_RG_PLL_IC_PE2H, 0x1));
  489. mtk_phy_update_bits(phya + U3P_U3_PHYA_DA_REG4,
  490. P3A_RG_PLL_DIVEN_PE2H | P3A_RG_PLL_BC_PE2H,
  491. FIELD_PREP(P3A_RG_PLL_BC_PE2H, 0x3));
  492. mtk_phy_update_field(phya + U3P_U3_PHYA_DA_REG6, P3A_RG_PLL_IR_PE2H, 0x2);
  493. mtk_phy_update_field(phya + U3P_U3_PHYA_DA_REG7, P3A_RG_PLL_BP_PE2H, 0xa);
  494. /* Tx Detect Rx Timing: 10us -> 5us */
  495. mtk_phy_update_field(u3_banks->phyd + U3P_U3_PHYD_RXDET1,
  496. P3D_RG_RXDET_STB2_SET, 0x10);
  497. mtk_phy_update_field(u3_banks->phyd + U3P_U3_PHYD_RXDET2,
  498. P3D_RG_RXDET_STB2_SET_P3, 0x10);
  499. /* wait for PCIe subsys register to active */
  500. usleep_range(2500, 3000);
  501. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  502. }
  503. static void pcie_phy_instance_power_on(struct mtk_tphy *tphy,
  504. struct mtk_phy_instance *instance)
  505. {
  506. struct u3phy_banks *bank = &instance->u3_banks;
  507. mtk_phy_clear_bits(bank->chip + U3P_U3_CHIP_GPIO_CTLD,
  508. P3C_FORCE_IP_SW_RST | P3C_REG_IP_SW_RST);
  509. mtk_phy_clear_bits(bank->chip + U3P_U3_CHIP_GPIO_CTLE,
  510. P3C_RG_SWRST_U3_PHYD_FORCE_EN | P3C_RG_SWRST_U3_PHYD);
  511. }
  512. static void pcie_phy_instance_power_off(struct mtk_tphy *tphy,
  513. struct mtk_phy_instance *instance)
  514. {
  515. struct u3phy_banks *bank = &instance->u3_banks;
  516. mtk_phy_set_bits(bank->chip + U3P_U3_CHIP_GPIO_CTLD,
  517. P3C_FORCE_IP_SW_RST | P3C_REG_IP_SW_RST);
  518. mtk_phy_set_bits(bank->chip + U3P_U3_CHIP_GPIO_CTLE,
  519. P3C_RG_SWRST_U3_PHYD_FORCE_EN | P3C_RG_SWRST_U3_PHYD);
  520. }
  521. static void sata_phy_instance_init(struct mtk_tphy *tphy,
  522. struct mtk_phy_instance *instance)
  523. {
  524. struct u3phy_banks *u3_banks = &instance->u3_banks;
  525. void __iomem *phyd = u3_banks->phyd;
  526. /* charge current adjustment */
  527. mtk_phy_update_bits(phyd + ANA_RG_CTRL_SIGNAL6,
  528. RG_CDR_BIRLTR_GEN1_MSK | RG_CDR_BC_GEN1_MSK,
  529. FIELD_PREP(RG_CDR_BIRLTR_GEN1_MSK, 0x6) |
  530. FIELD_PREP(RG_CDR_BC_GEN1_MSK, 0x1a));
  531. mtk_phy_update_field(phyd + ANA_EQ_EYE_CTRL_SIGNAL4, RG_CDR_BIRLTD0_GEN1_MSK, 0x18);
  532. mtk_phy_update_field(phyd + ANA_EQ_EYE_CTRL_SIGNAL5, RG_CDR_BIRLTD0_GEN3_MSK, 0x06);
  533. mtk_phy_update_bits(phyd + ANA_RG_CTRL_SIGNAL4,
  534. RG_CDR_BICLTR_GEN1_MSK | RG_CDR_BR_GEN2_MSK,
  535. FIELD_PREP(RG_CDR_BICLTR_GEN1_MSK, 0x0c) |
  536. FIELD_PREP(RG_CDR_BR_GEN2_MSK, 0x07));
  537. mtk_phy_update_bits(phyd + PHYD_CTRL_SIGNAL_MODE4,
  538. RG_CDR_BICLTD0_GEN1_MSK | RG_CDR_BICLTD1_GEN1_MSK,
  539. FIELD_PREP(RG_CDR_BICLTD0_GEN1_MSK, 0x08) |
  540. FIELD_PREP(RG_CDR_BICLTD1_GEN1_MSK, 0x02));
  541. mtk_phy_update_field(phyd + PHYD_DESIGN_OPTION2, RG_LOCK_CNT_SEL_MSK, 0x02);
  542. mtk_phy_update_bits(phyd + PHYD_DESIGN_OPTION9,
  543. RG_T2_MIN_MSK | RG_TG_MIN_MSK,
  544. FIELD_PREP(RG_T2_MIN_MSK, 0x12) |
  545. FIELD_PREP(RG_TG_MIN_MSK, 0x04));
  546. mtk_phy_update_bits(phyd + PHYD_DESIGN_OPTION9,
  547. RG_T2_MAX_MSK | RG_TG_MAX_MSK,
  548. FIELD_PREP(RG_T2_MAX_MSK, 0x31) |
  549. FIELD_PREP(RG_TG_MAX_MSK, 0x0e));
  550. mtk_phy_update_field(phyd + ANA_RG_CTRL_SIGNAL1, RG_IDRV_0DB_GEN1_MSK, 0x20);
  551. mtk_phy_update_field(phyd + ANA_EQ_EYE_CTRL_SIGNAL1, RG_EQ_DLEQ_LFI_GEN1_MSK, 0x03);
  552. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  553. }
  554. static void phy_v1_banks_init(struct mtk_tphy *tphy,
  555. struct mtk_phy_instance *instance)
  556. {
  557. struct u2phy_banks *u2_banks = &instance->u2_banks;
  558. struct u3phy_banks *u3_banks = &instance->u3_banks;
  559. switch (instance->type) {
  560. case PHY_TYPE_USB2:
  561. u2_banks->misc = NULL;
  562. u2_banks->fmreg = tphy->sif_base + SSUSB_SIFSLV_V1_U2FREQ;
  563. u2_banks->com = instance->port_base + SSUSB_SIFSLV_V1_U2PHY_COM;
  564. break;
  565. case PHY_TYPE_USB3:
  566. case PHY_TYPE_PCIE:
  567. u3_banks->spllc = tphy->sif_base + SSUSB_SIFSLV_V1_SPLLC;
  568. u3_banks->chip = tphy->sif_base + SSUSB_SIFSLV_V1_CHIP;
  569. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V1_U3PHYD;
  570. u3_banks->phya = instance->port_base + SSUSB_SIFSLV_V1_U3PHYA;
  571. break;
  572. case PHY_TYPE_SATA:
  573. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V1_U3PHYD;
  574. break;
  575. default:
  576. dev_err(tphy->dev, "incompatible PHY type\n");
  577. return;
  578. }
  579. }
  580. static void phy_v2_banks_init(struct mtk_tphy *tphy,
  581. struct mtk_phy_instance *instance)
  582. {
  583. struct u2phy_banks *u2_banks = &instance->u2_banks;
  584. struct u3phy_banks *u3_banks = &instance->u3_banks;
  585. switch (instance->type) {
  586. case PHY_TYPE_USB2:
  587. u2_banks->misc = instance->port_base + SSUSB_SIFSLV_V2_MISC;
  588. u2_banks->fmreg = instance->port_base + SSUSB_SIFSLV_V2_U2FREQ;
  589. u2_banks->com = instance->port_base + SSUSB_SIFSLV_V2_U2PHY_COM;
  590. break;
  591. case PHY_TYPE_USB3:
  592. case PHY_TYPE_PCIE:
  593. u3_banks->spllc = instance->port_base + SSUSB_SIFSLV_V2_SPLLC;
  594. u3_banks->chip = instance->port_base + SSUSB_SIFSLV_V2_CHIP;
  595. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V2_U3PHYD;
  596. u3_banks->phya = instance->port_base + SSUSB_SIFSLV_V2_U3PHYA;
  597. break;
  598. default:
  599. dev_err(tphy->dev, "incompatible PHY type\n");
  600. return;
  601. }
  602. }
  603. static void phy_parse_property(struct mtk_tphy *tphy,
  604. struct mtk_phy_instance *instance)
  605. {
  606. struct device *dev = &instance->phy->dev;
  607. if (instance->type != PHY_TYPE_USB2)
  608. return;
  609. instance->bc12_en = device_property_read_bool(dev, "mediatek,bc12");
  610. device_property_read_u32(dev, "mediatek,eye-src",
  611. &instance->eye_src);
  612. device_property_read_u32(dev, "mediatek,eye-vrt",
  613. &instance->eye_vrt);
  614. device_property_read_u32(dev, "mediatek,eye-term",
  615. &instance->eye_term);
  616. device_property_read_u32(dev, "mediatek,intr",
  617. &instance->intr);
  618. device_property_read_u32(dev, "mediatek,discth",
  619. &instance->discth);
  620. device_property_read_u32(dev, "mediatek,pre-emphasis",
  621. &instance->pre_emphasis);
  622. dev_dbg(dev, "bc12:%d, src:%d, vrt:%d, term:%d, intr:%d, disc:%d\n",
  623. instance->bc12_en, instance->eye_src,
  624. instance->eye_vrt, instance->eye_term,
  625. instance->intr, instance->discth);
  626. dev_dbg(dev, "pre-emp:%d\n", instance->pre_emphasis);
  627. }
  628. static void u2_phy_props_set(struct mtk_tphy *tphy,
  629. struct mtk_phy_instance *instance)
  630. {
  631. struct u2phy_banks *u2_banks = &instance->u2_banks;
  632. void __iomem *com = u2_banks->com;
  633. if (instance->bc12_en) /* BC1.2 path Enable */
  634. mtk_phy_set_bits(com + U3P_U2PHYBC12C, P2C_RG_CHGDT_EN);
  635. if (tphy->pdata->version < MTK_PHY_V3 && instance->eye_src)
  636. mtk_phy_update_field(com + U3P_USBPHYACR5, PA5_RG_U2_HSTX_SRCTRL,
  637. instance->eye_src);
  638. if (instance->eye_vrt)
  639. mtk_phy_update_field(com + U3P_USBPHYACR1, PA1_RG_VRT_SEL,
  640. instance->eye_vrt);
  641. if (instance->eye_term)
  642. mtk_phy_update_field(com + U3P_USBPHYACR1, PA1_RG_TERM_SEL,
  643. instance->eye_term);
  644. if (instance->intr) {
  645. if (u2_banks->misc)
  646. mtk_phy_set_bits(u2_banks->misc + U3P_MISC_REG1,
  647. MR1_EFUSE_AUTO_LOAD_DIS);
  648. mtk_phy_update_field(com + U3P_USBPHYACR1, PA1_RG_INTR_CAL,
  649. instance->intr);
  650. }
  651. if (instance->discth)
  652. mtk_phy_update_field(com + U3P_USBPHYACR6, PA6_RG_U2_DISCTH,
  653. instance->discth);
  654. if (instance->pre_emphasis)
  655. mtk_phy_update_field(com + U3P_USBPHYACR6, PA6_RG_U2_PRE_EMP,
  656. instance->pre_emphasis);
  657. }
  658. /* type switch for usb3/pcie/sgmii/sata */
  659. static int phy_type_syscon_get(struct mtk_phy_instance *instance,
  660. struct device_node *dn)
  661. {
  662. struct of_phandle_args args;
  663. int ret;
  664. /* type switch function is optional */
  665. if (!of_property_read_bool(dn, "mediatek,syscon-type"))
  666. return 0;
  667. ret = of_parse_phandle_with_fixed_args(dn, "mediatek,syscon-type",
  668. 2, 0, &args);
  669. if (ret)
  670. return ret;
  671. instance->type_sw_reg = args.args[0];
  672. instance->type_sw_index = args.args[1] & 0x3; /* <=3 */
  673. instance->type_sw = syscon_node_to_regmap(args.np);
  674. of_node_put(args.np);
  675. dev_info(&instance->phy->dev, "type_sw - reg %#x, index %d\n",
  676. instance->type_sw_reg, instance->type_sw_index);
  677. return PTR_ERR_OR_ZERO(instance->type_sw);
  678. }
  679. static int phy_type_set(struct mtk_phy_instance *instance)
  680. {
  681. int type;
  682. u32 offset;
  683. if (!instance->type_sw)
  684. return 0;
  685. switch (instance->type) {
  686. case PHY_TYPE_USB3:
  687. type = RG_PHY_SW_USB3;
  688. break;
  689. case PHY_TYPE_PCIE:
  690. type = RG_PHY_SW_PCIE;
  691. break;
  692. case PHY_TYPE_SGMII:
  693. type = RG_PHY_SW_SGMII;
  694. break;
  695. case PHY_TYPE_SATA:
  696. type = RG_PHY_SW_SATA;
  697. break;
  698. case PHY_TYPE_USB2:
  699. default:
  700. return 0;
  701. }
  702. offset = instance->type_sw_index * BITS_PER_BYTE;
  703. regmap_update_bits(instance->type_sw, instance->type_sw_reg,
  704. RG_PHY_SW_TYPE << offset, type << offset);
  705. return 0;
  706. }
  707. static int phy_efuse_get(struct mtk_tphy *tphy, struct mtk_phy_instance *instance)
  708. {
  709. struct device *dev = &instance->phy->dev;
  710. int ret = 0;
  711. /* tphy v1 doesn't support sw efuse, skip it */
  712. if (!tphy->pdata->sw_efuse_supported) {
  713. instance->efuse_sw_en = 0;
  714. return 0;
  715. }
  716. /* software efuse is optional */
  717. instance->efuse_sw_en = device_property_read_bool(dev, "nvmem-cells");
  718. if (!instance->efuse_sw_en)
  719. return 0;
  720. switch (instance->type) {
  721. case PHY_TYPE_USB2:
  722. ret = nvmem_cell_read_variable_le_u32(dev, "intr", &instance->efuse_intr);
  723. if (ret) {
  724. dev_err(dev, "fail to get u2 intr efuse, %d\n", ret);
  725. break;
  726. }
  727. /* no efuse, ignore it */
  728. if (!instance->efuse_intr) {
  729. dev_warn(dev, "no u2 intr efuse, but dts enable it\n");
  730. instance->efuse_sw_en = 0;
  731. break;
  732. }
  733. dev_dbg(dev, "u2 efuse - intr %x\n", instance->efuse_intr);
  734. break;
  735. case PHY_TYPE_USB3:
  736. case PHY_TYPE_PCIE:
  737. ret = nvmem_cell_read_variable_le_u32(dev, "intr", &instance->efuse_intr);
  738. if (ret) {
  739. dev_err(dev, "fail to get u3 intr efuse, %d\n", ret);
  740. break;
  741. }
  742. ret = nvmem_cell_read_variable_le_u32(dev, "rx_imp", &instance->efuse_rx_imp);
  743. if (ret) {
  744. dev_err(dev, "fail to get u3 rx_imp efuse, %d\n", ret);
  745. break;
  746. }
  747. ret = nvmem_cell_read_variable_le_u32(dev, "tx_imp", &instance->efuse_tx_imp);
  748. if (ret) {
  749. dev_err(dev, "fail to get u3 tx_imp efuse, %d\n", ret);
  750. break;
  751. }
  752. /* no efuse, ignore it */
  753. if (!instance->efuse_intr &&
  754. !instance->efuse_rx_imp &&
  755. !instance->efuse_tx_imp) {
  756. dev_warn(dev, "no u3 intr efuse, but dts enable it\n");
  757. instance->efuse_sw_en = 0;
  758. break;
  759. }
  760. dev_dbg(dev, "u3 efuse - intr %x, rx_imp %x, tx_imp %x\n",
  761. instance->efuse_intr, instance->efuse_rx_imp,instance->efuse_tx_imp);
  762. break;
  763. default:
  764. dev_err(dev, "no sw efuse for type %d\n", instance->type);
  765. ret = -EINVAL;
  766. }
  767. return ret;
  768. }
  769. static void phy_efuse_set(struct mtk_phy_instance *instance)
  770. {
  771. struct device *dev = &instance->phy->dev;
  772. struct u2phy_banks *u2_banks = &instance->u2_banks;
  773. struct u3phy_banks *u3_banks = &instance->u3_banks;
  774. if (!instance->efuse_sw_en)
  775. return;
  776. switch (instance->type) {
  777. case PHY_TYPE_USB2:
  778. mtk_phy_set_bits(u2_banks->misc + U3P_MISC_REG1, MR1_EFUSE_AUTO_LOAD_DIS);
  779. mtk_phy_update_field(u2_banks->com + U3P_USBPHYACR1, PA1_RG_INTR_CAL,
  780. instance->efuse_intr);
  781. break;
  782. case PHY_TYPE_USB3:
  783. case PHY_TYPE_PCIE:
  784. mtk_phy_set_bits(u3_banks->phyd + U3P_U3_PHYD_RSV, P3D_RG_EFUSE_AUTO_LOAD_DIS);
  785. mtk_phy_update_field(u3_banks->phyd + U3P_U3_PHYD_IMPCAL0, P3D_RG_TX_IMPEL,
  786. instance->efuse_tx_imp);
  787. mtk_phy_set_bits(u3_banks->phyd + U3P_U3_PHYD_IMPCAL0, P3D_RG_FORCE_TX_IMPEL);
  788. mtk_phy_update_field(u3_banks->phyd + U3P_U3_PHYD_IMPCAL1, P3D_RG_RX_IMPEL,
  789. instance->efuse_rx_imp);
  790. mtk_phy_set_bits(u3_banks->phyd + U3P_U3_PHYD_IMPCAL1, P3D_RG_FORCE_RX_IMPEL);
  791. mtk_phy_update_field(u3_banks->phya + U3P_U3_PHYA_REG0, P3A_RG_IEXT_INTR,
  792. instance->efuse_intr);
  793. break;
  794. default:
  795. dev_warn(dev, "no sw efuse for type %d\n", instance->type);
  796. break;
  797. }
  798. }
  799. static int mtk_phy_init(struct phy *phy)
  800. {
  801. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  802. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  803. int ret;
  804. ret = clk_bulk_prepare_enable(TPHY_CLKS_CNT, instance->clks);
  805. if (ret)
  806. return ret;
  807. phy_efuse_set(instance);
  808. switch (instance->type) {
  809. case PHY_TYPE_USB2:
  810. u2_phy_instance_init(tphy, instance);
  811. u2_phy_props_set(tphy, instance);
  812. break;
  813. case PHY_TYPE_USB3:
  814. u3_phy_instance_init(tphy, instance);
  815. break;
  816. case PHY_TYPE_PCIE:
  817. pcie_phy_instance_init(tphy, instance);
  818. break;
  819. case PHY_TYPE_SATA:
  820. sata_phy_instance_init(tphy, instance);
  821. break;
  822. case PHY_TYPE_SGMII:
  823. /* nothing to do, only used to set type */
  824. break;
  825. default:
  826. dev_err(tphy->dev, "incompatible PHY type\n");
  827. clk_bulk_disable_unprepare(TPHY_CLKS_CNT, instance->clks);
  828. return -EINVAL;
  829. }
  830. return 0;
  831. }
  832. static int mtk_phy_power_on(struct phy *phy)
  833. {
  834. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  835. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  836. if (instance->type == PHY_TYPE_USB2) {
  837. u2_phy_instance_power_on(tphy, instance);
  838. hs_slew_rate_calibrate(tphy, instance);
  839. } else if (instance->type == PHY_TYPE_PCIE) {
  840. pcie_phy_instance_power_on(tphy, instance);
  841. }
  842. return 0;
  843. }
  844. static int mtk_phy_power_off(struct phy *phy)
  845. {
  846. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  847. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  848. if (instance->type == PHY_TYPE_USB2)
  849. u2_phy_instance_power_off(tphy, instance);
  850. else if (instance->type == PHY_TYPE_PCIE)
  851. pcie_phy_instance_power_off(tphy, instance);
  852. return 0;
  853. }
  854. static int mtk_phy_exit(struct phy *phy)
  855. {
  856. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  857. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  858. if (instance->type == PHY_TYPE_USB2)
  859. u2_phy_instance_exit(tphy, instance);
  860. clk_bulk_disable_unprepare(TPHY_CLKS_CNT, instance->clks);
  861. return 0;
  862. }
  863. static int mtk_phy_set_mode(struct phy *phy, enum phy_mode mode, int submode)
  864. {
  865. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  866. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  867. if (instance->type == PHY_TYPE_USB2)
  868. u2_phy_instance_set_mode(tphy, instance, mode);
  869. return 0;
  870. }
  871. static struct phy *mtk_phy_xlate(struct device *dev,
  872. struct of_phandle_args *args)
  873. {
  874. struct mtk_tphy *tphy = dev_get_drvdata(dev);
  875. struct mtk_phy_instance *instance = NULL;
  876. struct device_node *phy_np = args->np;
  877. int index;
  878. int ret;
  879. if (args->args_count != 1) {
  880. dev_err(dev, "invalid number of cells in 'phy' property\n");
  881. return ERR_PTR(-EINVAL);
  882. }
  883. for (index = 0; index < tphy->nphys; index++)
  884. if (phy_np == tphy->phys[index]->phy->dev.of_node) {
  885. instance = tphy->phys[index];
  886. break;
  887. }
  888. if (!instance) {
  889. dev_err(dev, "failed to find appropriate phy\n");
  890. return ERR_PTR(-EINVAL);
  891. }
  892. instance->type = args->args[0];
  893. if (!(instance->type == PHY_TYPE_USB2 ||
  894. instance->type == PHY_TYPE_USB3 ||
  895. instance->type == PHY_TYPE_PCIE ||
  896. instance->type == PHY_TYPE_SATA ||
  897. instance->type == PHY_TYPE_SGMII)) {
  898. dev_err(dev, "unsupported device type: %d\n", instance->type);
  899. return ERR_PTR(-EINVAL);
  900. }
  901. switch (tphy->pdata->version) {
  902. case MTK_PHY_V1:
  903. phy_v1_banks_init(tphy, instance);
  904. break;
  905. case MTK_PHY_V2:
  906. case MTK_PHY_V3:
  907. phy_v2_banks_init(tphy, instance);
  908. break;
  909. default:
  910. dev_err(dev, "phy version is not supported\n");
  911. return ERR_PTR(-EINVAL);
  912. }
  913. ret = phy_efuse_get(tphy, instance);
  914. if (ret)
  915. return ERR_PTR(ret);
  916. phy_parse_property(tphy, instance);
  917. phy_type_set(instance);
  918. return instance->phy;
  919. }
  920. static const struct phy_ops mtk_tphy_ops = {
  921. .init = mtk_phy_init,
  922. .exit = mtk_phy_exit,
  923. .power_on = mtk_phy_power_on,
  924. .power_off = mtk_phy_power_off,
  925. .set_mode = mtk_phy_set_mode,
  926. .owner = THIS_MODULE,
  927. };
  928. static const struct mtk_phy_pdata tphy_v1_pdata = {
  929. .avoid_rx_sen_degradation = false,
  930. .version = MTK_PHY_V1,
  931. };
  932. static const struct mtk_phy_pdata tphy_v2_pdata = {
  933. .avoid_rx_sen_degradation = false,
  934. .sw_efuse_supported = true,
  935. .version = MTK_PHY_V2,
  936. };
  937. static const struct mtk_phy_pdata tphy_v3_pdata = {
  938. .sw_efuse_supported = true,
  939. .version = MTK_PHY_V3,
  940. };
  941. static const struct mtk_phy_pdata mt8173_pdata = {
  942. .avoid_rx_sen_degradation = true,
  943. .version = MTK_PHY_V1,
  944. };
  945. static const struct mtk_phy_pdata mt8195_pdata = {
  946. .sw_pll_48m_to_26m = true,
  947. .sw_efuse_supported = true,
  948. .version = MTK_PHY_V3,
  949. };
  950. static const struct of_device_id mtk_tphy_id_table[] = {
  951. { .compatible = "mediatek,mt2701-u3phy", .data = &tphy_v1_pdata },
  952. { .compatible = "mediatek,mt2712-u3phy", .data = &tphy_v2_pdata },
  953. { .compatible = "mediatek,mt8173-u3phy", .data = &mt8173_pdata },
  954. { .compatible = "mediatek,mt8195-tphy", .data = &mt8195_pdata },
  955. { .compatible = "mediatek,generic-tphy-v1", .data = &tphy_v1_pdata },
  956. { .compatible = "mediatek,generic-tphy-v2", .data = &tphy_v2_pdata },
  957. { .compatible = "mediatek,generic-tphy-v3", .data = &tphy_v3_pdata },
  958. { },
  959. };
  960. MODULE_DEVICE_TABLE(of, mtk_tphy_id_table);
  961. static int mtk_tphy_probe(struct platform_device *pdev)
  962. {
  963. struct device *dev = &pdev->dev;
  964. struct device_node *np = dev->of_node;
  965. struct device_node *child_np;
  966. struct phy_provider *provider;
  967. struct resource *sif_res;
  968. struct mtk_tphy *tphy;
  969. struct resource res;
  970. int port, retval;
  971. tphy = devm_kzalloc(dev, sizeof(*tphy), GFP_KERNEL);
  972. if (!tphy)
  973. return -ENOMEM;
  974. tphy->pdata = of_device_get_match_data(dev);
  975. if (!tphy->pdata)
  976. return -EINVAL;
  977. tphy->nphys = of_get_child_count(np);
  978. tphy->phys = devm_kcalloc(dev, tphy->nphys,
  979. sizeof(*tphy->phys), GFP_KERNEL);
  980. if (!tphy->phys)
  981. return -ENOMEM;
  982. tphy->dev = dev;
  983. platform_set_drvdata(pdev, tphy);
  984. sif_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  985. /* SATA phy of V1 needn't it if not shared with PCIe or USB */
  986. if (sif_res && tphy->pdata->version == MTK_PHY_V1) {
  987. /* get banks shared by multiple phys */
  988. tphy->sif_base = devm_ioremap_resource(dev, sif_res);
  989. if (IS_ERR(tphy->sif_base)) {
  990. dev_err(dev, "failed to remap sif regs\n");
  991. return PTR_ERR(tphy->sif_base);
  992. }
  993. }
  994. if (tphy->pdata->version < MTK_PHY_V3) {
  995. tphy->src_ref_clk = U3P_REF_CLK;
  996. tphy->src_coef = U3P_SLEW_RATE_COEF;
  997. /* update parameters of slew rate calibrate if exist */
  998. device_property_read_u32(dev, "mediatek,src-ref-clk-mhz",
  999. &tphy->src_ref_clk);
  1000. device_property_read_u32(dev, "mediatek,src-coef",
  1001. &tphy->src_coef);
  1002. }
  1003. port = 0;
  1004. for_each_child_of_node(np, child_np) {
  1005. struct mtk_phy_instance *instance;
  1006. struct clk_bulk_data *clks;
  1007. struct device *subdev;
  1008. struct phy *phy;
  1009. instance = devm_kzalloc(dev, sizeof(*instance), GFP_KERNEL);
  1010. if (!instance) {
  1011. retval = -ENOMEM;
  1012. goto put_child;
  1013. }
  1014. tphy->phys[port] = instance;
  1015. phy = devm_phy_create(dev, child_np, &mtk_tphy_ops);
  1016. if (IS_ERR(phy)) {
  1017. dev_err(dev, "failed to create phy\n");
  1018. retval = PTR_ERR(phy);
  1019. goto put_child;
  1020. }
  1021. subdev = &phy->dev;
  1022. retval = of_address_to_resource(child_np, 0, &res);
  1023. if (retval) {
  1024. dev_err(subdev, "failed to get address resource(id-%d)\n",
  1025. port);
  1026. goto put_child;
  1027. }
  1028. instance->port_base = devm_ioremap_resource(subdev, &res);
  1029. if (IS_ERR(instance->port_base)) {
  1030. retval = PTR_ERR(instance->port_base);
  1031. goto put_child;
  1032. }
  1033. instance->phy = phy;
  1034. instance->index = port;
  1035. phy_set_drvdata(phy, instance);
  1036. port++;
  1037. clks = instance->clks;
  1038. clks[0].id = "ref"; /* digital (& analog) clock */
  1039. clks[1].id = "da_ref"; /* analog clock */
  1040. retval = devm_clk_bulk_get_optional(subdev, TPHY_CLKS_CNT, clks);
  1041. if (retval)
  1042. goto put_child;
  1043. retval = phy_type_syscon_get(instance, child_np);
  1044. if (retval)
  1045. goto put_child;
  1046. }
  1047. provider = devm_of_phy_provider_register(dev, mtk_phy_xlate);
  1048. return PTR_ERR_OR_ZERO(provider);
  1049. put_child:
  1050. of_node_put(child_np);
  1051. return retval;
  1052. }
  1053. static struct platform_driver mtk_tphy_driver = {
  1054. .probe = mtk_tphy_probe,
  1055. .driver = {
  1056. .name = "mtk-tphy",
  1057. .of_match_table = mtk_tphy_id_table,
  1058. },
  1059. };
  1060. module_platform_driver(mtk_tphy_driver);
  1061. MODULE_AUTHOR("Chunfeng Yun <[email protected]>");
  1062. MODULE_DESCRIPTION("MediaTek T-PHY driver");
  1063. MODULE_LICENSE("GPL v2");