phy-mtk-mipi-dsi-mt8183.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2019 MediaTek Inc.
  4. * Author: jitao.shi <[email protected]>
  5. */
  6. #include "phy-mtk-io.h"
  7. #include "phy-mtk-mipi-dsi.h"
  8. #define MIPITX_LANE_CON 0x000c
  9. #define RG_DSI_CPHY_T1DRV_EN BIT(0)
  10. #define RG_DSI_ANA_CK_SEL BIT(1)
  11. #define RG_DSI_PHY_CK_SEL BIT(2)
  12. #define RG_DSI_CPHY_EN BIT(3)
  13. #define RG_DSI_PHYCK_INV_EN BIT(4)
  14. #define RG_DSI_PWR04_EN BIT(5)
  15. #define RG_DSI_BG_LPF_EN BIT(6)
  16. #define RG_DSI_BG_CORE_EN BIT(7)
  17. #define RG_DSI_PAD_TIEL_SEL BIT(8)
  18. #define MIPITX_VOLTAGE_SEL 0x0010
  19. #define RG_DSI_HSTX_LDO_REF_SEL GENMASK(9, 6)
  20. #define MIPITX_PLL_PWR 0x0028
  21. #define MIPITX_PLL_CON0 0x002c
  22. #define MIPITX_PLL_CON1 0x0030
  23. #define MIPITX_PLL_CON2 0x0034
  24. #define MIPITX_PLL_CON3 0x0038
  25. #define MIPITX_PLL_CON4 0x003c
  26. #define RG_DSI_PLL_IBIAS GENMASK(11, 10)
  27. #define MIPITX_D2P_RTCODE 0x0100
  28. #define MIPITX_D2_SW_CTL_EN 0x0144
  29. #define MIPITX_D0_SW_CTL_EN 0x0244
  30. #define MIPITX_CK_CKMODE_EN 0x0328
  31. #define DSI_CK_CKMODE_EN BIT(0)
  32. #define MIPITX_CK_SW_CTL_EN 0x0344
  33. #define MIPITX_D1_SW_CTL_EN 0x0444
  34. #define MIPITX_D3_SW_CTL_EN 0x0544
  35. #define DSI_SW_CTL_EN BIT(0)
  36. #define AD_DSI_PLL_SDM_PWR_ON BIT(0)
  37. #define AD_DSI_PLL_SDM_ISO_EN BIT(1)
  38. #define RG_DSI_PLL_EN BIT(4)
  39. #define RG_DSI_PLL_POSDIV GENMASK(10, 8)
  40. static int mtk_mipi_tx_pll_enable(struct clk_hw *hw)
  41. {
  42. struct mtk_mipi_tx *mipi_tx = mtk_mipi_tx_from_clk_hw(hw);
  43. void __iomem *base = mipi_tx->regs;
  44. unsigned int txdiv, txdiv0;
  45. u64 pcw;
  46. dev_dbg(mipi_tx->dev, "enable: %u bps\n", mipi_tx->data_rate);
  47. if (mipi_tx->data_rate >= 2000000000) {
  48. txdiv = 1;
  49. txdiv0 = 0;
  50. } else if (mipi_tx->data_rate >= 1000000000) {
  51. txdiv = 2;
  52. txdiv0 = 1;
  53. } else if (mipi_tx->data_rate >= 500000000) {
  54. txdiv = 4;
  55. txdiv0 = 2;
  56. } else if (mipi_tx->data_rate > 250000000) {
  57. txdiv = 8;
  58. txdiv0 = 3;
  59. } else if (mipi_tx->data_rate >= 125000000) {
  60. txdiv = 16;
  61. txdiv0 = 4;
  62. } else {
  63. return -EINVAL;
  64. }
  65. mtk_phy_clear_bits(base + MIPITX_PLL_CON4, RG_DSI_PLL_IBIAS);
  66. mtk_phy_set_bits(base + MIPITX_PLL_PWR, AD_DSI_PLL_SDM_PWR_ON);
  67. mtk_phy_clear_bits(base + MIPITX_PLL_CON1, RG_DSI_PLL_EN);
  68. udelay(1);
  69. mtk_phy_clear_bits(base + MIPITX_PLL_PWR, AD_DSI_PLL_SDM_ISO_EN);
  70. pcw = div_u64(((u64)mipi_tx->data_rate * txdiv) << 24, 26000000);
  71. writel(pcw, base + MIPITX_PLL_CON0);
  72. mtk_phy_update_field(base + MIPITX_PLL_CON1, RG_DSI_PLL_POSDIV, txdiv0);
  73. mtk_phy_set_bits(base + MIPITX_PLL_CON1, RG_DSI_PLL_EN);
  74. return 0;
  75. }
  76. static void mtk_mipi_tx_pll_disable(struct clk_hw *hw)
  77. {
  78. struct mtk_mipi_tx *mipi_tx = mtk_mipi_tx_from_clk_hw(hw);
  79. void __iomem *base = mipi_tx->regs;
  80. mtk_phy_clear_bits(base + MIPITX_PLL_CON1, RG_DSI_PLL_EN);
  81. mtk_phy_set_bits(base + MIPITX_PLL_PWR, AD_DSI_PLL_SDM_ISO_EN);
  82. mtk_phy_clear_bits(base + MIPITX_PLL_PWR, AD_DSI_PLL_SDM_PWR_ON);
  83. }
  84. static long mtk_mipi_tx_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  85. unsigned long *prate)
  86. {
  87. return clamp_val(rate, 50000000, 1600000000);
  88. }
  89. static const struct clk_ops mtk_mipi_tx_pll_ops = {
  90. .enable = mtk_mipi_tx_pll_enable,
  91. .disable = mtk_mipi_tx_pll_disable,
  92. .round_rate = mtk_mipi_tx_pll_round_rate,
  93. .set_rate = mtk_mipi_tx_pll_set_rate,
  94. .recalc_rate = mtk_mipi_tx_pll_recalc_rate,
  95. };
  96. static void mtk_mipi_tx_config_calibration_data(struct mtk_mipi_tx *mipi_tx)
  97. {
  98. int i, j;
  99. for (i = 0; i < 5; i++) {
  100. if ((mipi_tx->rt_code[i] & 0x1f) == 0)
  101. mipi_tx->rt_code[i] |= 0x10;
  102. if ((mipi_tx->rt_code[i] >> 5 & 0x1f) == 0)
  103. mipi_tx->rt_code[i] |= 0x10 << 5;
  104. for (j = 0; j < 10; j++)
  105. mtk_phy_update_bits(mipi_tx->regs +
  106. MIPITX_D2P_RTCODE * (i + 1) + j * 4,
  107. 1, mipi_tx->rt_code[i] >> j & 1);
  108. }
  109. }
  110. static void mtk_mipi_tx_power_on_signal(struct phy *phy)
  111. {
  112. struct mtk_mipi_tx *mipi_tx = phy_get_drvdata(phy);
  113. void __iomem *base = mipi_tx->regs;
  114. /* BG_LPF_EN / BG_CORE_EN */
  115. writel(RG_DSI_PAD_TIEL_SEL | RG_DSI_BG_CORE_EN, base + MIPITX_LANE_CON);
  116. usleep_range(30, 100);
  117. writel(RG_DSI_BG_CORE_EN | RG_DSI_BG_LPF_EN, base + MIPITX_LANE_CON);
  118. /* Switch OFF each Lane */
  119. mtk_phy_clear_bits(base + MIPITX_D0_SW_CTL_EN, DSI_SW_CTL_EN);
  120. mtk_phy_clear_bits(base + MIPITX_D1_SW_CTL_EN, DSI_SW_CTL_EN);
  121. mtk_phy_clear_bits(base + MIPITX_D2_SW_CTL_EN, DSI_SW_CTL_EN);
  122. mtk_phy_clear_bits(base + MIPITX_D3_SW_CTL_EN, DSI_SW_CTL_EN);
  123. mtk_phy_clear_bits(base + MIPITX_CK_SW_CTL_EN, DSI_SW_CTL_EN);
  124. mtk_phy_update_field(base + MIPITX_VOLTAGE_SEL, RG_DSI_HSTX_LDO_REF_SEL,
  125. (mipi_tx->mipitx_drive - 3000) / 200);
  126. mtk_mipi_tx_config_calibration_data(mipi_tx);
  127. mtk_phy_set_bits(base + MIPITX_CK_CKMODE_EN, DSI_CK_CKMODE_EN);
  128. }
  129. static void mtk_mipi_tx_power_off_signal(struct phy *phy)
  130. {
  131. struct mtk_mipi_tx *mipi_tx = phy_get_drvdata(phy);
  132. void __iomem *base = mipi_tx->regs;
  133. /* Switch ON each Lane */
  134. mtk_phy_set_bits(base + MIPITX_D0_SW_CTL_EN, DSI_SW_CTL_EN);
  135. mtk_phy_set_bits(base + MIPITX_D1_SW_CTL_EN, DSI_SW_CTL_EN);
  136. mtk_phy_set_bits(base + MIPITX_D2_SW_CTL_EN, DSI_SW_CTL_EN);
  137. mtk_phy_set_bits(base + MIPITX_D3_SW_CTL_EN, DSI_SW_CTL_EN);
  138. mtk_phy_set_bits(base + MIPITX_CK_SW_CTL_EN, DSI_SW_CTL_EN);
  139. writel(RG_DSI_PAD_TIEL_SEL | RG_DSI_BG_CORE_EN, base + MIPITX_LANE_CON);
  140. writel(RG_DSI_PAD_TIEL_SEL, base + MIPITX_LANE_CON);
  141. }
  142. const struct mtk_mipitx_data mt8183_mipitx_data = {
  143. .mipi_tx_clk_ops = &mtk_mipi_tx_pll_ops,
  144. .mipi_tx_enable_signal = mtk_mipi_tx_power_on_signal,
  145. .mipi_tx_disable_signal = mtk_mipi_tx_power_off_signal,
  146. };