phy-meson8b-usb2.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Meson8, Meson8b and GXBB USB2 PHY driver
  4. *
  5. * Copyright (C) 2016 Martin Blumenstingl <[email protected]>
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/delay.h>
  9. #include <linux/io.h>
  10. #include <linux/module.h>
  11. #include <linux/of_device.h>
  12. #include <linux/property.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset.h>
  15. #include <linux/phy/phy.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/usb/of.h>
  18. #define REG_CONFIG 0x00
  19. #define REG_CONFIG_CLK_EN BIT(0)
  20. #define REG_CONFIG_CLK_SEL_MASK GENMASK(3, 1)
  21. #define REG_CONFIG_CLK_DIV_MASK GENMASK(10, 4)
  22. #define REG_CONFIG_CLK_32k_ALTSEL BIT(15)
  23. #define REG_CONFIG_TEST_TRIG BIT(31)
  24. #define REG_CTRL 0x04
  25. #define REG_CTRL_SOFT_PRST BIT(0)
  26. #define REG_CTRL_SOFT_HRESET BIT(1)
  27. #define REG_CTRL_SS_SCALEDOWN_MODE_MASK GENMASK(3, 2)
  28. #define REG_CTRL_CLK_DET_RST BIT(4)
  29. #define REG_CTRL_INTR_SEL BIT(5)
  30. #define REG_CTRL_CLK_DETECTED BIT(8)
  31. #define REG_CTRL_SOF_SENT_RCVD_TGL BIT(9)
  32. #define REG_CTRL_SOF_TOGGLE_OUT BIT(10)
  33. #define REG_CTRL_POWER_ON_RESET BIT(15)
  34. #define REG_CTRL_SLEEPM BIT(16)
  35. #define REG_CTRL_TX_BITSTUFF_ENN_H BIT(17)
  36. #define REG_CTRL_TX_BITSTUFF_ENN BIT(18)
  37. #define REG_CTRL_COMMON_ON BIT(19)
  38. #define REG_CTRL_REF_CLK_SEL_MASK GENMASK(21, 20)
  39. #define REG_CTRL_REF_CLK_SEL_SHIFT 20
  40. #define REG_CTRL_FSEL_MASK GENMASK(24, 22)
  41. #define REG_CTRL_FSEL_SHIFT 22
  42. #define REG_CTRL_PORT_RESET BIT(25)
  43. #define REG_CTRL_THREAD_ID_MASK GENMASK(31, 26)
  44. #define REG_ENDP_INTR 0x08
  45. /* bits [31:26], [24:21] and [15:3] seem to be read-only */
  46. #define REG_ADP_BC 0x0c
  47. #define REG_ADP_BC_VBUS_VLD_EXT_SEL BIT(0)
  48. #define REG_ADP_BC_VBUS_VLD_EXT BIT(1)
  49. #define REG_ADP_BC_OTG_DISABLE BIT(2)
  50. #define REG_ADP_BC_ID_PULLUP BIT(3)
  51. #define REG_ADP_BC_DRV_VBUS BIT(4)
  52. #define REG_ADP_BC_ADP_PRB_EN BIT(5)
  53. #define REG_ADP_BC_ADP_DISCHARGE BIT(6)
  54. #define REG_ADP_BC_ADP_CHARGE BIT(7)
  55. #define REG_ADP_BC_SESS_END BIT(8)
  56. #define REG_ADP_BC_DEVICE_SESS_VLD BIT(9)
  57. #define REG_ADP_BC_B_VALID BIT(10)
  58. #define REG_ADP_BC_A_VALID BIT(11)
  59. #define REG_ADP_BC_ID_DIG BIT(12)
  60. #define REG_ADP_BC_VBUS_VALID BIT(13)
  61. #define REG_ADP_BC_ADP_PROBE BIT(14)
  62. #define REG_ADP_BC_ADP_SENSE BIT(15)
  63. #define REG_ADP_BC_ACA_ENABLE BIT(16)
  64. #define REG_ADP_BC_DCD_ENABLE BIT(17)
  65. #define REG_ADP_BC_VDAT_DET_EN_B BIT(18)
  66. #define REG_ADP_BC_VDAT_SRC_EN_B BIT(19)
  67. #define REG_ADP_BC_CHARGE_SEL BIT(20)
  68. #define REG_ADP_BC_CHARGE_DETECT BIT(21)
  69. #define REG_ADP_BC_ACA_PIN_RANGE_C BIT(22)
  70. #define REG_ADP_BC_ACA_PIN_RANGE_B BIT(23)
  71. #define REG_ADP_BC_ACA_PIN_RANGE_A BIT(24)
  72. #define REG_ADP_BC_ACA_PIN_GND BIT(25)
  73. #define REG_ADP_BC_ACA_PIN_FLOAT BIT(26)
  74. #define REG_DBG_UART 0x10
  75. #define REG_DBG_UART_BYPASS_SEL BIT(0)
  76. #define REG_DBG_UART_BYPASS_DM_EN BIT(1)
  77. #define REG_DBG_UART_BYPASS_DP_EN BIT(2)
  78. #define REG_DBG_UART_BYPASS_DM_DATA BIT(3)
  79. #define REG_DBG_UART_BYPASS_DP_DATA BIT(4)
  80. #define REG_DBG_UART_FSV_MINUS BIT(5)
  81. #define REG_DBG_UART_FSV_PLUS BIT(6)
  82. #define REG_DBG_UART_FSV_BURN_IN_TEST BIT(7)
  83. #define REG_DBG_UART_LOOPBACK_EN_B BIT(8)
  84. #define REG_DBG_UART_SET_IDDQ BIT(9)
  85. #define REG_DBG_UART_ATE_RESET BIT(10)
  86. #define REG_TEST 0x14
  87. #define REG_TEST_DATA_IN_MASK GENMASK(3, 0)
  88. #define REG_TEST_EN_MASK GENMASK(7, 4)
  89. #define REG_TEST_ADDR_MASK GENMASK(11, 8)
  90. #define REG_TEST_DATA_OUT_SEL BIT(12)
  91. #define REG_TEST_CLK BIT(13)
  92. #define REG_TEST_VA_TEST_EN_B_MASK GENMASK(15, 14)
  93. #define REG_TEST_DATA_OUT_MASK GENMASK(19, 16)
  94. #define REG_TEST_DISABLE_ID_PULLUP BIT(20)
  95. #define REG_TUNE 0x18
  96. #define REG_TUNE_TX_RES_TUNE_MASK GENMASK(1, 0)
  97. #define REG_TUNE_TX_HSXV_TUNE_MASK GENMASK(3, 2)
  98. #define REG_TUNE_TX_VREF_TUNE_MASK GENMASK(7, 4)
  99. #define REG_TUNE_TX_RISE_TUNE_MASK GENMASK(9, 8)
  100. #define REG_TUNE_TX_PREEMP_PULSE_TUNE BIT(10)
  101. #define REG_TUNE_TX_PREEMP_AMP_TUNE_MASK GENMASK(12, 11)
  102. #define REG_TUNE_TX_FSLS_TUNE_MASK GENMASK(16, 13)
  103. #define REG_TUNE_SQRX_TUNE_MASK GENMASK(19, 17)
  104. #define REG_TUNE_OTG_TUNE GENMASK(22, 20)
  105. #define REG_TUNE_COMP_DIS_TUNE GENMASK(25, 23)
  106. #define REG_TUNE_HOST_DM_PULLDOWN BIT(26)
  107. #define REG_TUNE_HOST_DP_PULLDOWN BIT(27)
  108. #define RESET_COMPLETE_TIME 500
  109. #define ACA_ENABLE_COMPLETE_TIME 50
  110. struct phy_meson8b_usb2_match_data {
  111. bool host_enable_aca;
  112. };
  113. struct phy_meson8b_usb2_priv {
  114. struct regmap *regmap;
  115. enum usb_dr_mode dr_mode;
  116. struct clk *clk_usb_general;
  117. struct clk *clk_usb;
  118. struct reset_control *reset;
  119. const struct phy_meson8b_usb2_match_data *match;
  120. };
  121. static const struct regmap_config phy_meson8b_usb2_regmap_conf = {
  122. .reg_bits = 8,
  123. .val_bits = 32,
  124. .reg_stride = 4,
  125. .max_register = REG_TUNE,
  126. };
  127. static int phy_meson8b_usb2_power_on(struct phy *phy)
  128. {
  129. struct phy_meson8b_usb2_priv *priv = phy_get_drvdata(phy);
  130. u32 reg;
  131. int ret;
  132. if (!IS_ERR_OR_NULL(priv->reset)) {
  133. ret = reset_control_reset(priv->reset);
  134. if (ret) {
  135. dev_err(&phy->dev, "Failed to trigger USB reset\n");
  136. return ret;
  137. }
  138. }
  139. ret = clk_prepare_enable(priv->clk_usb_general);
  140. if (ret) {
  141. dev_err(&phy->dev, "Failed to enable USB general clock\n");
  142. reset_control_rearm(priv->reset);
  143. return ret;
  144. }
  145. ret = clk_prepare_enable(priv->clk_usb);
  146. if (ret) {
  147. dev_err(&phy->dev, "Failed to enable USB DDR clock\n");
  148. clk_disable_unprepare(priv->clk_usb_general);
  149. reset_control_rearm(priv->reset);
  150. return ret;
  151. }
  152. regmap_update_bits(priv->regmap, REG_CONFIG, REG_CONFIG_CLK_32k_ALTSEL,
  153. REG_CONFIG_CLK_32k_ALTSEL);
  154. regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_REF_CLK_SEL_MASK,
  155. 0x2 << REG_CTRL_REF_CLK_SEL_SHIFT);
  156. regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_FSEL_MASK,
  157. 0x5 << REG_CTRL_FSEL_SHIFT);
  158. /* reset the PHY */
  159. regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_POWER_ON_RESET,
  160. REG_CTRL_POWER_ON_RESET);
  161. udelay(RESET_COMPLETE_TIME);
  162. regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_POWER_ON_RESET, 0);
  163. udelay(RESET_COMPLETE_TIME);
  164. regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_SOF_TOGGLE_OUT,
  165. REG_CTRL_SOF_TOGGLE_OUT);
  166. if (priv->dr_mode == USB_DR_MODE_HOST) {
  167. regmap_update_bits(priv->regmap, REG_DBG_UART,
  168. REG_DBG_UART_SET_IDDQ, 0);
  169. if (priv->match->host_enable_aca) {
  170. regmap_update_bits(priv->regmap, REG_ADP_BC,
  171. REG_ADP_BC_ACA_ENABLE,
  172. REG_ADP_BC_ACA_ENABLE);
  173. udelay(ACA_ENABLE_COMPLETE_TIME);
  174. regmap_read(priv->regmap, REG_ADP_BC, &reg);
  175. if (reg & REG_ADP_BC_ACA_PIN_FLOAT) {
  176. dev_warn(&phy->dev, "USB ID detect failed!\n");
  177. clk_disable_unprepare(priv->clk_usb);
  178. clk_disable_unprepare(priv->clk_usb_general);
  179. reset_control_rearm(priv->reset);
  180. return -EINVAL;
  181. }
  182. }
  183. }
  184. return 0;
  185. }
  186. static int phy_meson8b_usb2_power_off(struct phy *phy)
  187. {
  188. struct phy_meson8b_usb2_priv *priv = phy_get_drvdata(phy);
  189. if (priv->dr_mode == USB_DR_MODE_HOST)
  190. regmap_update_bits(priv->regmap, REG_DBG_UART,
  191. REG_DBG_UART_SET_IDDQ,
  192. REG_DBG_UART_SET_IDDQ);
  193. clk_disable_unprepare(priv->clk_usb);
  194. clk_disable_unprepare(priv->clk_usb_general);
  195. reset_control_rearm(priv->reset);
  196. /* power off the PHY by putting it into reset mode */
  197. regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_POWER_ON_RESET,
  198. REG_CTRL_POWER_ON_RESET);
  199. return 0;
  200. }
  201. static const struct phy_ops phy_meson8b_usb2_ops = {
  202. .power_on = phy_meson8b_usb2_power_on,
  203. .power_off = phy_meson8b_usb2_power_off,
  204. .owner = THIS_MODULE,
  205. };
  206. static int phy_meson8b_usb2_probe(struct platform_device *pdev)
  207. {
  208. struct phy_meson8b_usb2_priv *priv;
  209. struct phy *phy;
  210. struct phy_provider *phy_provider;
  211. void __iomem *base;
  212. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  213. if (!priv)
  214. return -ENOMEM;
  215. base = devm_platform_ioremap_resource(pdev, 0);
  216. if (IS_ERR(base))
  217. return PTR_ERR(base);
  218. priv->match = device_get_match_data(&pdev->dev);
  219. if (!priv->match)
  220. return -ENODEV;
  221. priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
  222. &phy_meson8b_usb2_regmap_conf);
  223. if (IS_ERR(priv->regmap))
  224. return PTR_ERR(priv->regmap);
  225. priv->clk_usb_general = devm_clk_get(&pdev->dev, "usb_general");
  226. if (IS_ERR(priv->clk_usb_general))
  227. return PTR_ERR(priv->clk_usb_general);
  228. priv->clk_usb = devm_clk_get(&pdev->dev, "usb");
  229. if (IS_ERR(priv->clk_usb))
  230. return PTR_ERR(priv->clk_usb);
  231. priv->reset = devm_reset_control_get_optional_shared(&pdev->dev, NULL);
  232. if (IS_ERR(priv->reset))
  233. return dev_err_probe(&pdev->dev, PTR_ERR(priv->reset),
  234. "Failed to get the reset line");
  235. priv->dr_mode = of_usb_get_dr_mode_by_phy(pdev->dev.of_node, -1);
  236. if (priv->dr_mode == USB_DR_MODE_UNKNOWN) {
  237. dev_err(&pdev->dev,
  238. "missing dual role configuration of the controller\n");
  239. return -EINVAL;
  240. }
  241. phy = devm_phy_create(&pdev->dev, NULL, &phy_meson8b_usb2_ops);
  242. if (IS_ERR(phy)) {
  243. return dev_err_probe(&pdev->dev, PTR_ERR(phy),
  244. "failed to create PHY\n");
  245. }
  246. phy_set_drvdata(phy, priv);
  247. phy_provider =
  248. devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate);
  249. return PTR_ERR_OR_ZERO(phy_provider);
  250. }
  251. static const struct phy_meson8b_usb2_match_data phy_meson8_usb2_match_data = {
  252. .host_enable_aca = false,
  253. };
  254. static const struct phy_meson8b_usb2_match_data phy_meson8b_usb2_match_data = {
  255. .host_enable_aca = true,
  256. };
  257. static const struct of_device_id phy_meson8b_usb2_of_match[] = {
  258. {
  259. .compatible = "amlogic,meson8-usb2-phy",
  260. .data = &phy_meson8_usb2_match_data
  261. },
  262. {
  263. .compatible = "amlogic,meson8b-usb2-phy",
  264. .data = &phy_meson8b_usb2_match_data
  265. },
  266. {
  267. .compatible = "amlogic,meson8m2-usb2-phy",
  268. .data = &phy_meson8b_usb2_match_data
  269. },
  270. {
  271. .compatible = "amlogic,meson-gxbb-usb2-phy",
  272. .data = &phy_meson8b_usb2_match_data
  273. },
  274. { /* sentinel */ }
  275. };
  276. MODULE_DEVICE_TABLE(of, phy_meson8b_usb2_of_match);
  277. static struct platform_driver phy_meson8b_usb2_driver = {
  278. .probe = phy_meson8b_usb2_probe,
  279. .driver = {
  280. .name = "phy-meson-usb2",
  281. .of_match_table = phy_meson8b_usb2_of_match,
  282. },
  283. };
  284. module_platform_driver(phy_meson8b_usb2_driver);
  285. MODULE_AUTHOR("Martin Blumenstingl <[email protected]>");
  286. MODULE_DESCRIPTION("Meson8, Meson8b, Meson8m2 and GXBB USB2 PHY driver");
  287. MODULE_LICENSE("GPL");