phy-meson-g12a-usb2.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Meson G12A USB2 PHY driver
  4. *
  5. * Copyright (C) 2017 Martin Blumenstingl <[email protected]>
  6. * Copyright (C) 2017 Amlogic, Inc. All rights reserved
  7. * Copyright (C) 2019 BayLibre, SAS
  8. * Author: Neil Armstrong <[email protected]>
  9. */
  10. #include <linux/bitfield.h>
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/io.h>
  15. #include <linux/module.h>
  16. #include <linux/of_device.h>
  17. #include <linux/regmap.h>
  18. #include <linux/reset.h>
  19. #include <linux/phy/phy.h>
  20. #include <linux/platform_device.h>
  21. #define PHY_CTRL_R0 0x0
  22. #define PHY_CTRL_R1 0x4
  23. #define PHY_CTRL_R2 0x8
  24. #define PHY_CTRL_R3 0xc
  25. #define PHY_CTRL_R3_SQUELCH_REF GENMASK(1, 0)
  26. #define PHY_CTRL_R3_HSDIC_REF GENMASK(3, 2)
  27. #define PHY_CTRL_R3_DISC_THRESH GENMASK(7, 4)
  28. #define PHY_CTRL_R4 0x10
  29. #define PHY_CTRL_R4_CALIB_CODE_7_0 GENMASK(7, 0)
  30. #define PHY_CTRL_R4_CALIB_CODE_15_8 GENMASK(15, 8)
  31. #define PHY_CTRL_R4_CALIB_CODE_23_16 GENMASK(23, 16)
  32. #define PHY_CTRL_R4_I_C2L_CAL_EN BIT(24)
  33. #define PHY_CTRL_R4_I_C2L_CAL_RESET_N BIT(25)
  34. #define PHY_CTRL_R4_I_C2L_CAL_DONE BIT(26)
  35. #define PHY_CTRL_R4_TEST_BYPASS_MODE_EN BIT(27)
  36. #define PHY_CTRL_R4_I_C2L_BIAS_TRIM_1_0 GENMASK(29, 28)
  37. #define PHY_CTRL_R4_I_C2L_BIAS_TRIM_3_2 GENMASK(31, 30)
  38. #define PHY_CTRL_R5 0x14
  39. #define PHY_CTRL_R6 0x18
  40. #define PHY_CTRL_R7 0x1c
  41. #define PHY_CTRL_R8 0x20
  42. #define PHY_CTRL_R9 0x24
  43. #define PHY_CTRL_R10 0x28
  44. #define PHY_CTRL_R11 0x2c
  45. #define PHY_CTRL_R12 0x30
  46. #define PHY_CTRL_R13 0x34
  47. #define PHY_CTRL_R13_CUSTOM_PATTERN_19 GENMASK(7, 0)
  48. #define PHY_CTRL_R13_LOAD_STAT BIT(14)
  49. #define PHY_CTRL_R13_UPDATE_PMA_SIGNALS BIT(15)
  50. #define PHY_CTRL_R13_MIN_COUNT_FOR_SYNC_DET GENMASK(20, 16)
  51. #define PHY_CTRL_R13_CLEAR_HOLD_HS_DISCONNECT BIT(21)
  52. #define PHY_CTRL_R13_BYPASS_HOST_DISCONNECT_VAL BIT(22)
  53. #define PHY_CTRL_R13_BYPASS_HOST_DISCONNECT_EN BIT(23)
  54. #define PHY_CTRL_R13_I_C2L_HS_EN BIT(24)
  55. #define PHY_CTRL_R13_I_C2L_FS_EN BIT(25)
  56. #define PHY_CTRL_R13_I_C2L_LS_EN BIT(26)
  57. #define PHY_CTRL_R13_I_C2L_HS_OE BIT(27)
  58. #define PHY_CTRL_R13_I_C2L_FS_OE BIT(28)
  59. #define PHY_CTRL_R13_I_C2L_HS_RX_EN BIT(29)
  60. #define PHY_CTRL_R13_I_C2L_FSLS_RX_EN BIT(30)
  61. #define PHY_CTRL_R14 0x38
  62. #define PHY_CTRL_R14_I_RDP_EN BIT(0)
  63. #define PHY_CTRL_R14_I_RPU_SW1_EN BIT(1)
  64. #define PHY_CTRL_R14_I_RPU_SW2_EN GENMASK(3, 2)
  65. #define PHY_CTRL_R14_PG_RSTN BIT(4)
  66. #define PHY_CTRL_R14_I_C2L_DATA_16_8 BIT(5)
  67. #define PHY_CTRL_R14_I_C2L_ASSERT_SINGLE_EN_ZERO BIT(6)
  68. #define PHY_CTRL_R14_BYPASS_CTRL_7_0 GENMASK(15, 8)
  69. #define PHY_CTRL_R14_BYPASS_CTRL_15_8 GENMASK(23, 16)
  70. #define PHY_CTRL_R15 0x3c
  71. #define PHY_CTRL_R16 0x40
  72. #define PHY_CTRL_R16_MPLL_M GENMASK(8, 0)
  73. #define PHY_CTRL_R16_MPLL_N GENMASK(14, 10)
  74. #define PHY_CTRL_R16_MPLL_TDC_MODE BIT(20)
  75. #define PHY_CTRL_R16_MPLL_SDM_EN BIT(21)
  76. #define PHY_CTRL_R16_MPLL_LOAD BIT(22)
  77. #define PHY_CTRL_R16_MPLL_DCO_SDM_EN BIT(23)
  78. #define PHY_CTRL_R16_MPLL_LOCK_LONG GENMASK(25, 24)
  79. #define PHY_CTRL_R16_MPLL_LOCK_F BIT(26)
  80. #define PHY_CTRL_R16_MPLL_FAST_LOCK BIT(27)
  81. #define PHY_CTRL_R16_MPLL_EN BIT(28)
  82. #define PHY_CTRL_R16_MPLL_RESET BIT(29)
  83. #define PHY_CTRL_R16_MPLL_LOCK BIT(30)
  84. #define PHY_CTRL_R16_MPLL_LOCK_DIG BIT(31)
  85. #define PHY_CTRL_R17 0x44
  86. #define PHY_CTRL_R17_MPLL_FRAC_IN GENMASK(13, 0)
  87. #define PHY_CTRL_R17_MPLL_FIX_EN BIT(16)
  88. #define PHY_CTRL_R17_MPLL_LAMBDA1 GENMASK(19, 17)
  89. #define PHY_CTRL_R17_MPLL_LAMBDA0 GENMASK(22, 20)
  90. #define PHY_CTRL_R17_MPLL_FILTER_MODE BIT(23)
  91. #define PHY_CTRL_R17_MPLL_FILTER_PVT2 GENMASK(27, 24)
  92. #define PHY_CTRL_R17_MPLL_FILTER_PVT1 GENMASK(31, 28)
  93. #define PHY_CTRL_R18 0x48
  94. #define PHY_CTRL_R18_MPLL_LKW_SEL GENMASK(1, 0)
  95. #define PHY_CTRL_R18_MPLL_LK_W GENMASK(5, 2)
  96. #define PHY_CTRL_R18_MPLL_LK_S GENMASK(11, 6)
  97. #define PHY_CTRL_R18_MPLL_DCO_M_EN BIT(12)
  98. #define PHY_CTRL_R18_MPLL_DCO_CLK_SEL BIT(13)
  99. #define PHY_CTRL_R18_MPLL_PFD_GAIN GENMASK(15, 14)
  100. #define PHY_CTRL_R18_MPLL_ROU GENMASK(18, 16)
  101. #define PHY_CTRL_R18_MPLL_DATA_SEL GENMASK(21, 19)
  102. #define PHY_CTRL_R18_MPLL_BIAS_ADJ GENMASK(23, 22)
  103. #define PHY_CTRL_R18_MPLL_BB_MODE GENMASK(25, 24)
  104. #define PHY_CTRL_R18_MPLL_ALPHA GENMASK(28, 26)
  105. #define PHY_CTRL_R18_MPLL_ADJ_LDO GENMASK(30, 29)
  106. #define PHY_CTRL_R18_MPLL_ACG_RANGE BIT(31)
  107. #define PHY_CTRL_R19 0x4c
  108. #define PHY_CTRL_R20 0x50
  109. #define PHY_CTRL_R20_USB2_IDDET_EN BIT(0)
  110. #define PHY_CTRL_R20_USB2_OTG_VBUS_TRIM_2_0 GENMASK(3, 1)
  111. #define PHY_CTRL_R20_USB2_OTG_VBUSDET_EN BIT(4)
  112. #define PHY_CTRL_R20_USB2_AMON_EN BIT(5)
  113. #define PHY_CTRL_R20_USB2_CAL_CODE_R5 BIT(6)
  114. #define PHY_CTRL_R20_BYPASS_OTG_DET BIT(7)
  115. #define PHY_CTRL_R20_USB2_DMON_EN BIT(8)
  116. #define PHY_CTRL_R20_USB2_DMON_SEL_3_0 GENMASK(12, 9)
  117. #define PHY_CTRL_R20_USB2_EDGE_DRV_EN BIT(13)
  118. #define PHY_CTRL_R20_USB2_EDGE_DRV_TRIM_1_0 GENMASK(15, 14)
  119. #define PHY_CTRL_R20_USB2_BGR_ADJ_4_0 GENMASK(20, 16)
  120. #define PHY_CTRL_R20_USB2_BGR_START BIT(21)
  121. #define PHY_CTRL_R20_USB2_BGR_VREF_4_0 GENMASK(28, 24)
  122. #define PHY_CTRL_R20_USB2_BGR_DBG_1_0 GENMASK(30, 29)
  123. #define PHY_CTRL_R20_BYPASS_CAL_DONE_R5 BIT(31)
  124. #define PHY_CTRL_R21 0x54
  125. #define PHY_CTRL_R21_USB2_BGR_FORCE BIT(0)
  126. #define PHY_CTRL_R21_USB2_CAL_ACK_EN BIT(1)
  127. #define PHY_CTRL_R21_USB2_OTG_ACA_EN BIT(2)
  128. #define PHY_CTRL_R21_USB2_TX_STRG_PD BIT(3)
  129. #define PHY_CTRL_R21_USB2_OTG_ACA_TRIM_1_0 GENMASK(5, 4)
  130. #define PHY_CTRL_R21_BYPASS_UTMI_CNTR GENMASK(15, 6)
  131. #define PHY_CTRL_R21_BYPASS_UTMI_REG GENMASK(25, 20)
  132. #define PHY_CTRL_R22 0x58
  133. #define PHY_CTRL_R23 0x5c
  134. #define RESET_COMPLETE_TIME 1000
  135. #define PLL_RESET_COMPLETE_TIME 100
  136. enum meson_soc_id {
  137. MESON_SOC_G12A = 0,
  138. MESON_SOC_A1,
  139. };
  140. struct phy_meson_g12a_usb2_priv {
  141. struct device *dev;
  142. struct regmap *regmap;
  143. struct clk *clk;
  144. struct reset_control *reset;
  145. int soc_id;
  146. };
  147. static const struct regmap_config phy_meson_g12a_usb2_regmap_conf = {
  148. .reg_bits = 8,
  149. .val_bits = 32,
  150. .reg_stride = 4,
  151. .max_register = PHY_CTRL_R23,
  152. };
  153. static int phy_meson_g12a_usb2_init(struct phy *phy)
  154. {
  155. struct phy_meson_g12a_usb2_priv *priv = phy_get_drvdata(phy);
  156. int ret;
  157. unsigned int value;
  158. ret = reset_control_reset(priv->reset);
  159. if (ret)
  160. return ret;
  161. udelay(RESET_COMPLETE_TIME);
  162. /* usb2_otg_aca_en == 0 */
  163. regmap_update_bits(priv->regmap, PHY_CTRL_R21,
  164. PHY_CTRL_R21_USB2_OTG_ACA_EN, 0);
  165. /* PLL Setup : 24MHz * 20 / 1 = 480MHz */
  166. regmap_write(priv->regmap, PHY_CTRL_R16,
  167. FIELD_PREP(PHY_CTRL_R16_MPLL_M, 20) |
  168. FIELD_PREP(PHY_CTRL_R16_MPLL_N, 1) |
  169. PHY_CTRL_R16_MPLL_LOAD |
  170. FIELD_PREP(PHY_CTRL_R16_MPLL_LOCK_LONG, 1) |
  171. PHY_CTRL_R16_MPLL_FAST_LOCK |
  172. PHY_CTRL_R16_MPLL_EN |
  173. PHY_CTRL_R16_MPLL_RESET);
  174. regmap_write(priv->regmap, PHY_CTRL_R17,
  175. FIELD_PREP(PHY_CTRL_R17_MPLL_FRAC_IN, 0) |
  176. FIELD_PREP(PHY_CTRL_R17_MPLL_LAMBDA1, 7) |
  177. FIELD_PREP(PHY_CTRL_R17_MPLL_LAMBDA0, 7) |
  178. FIELD_PREP(PHY_CTRL_R17_MPLL_FILTER_PVT2, 2) |
  179. FIELD_PREP(PHY_CTRL_R17_MPLL_FILTER_PVT1, 9));
  180. value = FIELD_PREP(PHY_CTRL_R18_MPLL_LKW_SEL, 1) |
  181. FIELD_PREP(PHY_CTRL_R18_MPLL_LK_W, 9) |
  182. FIELD_PREP(PHY_CTRL_R18_MPLL_LK_S, 0x27) |
  183. FIELD_PREP(PHY_CTRL_R18_MPLL_PFD_GAIN, 1) |
  184. FIELD_PREP(PHY_CTRL_R18_MPLL_ROU, 7) |
  185. FIELD_PREP(PHY_CTRL_R18_MPLL_DATA_SEL, 3) |
  186. FIELD_PREP(PHY_CTRL_R18_MPLL_BIAS_ADJ, 1) |
  187. FIELD_PREP(PHY_CTRL_R18_MPLL_BB_MODE, 0) |
  188. FIELD_PREP(PHY_CTRL_R18_MPLL_ALPHA, 3) |
  189. FIELD_PREP(PHY_CTRL_R18_MPLL_ADJ_LDO, 1) |
  190. PHY_CTRL_R18_MPLL_ACG_RANGE;
  191. if (priv->soc_id == MESON_SOC_A1)
  192. value |= PHY_CTRL_R18_MPLL_DCO_CLK_SEL;
  193. regmap_write(priv->regmap, PHY_CTRL_R18, value);
  194. udelay(PLL_RESET_COMPLETE_TIME);
  195. /* UnReset PLL */
  196. regmap_write(priv->regmap, PHY_CTRL_R16,
  197. FIELD_PREP(PHY_CTRL_R16_MPLL_M, 20) |
  198. FIELD_PREP(PHY_CTRL_R16_MPLL_N, 1) |
  199. PHY_CTRL_R16_MPLL_LOAD |
  200. FIELD_PREP(PHY_CTRL_R16_MPLL_LOCK_LONG, 1) |
  201. PHY_CTRL_R16_MPLL_FAST_LOCK |
  202. PHY_CTRL_R16_MPLL_EN);
  203. /* PHY Tuning */
  204. regmap_write(priv->regmap, PHY_CTRL_R20,
  205. FIELD_PREP(PHY_CTRL_R20_USB2_OTG_VBUS_TRIM_2_0, 4) |
  206. PHY_CTRL_R20_USB2_OTG_VBUSDET_EN |
  207. FIELD_PREP(PHY_CTRL_R20_USB2_DMON_SEL_3_0, 15) |
  208. PHY_CTRL_R20_USB2_EDGE_DRV_EN |
  209. FIELD_PREP(PHY_CTRL_R20_USB2_EDGE_DRV_TRIM_1_0, 3) |
  210. FIELD_PREP(PHY_CTRL_R20_USB2_BGR_ADJ_4_0, 0) |
  211. FIELD_PREP(PHY_CTRL_R20_USB2_BGR_VREF_4_0, 0) |
  212. FIELD_PREP(PHY_CTRL_R20_USB2_BGR_DBG_1_0, 0));
  213. if (priv->soc_id == MESON_SOC_G12A)
  214. regmap_write(priv->regmap, PHY_CTRL_R4,
  215. FIELD_PREP(PHY_CTRL_R4_CALIB_CODE_7_0, 0xf) |
  216. FIELD_PREP(PHY_CTRL_R4_CALIB_CODE_15_8, 0xf) |
  217. FIELD_PREP(PHY_CTRL_R4_CALIB_CODE_23_16, 0xf) |
  218. PHY_CTRL_R4_TEST_BYPASS_MODE_EN |
  219. FIELD_PREP(PHY_CTRL_R4_I_C2L_BIAS_TRIM_1_0, 0) |
  220. FIELD_PREP(PHY_CTRL_R4_I_C2L_BIAS_TRIM_3_2, 0));
  221. else if (priv->soc_id == MESON_SOC_A1) {
  222. regmap_write(priv->regmap, PHY_CTRL_R21,
  223. PHY_CTRL_R21_USB2_CAL_ACK_EN |
  224. PHY_CTRL_R21_USB2_TX_STRG_PD |
  225. FIELD_PREP(PHY_CTRL_R21_USB2_OTG_ACA_TRIM_1_0, 2));
  226. /* Analog Settings */
  227. regmap_write(priv->regmap, PHY_CTRL_R13,
  228. FIELD_PREP(PHY_CTRL_R13_MIN_COUNT_FOR_SYNC_DET, 7));
  229. }
  230. /* Tuning Disconnect Threshold */
  231. regmap_write(priv->regmap, PHY_CTRL_R3,
  232. FIELD_PREP(PHY_CTRL_R3_SQUELCH_REF, 0) |
  233. FIELD_PREP(PHY_CTRL_R3_HSDIC_REF, 1) |
  234. FIELD_PREP(PHY_CTRL_R3_DISC_THRESH, 3));
  235. if (priv->soc_id == MESON_SOC_G12A) {
  236. /* Analog Settings */
  237. regmap_write(priv->regmap, PHY_CTRL_R14, 0);
  238. regmap_write(priv->regmap, PHY_CTRL_R13,
  239. PHY_CTRL_R13_UPDATE_PMA_SIGNALS |
  240. FIELD_PREP(PHY_CTRL_R13_MIN_COUNT_FOR_SYNC_DET, 7));
  241. }
  242. return 0;
  243. }
  244. static int phy_meson_g12a_usb2_exit(struct phy *phy)
  245. {
  246. struct phy_meson_g12a_usb2_priv *priv = phy_get_drvdata(phy);
  247. return reset_control_reset(priv->reset);
  248. }
  249. /* set_mode is not needed, mode setting is handled via the UTMI bus */
  250. static const struct phy_ops phy_meson_g12a_usb2_ops = {
  251. .init = phy_meson_g12a_usb2_init,
  252. .exit = phy_meson_g12a_usb2_exit,
  253. .owner = THIS_MODULE,
  254. };
  255. static int phy_meson_g12a_usb2_probe(struct platform_device *pdev)
  256. {
  257. struct device *dev = &pdev->dev;
  258. struct phy_provider *phy_provider;
  259. struct phy_meson_g12a_usb2_priv *priv;
  260. struct phy *phy;
  261. void __iomem *base;
  262. int ret;
  263. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  264. if (!priv)
  265. return -ENOMEM;
  266. priv->dev = dev;
  267. platform_set_drvdata(pdev, priv);
  268. base = devm_platform_ioremap_resource(pdev, 0);
  269. if (IS_ERR(base))
  270. return PTR_ERR(base);
  271. priv->soc_id = (enum meson_soc_id)of_device_get_match_data(&pdev->dev);
  272. priv->regmap = devm_regmap_init_mmio(dev, base,
  273. &phy_meson_g12a_usb2_regmap_conf);
  274. if (IS_ERR(priv->regmap))
  275. return PTR_ERR(priv->regmap);
  276. priv->clk = devm_clk_get(dev, "xtal");
  277. if (IS_ERR(priv->clk))
  278. return PTR_ERR(priv->clk);
  279. priv->reset = devm_reset_control_get(dev, "phy");
  280. if (IS_ERR(priv->reset))
  281. return PTR_ERR(priv->reset);
  282. ret = reset_control_deassert(priv->reset);
  283. if (ret)
  284. return ret;
  285. phy = devm_phy_create(dev, NULL, &phy_meson_g12a_usb2_ops);
  286. if (IS_ERR(phy)) {
  287. ret = PTR_ERR(phy);
  288. if (ret != -EPROBE_DEFER)
  289. dev_err(dev, "failed to create PHY\n");
  290. return ret;
  291. }
  292. phy_set_bus_width(phy, 8);
  293. phy_set_drvdata(phy, priv);
  294. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  295. return PTR_ERR_OR_ZERO(phy_provider);
  296. }
  297. static const struct of_device_id phy_meson_g12a_usb2_of_match[] = {
  298. {
  299. .compatible = "amlogic,g12a-usb2-phy",
  300. .data = (void *)MESON_SOC_G12A,
  301. },
  302. {
  303. .compatible = "amlogic,a1-usb2-phy",
  304. .data = (void *)MESON_SOC_A1,
  305. },
  306. { /* Sentinel */ }
  307. };
  308. MODULE_DEVICE_TABLE(of, phy_meson_g12a_usb2_of_match);
  309. static struct platform_driver phy_meson_g12a_usb2_driver = {
  310. .probe = phy_meson_g12a_usb2_probe,
  311. .driver = {
  312. .name = "phy-meson-g12a-usb2",
  313. .of_match_table = phy_meson_g12a_usb2_of_match,
  314. },
  315. };
  316. module_platform_driver(phy_meson_g12a_usb2_driver);
  317. MODULE_AUTHOR("Martin Blumenstingl <[email protected]>");
  318. MODULE_AUTHOR("Neil Armstrong <[email protected]>");
  319. MODULE_DESCRIPTION("Meson G12A USB2 PHY driver");
  320. MODULE_LICENSE("GPL v2");