pcie-visconti.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * DWC PCIe RC driver for Toshiba Visconti ARM SoC
  4. *
  5. * Copyright (C) 2021 Toshiba Electronic Device & Storage Corporation
  6. * Copyright (C) 2021 TOSHIBA CORPORATION
  7. *
  8. * Nobuhiro Iwamatsu <[email protected]>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/delay.h>
  12. #include <linux/gpio.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/init.h>
  15. #include <linux/iopoll.h>
  16. #include <linux/kernel.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/pci.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/resource.h>
  21. #include <linux/types.h>
  22. #include "pcie-designware.h"
  23. #include "../../pci.h"
  24. struct visconti_pcie {
  25. struct dw_pcie pci;
  26. void __iomem *ulreg_base;
  27. void __iomem *smu_base;
  28. void __iomem *mpu_base;
  29. struct clk *refclk;
  30. struct clk *coreclk;
  31. struct clk *auxclk;
  32. };
  33. #define PCIE_UL_REG_S_PCIE_MODE 0x00F4
  34. #define PCIE_UL_REG_S_PCIE_MODE_EP 0x00
  35. #define PCIE_UL_REG_S_PCIE_MODE_RC 0x04
  36. #define PCIE_UL_REG_S_PERSTN_CTRL 0x00F8
  37. #define PCIE_UL_IOM_PCIE_PERSTN_I_EN BIT(3)
  38. #define PCIE_UL_DIRECT_PERSTN_EN BIT(2)
  39. #define PCIE_UL_PERSTN_OUT BIT(1)
  40. #define PCIE_UL_DIRECT_PERSTN BIT(0)
  41. #define PCIE_UL_REG_S_PERSTN_CTRL_INIT (PCIE_UL_IOM_PCIE_PERSTN_I_EN | \
  42. PCIE_UL_DIRECT_PERSTN_EN | \
  43. PCIE_UL_DIRECT_PERSTN)
  44. #define PCIE_UL_REG_S_PHY_INIT_02 0x0104
  45. #define PCIE_UL_PHY0_SRAM_EXT_LD_DONE BIT(0)
  46. #define PCIE_UL_REG_S_PHY_INIT_03 0x0108
  47. #define PCIE_UL_PHY0_SRAM_INIT_DONE BIT(0)
  48. #define PCIE_UL_REG_S_INT_EVENT_MASK1 0x0138
  49. #define PCIE_UL_CFG_PME_INT BIT(0)
  50. #define PCIE_UL_CFG_LINK_EQ_REQ_INT BIT(1)
  51. #define PCIE_UL_EDMA_INT0 BIT(2)
  52. #define PCIE_UL_EDMA_INT1 BIT(3)
  53. #define PCIE_UL_EDMA_INT2 BIT(4)
  54. #define PCIE_UL_EDMA_INT3 BIT(5)
  55. #define PCIE_UL_S_INT_EVENT_MASK1_ALL (PCIE_UL_CFG_PME_INT | \
  56. PCIE_UL_CFG_LINK_EQ_REQ_INT | \
  57. PCIE_UL_EDMA_INT0 | \
  58. PCIE_UL_EDMA_INT1 | \
  59. PCIE_UL_EDMA_INT2 | \
  60. PCIE_UL_EDMA_INT3)
  61. #define PCIE_UL_REG_S_SB_MON 0x0198
  62. #define PCIE_UL_REG_S_SIG_MON 0x019C
  63. #define PCIE_UL_CORE_RST_N_MON BIT(0)
  64. #define PCIE_UL_REG_V_SII_DBG_00 0x0844
  65. #define PCIE_UL_REG_V_SII_GEN_CTRL_01 0x0860
  66. #define PCIE_UL_APP_LTSSM_ENABLE BIT(0)
  67. #define PCIE_UL_REG_V_PHY_ST_00 0x0864
  68. #define PCIE_UL_SMLH_LINK_UP BIT(0)
  69. #define PCIE_UL_REG_V_PHY_ST_02 0x0868
  70. #define PCIE_UL_S_DETECT_ACT 0x01
  71. #define PCIE_UL_S_L0 0x11
  72. #define PISMU_CKON_PCIE 0x0038
  73. #define PISMU_CKON_PCIE_AUX_CLK BIT(1)
  74. #define PISMU_CKON_PCIE_MSTR_ACLK BIT(0)
  75. #define PISMU_RSOFF_PCIE 0x0538
  76. #define PISMU_RSOFF_PCIE_ULREG_RST_N BIT(1)
  77. #define PISMU_RSOFF_PCIE_PWR_UP_RST_N BIT(0)
  78. #define PCIE_MPU_REG_MP_EN 0x0
  79. #define MPU_MP_EN_DISABLE BIT(0)
  80. /* Access registers in PCIe ulreg */
  81. static void visconti_ulreg_writel(struct visconti_pcie *pcie, u32 val, u32 reg)
  82. {
  83. writel_relaxed(val, pcie->ulreg_base + reg);
  84. }
  85. static u32 visconti_ulreg_readl(struct visconti_pcie *pcie, u32 reg)
  86. {
  87. return readl_relaxed(pcie->ulreg_base + reg);
  88. }
  89. /* Access registers in PCIe smu */
  90. static void visconti_smu_writel(struct visconti_pcie *pcie, u32 val, u32 reg)
  91. {
  92. writel_relaxed(val, pcie->smu_base + reg);
  93. }
  94. /* Access registers in PCIe mpu */
  95. static void visconti_mpu_writel(struct visconti_pcie *pcie, u32 val, u32 reg)
  96. {
  97. writel_relaxed(val, pcie->mpu_base + reg);
  98. }
  99. static u32 visconti_mpu_readl(struct visconti_pcie *pcie, u32 reg)
  100. {
  101. return readl_relaxed(pcie->mpu_base + reg);
  102. }
  103. static int visconti_pcie_link_up(struct dw_pcie *pci)
  104. {
  105. struct visconti_pcie *pcie = dev_get_drvdata(pci->dev);
  106. void __iomem *addr = pcie->ulreg_base;
  107. u32 val = readl_relaxed(addr + PCIE_UL_REG_V_PHY_ST_02);
  108. return !!(val & PCIE_UL_S_L0);
  109. }
  110. static int visconti_pcie_start_link(struct dw_pcie *pci)
  111. {
  112. struct visconti_pcie *pcie = dev_get_drvdata(pci->dev);
  113. void __iomem *addr = pcie->ulreg_base;
  114. u32 val;
  115. int ret;
  116. visconti_ulreg_writel(pcie, PCIE_UL_APP_LTSSM_ENABLE,
  117. PCIE_UL_REG_V_SII_GEN_CTRL_01);
  118. ret = readl_relaxed_poll_timeout(addr + PCIE_UL_REG_V_PHY_ST_02,
  119. val, (val & PCIE_UL_S_L0),
  120. 90000, 100000);
  121. if (ret)
  122. return ret;
  123. visconti_ulreg_writel(pcie, PCIE_UL_S_INT_EVENT_MASK1_ALL,
  124. PCIE_UL_REG_S_INT_EVENT_MASK1);
  125. if (dw_pcie_link_up(pci)) {
  126. val = visconti_mpu_readl(pcie, PCIE_MPU_REG_MP_EN);
  127. visconti_mpu_writel(pcie, val & ~MPU_MP_EN_DISABLE,
  128. PCIE_MPU_REG_MP_EN);
  129. }
  130. return 0;
  131. }
  132. static void visconti_pcie_stop_link(struct dw_pcie *pci)
  133. {
  134. struct visconti_pcie *pcie = dev_get_drvdata(pci->dev);
  135. u32 val;
  136. val = visconti_ulreg_readl(pcie, PCIE_UL_REG_V_SII_GEN_CTRL_01);
  137. val &= ~PCIE_UL_APP_LTSSM_ENABLE;
  138. visconti_ulreg_writel(pcie, val, PCIE_UL_REG_V_SII_GEN_CTRL_01);
  139. val = visconti_mpu_readl(pcie, PCIE_MPU_REG_MP_EN);
  140. visconti_mpu_writel(pcie, val | MPU_MP_EN_DISABLE, PCIE_MPU_REG_MP_EN);
  141. }
  142. /*
  143. * In this SoC specification, the CPU bus outputs the offset value from
  144. * 0x40000000 to the PCIe bus, so 0x40000000 is subtracted from the CPU
  145. * bus address. This 0x40000000 is also based on io_base from DT.
  146. */
  147. static u64 visconti_pcie_cpu_addr_fixup(struct dw_pcie *pci, u64 cpu_addr)
  148. {
  149. struct dw_pcie_rp *pp = &pci->pp;
  150. return cpu_addr & ~pp->io_base;
  151. }
  152. static const struct dw_pcie_ops dw_pcie_ops = {
  153. .cpu_addr_fixup = visconti_pcie_cpu_addr_fixup,
  154. .link_up = visconti_pcie_link_up,
  155. .start_link = visconti_pcie_start_link,
  156. .stop_link = visconti_pcie_stop_link,
  157. };
  158. static int visconti_pcie_host_init(struct dw_pcie_rp *pp)
  159. {
  160. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  161. struct visconti_pcie *pcie = dev_get_drvdata(pci->dev);
  162. void __iomem *addr;
  163. int err;
  164. u32 val;
  165. visconti_smu_writel(pcie,
  166. PISMU_CKON_PCIE_AUX_CLK | PISMU_CKON_PCIE_MSTR_ACLK,
  167. PISMU_CKON_PCIE);
  168. ndelay(250);
  169. visconti_smu_writel(pcie, PISMU_RSOFF_PCIE_ULREG_RST_N,
  170. PISMU_RSOFF_PCIE);
  171. visconti_ulreg_writel(pcie, PCIE_UL_REG_S_PCIE_MODE_RC,
  172. PCIE_UL_REG_S_PCIE_MODE);
  173. val = PCIE_UL_REG_S_PERSTN_CTRL_INIT;
  174. visconti_ulreg_writel(pcie, val, PCIE_UL_REG_S_PERSTN_CTRL);
  175. udelay(100);
  176. val |= PCIE_UL_PERSTN_OUT;
  177. visconti_ulreg_writel(pcie, val, PCIE_UL_REG_S_PERSTN_CTRL);
  178. udelay(100);
  179. visconti_smu_writel(pcie, PISMU_RSOFF_PCIE_PWR_UP_RST_N,
  180. PISMU_RSOFF_PCIE);
  181. addr = pcie->ulreg_base + PCIE_UL_REG_S_PHY_INIT_03;
  182. err = readl_relaxed_poll_timeout(addr, val,
  183. (val & PCIE_UL_PHY0_SRAM_INIT_DONE),
  184. 100, 1000);
  185. if (err)
  186. return err;
  187. visconti_ulreg_writel(pcie, PCIE_UL_PHY0_SRAM_EXT_LD_DONE,
  188. PCIE_UL_REG_S_PHY_INIT_02);
  189. addr = pcie->ulreg_base + PCIE_UL_REG_S_SIG_MON;
  190. return readl_relaxed_poll_timeout(addr, val,
  191. (val & PCIE_UL_CORE_RST_N_MON), 100,
  192. 1000);
  193. }
  194. static const struct dw_pcie_host_ops visconti_pcie_host_ops = {
  195. .host_init = visconti_pcie_host_init,
  196. };
  197. static int visconti_get_resources(struct platform_device *pdev,
  198. struct visconti_pcie *pcie)
  199. {
  200. struct device *dev = &pdev->dev;
  201. pcie->ulreg_base = devm_platform_ioremap_resource_byname(pdev, "ulreg");
  202. if (IS_ERR(pcie->ulreg_base))
  203. return PTR_ERR(pcie->ulreg_base);
  204. pcie->smu_base = devm_platform_ioremap_resource_byname(pdev, "smu");
  205. if (IS_ERR(pcie->smu_base))
  206. return PTR_ERR(pcie->smu_base);
  207. pcie->mpu_base = devm_platform_ioremap_resource_byname(pdev, "mpu");
  208. if (IS_ERR(pcie->mpu_base))
  209. return PTR_ERR(pcie->mpu_base);
  210. pcie->refclk = devm_clk_get(dev, "ref");
  211. if (IS_ERR(pcie->refclk))
  212. return dev_err_probe(dev, PTR_ERR(pcie->refclk),
  213. "Failed to get ref clock\n");
  214. pcie->coreclk = devm_clk_get(dev, "core");
  215. if (IS_ERR(pcie->coreclk))
  216. return dev_err_probe(dev, PTR_ERR(pcie->coreclk),
  217. "Failed to get core clock\n");
  218. pcie->auxclk = devm_clk_get(dev, "aux");
  219. if (IS_ERR(pcie->auxclk))
  220. return dev_err_probe(dev, PTR_ERR(pcie->auxclk),
  221. "Failed to get aux clock\n");
  222. return 0;
  223. }
  224. static int visconti_add_pcie_port(struct visconti_pcie *pcie,
  225. struct platform_device *pdev)
  226. {
  227. struct dw_pcie *pci = &pcie->pci;
  228. struct dw_pcie_rp *pp = &pci->pp;
  229. pp->irq = platform_get_irq_byname(pdev, "intr");
  230. if (pp->irq < 0)
  231. return pp->irq;
  232. pp->ops = &visconti_pcie_host_ops;
  233. return dw_pcie_host_init(pp);
  234. }
  235. static int visconti_pcie_probe(struct platform_device *pdev)
  236. {
  237. struct device *dev = &pdev->dev;
  238. struct visconti_pcie *pcie;
  239. struct dw_pcie *pci;
  240. int ret;
  241. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  242. if (!pcie)
  243. return -ENOMEM;
  244. pci = &pcie->pci;
  245. pci->dev = dev;
  246. pci->ops = &dw_pcie_ops;
  247. ret = visconti_get_resources(pdev, pcie);
  248. if (ret)
  249. return ret;
  250. platform_set_drvdata(pdev, pcie);
  251. return visconti_add_pcie_port(pcie, pdev);
  252. }
  253. static const struct of_device_id visconti_pcie_match[] = {
  254. { .compatible = "toshiba,visconti-pcie" },
  255. {},
  256. };
  257. static struct platform_driver visconti_pcie_driver = {
  258. .probe = visconti_pcie_probe,
  259. .driver = {
  260. .name = "visconti-pcie",
  261. .of_match_table = visconti_pcie_match,
  262. .suppress_bind_attrs = true,
  263. },
  264. };
  265. builtin_platform_driver(visconti_pcie_driver);