pcie-armada8k.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCIe host controller driver for Marvell Armada-8K SoCs
  4. *
  5. * Armada-8K PCIe Glue Layer Source Code
  6. *
  7. * Copyright (C) 2016 Marvell Technology Group Ltd.
  8. *
  9. * Author: Yehuda Yitshak <[email protected]>
  10. * Author: Shadi Ammouri <[email protected]>
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/of.h>
  18. #include <linux/pci.h>
  19. #include <linux/phy/phy.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/resource.h>
  22. #include <linux/of_pci.h>
  23. #include <linux/of_irq.h>
  24. #include "pcie-designware.h"
  25. #define ARMADA8K_PCIE_MAX_LANES PCIE_LNK_X4
  26. struct armada8k_pcie {
  27. struct dw_pcie *pci;
  28. struct clk *clk;
  29. struct clk *clk_reg;
  30. struct phy *phy[ARMADA8K_PCIE_MAX_LANES];
  31. unsigned int phy_count;
  32. };
  33. #define PCIE_VENDOR_REGS_OFFSET 0x8000
  34. #define PCIE_GLOBAL_CONTROL_REG (PCIE_VENDOR_REGS_OFFSET + 0x0)
  35. #define PCIE_APP_LTSSM_EN BIT(2)
  36. #define PCIE_DEVICE_TYPE_SHIFT 4
  37. #define PCIE_DEVICE_TYPE_MASK 0xF
  38. #define PCIE_DEVICE_TYPE_RC 0x4 /* Root complex */
  39. #define PCIE_GLOBAL_STATUS_REG (PCIE_VENDOR_REGS_OFFSET + 0x8)
  40. #define PCIE_GLB_STS_RDLH_LINK_UP BIT(1)
  41. #define PCIE_GLB_STS_PHY_LINK_UP BIT(9)
  42. #define PCIE_GLOBAL_INT_CAUSE1_REG (PCIE_VENDOR_REGS_OFFSET + 0x1C)
  43. #define PCIE_GLOBAL_INT_MASK1_REG (PCIE_VENDOR_REGS_OFFSET + 0x20)
  44. #define PCIE_INT_A_ASSERT_MASK BIT(9)
  45. #define PCIE_INT_B_ASSERT_MASK BIT(10)
  46. #define PCIE_INT_C_ASSERT_MASK BIT(11)
  47. #define PCIE_INT_D_ASSERT_MASK BIT(12)
  48. #define PCIE_ARCACHE_TRC_REG (PCIE_VENDOR_REGS_OFFSET + 0x50)
  49. #define PCIE_AWCACHE_TRC_REG (PCIE_VENDOR_REGS_OFFSET + 0x54)
  50. #define PCIE_ARUSER_REG (PCIE_VENDOR_REGS_OFFSET + 0x5C)
  51. #define PCIE_AWUSER_REG (PCIE_VENDOR_REGS_OFFSET + 0x60)
  52. /*
  53. * AR/AW Cache defaults: Normal memory, Write-Back, Read / Write
  54. * allocate
  55. */
  56. #define ARCACHE_DEFAULT_VALUE 0x3511
  57. #define AWCACHE_DEFAULT_VALUE 0x5311
  58. #define DOMAIN_OUTER_SHAREABLE 0x2
  59. #define AX_USER_DOMAIN_MASK 0x3
  60. #define AX_USER_DOMAIN_SHIFT 4
  61. #define to_armada8k_pcie(x) dev_get_drvdata((x)->dev)
  62. static void armada8k_pcie_disable_phys(struct armada8k_pcie *pcie)
  63. {
  64. int i;
  65. for (i = 0; i < ARMADA8K_PCIE_MAX_LANES; i++) {
  66. phy_power_off(pcie->phy[i]);
  67. phy_exit(pcie->phy[i]);
  68. }
  69. }
  70. static int armada8k_pcie_enable_phys(struct armada8k_pcie *pcie)
  71. {
  72. int ret;
  73. int i;
  74. for (i = 0; i < ARMADA8K_PCIE_MAX_LANES; i++) {
  75. ret = phy_init(pcie->phy[i]);
  76. if (ret)
  77. return ret;
  78. ret = phy_set_mode_ext(pcie->phy[i], PHY_MODE_PCIE,
  79. pcie->phy_count);
  80. if (ret) {
  81. phy_exit(pcie->phy[i]);
  82. return ret;
  83. }
  84. ret = phy_power_on(pcie->phy[i]);
  85. if (ret) {
  86. phy_exit(pcie->phy[i]);
  87. return ret;
  88. }
  89. }
  90. return 0;
  91. }
  92. static int armada8k_pcie_setup_phys(struct armada8k_pcie *pcie)
  93. {
  94. struct dw_pcie *pci = pcie->pci;
  95. struct device *dev = pci->dev;
  96. struct device_node *node = dev->of_node;
  97. int ret = 0;
  98. int i;
  99. for (i = 0; i < ARMADA8K_PCIE_MAX_LANES; i++) {
  100. pcie->phy[i] = devm_of_phy_get_by_index(dev, node, i);
  101. if (IS_ERR(pcie->phy[i])) {
  102. if (PTR_ERR(pcie->phy[i]) != -ENODEV)
  103. return PTR_ERR(pcie->phy[i]);
  104. pcie->phy[i] = NULL;
  105. continue;
  106. }
  107. pcie->phy_count++;
  108. }
  109. /* Old bindings miss the PHY handle, so just warn if there is no PHY */
  110. if (!pcie->phy_count)
  111. dev_warn(dev, "No available PHY\n");
  112. ret = armada8k_pcie_enable_phys(pcie);
  113. if (ret)
  114. dev_err(dev, "Failed to initialize PHY(s) (%d)\n", ret);
  115. return ret;
  116. }
  117. static int armada8k_pcie_link_up(struct dw_pcie *pci)
  118. {
  119. u32 reg;
  120. u32 mask = PCIE_GLB_STS_RDLH_LINK_UP | PCIE_GLB_STS_PHY_LINK_UP;
  121. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_STATUS_REG);
  122. if ((reg & mask) == mask)
  123. return 1;
  124. dev_dbg(pci->dev, "No link detected (Global-Status: 0x%08x).\n", reg);
  125. return 0;
  126. }
  127. static int armada8k_pcie_start_link(struct dw_pcie *pci)
  128. {
  129. u32 reg;
  130. /* Start LTSSM */
  131. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
  132. reg |= PCIE_APP_LTSSM_EN;
  133. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
  134. return 0;
  135. }
  136. static int armada8k_pcie_host_init(struct dw_pcie_rp *pp)
  137. {
  138. u32 reg;
  139. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  140. if (!dw_pcie_link_up(pci)) {
  141. /* Disable LTSSM state machine to enable configuration */
  142. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
  143. reg &= ~(PCIE_APP_LTSSM_EN);
  144. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
  145. }
  146. /* Set the device to root complex mode */
  147. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
  148. reg &= ~(PCIE_DEVICE_TYPE_MASK << PCIE_DEVICE_TYPE_SHIFT);
  149. reg |= PCIE_DEVICE_TYPE_RC << PCIE_DEVICE_TYPE_SHIFT;
  150. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
  151. /* Set the PCIe master AxCache attributes */
  152. dw_pcie_writel_dbi(pci, PCIE_ARCACHE_TRC_REG, ARCACHE_DEFAULT_VALUE);
  153. dw_pcie_writel_dbi(pci, PCIE_AWCACHE_TRC_REG, AWCACHE_DEFAULT_VALUE);
  154. /* Set the PCIe master AxDomain attributes */
  155. reg = dw_pcie_readl_dbi(pci, PCIE_ARUSER_REG);
  156. reg &= ~(AX_USER_DOMAIN_MASK << AX_USER_DOMAIN_SHIFT);
  157. reg |= DOMAIN_OUTER_SHAREABLE << AX_USER_DOMAIN_SHIFT;
  158. dw_pcie_writel_dbi(pci, PCIE_ARUSER_REG, reg);
  159. reg = dw_pcie_readl_dbi(pci, PCIE_AWUSER_REG);
  160. reg &= ~(AX_USER_DOMAIN_MASK << AX_USER_DOMAIN_SHIFT);
  161. reg |= DOMAIN_OUTER_SHAREABLE << AX_USER_DOMAIN_SHIFT;
  162. dw_pcie_writel_dbi(pci, PCIE_AWUSER_REG, reg);
  163. /* Enable INT A-D interrupts */
  164. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_INT_MASK1_REG);
  165. reg |= PCIE_INT_A_ASSERT_MASK | PCIE_INT_B_ASSERT_MASK |
  166. PCIE_INT_C_ASSERT_MASK | PCIE_INT_D_ASSERT_MASK;
  167. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_INT_MASK1_REG, reg);
  168. return 0;
  169. }
  170. static irqreturn_t armada8k_pcie_irq_handler(int irq, void *arg)
  171. {
  172. struct armada8k_pcie *pcie = arg;
  173. struct dw_pcie *pci = pcie->pci;
  174. u32 val;
  175. /*
  176. * Interrupts are directly handled by the device driver of the
  177. * PCI device. However, they are also latched into the PCIe
  178. * controller, so we simply discard them.
  179. */
  180. val = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_INT_CAUSE1_REG);
  181. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_INT_CAUSE1_REG, val);
  182. return IRQ_HANDLED;
  183. }
  184. static const struct dw_pcie_host_ops armada8k_pcie_host_ops = {
  185. .host_init = armada8k_pcie_host_init,
  186. };
  187. static int armada8k_add_pcie_port(struct armada8k_pcie *pcie,
  188. struct platform_device *pdev)
  189. {
  190. struct dw_pcie *pci = pcie->pci;
  191. struct dw_pcie_rp *pp = &pci->pp;
  192. struct device *dev = &pdev->dev;
  193. int ret;
  194. pp->ops = &armada8k_pcie_host_ops;
  195. pp->irq = platform_get_irq(pdev, 0);
  196. if (pp->irq < 0)
  197. return pp->irq;
  198. ret = devm_request_irq(dev, pp->irq, armada8k_pcie_irq_handler,
  199. IRQF_SHARED, "armada8k-pcie", pcie);
  200. if (ret) {
  201. dev_err(dev, "failed to request irq %d\n", pp->irq);
  202. return ret;
  203. }
  204. ret = dw_pcie_host_init(pp);
  205. if (ret) {
  206. dev_err(dev, "failed to initialize host: %d\n", ret);
  207. return ret;
  208. }
  209. return 0;
  210. }
  211. static const struct dw_pcie_ops dw_pcie_ops = {
  212. .link_up = armada8k_pcie_link_up,
  213. .start_link = armada8k_pcie_start_link,
  214. };
  215. static int armada8k_pcie_probe(struct platform_device *pdev)
  216. {
  217. struct dw_pcie *pci;
  218. struct armada8k_pcie *pcie;
  219. struct device *dev = &pdev->dev;
  220. struct resource *base;
  221. int ret;
  222. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  223. if (!pcie)
  224. return -ENOMEM;
  225. pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
  226. if (!pci)
  227. return -ENOMEM;
  228. pci->dev = dev;
  229. pci->ops = &dw_pcie_ops;
  230. pcie->pci = pci;
  231. pcie->clk = devm_clk_get(dev, NULL);
  232. if (IS_ERR(pcie->clk))
  233. return PTR_ERR(pcie->clk);
  234. ret = clk_prepare_enable(pcie->clk);
  235. if (ret)
  236. return ret;
  237. pcie->clk_reg = devm_clk_get(dev, "reg");
  238. if (pcie->clk_reg == ERR_PTR(-EPROBE_DEFER)) {
  239. ret = -EPROBE_DEFER;
  240. goto fail;
  241. }
  242. if (!IS_ERR(pcie->clk_reg)) {
  243. ret = clk_prepare_enable(pcie->clk_reg);
  244. if (ret)
  245. goto fail_clkreg;
  246. }
  247. /* Get the dw-pcie unit configuration/control registers base. */
  248. base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ctrl");
  249. pci->dbi_base = devm_pci_remap_cfg_resource(dev, base);
  250. if (IS_ERR(pci->dbi_base)) {
  251. ret = PTR_ERR(pci->dbi_base);
  252. goto fail_clkreg;
  253. }
  254. ret = armada8k_pcie_setup_phys(pcie);
  255. if (ret)
  256. goto fail_clkreg;
  257. platform_set_drvdata(pdev, pcie);
  258. ret = armada8k_add_pcie_port(pcie, pdev);
  259. if (ret)
  260. goto disable_phy;
  261. return 0;
  262. disable_phy:
  263. armada8k_pcie_disable_phys(pcie);
  264. fail_clkreg:
  265. clk_disable_unprepare(pcie->clk_reg);
  266. fail:
  267. clk_disable_unprepare(pcie->clk);
  268. return ret;
  269. }
  270. static const struct of_device_id armada8k_pcie_of_match[] = {
  271. { .compatible = "marvell,armada8k-pcie", },
  272. {},
  273. };
  274. static struct platform_driver armada8k_pcie_driver = {
  275. .probe = armada8k_pcie_probe,
  276. .driver = {
  277. .name = "armada8k-pcie",
  278. .of_match_table = armada8k_pcie_of_match,
  279. .suppress_bind_attrs = true,
  280. },
  281. };
  282. builtin_platform_driver(armada8k_pcie_driver);