sunplus-ocotp.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * The OCOTP driver for Sunplus SP7021
  4. *
  5. * Copyright (C) 2019 Sunplus Technology Inc., All rights reserved.
  6. */
  7. #include <linux/bitfield.h>
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/device.h>
  11. #include <linux/io.h>
  12. #include <linux/iopoll.h>
  13. #include <linux/module.h>
  14. #include <linux/nvmem-provider.h>
  15. #include <linux/of_device.h>
  16. #include <linux/platform_device.h>
  17. /*
  18. * OTP memory
  19. * Each bank contains 4 words (32 bits).
  20. * Bank 0 starts at offset 0 from the base.
  21. */
  22. #define OTP_WORDS_PER_BANK 4
  23. #define OTP_WORD_SIZE sizeof(u32)
  24. #define OTP_BIT_ADDR_OF_BANK (8 * OTP_WORD_SIZE * OTP_WORDS_PER_BANK)
  25. #define QAC628_OTP_NUM_BANKS 8
  26. #define QAC628_OTP_SIZE (QAC628_OTP_NUM_BANKS * OTP_WORDS_PER_BANK * OTP_WORD_SIZE)
  27. #define OTP_READ_TIMEOUT_US 200000
  28. /* HB_GPIO */
  29. #define ADDRESS_8_DATA 0x20
  30. /* OTP_RX */
  31. #define OTP_CONTROL_2 0x48
  32. #define OTP_RD_PERIOD GENMASK(15, 8)
  33. #define OTP_RD_PERIOD_MASK ~GENMASK(15, 8)
  34. #define CPU_CLOCK FIELD_PREP(OTP_RD_PERIOD, 30)
  35. #define SEL_BAK_KEY2 BIT(5)
  36. #define SEL_BAK_KEY2_MASK ~BIT(5)
  37. #define SW_TRIM_EN BIT(4)
  38. #define SW_TRIM_EN_MASK ~BIT(4)
  39. #define SEL_BAK_KEY BIT(3)
  40. #define SEL_BAK_KEY_MASK ~BIT(3)
  41. #define OTP_READ BIT(2)
  42. #define OTP_LOAD_SECURE_DATA BIT(1)
  43. #define OTP_LOAD_SECURE_DATA_MASK ~BIT(1)
  44. #define OTP_DO_CRC BIT(0)
  45. #define OTP_DO_CRC_MASK ~BIT(0)
  46. #define OTP_STATUS 0x4c
  47. #define OTP_READ_DONE BIT(4)
  48. #define OTP_READ_DONE_MASK ~BIT(4)
  49. #define OTP_LOAD_SECURE_DONE_MASK ~BIT(2)
  50. #define OTP_READ_ADDRESS 0x50
  51. enum base_type {
  52. HB_GPIO,
  53. OTPRX,
  54. BASEMAX,
  55. };
  56. struct sp_ocotp_priv {
  57. struct device *dev;
  58. void __iomem *base[BASEMAX];
  59. struct clk *clk;
  60. };
  61. struct sp_ocotp_data {
  62. int size;
  63. };
  64. static const struct sp_ocotp_data sp_otp_v0 = {
  65. .size = QAC628_OTP_SIZE,
  66. };
  67. static int sp_otp_read_real(struct sp_ocotp_priv *otp, int addr, char *value)
  68. {
  69. unsigned int addr_data;
  70. unsigned int byte_shift;
  71. unsigned int status;
  72. int ret;
  73. addr_data = addr % (OTP_WORD_SIZE * OTP_WORDS_PER_BANK);
  74. addr_data = addr_data / OTP_WORD_SIZE;
  75. byte_shift = addr % (OTP_WORD_SIZE * OTP_WORDS_PER_BANK);
  76. byte_shift = byte_shift % OTP_WORD_SIZE;
  77. addr = addr / (OTP_WORD_SIZE * OTP_WORDS_PER_BANK);
  78. addr = addr * OTP_BIT_ADDR_OF_BANK;
  79. writel(readl(otp->base[OTPRX] + OTP_STATUS) & OTP_READ_DONE_MASK &
  80. OTP_LOAD_SECURE_DONE_MASK, otp->base[OTPRX] + OTP_STATUS);
  81. writel(addr, otp->base[OTPRX] + OTP_READ_ADDRESS);
  82. writel(readl(otp->base[OTPRX] + OTP_CONTROL_2) | OTP_READ,
  83. otp->base[OTPRX] + OTP_CONTROL_2);
  84. writel(readl(otp->base[OTPRX] + OTP_CONTROL_2) & SEL_BAK_KEY2_MASK & SW_TRIM_EN_MASK
  85. & SEL_BAK_KEY_MASK & OTP_LOAD_SECURE_DATA_MASK & OTP_DO_CRC_MASK,
  86. otp->base[OTPRX] + OTP_CONTROL_2);
  87. writel((readl(otp->base[OTPRX] + OTP_CONTROL_2) & OTP_RD_PERIOD_MASK) | CPU_CLOCK,
  88. otp->base[OTPRX] + OTP_CONTROL_2);
  89. ret = readl_poll_timeout(otp->base[OTPRX] + OTP_STATUS, status,
  90. status & OTP_READ_DONE, 10, OTP_READ_TIMEOUT_US);
  91. if (ret < 0)
  92. return ret;
  93. *value = (readl(otp->base[HB_GPIO] + ADDRESS_8_DATA + addr_data * OTP_WORD_SIZE)
  94. >> (8 * byte_shift)) & 0xff;
  95. return ret;
  96. }
  97. static int sp_ocotp_read(void *priv, unsigned int offset, void *value, size_t bytes)
  98. {
  99. struct sp_ocotp_priv *otp = priv;
  100. unsigned int addr;
  101. char *buf = value;
  102. char val[4];
  103. int ret;
  104. ret = clk_enable(otp->clk);
  105. if (ret)
  106. return ret;
  107. *buf = 0;
  108. for (addr = offset; addr < (offset + bytes); addr++) {
  109. ret = sp_otp_read_real(otp, addr, val);
  110. if (ret < 0) {
  111. dev_err(otp->dev, "OTP read fail:%d at %d", ret, addr);
  112. goto disable_clk;
  113. }
  114. *buf++ = *val;
  115. }
  116. disable_clk:
  117. clk_disable(otp->clk);
  118. return ret;
  119. }
  120. static struct nvmem_config sp_ocotp_nvmem_config = {
  121. .name = "sp-ocotp",
  122. .read_only = true,
  123. .word_size = 1,
  124. .size = QAC628_OTP_SIZE,
  125. .stride = 1,
  126. .reg_read = sp_ocotp_read,
  127. .owner = THIS_MODULE,
  128. };
  129. static int sp_ocotp_probe(struct platform_device *pdev)
  130. {
  131. struct device *dev = &pdev->dev;
  132. struct nvmem_device *nvmem;
  133. struct sp_ocotp_priv *otp;
  134. struct resource *res;
  135. int ret;
  136. otp = devm_kzalloc(dev, sizeof(*otp), GFP_KERNEL);
  137. if (!otp)
  138. return -ENOMEM;
  139. otp->dev = dev;
  140. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hb_gpio");
  141. otp->base[HB_GPIO] = devm_ioremap_resource(dev, res);
  142. if (IS_ERR(otp->base[HB_GPIO]))
  143. return PTR_ERR(otp->base[HB_GPIO]);
  144. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "otprx");
  145. otp->base[OTPRX] = devm_ioremap_resource(dev, res);
  146. if (IS_ERR(otp->base[OTPRX]))
  147. return PTR_ERR(otp->base[OTPRX]);
  148. otp->clk = devm_clk_get(&pdev->dev, NULL);
  149. if (IS_ERR(otp->clk))
  150. return dev_err_probe(&pdev->dev, PTR_ERR(otp->clk),
  151. "devm_clk_get fail\n");
  152. ret = clk_prepare(otp->clk);
  153. if (ret < 0) {
  154. dev_err(dev, "failed to prepare clk: %d\n", ret);
  155. return ret;
  156. }
  157. sp_ocotp_nvmem_config.priv = otp;
  158. sp_ocotp_nvmem_config.dev = dev;
  159. nvmem = devm_nvmem_register(dev, &sp_ocotp_nvmem_config);
  160. if (IS_ERR(nvmem)) {
  161. ret = dev_err_probe(&pdev->dev, PTR_ERR(nvmem),
  162. "register nvmem device fail\n");
  163. goto err;
  164. }
  165. platform_set_drvdata(pdev, nvmem);
  166. dev_dbg(dev, "banks:%d x wpb:%d x wsize:%d = %d",
  167. (int)QAC628_OTP_NUM_BANKS, (int)OTP_WORDS_PER_BANK,
  168. (int)OTP_WORD_SIZE, (int)QAC628_OTP_SIZE);
  169. return 0;
  170. err:
  171. clk_unprepare(otp->clk);
  172. return ret;
  173. }
  174. static const struct of_device_id sp_ocotp_dt_ids[] = {
  175. { .compatible = "sunplus,sp7021-ocotp", .data = &sp_otp_v0 },
  176. { }
  177. };
  178. MODULE_DEVICE_TABLE(of, sp_ocotp_dt_ids);
  179. static struct platform_driver sp_otp_driver = {
  180. .probe = sp_ocotp_probe,
  181. .driver = {
  182. .name = "sunplus,sp7021-ocotp",
  183. .of_match_table = sp_ocotp_dt_ids,
  184. }
  185. };
  186. module_platform_driver(sp_otp_driver);
  187. MODULE_AUTHOR("Vincent Shih <[email protected]>");
  188. MODULE_DESCRIPTION("Sunplus On-Chip OTP driver");
  189. MODULE_LICENSE("GPL");